blob: ada8446ab3c6a728c83339ce18858da9bb1006c5 [file] [log] [blame]
Li Yang7a234d02006-10-02 20:10:10 -05001/*
2 * MPC8360E EMDS Device Tree Source
3 *
4 * Copyright 2006 Freescale Semiconductor Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
12
13/*
14/memreserve/ 00000000 1000000;
15*/
16
Paul Gortmakercda13dd2008-01-28 16:09:36 -050017/dts-v1/;
18
Li Yang7a234d02006-10-02 20:10:10 -050019/ {
Kumar Galad71a1dc2007-02-16 09:57:22 -060020 model = "MPC8360MDS";
21 compatible = "MPC8360EMDS", "MPC836xMDS", "MPC83xxMDS";
Li Yang7a234d02006-10-02 20:10:10 -050022 #address-cells = <1>;
23 #size-cells = <1>;
Li Yang7a234d02006-10-02 20:10:10 -050024
Kumar Galaea082fa2007-12-12 01:46:12 -060025 aliases {
26 ethernet0 = &enet0;
27 ethernet1 = &enet1;
28 serial0 = &serial0;
29 serial1 = &serial1;
30 pci0 = &pci0;
31 };
32
Li Yang7a234d02006-10-02 20:10:10 -050033 cpus {
Li Yang7a234d02006-10-02 20:10:10 -050034 #address-cells = <1>;
35 #size-cells = <0>;
Li Yang7a234d02006-10-02 20:10:10 -050036
37 PowerPC,8360@0 {
38 device_type = "cpu";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050039 reg = <0x0>;
40 d-cache-line-size = <32>; // 32 bytes
41 i-cache-line-size = <32>; // 32 bytes
42 d-cache-size = <32768>; // L1, 32K
43 i-cache-size = <32768>; // L1, 32K
44 timebase-frequency = <66000000>;
45 bus-frequency = <264000000>;
46 clock-frequency = <528000000>;
Li Yang7a234d02006-10-02 20:10:10 -050047 };
48 };
49
50 memory {
51 device_type = "memory";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050052 reg = <0x00000000 0x10000000>;
Li Yang7a234d02006-10-02 20:10:10 -050053 };
54
Anton Vorontsov307db952008-08-14 21:13:42 +040055 localbus@e0005000 {
56 #address-cells = <2>;
57 #size-cells = <1>;
58 compatible = "fsl,mpc8360-localbus", "fsl,pq2pro-localbus",
59 "simple-bus";
60 reg = <0xe0005000 0xd8>;
61 ranges = <0 0 0xfe000000 0x02000000
62 1 0 0xf8000000 0x00008000>;
63
64 flash@0,0 {
65 compatible = "cfi-flash";
66 reg = <0 0 0x2000000>;
67 bank-width = <2>;
68 device-width = <1>;
69 };
70
71 bcsr@1,0 {
72 device_type = "board-control";
73 reg = <1 0 0x8000>;
74 };
Li Yang7a234d02006-10-02 20:10:10 -050075 };
76
77 soc8360@e0000000 {
78 #address-cells = <1>;
79 #size-cells = <1>;
Li Yang7a234d02006-10-02 20:10:10 -050080 device_type = "soc";
Kim Phillipscf0d19f2008-07-29 15:29:24 -050081 compatible = "simple-bus";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050082 ranges = <0x0 0xe0000000 0x00100000>;
83 reg = <0xe0000000 0x00000200>;
84 bus-frequency = <264000000>;
Li Yang7a234d02006-10-02 20:10:10 -050085
86 wdt@200 {
87 device_type = "watchdog";
88 compatible = "mpc83xx_wdt";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050089 reg = <0x200 0x100>;
Li Yang7a234d02006-10-02 20:10:10 -050090 };
91
92 i2c@3000 {
Kim Phillips27f49802007-11-08 13:37:06 -060093 #address-cells = <1>;
94 #size-cells = <0>;
Kumar Galaec9686c2007-12-11 23:17:24 -060095 cell-index = <0>;
Li Yang7a234d02006-10-02 20:10:10 -050096 compatible = "fsl-i2c";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050097 reg = <0x3000 0x100>;
98 interrupts = <14 0x8>;
99 interrupt-parent = <&ipic>;
Li Yang7a234d02006-10-02 20:10:10 -0500100 dfsrr;
Kim Phillips27f49802007-11-08 13:37:06 -0600101
102 rtc@68 {
103 compatible = "dallas,ds1374";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500104 reg = <0x68>;
Kim Phillips27f49802007-11-08 13:37:06 -0600105 };
Li Yang7a234d02006-10-02 20:10:10 -0500106 };
107
108 i2c@3100 {
Kim Phillips27f49802007-11-08 13:37:06 -0600109 #address-cells = <1>;
110 #size-cells = <0>;
Kumar Galaec9686c2007-12-11 23:17:24 -0600111 cell-index = <1>;
Li Yang7a234d02006-10-02 20:10:10 -0500112 compatible = "fsl-i2c";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500113 reg = <0x3100 0x100>;
114 interrupts = <15 0x8>;
115 interrupt-parent = <&ipic>;
Li Yang7a234d02006-10-02 20:10:10 -0500116 dfsrr;
117 };
118
Kumar Galaea082fa2007-12-12 01:46:12 -0600119 serial0: serial@4500 {
120 cell-index = <0>;
Li Yang7a234d02006-10-02 20:10:10 -0500121 device_type = "serial";
122 compatible = "ns16550";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500123 reg = <0x4500 0x100>;
124 clock-frequency = <264000000>;
125 interrupts = <9 0x8>;
126 interrupt-parent = <&ipic>;
Li Yang7a234d02006-10-02 20:10:10 -0500127 };
128
Kumar Galaea082fa2007-12-12 01:46:12 -0600129 serial1: serial@4600 {
130 cell-index = <1>;
Li Yang7a234d02006-10-02 20:10:10 -0500131 device_type = "serial";
132 compatible = "ns16550";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500133 reg = <0x4600 0x100>;
134 clock-frequency = <264000000>;
135 interrupts = <10 0x8>;
136 interrupt-parent = <&ipic>;
Li Yang7a234d02006-10-02 20:10:10 -0500137 };
138
Kumar Galadee80552008-06-27 13:45:19 -0500139 dma@82a8 {
140 #address-cells = <1>;
141 #size-cells = <1>;
142 compatible = "fsl,mpc8360-dma", "fsl,elo-dma";
143 reg = <0x82a8 4>;
144 ranges = <0 0x8100 0x1a8>;
145 interrupt-parent = <&ipic>;
146 interrupts = <71 8>;
147 cell-index = <0>;
148 dma-channel@0 {
149 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
150 reg = <0 0x80>;
151 interrupt-parent = <&ipic>;
152 interrupts = <71 8>;
153 };
154 dma-channel@80 {
155 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
156 reg = <0x80 0x80>;
157 interrupt-parent = <&ipic>;
158 interrupts = <71 8>;
159 };
160 dma-channel@100 {
161 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
162 reg = <0x100 0x80>;
163 interrupt-parent = <&ipic>;
164 interrupts = <71 8>;
165 };
166 dma-channel@180 {
167 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
168 reg = <0x180 0x28>;
169 interrupt-parent = <&ipic>;
170 interrupts = <71 8>;
171 };
172 };
173
Li Yang7a234d02006-10-02 20:10:10 -0500174 crypto@30000 {
Kim Phillips3fd44732008-07-08 19:13:33 -0500175 compatible = "fsl,sec2.0";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500176 reg = <0x30000 0x10000>;
177 interrupts = <11 0x8>;
178 interrupt-parent = <&ipic>;
Kim Phillips3fd44732008-07-08 19:13:33 -0500179 fsl,num-channels = <4>;
180 fsl,channel-fifo-len = <24>;
181 fsl,exec-units-mask = <0x7e>;
182 fsl,descriptor-types-mask = <0x01010ebf>;
Li Yang7a234d02006-10-02 20:10:10 -0500183 };
184
Kumar Galad71a1dc2007-02-16 09:57:22 -0600185 ipic: pic@700 {
Li Yang7a234d02006-10-02 20:10:10 -0500186 interrupt-controller;
187 #address-cells = <0>;
188 #interrupt-cells = <2>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500189 reg = <0x700 0x100>;
Li Yang7a234d02006-10-02 20:10:10 -0500190 device_type = "ipic";
191 };
192
193 par_io@1400 {
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500194 reg = <0x1400 0x100>;
Li Yang7a234d02006-10-02 20:10:10 -0500195 device_type = "par_io";
196 num-ports = <7>;
197
Kumar Galad71a1dc2007-02-16 09:57:22 -0600198 pio1: ucc_pin@01 {
Li Yang7a234d02006-10-02 20:10:10 -0500199 pio-map = <
200 /* port pin dir open_drain assignment has_irq */
201 0 3 1 0 1 0 /* TxD0 */
202 0 4 1 0 1 0 /* TxD1 */
203 0 5 1 0 1 0 /* TxD2 */
204 0 6 1 0 1 0 /* TxD3 */
205 1 6 1 0 3 0 /* TxD4 */
206 1 7 1 0 1 0 /* TxD5 */
207 1 9 1 0 2 0 /* TxD6 */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500208 1 10 1 0 2 0 /* TxD7 */
Li Yang7a234d02006-10-02 20:10:10 -0500209 0 9 2 0 1 0 /* RxD0 */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500210 0 10 2 0 1 0 /* RxD1 */
211 0 11 2 0 1 0 /* RxD2 */
212 0 12 2 0 1 0 /* RxD3 */
213 0 13 2 0 1 0 /* RxD4 */
Li Yang7a234d02006-10-02 20:10:10 -0500214 1 1 2 0 2 0 /* RxD5 */
215 1 0 2 0 2 0 /* RxD6 */
216 1 4 2 0 2 0 /* RxD7 */
217 0 7 1 0 1 0 /* TX_EN */
218 0 8 1 0 1 0 /* TX_ER */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500219 0 15 2 0 1 0 /* RX_DV */
220 0 16 2 0 1 0 /* RX_ER */
Li Yang7a234d02006-10-02 20:10:10 -0500221 0 0 2 0 1 0 /* RX_CLK */
222 2 9 1 0 3 0 /* GTX_CLK - CLK10 */
223 2 8 2 0 1 0>; /* GTX125 - CLK9 */
224 };
Kumar Galad71a1dc2007-02-16 09:57:22 -0600225 pio2: ucc_pin@02 {
Li Yang7a234d02006-10-02 20:10:10 -0500226 pio-map = <
227 /* port pin dir open_drain assignment has_irq */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500228 0 17 1 0 1 0 /* TxD0 */
229 0 18 1 0 1 0 /* TxD1 */
230 0 19 1 0 1 0 /* TxD2 */
231 0 20 1 0 1 0 /* TxD3 */
Li Yang7a234d02006-10-02 20:10:10 -0500232 1 2 1 0 1 0 /* TxD4 */
233 1 3 1 0 2 0 /* TxD5 */
234 1 5 1 0 3 0 /* TxD6 */
235 1 8 1 0 3 0 /* TxD7 */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500236 0 23 2 0 1 0 /* RxD0 */
237 0 24 2 0 1 0 /* RxD1 */
238 0 25 2 0 1 0 /* RxD2 */
239 0 26 2 0 1 0 /* RxD3 */
240 0 27 2 0 1 0 /* RxD4 */
241 1 12 2 0 2 0 /* RxD5 */
242 1 13 2 0 3 0 /* RxD6 */
243 1 11 2 0 2 0 /* RxD7 */
244 0 21 1 0 1 0 /* TX_EN */
245 0 22 1 0 1 0 /* TX_ER */
246 0 29 2 0 1 0 /* RX_DV */
247 0 30 2 0 1 0 /* RX_ER */
248 0 31 2 0 1 0 /* RX_CLK */
Li Yang7a234d02006-10-02 20:10:10 -0500249 2 2 1 0 2 0 /* GTX_CLK - CLK10 */
250 2 3 2 0 1 0 /* GTX125 - CLK4 */
251 0 1 3 0 2 0 /* MDIO */
252 0 2 1 0 1 0>; /* MDC */
253 };
254
255 };
256 };
257
258 qe@e0100000 {
259 #address-cells = <1>;
260 #size-cells = <1>;
261 device_type = "qe";
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300262 compatible = "fsl,qe";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500263 ranges = <0x0 0xe0100000 0x00100000>;
264 reg = <0xe0100000 0x480>;
Li Yang7a234d02006-10-02 20:10:10 -0500265 brg-frequency = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500266 bus-frequency = <396000000>;
Li Yang7a234d02006-10-02 20:10:10 -0500267
268 muram@10000 {
Paul Gortmaker390167e2008-01-28 02:27:51 -0500269 #address-cells = <1>;
270 #size-cells = <1>;
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300271 compatible = "fsl,qe-muram", "fsl,cpm-muram";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500272 ranges = <0x0 0x00010000 0x0000c000>;
Li Yang7a234d02006-10-02 20:10:10 -0500273
Paul Gortmaker390167e2008-01-28 02:27:51 -0500274 data-only@0 {
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300275 compatible = "fsl,qe-muram-data",
276 "fsl,cpm-muram-data";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500277 reg = <0x0 0xc000>;
Li Yang7a234d02006-10-02 20:10:10 -0500278 };
279 };
280
281 spi@4c0 {
Anton Vorontsovf3a2b292008-01-24 18:40:07 +0300282 cell-index = <0>;
283 compatible = "fsl,spi";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500284 reg = <0x4c0 0x40>;
Li Yang7a234d02006-10-02 20:10:10 -0500285 interrupts = <2>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500286 interrupt-parent = <&qeic>;
Li Yang7a234d02006-10-02 20:10:10 -0500287 mode = "cpu";
288 };
289
290 spi@500 {
Anton Vorontsovf3a2b292008-01-24 18:40:07 +0300291 cell-index = <1>;
292 compatible = "fsl,spi";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500293 reg = <0x500 0x40>;
Li Yang7a234d02006-10-02 20:10:10 -0500294 interrupts = <1>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500295 interrupt-parent = <&qeic>;
Li Yang7a234d02006-10-02 20:10:10 -0500296 mode = "cpu";
297 };
298
299 usb@6c0 {
Li Yang7a234d02006-10-02 20:10:10 -0500300 compatible = "qe_udc";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500301 reg = <0x6c0 0x40 0x8b00 0x100>;
302 interrupts = <11>;
303 interrupt-parent = <&qeic>;
Li Yang7a234d02006-10-02 20:10:10 -0500304 mode = "slave";
305 };
306
Kumar Galae77b28e2007-12-12 00:28:35 -0600307 enet0: ucc@2000 {
Li Yang7a234d02006-10-02 20:10:10 -0500308 device_type = "network";
309 compatible = "ucc_geth";
Kumar Galae77b28e2007-12-12 00:28:35 -0600310 cell-index = <1>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500311 reg = <0x2000 0x200>;
312 interrupts = <32>;
313 interrupt-parent = <&qeic>;
Timur Tabieae98262007-06-22 14:33:15 -0500314 local-mac-address = [ 00 00 00 00 00 00 ];
Timur Tabi9fb1e352007-12-03 15:17:59 -0600315 rx-clock-name = "none";
316 tx-clock-name = "clk9";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500317 phy-handle = <&phy0>;
Kim Phillips0fd8c472007-04-24 07:26:14 +1000318 phy-connection-type = "rgmii-id";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500319 pio-handle = <&pio1>;
Li Yang7a234d02006-10-02 20:10:10 -0500320 };
321
Kumar Galae77b28e2007-12-12 00:28:35 -0600322 enet1: ucc@3000 {
Li Yang7a234d02006-10-02 20:10:10 -0500323 device_type = "network";
324 compatible = "ucc_geth";
Kumar Galae77b28e2007-12-12 00:28:35 -0600325 cell-index = <2>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500326 reg = <0x3000 0x200>;
327 interrupts = <33>;
328 interrupt-parent = <&qeic>;
Timur Tabieae98262007-06-22 14:33:15 -0500329 local-mac-address = [ 00 00 00 00 00 00 ];
Timur Tabi9fb1e352007-12-03 15:17:59 -0600330 rx-clock-name = "none";
331 tx-clock-name = "clk4";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500332 phy-handle = <&phy1>;
Kim Phillips0fd8c472007-04-24 07:26:14 +1000333 phy-connection-type = "rgmii-id";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500334 pio-handle = <&pio2>;
Li Yang7a234d02006-10-02 20:10:10 -0500335 };
336
337 mdio@2120 {
338 #address-cells = <1>;
339 #size-cells = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500340 reg = <0x2120 0x18>;
Anton Vorontsovd0a2f822008-01-24 18:40:01 +0300341 compatible = "fsl,ucc-mdio";
Li Yang7a234d02006-10-02 20:10:10 -0500342
Kumar Galad71a1dc2007-02-16 09:57:22 -0600343 phy0: ethernet-phy@00 {
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500344 interrupt-parent = <&ipic>;
345 interrupts = <17 0x8>;
346 reg = <0x0>;
Li Yang7a234d02006-10-02 20:10:10 -0500347 device_type = "ethernet-phy";
Li Yang7a234d02006-10-02 20:10:10 -0500348 };
Kumar Galad71a1dc2007-02-16 09:57:22 -0600349 phy1: ethernet-phy@01 {
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500350 interrupt-parent = <&ipic>;
351 interrupts = <18 0x8>;
352 reg = <0x1>;
Li Yang7a234d02006-10-02 20:10:10 -0500353 device_type = "ethernet-phy";
Li Yang7a234d02006-10-02 20:10:10 -0500354 };
355 };
356
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300357 qeic: interrupt-controller@80 {
Li Yang7a234d02006-10-02 20:10:10 -0500358 interrupt-controller;
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300359 compatible = "fsl,qe-ic";
Li Yang7a234d02006-10-02 20:10:10 -0500360 #address-cells = <0>;
361 #interrupt-cells = <1>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500362 reg = <0x80 0x80>;
Li Yang7a234d02006-10-02 20:10:10 -0500363 big-endian;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500364 interrupts = <32 0x8 33 0x8>; // high:32 low:33
365 interrupt-parent = <&ipic>;
Li Yang7a234d02006-10-02 20:10:10 -0500366 };
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500367 };
Li Yang7a234d02006-10-02 20:10:10 -0500368
Kumar Galaea082fa2007-12-12 01:46:12 -0600369 pci0: pci@e0008500 {
370 cell-index = <1>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500371 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500372 interrupt-map = <
373
374 /* IDSEL 0x11 AD17 */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500375 0x8800 0x0 0x0 0x1 &ipic 20 0x8
376 0x8800 0x0 0x0 0x2 &ipic 21 0x8
377 0x8800 0x0 0x0 0x3 &ipic 22 0x8
378 0x8800 0x0 0x0 0x4 &ipic 23 0x8
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500379
380 /* IDSEL 0x12 AD18 */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500381 0x9000 0x0 0x0 0x1 &ipic 22 0x8
382 0x9000 0x0 0x0 0x2 &ipic 23 0x8
383 0x9000 0x0 0x0 0x3 &ipic 20 0x8
384 0x9000 0x0 0x0 0x4 &ipic 21 0x8
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500385
386 /* IDSEL 0x13 AD19 */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500387 0x9800 0x0 0x0 0x1 &ipic 23 0x8
388 0x9800 0x0 0x0 0x2 &ipic 20 0x8
389 0x9800 0x0 0x0 0x3 &ipic 21 0x8
390 0x9800 0x0 0x0 0x4 &ipic 22 0x8
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500391
392 /* IDSEL 0x15 AD21*/
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500393 0xa800 0x0 0x0 0x1 &ipic 20 0x8
394 0xa800 0x0 0x0 0x2 &ipic 21 0x8
395 0xa800 0x0 0x0 0x3 &ipic 22 0x8
396 0xa800 0x0 0x0 0x4 &ipic 23 0x8
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500397
398 /* IDSEL 0x16 AD22*/
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500399 0xb000 0x0 0x0 0x1 &ipic 23 0x8
400 0xb000 0x0 0x0 0x2 &ipic 20 0x8
401 0xb000 0x0 0x0 0x3 &ipic 21 0x8
402 0xb000 0x0 0x0 0x4 &ipic 22 0x8
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500403
404 /* IDSEL 0x17 AD23*/
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500405 0xb800 0x0 0x0 0x1 &ipic 22 0x8
406 0xb800 0x0 0x0 0x2 &ipic 23 0x8
407 0xb800 0x0 0x0 0x3 &ipic 20 0x8
408 0xb800 0x0 0x0 0x4 &ipic 21 0x8
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500409
410 /* IDSEL 0x18 AD24*/
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500411 0xc000 0x0 0x0 0x1 &ipic 21 0x8
412 0xc000 0x0 0x0 0x2 &ipic 22 0x8
413 0xc000 0x0 0x0 0x3 &ipic 23 0x8
414 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
415 interrupt-parent = <&ipic>;
416 interrupts = <66 0x8>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500417 bus-range = <0 0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500418 ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
419 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
420 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
421 clock-frequency = <66666666>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500422 #interrupt-cells = <1>;
423 #size-cells = <2>;
424 #address-cells = <3>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500425 reg = <0xe0008500 0x100>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500426 compatible = "fsl,mpc8349-pci";
427 device_type = "pci";
Li Yang7a234d02006-10-02 20:10:10 -0500428 };
429};