blob: 99684d6f39677fbb29a1a4481be58bc226d31204 [file] [log] [blame]
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +01001/*
2 * Pin definitions for AT32AP7000.
3 *
4 * Copyright (C) 2006 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Haavard Skinnemoen438ff3f2007-10-29 15:28:07 +010010#ifndef __ASM_ARCH_AT32AP700X_H__
11#define __ASM_ARCH_AT32AP700X_H__
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +010012
13#define GPIO_PERIPH_A 0
14#define GPIO_PERIPH_B 1
15
16#define NR_GPIO_CONTROLLERS 4
17
18/*
19 * Pin numbers identifying specific GPIO pins on the chip. They can
20 * also be converted to IRQ numbers by passing them through
21 * gpio_to_irq().
22 */
23#define GPIO_PIOA_BASE (0)
24#define GPIO_PIOB_BASE (GPIO_PIOA_BASE + 32)
25#define GPIO_PIOC_BASE (GPIO_PIOB_BASE + 32)
26#define GPIO_PIOD_BASE (GPIO_PIOC_BASE + 32)
Haavard Skinnemoen7f9f4672007-01-30 11:16:16 +010027#define GPIO_PIOE_BASE (GPIO_PIOD_BASE + 32)
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +010028
29#define GPIO_PIN_PA(N) (GPIO_PIOA_BASE + (N))
30#define GPIO_PIN_PB(N) (GPIO_PIOB_BASE + (N))
31#define GPIO_PIN_PC(N) (GPIO_PIOC_BASE + (N))
32#define GPIO_PIN_PD(N) (GPIO_PIOD_BASE + (N))
Haavard Skinnemoen7f9f4672007-01-30 11:16:16 +010033#define GPIO_PIN_PE(N) (GPIO_PIOE_BASE + (N))
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +010034
Haavard Skinnemoen438ff3f2007-10-29 15:28:07 +010035#endif /* __ASM_ARCH_AT32AP700X_H__ */