Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 1 | /* |
| 2 | * arch/arm/mach-pxa/include/mach/pxafb.h |
| 3 | * |
| 4 | * Support for the xscale frame buffer. |
| 5 | * |
| 6 | * Author: Jean-Frederic Clere |
| 7 | * Created: Sep 22, 2003 |
| 8 | * Copyright: jfclere@sinix.net |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of the GNU General Public License version 2 as |
| 12 | * published by the Free Software Foundation. |
| 13 | */ |
| 14 | |
| 15 | #include <linux/fb.h> |
| 16 | #include <mach/regs-lcd.h> |
| 17 | |
| 18 | /* |
| 19 | * Supported LCD connections |
| 20 | * |
| 21 | * bits 0 - 3: for LCD panel type: |
| 22 | * |
| 23 | * STN - for passive matrix |
| 24 | * DSTN - for dual scan passive matrix |
| 25 | * TFT - for active matrix |
| 26 | * |
| 27 | * bits 4 - 9 : for bus width |
| 28 | * bits 10-17 : for AC Bias Pin Frequency |
| 29 | * bit 18 : for output enable polarity |
| 30 | * bit 19 : for pixel clock edge |
Eric Miao | 9a1ac7e | 2008-08-15 02:50:44 -0400 | [diff] [blame] | 31 | * bit 20 : for output pixel format when base is RGBT16 |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 32 | */ |
| 33 | #define LCD_CONN_TYPE(_x) ((_x) & 0x0f) |
| 34 | #define LCD_CONN_WIDTH(_x) (((_x) >> 4) & 0x1f) |
| 35 | |
| 36 | #define LCD_TYPE_UNKNOWN 0 |
| 37 | #define LCD_TYPE_MONO_STN 1 |
| 38 | #define LCD_TYPE_MONO_DSTN 2 |
| 39 | #define LCD_TYPE_COLOR_STN 3 |
| 40 | #define LCD_TYPE_COLOR_DSTN 4 |
| 41 | #define LCD_TYPE_COLOR_TFT 5 |
| 42 | #define LCD_TYPE_SMART_PANEL 6 |
| 43 | #define LCD_TYPE_MAX 7 |
| 44 | |
| 45 | #define LCD_MONO_STN_4BPP ((4 << 4) | LCD_TYPE_MONO_STN) |
| 46 | #define LCD_MONO_STN_8BPP ((8 << 4) | LCD_TYPE_MONO_STN) |
| 47 | #define LCD_MONO_DSTN_8BPP ((8 << 4) | LCD_TYPE_MONO_DSTN) |
| 48 | #define LCD_COLOR_STN_8BPP ((8 << 4) | LCD_TYPE_COLOR_STN) |
| 49 | #define LCD_COLOR_DSTN_16BPP ((16 << 4) | LCD_TYPE_COLOR_DSTN) |
| 50 | #define LCD_COLOR_TFT_16BPP ((16 << 4) | LCD_TYPE_COLOR_TFT) |
| 51 | #define LCD_COLOR_TFT_18BPP ((18 << 4) | LCD_TYPE_COLOR_TFT) |
| 52 | #define LCD_SMART_PANEL_8BPP ((8 << 4) | LCD_TYPE_SMART_PANEL) |
| 53 | #define LCD_SMART_PANEL_16BPP ((16 << 4) | LCD_TYPE_SMART_PANEL) |
| 54 | #define LCD_SMART_PANEL_18BPP ((18 << 4) | LCD_TYPE_SMART_PANEL) |
| 55 | |
| 56 | #define LCD_AC_BIAS_FREQ(x) (((x) & 0xff) << 10) |
Eric Miao | 9a1ac7e | 2008-08-15 02:50:44 -0400 | [diff] [blame] | 57 | #define LCD_BIAS_ACTIVE_HIGH (0 << 18) |
| 58 | #define LCD_BIAS_ACTIVE_LOW (1 << 18) |
| 59 | #define LCD_PCLK_EDGE_RISE (0 << 19) |
| 60 | #define LCD_PCLK_EDGE_FALL (1 << 19) |
| 61 | #define LCD_ALTERNATE_MAPPING (1 << 20) |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 62 | |
| 63 | /* |
| 64 | * This structure describes the machine which we are running on. |
| 65 | * It is set in linux/arch/arm/mach-pxa/machine_name.c and used in the probe routine |
| 66 | * of linux/drivers/video/pxafb.c |
| 67 | */ |
| 68 | struct pxafb_mode_info { |
| 69 | u_long pixclock; |
| 70 | |
| 71 | u_short xres; |
| 72 | u_short yres; |
| 73 | |
| 74 | u_char bpp; |
| 75 | u_int cmap_greyscale:1, |
| 76 | depth:8, |
| 77 | unused:23; |
| 78 | |
| 79 | /* Parallel Mode Timing */ |
| 80 | u_char hsync_len; |
| 81 | u_char left_margin; |
| 82 | u_char right_margin; |
| 83 | |
| 84 | u_char vsync_len; |
| 85 | u_char upper_margin; |
| 86 | u_char lower_margin; |
| 87 | u_char sync; |
| 88 | |
| 89 | /* Smart Panel Mode Timing - see PXA27x DM 7.4.15.0.3 for details |
| 90 | * Note: |
| 91 | * 1. all parameters in nanosecond (ns) |
| 92 | * 2. a0cs{rd,wr}_set_hld are controlled by the same register bits |
| 93 | * in pxa27x and pxa3xx, initialize them to the same value or |
| 94 | * the larger one will be used |
| 95 | * 3. same to {rd,wr}_pulse_width |
| 96 | */ |
| 97 | unsigned a0csrd_set_hld; /* A0 and CS Setup/Hold Time before/after L_FCLK_RD */ |
| 98 | unsigned a0cswr_set_hld; /* A0 and CS Setup/Hold Time before/after L_PCLK_WR */ |
| 99 | unsigned wr_pulse_width; /* L_PCLK_WR pulse width */ |
| 100 | unsigned rd_pulse_width; /* L_FCLK_RD pulse width */ |
| 101 | unsigned cmd_inh_time; /* Command Inhibit time between two writes */ |
| 102 | unsigned op_hold_time; /* Output Hold time from L_FCLK_RD negation */ |
| 103 | }; |
| 104 | |
| 105 | struct pxafb_mach_info { |
| 106 | struct pxafb_mode_info *modes; |
| 107 | unsigned int num_modes; |
| 108 | |
| 109 | unsigned int lcd_conn; |
| 110 | |
| 111 | u_int fixed_modes:1, |
| 112 | cmap_inverse:1, |
| 113 | cmap_static:1, |
| 114 | unused:29; |
| 115 | |
| 116 | /* The following should be defined in LCCR0 |
| 117 | * LCCR0_Act or LCCR0_Pas Active or Passive |
| 118 | * LCCR0_Sngl or LCCR0_Dual Single/Dual panel |
| 119 | * LCCR0_Mono or LCCR0_Color Mono/Color |
| 120 | * LCCR0_4PixMono or LCCR0_8PixMono (in mono single mode) |
| 121 | * LCCR0_DMADel(Tcpu) (optional) DMA request delay |
| 122 | * |
| 123 | * The following should not be defined in LCCR0: |
| 124 | * LCCR0_OUM, LCCR0_BM, LCCR0_QDM, LCCR0_DIS, LCCR0_EFM |
| 125 | * LCCR0_IUM, LCCR0_SFM, LCCR0_LDM, LCCR0_ENB |
| 126 | */ |
| 127 | u_int lccr0; |
| 128 | /* The following should be defined in LCCR3 |
| 129 | * LCCR3_OutEnH or LCCR3_OutEnL Output enable polarity |
| 130 | * LCCR3_PixRsEdg or LCCR3_PixFlEdg Pixel clock edge type |
| 131 | * LCCR3_Acb(X) AB Bias pin frequency |
| 132 | * LCCR3_DPC (optional) Double Pixel Clock mode (untested) |
| 133 | * |
| 134 | * The following should not be defined in LCCR3 |
| 135 | * LCCR3_HSP, LCCR3_VSP, LCCR0_Pcd(x), LCCR3_Bpp |
| 136 | */ |
| 137 | u_int lccr3; |
| 138 | /* The following should be defined in LCCR4 |
| 139 | * LCCR4_PAL_FOR_0 or LCCR4_PAL_FOR_1 or LCCR4_PAL_FOR_2 |
| 140 | * |
| 141 | * All other bits in LCCR4 should be left alone. |
| 142 | */ |
| 143 | u_int lccr4; |
| 144 | void (*pxafb_backlight_power)(int); |
| 145 | void (*pxafb_lcd_power)(int, struct fb_var_screeninfo *); |
| 146 | void (*smart_update)(struct fb_info *); |
| 147 | }; |
| 148 | void set_pxa_fb_info(struct pxafb_mach_info *hard_pxa_fb_info); |
| 149 | void set_pxa_fb_parent(struct device *parent_dev); |
| 150 | unsigned long pxafb_get_hsync_time(struct device *dev); |
| 151 | |
| 152 | extern int pxafb_smart_queue(struct fb_info *info, uint16_t *cmds, int); |
| 153 | extern int pxafb_smart_flush(struct fb_info *info); |