Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 1 | /* |
| 2 | * arch/arm/mach-orion5x/addr-map.c |
| 3 | * |
| 4 | * Address map functions for Marvell Orion 5x SoCs |
| 5 | * |
| 6 | * Maintainer: Tzachi Perelstein <tzachi@marvell.com> |
| 7 | * |
| 8 | * This file is licensed under the terms of the GNU General Public |
| 9 | * License version 2. This program is licensed "as is" without any |
| 10 | * warranty of any kind, whether express or implied. |
| 11 | */ |
| 12 | |
| 13 | #include <linux/kernel.h> |
| 14 | #include <linux/init.h> |
| 15 | #include <linux/mbus.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 16 | #include <linux/io.h> |
Sebastian Andrzej Siewior | 3a8f744 | 2009-05-07 22:59:24 +0200 | [diff] [blame] | 17 | #include <linux/errno.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 18 | #include <mach/hardware.h> |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 19 | #include "common.h" |
| 20 | |
| 21 | /* |
| 22 | * The Orion has fully programable address map. There's a separate address |
Lennert Buytenhek | b46926b | 2008-04-25 16:31:32 -0400 | [diff] [blame] | 23 | * map for each of the device _master_ interfaces, e.g. CPU, PCI, PCIe, USB, |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 24 | * Gigabit Ethernet, DMA/XOR engines, etc. Each interface has its own |
| 25 | * address decode windows that allow it to access any of the Orion resources. |
| 26 | * |
| 27 | * CPU address decoding -- |
| 28 | * Linux assumes that it is the boot loader that already setup the access to |
| 29 | * DDR and internal registers. |
Lennert Buytenhek | b46926b | 2008-04-25 16:31:32 -0400 | [diff] [blame] | 30 | * Setup access to PCI and PCIe IO/MEM space is issued by this file. |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 31 | * Setup access to various devices located on the device bus interface (e.g. |
| 32 | * flashes, RTC, etc) should be issued by machine-setup.c according to |
| 33 | * specific board population (by using orion5x_setup_*_win()). |
| 34 | * |
| 35 | * Non-CPU Masters address decoding -- |
| 36 | * Unlike the CPU, we setup the access from Orion's master interfaces to DDR |
| 37 | * banks only (the typical use case). |
Lennert Buytenhek | da10989 | 2008-04-26 14:48:11 -0400 | [diff] [blame] | 38 | * Setup access for each master to DDR is issued by platform device setup. |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 39 | */ |
| 40 | |
| 41 | /* |
| 42 | * Generic Address Decode Windows bit settings |
| 43 | */ |
| 44 | #define TARGET_DDR 0 |
| 45 | #define TARGET_DEV_BUS 1 |
| 46 | #define TARGET_PCI 3 |
| 47 | #define TARGET_PCIE 4 |
Sebastian Andrzej Siewior | 3a8f744 | 2009-05-07 22:59:24 +0200 | [diff] [blame] | 48 | #define TARGET_SRAM 9 |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 49 | #define ATTR_PCIE_MEM 0x59 |
| 50 | #define ATTR_PCIE_IO 0x51 |
| 51 | #define ATTR_PCIE_WA 0x79 |
| 52 | #define ATTR_PCI_MEM 0x59 |
| 53 | #define ATTR_PCI_IO 0x51 |
| 54 | #define ATTR_DEV_CS0 0x1e |
| 55 | #define ATTR_DEV_CS1 0x1d |
| 56 | #define ATTR_DEV_CS2 0x1b |
| 57 | #define ATTR_DEV_BOOT 0xf |
Sebastian Andrzej Siewior | 3a8f744 | 2009-05-07 22:59:24 +0200 | [diff] [blame] | 58 | #define ATTR_SRAM 0x0 |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 59 | |
| 60 | /* |
| 61 | * Helpers to get DDR bank info |
| 62 | */ |
Nicolas Pitre | fdd8b07 | 2009-04-22 20:08:17 +0100 | [diff] [blame] | 63 | #define ORION5X_DDR_REG(x) (ORION5X_DDR_VIRT_BASE | (x)) |
Lennert Buytenhek | da10989 | 2008-04-26 14:48:11 -0400 | [diff] [blame] | 64 | #define DDR_BASE_CS(n) ORION5X_DDR_REG(0x1500 + ((n) << 3)) |
| 65 | #define DDR_SIZE_CS(n) ORION5X_DDR_REG(0x1504 + ((n) << 3)) |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 66 | |
| 67 | /* |
| 68 | * CPU Address Decode Windows registers |
| 69 | */ |
Nicolas Pitre | fdd8b07 | 2009-04-22 20:08:17 +0100 | [diff] [blame] | 70 | #define ORION5X_BRIDGE_REG(x) (ORION5X_BRIDGE_VIRT_BASE | (x)) |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 71 | #define CPU_WIN_CTRL(n) ORION5X_BRIDGE_REG(0x000 | ((n) << 4)) |
| 72 | #define CPU_WIN_BASE(n) ORION5X_BRIDGE_REG(0x004 | ((n) << 4)) |
| 73 | #define CPU_WIN_REMAP_LO(n) ORION5X_BRIDGE_REG(0x008 | ((n) << 4)) |
| 74 | #define CPU_WIN_REMAP_HI(n) ORION5X_BRIDGE_REG(0x00c | ((n) << 4)) |
| 75 | |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 76 | |
| 77 | struct mbus_dram_target_info orion5x_mbus_dram_info; |
Lennert Buytenhek | a18b658 | 2008-05-10 23:20:50 +0200 | [diff] [blame] | 78 | static int __initdata win_alloc_count; |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 79 | |
| 80 | static int __init orion5x_cpu_win_can_remap(int win) |
| 81 | { |
| 82 | u32 dev, rev; |
| 83 | |
| 84 | orion5x_pcie_id(&dev, &rev); |
| 85 | if ((dev == MV88F5281_DEV_ID && win < 4) |
| 86 | || (dev == MV88F5182_DEV_ID && win < 2) |
Lennert Buytenhek | 7153c36 | 2009-08-03 16:25:12 +0200 | [diff] [blame] | 87 | || (dev == MV88F5181_DEV_ID && win < 2) |
| 88 | || (dev == MV88F6183_DEV_ID && win < 4)) |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 89 | return 1; |
| 90 | |
| 91 | return 0; |
| 92 | } |
| 93 | |
Sebastian Andrzej Siewior | 3a8f744 | 2009-05-07 22:59:24 +0200 | [diff] [blame] | 94 | static int __init setup_cpu_win(int win, u32 base, u32 size, |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 95 | u8 target, u8 attr, int remap) |
| 96 | { |
Lennert Buytenhek | a18b658 | 2008-05-10 23:20:50 +0200 | [diff] [blame] | 97 | if (win >= 8) { |
| 98 | printk(KERN_ERR "setup_cpu_win: trying to allocate " |
| 99 | "window %d\n", win); |
Sebastian Andrzej Siewior | 3a8f744 | 2009-05-07 22:59:24 +0200 | [diff] [blame] | 100 | return -ENOSPC; |
Lennert Buytenhek | a18b658 | 2008-05-10 23:20:50 +0200 | [diff] [blame] | 101 | } |
| 102 | |
Lennert Buytenhek | 79e90dd | 2008-05-28 16:43:48 +0200 | [diff] [blame] | 103 | writel(base & 0xffff0000, CPU_WIN_BASE(win)); |
| 104 | writel(((size - 1) & 0xffff0000) | (attr << 8) | (target << 4) | 1, |
| 105 | CPU_WIN_CTRL(win)); |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 106 | |
| 107 | if (orion5x_cpu_win_can_remap(win)) { |
| 108 | if (remap < 0) |
| 109 | remap = base; |
| 110 | |
Lennert Buytenhek | 79e90dd | 2008-05-28 16:43:48 +0200 | [diff] [blame] | 111 | writel(remap & 0xffff0000, CPU_WIN_REMAP_LO(win)); |
| 112 | writel(0, CPU_WIN_REMAP_HI(win)); |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 113 | } |
Sebastian Andrzej Siewior | 3a8f744 | 2009-05-07 22:59:24 +0200 | [diff] [blame] | 114 | return 0; |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 115 | } |
| 116 | |
| 117 | void __init orion5x_setup_cpu_mbus_bridge(void) |
| 118 | { |
| 119 | int i; |
| 120 | int cs; |
| 121 | |
| 122 | /* |
| 123 | * First, disable and clear windows. |
| 124 | */ |
| 125 | for (i = 0; i < 8; i++) { |
Lennert Buytenhek | 79e90dd | 2008-05-28 16:43:48 +0200 | [diff] [blame] | 126 | writel(0, CPU_WIN_BASE(i)); |
| 127 | writel(0, CPU_WIN_CTRL(i)); |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 128 | if (orion5x_cpu_win_can_remap(i)) { |
Lennert Buytenhek | 79e90dd | 2008-05-28 16:43:48 +0200 | [diff] [blame] | 129 | writel(0, CPU_WIN_REMAP_LO(i)); |
| 130 | writel(0, CPU_WIN_REMAP_HI(i)); |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 131 | } |
| 132 | } |
| 133 | |
| 134 | /* |
| 135 | * Setup windows for PCI+PCIe IO+MEM space. |
| 136 | */ |
| 137 | setup_cpu_win(0, ORION5X_PCIE_IO_PHYS_BASE, ORION5X_PCIE_IO_SIZE, |
| 138 | TARGET_PCIE, ATTR_PCIE_IO, ORION5X_PCIE_IO_BUS_BASE); |
| 139 | setup_cpu_win(1, ORION5X_PCI_IO_PHYS_BASE, ORION5X_PCI_IO_SIZE, |
| 140 | TARGET_PCI, ATTR_PCI_IO, ORION5X_PCI_IO_BUS_BASE); |
| 141 | setup_cpu_win(2, ORION5X_PCIE_MEM_PHYS_BASE, ORION5X_PCIE_MEM_SIZE, |
| 142 | TARGET_PCIE, ATTR_PCIE_MEM, -1); |
| 143 | setup_cpu_win(3, ORION5X_PCI_MEM_PHYS_BASE, ORION5X_PCI_MEM_SIZE, |
| 144 | TARGET_PCI, ATTR_PCI_MEM, -1); |
Lennert Buytenhek | a18b658 | 2008-05-10 23:20:50 +0200 | [diff] [blame] | 145 | win_alloc_count = 4; |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 146 | |
| 147 | /* |
| 148 | * Setup MBUS dram target info. |
| 149 | */ |
| 150 | orion5x_mbus_dram_info.mbus_dram_target_id = TARGET_DDR; |
| 151 | |
| 152 | for (i = 0, cs = 0; i < 4; i++) { |
| 153 | u32 base = readl(DDR_BASE_CS(i)); |
| 154 | u32 size = readl(DDR_SIZE_CS(i)); |
| 155 | |
| 156 | /* |
| 157 | * Chip select enabled? |
| 158 | */ |
| 159 | if (size & 1) { |
| 160 | struct mbus_dram_window *w; |
| 161 | |
| 162 | w = &orion5x_mbus_dram_info.cs[cs++]; |
| 163 | w->cs_index = i; |
| 164 | w->mbus_attr = 0xf & ~(1 << i); |
Lennert Buytenhek | 4fc338e | 2008-05-23 08:34:42 +0200 | [diff] [blame] | 165 | w->base = base & 0xffff0000; |
| 166 | w->size = (size | 0x0000ffff) + 1; |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 167 | } |
| 168 | } |
| 169 | orion5x_mbus_dram_info.num_cs = cs; |
| 170 | } |
| 171 | |
| 172 | void __init orion5x_setup_dev_boot_win(u32 base, u32 size) |
| 173 | { |
Lennert Buytenhek | a18b658 | 2008-05-10 23:20:50 +0200 | [diff] [blame] | 174 | setup_cpu_win(win_alloc_count++, base, size, |
| 175 | TARGET_DEV_BUS, ATTR_DEV_BOOT, -1); |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 176 | } |
| 177 | |
| 178 | void __init orion5x_setup_dev0_win(u32 base, u32 size) |
| 179 | { |
Lennert Buytenhek | a18b658 | 2008-05-10 23:20:50 +0200 | [diff] [blame] | 180 | setup_cpu_win(win_alloc_count++, base, size, |
| 181 | TARGET_DEV_BUS, ATTR_DEV_CS0, -1); |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 182 | } |
| 183 | |
| 184 | void __init orion5x_setup_dev1_win(u32 base, u32 size) |
| 185 | { |
Lennert Buytenhek | a18b658 | 2008-05-10 23:20:50 +0200 | [diff] [blame] | 186 | setup_cpu_win(win_alloc_count++, base, size, |
| 187 | TARGET_DEV_BUS, ATTR_DEV_CS1, -1); |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 188 | } |
| 189 | |
| 190 | void __init orion5x_setup_dev2_win(u32 base, u32 size) |
| 191 | { |
Lennert Buytenhek | a18b658 | 2008-05-10 23:20:50 +0200 | [diff] [blame] | 192 | setup_cpu_win(win_alloc_count++, base, size, |
| 193 | TARGET_DEV_BUS, ATTR_DEV_CS2, -1); |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 194 | } |
| 195 | |
| 196 | void __init orion5x_setup_pcie_wa_win(u32 base, u32 size) |
| 197 | { |
Lennert Buytenhek | a18b658 | 2008-05-10 23:20:50 +0200 | [diff] [blame] | 198 | setup_cpu_win(win_alloc_count++, base, size, |
| 199 | TARGET_PCIE, ATTR_PCIE_WA, -1); |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 200 | } |
Sebastian Andrzej Siewior | 3a8f744 | 2009-05-07 22:59:24 +0200 | [diff] [blame] | 201 | |
| 202 | int __init orion5x_setup_sram_win(void) |
| 203 | { |
Sebastian Andrzej Siewior | 97f8a27 | 2009-06-11 22:51:12 -0400 | [diff] [blame] | 204 | return setup_cpu_win(win_alloc_count++, ORION5X_SRAM_PHYS_BASE, |
Sebastian Andrzej Siewior | 3a8f744 | 2009-05-07 22:59:24 +0200 | [diff] [blame] | 205 | ORION5X_SRAM_SIZE, TARGET_SRAM, ATTR_SRAM, -1); |
| 206 | } |