blob: 2a2e1c717e8e6a4c3c7f6bb931cf0e642c4df80d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/drivers/char/8250_pci.c
3 *
4 * Probe module for 8250/16550-type PCI serial ports.
5 *
6 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
7 *
8 * Copyright (C) 2001 Russell King, All Rights Reserved.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
14#include <linux/module.h>
15#include <linux/init.h>
16#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/string.h>
18#include <linux/kernel.h>
19#include <linux/slab.h>
20#include <linux/delay.h>
21#include <linux/tty.h>
22#include <linux/serial_core.h>
23#include <linux/8250_pci.h>
24#include <linux/bitops.h>
25
26#include <asm/byteorder.h>
27#include <asm/io.h>
28
29#include "8250.h"
30
31#undef SERIAL_DEBUG_PCI
32
33/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070034 * init function returns:
35 * > 0 - number of ports
36 * = 0 - use board->num_ports
37 * < 0 - error
38 */
39struct pci_serial_quirk {
40 u32 vendor;
41 u32 device;
42 u32 subvendor;
43 u32 subdevice;
44 int (*init)(struct pci_dev *dev);
Russell King975a1a72009-01-02 13:44:27 +000045 int (*setup)(struct serial_private *,
46 const struct pciserial_board *,
Russell King05caac52005-07-27 11:41:18 +010047 struct uart_port *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -070048 void (*exit)(struct pci_dev *dev);
49};
50
51#define PCI_NUM_BAR_RESOURCES 6
52
53struct serial_private {
Russell King70db3d92005-07-27 11:34:27 +010054 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 unsigned int nr;
56 void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
57 struct pci_serial_quirk *quirk;
58 int line[0];
59};
60
61static void moan_device(const char *str, struct pci_dev *dev)
62{
63 printk(KERN_WARNING "%s: %s\n"
64 KERN_WARNING "Please send the output of lspci -vv, this\n"
65 KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
66 KERN_WARNING "manufacturer and name of serial board or\n"
67 KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
68 pci_name(dev), str, dev->vendor, dev->device,
69 dev->subsystem_vendor, dev->subsystem_device);
70}
71
72static int
Russell King70db3d92005-07-27 11:34:27 +010073setup_port(struct serial_private *priv, struct uart_port *port,
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 int bar, int offset, int regshift)
75{
Russell King70db3d92005-07-27 11:34:27 +010076 struct pci_dev *dev = priv->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 unsigned long base, len;
78
79 if (bar >= PCI_NUM_BAR_RESOURCES)
80 return -EINVAL;
81
Russell King72ce9a82005-07-27 11:32:04 +010082 base = pci_resource_start(dev, bar);
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 len = pci_resource_len(dev, bar);
86
87 if (!priv->remapped_bar[bar])
Alan Cox6f441fe2008-05-01 04:34:59 -070088 priv->remapped_bar[bar] = ioremap_nocache(base, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 if (!priv->remapped_bar[bar])
90 return -ENOMEM;
91
92 port->iotype = UPIO_MEM;
Russell King72ce9a82005-07-27 11:32:04 +010093 port->iobase = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 port->mapbase = base + offset;
95 port->membase = priv->remapped_bar[bar] + offset;
96 port->regshift = regshift;
97 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 port->iotype = UPIO_PORT;
Russell King72ce9a82005-07-27 11:32:04 +010099 port->iobase = base + offset;
100 port->mapbase = 0;
101 port->membase = NULL;
102 port->regshift = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 }
104 return 0;
105}
106
107/*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800108 * ADDI-DATA GmbH communication cards <info@addi-data.com>
109 */
110static int addidata_apci7800_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000111 const struct pciserial_board *board,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800112 struct uart_port *port, int idx)
113{
114 unsigned int bar = 0, offset = board->first_offset;
115 bar = FL_GET_BASE(board->flags);
116
117 if (idx < 2) {
118 offset += idx * board->uart_offset;
119 } else if ((idx >= 2) && (idx < 4)) {
120 bar += 1;
121 offset += ((idx - 2) * board->uart_offset);
122 } else if ((idx >= 4) && (idx < 6)) {
123 bar += 2;
124 offset += ((idx - 4) * board->uart_offset);
125 } else if (idx >= 6) {
126 bar += 3;
127 offset += ((idx - 6) * board->uart_offset);
128 }
129
130 return setup_port(priv, port, bar, offset, board->reg_shift);
131}
132
133/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 * AFAVLAB uses a different mixture of BARs and offsets
135 * Not that ugly ;) -- HW
136 */
137static int
Russell King975a1a72009-01-02 13:44:27 +0000138afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 struct uart_port *port, int idx)
140{
141 unsigned int bar, offset = board->first_offset;
Alan Cox5756ee92008-02-08 04:18:51 -0800142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 bar = FL_GET_BASE(board->flags);
144 if (idx < 4)
145 bar += idx;
146 else {
147 bar = 4;
148 offset += (idx - 4) * board->uart_offset;
149 }
150
Russell King70db3d92005-07-27 11:34:27 +0100151 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152}
153
154/*
155 * HP's Remote Management Console. The Diva chip came in several
156 * different versions. N-class, L2000 and A500 have two Diva chips, each
157 * with 3 UARTs (the third UART on the second chip is unused). Superdome
158 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
159 * one Diva chip, but it has been expanded to 5 UARTs.
160 */
Russell King61a116e2006-07-03 15:22:35 +0100161static int pci_hp_diva_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162{
163 int rc = 0;
164
165 switch (dev->subsystem_device) {
166 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
167 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
168 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
169 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
170 rc = 3;
171 break;
172 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
173 rc = 2;
174 break;
175 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
176 rc = 4;
177 break;
178 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
Justin Chen551f8f02005-10-24 22:16:38 +0100179 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 rc = 1;
181 break;
182 }
183
184 return rc;
185}
186
187/*
188 * HP's Diva chip puts the 4th/5th serial port further out, and
189 * some serial ports are supposed to be hidden on certain models.
190 */
191static int
Russell King975a1a72009-01-02 13:44:27 +0000192pci_hp_diva_setup(struct serial_private *priv,
193 const struct pciserial_board *board,
194 struct uart_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195{
196 unsigned int offset = board->first_offset;
197 unsigned int bar = FL_GET_BASE(board->flags);
198
Russell King70db3d92005-07-27 11:34:27 +0100199 switch (priv->dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
201 if (idx == 3)
202 idx++;
203 break;
204 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
205 if (idx > 0)
206 idx++;
207 if (idx > 2)
208 idx++;
209 break;
210 }
211 if (idx > 2)
212 offset = 0x18;
213
214 offset += idx * board->uart_offset;
215
Russell King70db3d92005-07-27 11:34:27 +0100216 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217}
218
219/*
220 * Added for EKF Intel i960 serial boards
221 */
Russell King61a116e2006-07-03 15:22:35 +0100222static int pci_inteli960ni_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223{
224 unsigned long oldval;
225
226 if (!(dev->subsystem_device & 0x1000))
227 return -ENODEV;
228
229 /* is firmware started? */
Alan Cox5756ee92008-02-08 04:18:51 -0800230 pci_read_config_dword(dev, 0x44, (void *)&oldval);
231 if (oldval == 0x00001000L) { /* RESET value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 printk(KERN_DEBUG "Local i960 firmware missing");
233 return -ENODEV;
234 }
235 return 0;
236}
237
238/*
239 * Some PCI serial cards using the PLX 9050 PCI interface chip require
240 * that the card interrupt be explicitly enabled or disabled. This
241 * seems to be mainly needed on card using the PLX which also use I/O
242 * mapped memory.
243 */
Russell King61a116e2006-07-03 15:22:35 +0100244static int pci_plx9050_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
246 u8 irq_config;
247 void __iomem *p;
248
249 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
250 moan_device("no memory in bar 0", dev);
251 return 0;
252 }
253
254 irq_config = 0x41;
Bjorn Helgaasadd7b582005-10-24 22:11:57 +0100255 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
Alan Cox5756ee92008-02-08 04:18:51 -0800256 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 irq_config = 0x43;
Alan Cox5756ee92008-02-08 04:18:51 -0800258
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
Alan Cox5756ee92008-02-08 04:18:51 -0800260 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 /*
262 * As the megawolf cards have the int pins active
263 * high, and have 2 UART chips, both ints must be
264 * enabled on the 9050. Also, the UARTS are set in
265 * 16450 mode by default, so we have to enable the
266 * 16C950 'enhanced' mode so that we can use the
267 * deep FIFOs
268 */
269 irq_config = 0x5b;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 /*
271 * enable/disable interrupts
272 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700273 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 if (p == NULL)
275 return -ENOMEM;
276 writel(irq_config, p + 0x4c);
277
278 /*
279 * Read the register back to ensure that it took effect.
280 */
281 readl(p + 0x4c);
282 iounmap(p);
283
284 return 0;
285}
286
287static void __devexit pci_plx9050_exit(struct pci_dev *dev)
288{
289 u8 __iomem *p;
290
291 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
292 return;
293
294 /*
295 * disable interrupts
296 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700297 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 if (p != NULL) {
299 writel(0, p + 0x4c);
300
301 /*
302 * Read the register back to ensure that it took effect.
303 */
304 readl(p + 0x4c);
305 iounmap(p);
306 }
307}
308
309/* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
310static int
Russell King975a1a72009-01-02 13:44:27 +0000311sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 struct uart_port *port, int idx)
313{
314 unsigned int bar, offset = board->first_offset;
315
316 bar = 0;
317
318 if (idx < 4) {
319 /* first four channels map to 0, 0x100, 0x200, 0x300 */
320 offset += idx * board->uart_offset;
321 } else if (idx < 8) {
322 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
323 offset += idx * board->uart_offset + 0xC00;
324 } else /* we have only 8 ports on PMC-OCTALPRO */
325 return 1;
326
Russell King70db3d92005-07-27 11:34:27 +0100327 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328}
329
330/*
331* This does initialization for PMC OCTALPRO cards:
332* maps the device memory, resets the UARTs (needed, bc
333* if the module is removed and inserted again, the card
334* is in the sleep mode) and enables global interrupt.
335*/
336
337/* global control register offset for SBS PMC-OctalPro */
338#define OCT_REG_CR_OFF 0x500
339
Russell King61a116e2006-07-03 15:22:35 +0100340static int sbs_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341{
342 u8 __iomem *p;
343
Alan Cox6f441fe2008-05-01 04:34:59 -0700344 p = ioremap_nocache(pci_resource_start(dev, 0),
345 pci_resource_len(dev, 0));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
347 if (p == NULL)
348 return -ENOMEM;
349 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
Alan Cox5756ee92008-02-08 04:18:51 -0800350 writeb(0x10, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 udelay(50);
Alan Cox5756ee92008-02-08 04:18:51 -0800352 writeb(0x0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
354 /* Set bit-2 (INTENABLE) of Control Register */
355 writeb(0x4, p + OCT_REG_CR_OFF);
356 iounmap(p);
357
358 return 0;
359}
360
361/*
362 * Disables the global interrupt of PMC-OctalPro
363 */
364
365static void __devexit sbs_exit(struct pci_dev *dev)
366{
367 u8 __iomem *p;
368
Alan Cox6f441fe2008-05-01 04:34:59 -0700369 p = ioremap_nocache(pci_resource_start(dev, 0),
370 pci_resource_len(dev, 0));
Alan Cox5756ee92008-02-08 04:18:51 -0800371 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
372 if (p != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 writeb(0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 iounmap(p);
375}
376
377/*
378 * SIIG serial cards have an PCI interface chip which also controls
379 * the UART clocking frequency. Each UART can be clocked independently
380 * (except cards equiped with 4 UARTs) and initial clocking settings
381 * are stored in the EEPROM chip. It can cause problems because this
382 * version of serial driver doesn't support differently clocked UART's
383 * on single PCI card. To prevent this, initialization functions set
384 * high frequency clocking for all UART's on given card. It is safe (I
385 * hope) because it doesn't touch EEPROM settings to prevent conflicts
386 * with other OSes (like M$ DOS).
387 *
388 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
Alan Cox5756ee92008-02-08 04:18:51 -0800389 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 * There is two family of SIIG serial cards with different PCI
391 * interface chip and different configuration methods:
392 * - 10x cards have control registers in IO and/or memory space;
393 * - 20x cards have control registers in standard PCI configuration space.
394 *
Russell King67d74b82005-07-27 11:33:03 +0100395 * Note: all 10x cards have PCI device ids 0x10..
396 * all 20x cards have PCI device ids 0x20..
397 *
Andrey Paninfbc0dc02005-07-18 11:38:09 +0100398 * There are also Quartet Serial cards which use Oxford Semiconductor
399 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
400 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 * Note: some SIIG cards are probed by the parport_serial object.
402 */
403
404#define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
405#define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
406
407static int pci_siig10x_init(struct pci_dev *dev)
408{
409 u16 data;
410 void __iomem *p;
411
412 switch (dev->device & 0xfff8) {
413 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
414 data = 0xffdf;
415 break;
416 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
417 data = 0xf7ff;
418 break;
419 default: /* 1S1P, 4S */
420 data = 0xfffb;
421 break;
422 }
423
Alan Cox6f441fe2008-05-01 04:34:59 -0700424 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 if (p == NULL)
426 return -ENOMEM;
427
428 writew(readw(p + 0x28) & data, p + 0x28);
429 readw(p + 0x28);
430 iounmap(p);
431 return 0;
432}
433
434#define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
435#define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
436
437static int pci_siig20x_init(struct pci_dev *dev)
438{
439 u8 data;
440
441 /* Change clock frequency for the first UART. */
442 pci_read_config_byte(dev, 0x6f, &data);
443 pci_write_config_byte(dev, 0x6f, data & 0xef);
444
445 /* If this card has 2 UART, we have to do the same with second UART. */
446 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
447 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
448 pci_read_config_byte(dev, 0x73, &data);
449 pci_write_config_byte(dev, 0x73, data & 0xef);
450 }
451 return 0;
452}
453
Russell King67d74b82005-07-27 11:33:03 +0100454static int pci_siig_init(struct pci_dev *dev)
455{
456 unsigned int type = dev->device & 0xff00;
457
458 if (type == 0x1000)
459 return pci_siig10x_init(dev);
460 else if (type == 0x2000)
461 return pci_siig20x_init(dev);
462
463 moan_device("Unknown SIIG card", dev);
464 return -ENODEV;
465}
466
Andrey Panin3ec9c592006-02-02 20:15:09 +0000467static int pci_siig_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000468 const struct pciserial_board *board,
Andrey Panin3ec9c592006-02-02 20:15:09 +0000469 struct uart_port *port, int idx)
470{
471 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
472
473 if (idx > 3) {
474 bar = 4;
475 offset = (idx - 4) * 8;
476 }
477
478 return setup_port(priv, port, bar, offset, 0);
479}
480
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481/*
482 * Timedia has an explosion of boards, and to avoid the PCI table from
483 * growing *huge*, we use this function to collapse some 70 entries
484 * in the PCI table into one, for sanity's and compactness's sake.
485 */
Helge Dellere9422e02006-08-29 21:57:29 +0200486static const unsigned short timedia_single_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
488};
489
Helge Dellere9422e02006-08-29 21:57:29 +0200490static const unsigned short timedia_dual_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
Alan Cox5756ee92008-02-08 04:18:51 -0800492 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
493 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
495 0xD079, 0
496};
497
Helge Dellere9422e02006-08-29 21:57:29 +0200498static const unsigned short timedia_quad_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800499 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
500 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
502 0xB157, 0
503};
504
Helge Dellere9422e02006-08-29 21:57:29 +0200505static const unsigned short timedia_eight_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800506 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
508};
509
Arjan van de Vencb3592b2005-11-28 21:04:11 +0000510static const struct timedia_struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 int num;
Helge Dellere9422e02006-08-29 21:57:29 +0200512 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513} timedia_data[] = {
514 { 1, timedia_single_port },
515 { 2, timedia_dual_port },
516 { 4, timedia_quad_port },
Helge Dellere9422e02006-08-29 21:57:29 +0200517 { 8, timedia_eight_port }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518};
519
Russell King61a116e2006-07-03 15:22:35 +0100520static int pci_timedia_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521{
Helge Dellere9422e02006-08-29 21:57:29 +0200522 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 int i, j;
524
Helge Dellere9422e02006-08-29 21:57:29 +0200525 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 ids = timedia_data[i].ids;
527 for (j = 0; ids[j]; j++)
528 if (dev->subsystem_device == ids[j])
529 return timedia_data[i].num;
530 }
531 return 0;
532}
533
534/*
535 * Timedia/SUNIX uses a mixture of BARs and offsets
536 * Ugh, this is ugly as all hell --- TYT
537 */
538static int
Russell King975a1a72009-01-02 13:44:27 +0000539pci_timedia_setup(struct serial_private *priv,
540 const struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 struct uart_port *port, int idx)
542{
543 unsigned int bar = 0, offset = board->first_offset;
544
545 switch (idx) {
546 case 0:
547 bar = 0;
548 break;
549 case 1:
550 offset = board->uart_offset;
551 bar = 0;
552 break;
553 case 2:
554 bar = 1;
555 break;
556 case 3:
557 offset = board->uart_offset;
Dave Jonesc2cd6d32005-12-07 18:11:26 +0000558 /* FALLTHROUGH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 case 4: /* BAR 2 */
560 case 5: /* BAR 3 */
561 case 6: /* BAR 4 */
562 case 7: /* BAR 5 */
563 bar = idx - 2;
564 }
565
Russell King70db3d92005-07-27 11:34:27 +0100566 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567}
568
569/*
570 * Some Titan cards are also a little weird
571 */
572static int
Russell King70db3d92005-07-27 11:34:27 +0100573titan_400l_800l_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000574 const struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 struct uart_port *port, int idx)
576{
577 unsigned int bar, offset = board->first_offset;
578
579 switch (idx) {
580 case 0:
581 bar = 1;
582 break;
583 case 1:
584 bar = 2;
585 break;
586 default:
587 bar = 4;
588 offset = (idx - 2) * board->uart_offset;
589 }
590
Russell King70db3d92005-07-27 11:34:27 +0100591 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592}
593
Russell King61a116e2006-07-03 15:22:35 +0100594static int pci_xircom_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595{
596 msleep(100);
597 return 0;
598}
599
Russell King61a116e2006-07-03 15:22:35 +0100600static int pci_netmos_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601{
602 /* subdevice 0x00PS means <P> parallel, <S> serial */
603 unsigned int num_serial = dev->subsystem_device & 0xf;
604
605 if (num_serial == 0)
606 return -ENODEV;
607 return num_serial;
608}
609
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700610/*
611 * ITE support by Niels de Vos <niels.devos@wincor-nixdorf.com>
612 *
613 * These chips are available with optionally one parallel port and up to
614 * two serial ports. Unfortunately they all have the same product id.
615 *
616 * Basic configuration is done over a region of 32 I/O ports. The base
617 * ioport is called INTA or INTC, depending on docs/other drivers.
618 *
619 * The region of the 32 I/O ports is configured in POSIO0R...
620 */
621
622/* registers */
623#define ITE_887x_MISCR 0x9c
624#define ITE_887x_INTCBAR 0x78
625#define ITE_887x_UARTBAR 0x7c
626#define ITE_887x_PS0BAR 0x10
627#define ITE_887x_POSIO0 0x60
628
629/* I/O space size */
630#define ITE_887x_IOSIZE 32
631/* I/O space size (bits 26-24; 8 bytes = 011b) */
632#define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
633/* I/O space size (bits 26-24; 32 bytes = 101b) */
634#define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
635/* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
636#define ITE_887x_POSIO_SPEED (3 << 29)
637/* enable IO_Space bit */
638#define ITE_887x_POSIO_ENABLE (1 << 31)
639
Ralf Baechlef79abb82007-08-30 23:56:31 -0700640static int pci_ite887x_init(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700641{
642 /* inta_addr are the configuration addresses of the ITE */
643 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
644 0x200, 0x280, 0 };
645 int ret, i, type;
646 struct resource *iobase = NULL;
647 u32 miscr, uartbar, ioport;
648
649 /* search for the base-ioport */
650 i = 0;
651 while (inta_addr[i] && iobase == NULL) {
652 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
653 "ite887x");
654 if (iobase != NULL) {
655 /* write POSIO0R - speed | size | ioport */
656 pci_write_config_dword(dev, ITE_887x_POSIO0,
657 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
658 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
659 /* write INTCBAR - ioport */
Alan Cox5756ee92008-02-08 04:18:51 -0800660 pci_write_config_dword(dev, ITE_887x_INTCBAR,
661 inta_addr[i]);
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700662 ret = inb(inta_addr[i]);
663 if (ret != 0xff) {
664 /* ioport connected */
665 break;
666 }
667 release_region(iobase->start, ITE_887x_IOSIZE);
668 iobase = NULL;
669 }
670 i++;
671 }
672
673 if (!inta_addr[i]) {
674 printk(KERN_ERR "ite887x: could not find iobase\n");
675 return -ENODEV;
676 }
677
678 /* start of undocumented type checking (see parport_pc.c) */
679 type = inb(iobase->start + 0x18) & 0x0f;
680
681 switch (type) {
682 case 0x2: /* ITE8871 (1P) */
683 case 0xa: /* ITE8875 (1P) */
684 ret = 0;
685 break;
686 case 0xe: /* ITE8872 (2S1P) */
687 ret = 2;
688 break;
689 case 0x6: /* ITE8873 (1S) */
690 ret = 1;
691 break;
692 case 0x8: /* ITE8874 (2S) */
693 ret = 2;
694 break;
695 default:
696 moan_device("Unknown ITE887x", dev);
697 ret = -ENODEV;
698 }
699
700 /* configure all serial ports */
701 for (i = 0; i < ret; i++) {
702 /* read the I/O port from the device */
703 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
704 &ioport);
705 ioport &= 0x0000FF00; /* the actual base address */
706 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
707 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
708 ITE_887x_POSIO_IOSIZE_8 | ioport);
709
710 /* write the ioport to the UARTBAR */
711 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
712 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
713 uartbar |= (ioport << (16 * i)); /* set the ioport */
714 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
715
716 /* get current config */
717 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
718 /* disable interrupts (UARTx_Routing[3:0]) */
719 miscr &= ~(0xf << (12 - 4 * i));
720 /* activate the UART (UARTx_En) */
721 miscr |= 1 << (23 - i);
722 /* write new config with activated UART */
723 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
724 }
725
726 if (ret <= 0) {
727 /* the device has no UARTs if we get here */
728 release_region(iobase->start, ITE_887x_IOSIZE);
729 }
730
731 return ret;
732}
733
734static void __devexit pci_ite887x_exit(struct pci_dev *dev)
735{
736 u32 ioport;
737 /* the ioport is bit 0-15 in POSIO0R */
738 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
739 ioport &= 0xffff;
740 release_region(ioport, ITE_887x_IOSIZE);
741}
742
Russell King9f2a0362009-01-02 13:44:20 +0000743/*
744 * Oxford Semiconductor Inc.
745 * Check that device is part of the Tornado range of devices, then determine
746 * the number of ports available on the device.
747 */
748static int pci_oxsemi_tornado_init(struct pci_dev *dev)
749{
750 u8 __iomem *p;
751 unsigned long deviceID;
752 unsigned int number_uarts = 0;
753
754 /* OxSemi Tornado devices are all 0xCxxx */
755 if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
756 (dev->device & 0xF000) != 0xC000)
757 return 0;
758
759 p = pci_iomap(dev, 0, 5);
760 if (p == NULL)
761 return -ENOMEM;
762
763 deviceID = ioread32(p);
764 /* Tornado device */
765 if (deviceID == 0x07000200) {
766 number_uarts = ioread8(p + 4);
767 printk(KERN_DEBUG
768 "%d ports detected on Oxford PCI Express device\n",
769 number_uarts);
770 }
771 pci_iounmap(dev, p);
772 return number_uarts;
773}
774
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775static int
Russell King975a1a72009-01-02 13:44:27 +0000776pci_default_setup(struct serial_private *priv,
777 const struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 struct uart_port *port, int idx)
779{
780 unsigned int bar, offset = board->first_offset, maxnr;
781
782 bar = FL_GET_BASE(board->flags);
783 if (board->flags & FL_BASE_BARS)
784 bar += idx;
785 else
786 offset += idx * board->uart_offset;
787
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -0700788 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
789 (board->reg_shift + 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790
791 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
792 return 1;
Alan Cox5756ee92008-02-08 04:18:51 -0800793
Russell King70db3d92005-07-27 11:34:27 +0100794 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795}
796
797/* This should be in linux/pci_ids.h */
798#define PCI_VENDOR_ID_SBSMODULARIO 0x124B
799#define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
800#define PCI_DEVICE_ID_OCTPRO 0x0001
801#define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
802#define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
803#define PCI_SUBDEVICE_ID_POCTAL232 0x0308
804#define PCI_SUBDEVICE_ID_POCTAL422 0x0408
805
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -0700806/* Unknown vendors/cards - this should not be in linux/pci_ids.h */
807#define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
808
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809/*
810 * Master list of serial port init/setup/exit quirks.
811 * This does not describe the general nature of the port.
812 * (ie, baud base, number and location of ports, etc)
813 *
814 * This list is ordered alphabetically by vendor then device.
815 * Specific entries must come before more generic entries.
816 */
Sam Ravnborg7a63ce52008-04-28 02:14:02 -0700817static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800819 * ADDI-DATA GmbH communication cards <info@addi-data.com>
820 */
821 {
822 .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
823 .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
824 .subvendor = PCI_ANY_ID,
825 .subdevice = PCI_ANY_ID,
826 .setup = addidata_apci7800_setup,
827 },
828 /*
Russell King61a116e2006-07-03 15:22:35 +0100829 * AFAVLAB cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 * It is not clear whether this applies to all products.
831 */
832 {
833 .vendor = PCI_VENDOR_ID_AFAVLAB,
834 .device = PCI_ANY_ID,
835 .subvendor = PCI_ANY_ID,
836 .subdevice = PCI_ANY_ID,
837 .setup = afavlab_setup,
838 },
839 /*
840 * HP Diva
841 */
842 {
843 .vendor = PCI_VENDOR_ID_HP,
844 .device = PCI_DEVICE_ID_HP_DIVA,
845 .subvendor = PCI_ANY_ID,
846 .subdevice = PCI_ANY_ID,
847 .init = pci_hp_diva_init,
848 .setup = pci_hp_diva_setup,
849 },
850 /*
851 * Intel
852 */
853 {
854 .vendor = PCI_VENDOR_ID_INTEL,
855 .device = PCI_DEVICE_ID_INTEL_80960_RP,
856 .subvendor = 0xe4bf,
857 .subdevice = PCI_ANY_ID,
858 .init = pci_inteli960ni_init,
859 .setup = pci_default_setup,
860 },
861 /*
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700862 * ITE
863 */
864 {
865 .vendor = PCI_VENDOR_ID_ITE,
866 .device = PCI_DEVICE_ID_ITE_8872,
867 .subvendor = PCI_ANY_ID,
868 .subdevice = PCI_ANY_ID,
869 .init = pci_ite887x_init,
870 .setup = pci_default_setup,
871 .exit = __devexit_p(pci_ite887x_exit),
872 },
873 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 * Panacom
875 */
876 {
877 .vendor = PCI_VENDOR_ID_PANACOM,
878 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
879 .subvendor = PCI_ANY_ID,
880 .subdevice = PCI_ANY_ID,
881 .init = pci_plx9050_init,
882 .setup = pci_default_setup,
883 .exit = __devexit_p(pci_plx9050_exit),
Alan Cox5756ee92008-02-08 04:18:51 -0800884 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 {
886 .vendor = PCI_VENDOR_ID_PANACOM,
887 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
888 .subvendor = PCI_ANY_ID,
889 .subdevice = PCI_ANY_ID,
890 .init = pci_plx9050_init,
891 .setup = pci_default_setup,
892 .exit = __devexit_p(pci_plx9050_exit),
893 },
894 /*
895 * PLX
896 */
897 {
898 .vendor = PCI_VENDOR_ID_PLX,
Thomas Hoehn48212002007-02-10 01:46:05 -0800899 .device = PCI_DEVICE_ID_PLX_9030,
900 .subvendor = PCI_SUBVENDOR_ID_PERLE,
901 .subdevice = PCI_ANY_ID,
902 .setup = pci_default_setup,
903 },
904 {
905 .vendor = PCI_VENDOR_ID_PLX,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 .device = PCI_DEVICE_ID_PLX_9050,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +0100907 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
908 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
909 .init = pci_plx9050_init,
910 .setup = pci_default_setup,
911 .exit = __devexit_p(pci_plx9050_exit),
912 },
913 {
914 .vendor = PCI_VENDOR_ID_PLX,
915 .device = PCI_DEVICE_ID_PLX_9050,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
917 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
918 .init = pci_plx9050_init,
919 .setup = pci_default_setup,
920 .exit = __devexit_p(pci_plx9050_exit),
921 },
922 {
923 .vendor = PCI_VENDOR_ID_PLX,
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -0700924 .device = PCI_DEVICE_ID_PLX_9050,
925 .subvendor = PCI_VENDOR_ID_PLX,
926 .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
927 .init = pci_plx9050_init,
928 .setup = pci_default_setup,
929 .exit = __devexit_p(pci_plx9050_exit),
930 },
931 {
932 .vendor = PCI_VENDOR_ID_PLX,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 .device = PCI_DEVICE_ID_PLX_ROMULUS,
934 .subvendor = PCI_VENDOR_ID_PLX,
935 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
936 .init = pci_plx9050_init,
937 .setup = pci_default_setup,
938 .exit = __devexit_p(pci_plx9050_exit),
939 },
940 /*
941 * SBS Technologies, Inc., PMC-OCTALPRO 232
942 */
943 {
944 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
945 .device = PCI_DEVICE_ID_OCTPRO,
946 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
947 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
948 .init = sbs_init,
949 .setup = sbs_setup,
950 .exit = __devexit_p(sbs_exit),
951 },
952 /*
953 * SBS Technologies, Inc., PMC-OCTALPRO 422
954 */
955 {
956 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
957 .device = PCI_DEVICE_ID_OCTPRO,
958 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
959 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
960 .init = sbs_init,
961 .setup = sbs_setup,
962 .exit = __devexit_p(sbs_exit),
963 },
964 /*
965 * SBS Technologies, Inc., P-Octal 232
966 */
967 {
968 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
969 .device = PCI_DEVICE_ID_OCTPRO,
970 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
971 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
972 .init = sbs_init,
973 .setup = sbs_setup,
974 .exit = __devexit_p(sbs_exit),
975 },
976 /*
977 * SBS Technologies, Inc., P-Octal 422
978 */
979 {
980 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
981 .device = PCI_DEVICE_ID_OCTPRO,
982 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
983 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
984 .init = sbs_init,
985 .setup = sbs_setup,
986 .exit = __devexit_p(sbs_exit),
987 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 /*
Russell King61a116e2006-07-03 15:22:35 +0100989 * SIIG cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 */
991 {
992 .vendor = PCI_VENDOR_ID_SIIG,
Russell King67d74b82005-07-27 11:33:03 +0100993 .device = PCI_ANY_ID,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 .subvendor = PCI_ANY_ID,
995 .subdevice = PCI_ANY_ID,
Russell King67d74b82005-07-27 11:33:03 +0100996 .init = pci_siig_init,
Andrey Panin3ec9c592006-02-02 20:15:09 +0000997 .setup = pci_siig_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 },
999 /*
1000 * Titan cards
1001 */
1002 {
1003 .vendor = PCI_VENDOR_ID_TITAN,
1004 .device = PCI_DEVICE_ID_TITAN_400L,
1005 .subvendor = PCI_ANY_ID,
1006 .subdevice = PCI_ANY_ID,
1007 .setup = titan_400l_800l_setup,
1008 },
1009 {
1010 .vendor = PCI_VENDOR_ID_TITAN,
1011 .device = PCI_DEVICE_ID_TITAN_800L,
1012 .subvendor = PCI_ANY_ID,
1013 .subdevice = PCI_ANY_ID,
1014 .setup = titan_400l_800l_setup,
1015 },
1016 /*
1017 * Timedia cards
1018 */
1019 {
1020 .vendor = PCI_VENDOR_ID_TIMEDIA,
1021 .device = PCI_DEVICE_ID_TIMEDIA_1889,
1022 .subvendor = PCI_VENDOR_ID_TIMEDIA,
1023 .subdevice = PCI_ANY_ID,
1024 .init = pci_timedia_init,
1025 .setup = pci_timedia_setup,
1026 },
1027 {
1028 .vendor = PCI_VENDOR_ID_TIMEDIA,
1029 .device = PCI_ANY_ID,
1030 .subvendor = PCI_ANY_ID,
1031 .subdevice = PCI_ANY_ID,
1032 .setup = pci_timedia_setup,
1033 },
1034 /*
1035 * Xircom cards
1036 */
1037 {
1038 .vendor = PCI_VENDOR_ID_XIRCOM,
1039 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
1040 .subvendor = PCI_ANY_ID,
1041 .subdevice = PCI_ANY_ID,
1042 .init = pci_xircom_init,
1043 .setup = pci_default_setup,
1044 },
1045 /*
Russell King61a116e2006-07-03 15:22:35 +01001046 * Netmos cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 */
1048 {
1049 .vendor = PCI_VENDOR_ID_NETMOS,
1050 .device = PCI_ANY_ID,
1051 .subvendor = PCI_ANY_ID,
1052 .subdevice = PCI_ANY_ID,
1053 .init = pci_netmos_init,
1054 .setup = pci_default_setup,
1055 },
1056 /*
Russell King9f2a0362009-01-02 13:44:20 +00001057 * For Oxford Semiconductor and Mainpine
1058 */
1059 {
1060 .vendor = PCI_VENDOR_ID_OXSEMI,
1061 .device = PCI_ANY_ID,
1062 .subvendor = PCI_ANY_ID,
1063 .subdevice = PCI_ANY_ID,
1064 .init = pci_oxsemi_tornado_init,
1065 .setup = pci_default_setup,
1066 },
1067 {
1068 .vendor = PCI_VENDOR_ID_MAINPINE,
1069 .device = PCI_ANY_ID,
1070 .subvendor = PCI_ANY_ID,
1071 .subdevice = PCI_ANY_ID,
1072 .init = pci_oxsemi_tornado_init,
1073 .setup = pci_default_setup,
1074 },
1075 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 * Default "match everything" terminator entry
1077 */
1078 {
1079 .vendor = PCI_ANY_ID,
1080 .device = PCI_ANY_ID,
1081 .subvendor = PCI_ANY_ID,
1082 .subdevice = PCI_ANY_ID,
1083 .setup = pci_default_setup,
1084 }
1085};
1086
1087static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
1088{
1089 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
1090}
1091
1092static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
1093{
1094 struct pci_serial_quirk *quirk;
1095
1096 for (quirk = pci_serial_quirks; ; quirk++)
1097 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
1098 quirk_id_matches(quirk->device, dev->device) &&
1099 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
1100 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
Alan Cox5756ee92008-02-08 04:18:51 -08001101 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102 return quirk;
1103}
1104
Andrew Mortondd68e882006-01-05 10:55:26 +00001105static inline int get_pci_irq(struct pci_dev *dev,
Russell King975a1a72009-01-02 13:44:27 +00001106 const struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107{
1108 if (board->flags & FL_NOIRQ)
1109 return 0;
1110 else
1111 return dev->irq;
1112}
1113
1114/*
1115 * This is the configuration table for all of the PCI serial boards
1116 * which we support. It is directly indexed by the pci_board_num_t enum
1117 * value, which is encoded in the pci_device_id PCI probe table's
1118 * driver_data member.
1119 *
1120 * The makeup of these names are:
Gareth Howlett26e92862006-01-04 17:00:42 +00001121 * pbn_bn{_bt}_n_baud{_offsetinhex}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 *
Gareth Howlett26e92862006-01-04 17:00:42 +00001123 * bn = PCI BAR number
1124 * bt = Index using PCI BARs
1125 * n = number of serial ports
1126 * baud = baud rate
1127 * offsetinhex = offset for each sequential port (in hex)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 *
Gareth Howlett26e92862006-01-04 17:00:42 +00001129 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
Russell Kingf1690f32005-05-06 10:19:09 +01001130 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 * Please note: in theory if n = 1, _bt infix should make no difference.
1132 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
1133 */
1134enum pci_board_num_t {
1135 pbn_default = 0,
1136
1137 pbn_b0_1_115200,
1138 pbn_b0_2_115200,
1139 pbn_b0_4_115200,
1140 pbn_b0_5_115200,
Alan Coxbf0df632007-10-16 01:24:00 -07001141 pbn_b0_8_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142
1143 pbn_b0_1_921600,
1144 pbn_b0_2_921600,
1145 pbn_b0_4_921600,
1146
David Ransondb1de152005-07-27 11:43:55 -07001147 pbn_b0_2_1130000,
1148
Andrey Paninfbc0dc02005-07-18 11:38:09 +01001149 pbn_b0_4_1152000,
1150
Gareth Howlett26e92862006-01-04 17:00:42 +00001151 pbn_b0_2_1843200,
1152 pbn_b0_4_1843200,
1153
1154 pbn_b0_2_1843200_200,
1155 pbn_b0_4_1843200_200,
1156 pbn_b0_8_1843200_200,
1157
Lee Howard7106b4e2008-10-21 13:48:58 +01001158 pbn_b0_1_4000000,
1159
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 pbn_b0_bt_1_115200,
1161 pbn_b0_bt_2_115200,
1162 pbn_b0_bt_8_115200,
1163
1164 pbn_b0_bt_1_460800,
1165 pbn_b0_bt_2_460800,
1166 pbn_b0_bt_4_460800,
1167
1168 pbn_b0_bt_1_921600,
1169 pbn_b0_bt_2_921600,
1170 pbn_b0_bt_4_921600,
1171 pbn_b0_bt_8_921600,
1172
1173 pbn_b1_1_115200,
1174 pbn_b1_2_115200,
1175 pbn_b1_4_115200,
1176 pbn_b1_8_115200,
1177
1178 pbn_b1_1_921600,
1179 pbn_b1_2_921600,
1180 pbn_b1_4_921600,
1181 pbn_b1_8_921600,
1182
Gareth Howlett26e92862006-01-04 17:00:42 +00001183 pbn_b1_2_1250000,
1184
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001185 pbn_b1_bt_1_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 pbn_b1_bt_2_921600,
1187
1188 pbn_b1_1_1382400,
1189 pbn_b1_2_1382400,
1190 pbn_b1_4_1382400,
1191 pbn_b1_8_1382400,
1192
1193 pbn_b2_1_115200,
Peter Horton737c1752006-08-26 09:07:36 +01001194 pbn_b2_2_115200,
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08001195 pbn_b2_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 pbn_b2_8_115200,
1197
1198 pbn_b2_1_460800,
1199 pbn_b2_4_460800,
1200 pbn_b2_8_460800,
1201 pbn_b2_16_460800,
1202
1203 pbn_b2_1_921600,
1204 pbn_b2_4_921600,
1205 pbn_b2_8_921600,
1206
1207 pbn_b2_bt_1_115200,
1208 pbn_b2_bt_2_115200,
1209 pbn_b2_bt_4_115200,
1210
1211 pbn_b2_bt_2_921600,
1212 pbn_b2_bt_4_921600,
1213
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00001214 pbn_b3_2_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 pbn_b3_4_115200,
1216 pbn_b3_8_115200,
1217
1218 /*
1219 * Board-specific versions.
1220 */
1221 pbn_panacom,
1222 pbn_panacom2,
1223 pbn_panacom4,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01001224 pbn_exsys_4055,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 pbn_plx_romulus,
1226 pbn_oxsemi,
Lee Howard7106b4e2008-10-21 13:48:58 +01001227 pbn_oxsemi_1_4000000,
1228 pbn_oxsemi_2_4000000,
1229 pbn_oxsemi_4_4000000,
1230 pbn_oxsemi_8_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 pbn_intel_i960,
1232 pbn_sgi_ioc3,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 pbn_computone_4,
1234 pbn_computone_6,
1235 pbn_computone_8,
1236 pbn_sbsxrsio,
1237 pbn_exar_XR17C152,
1238 pbn_exar_XR17C154,
1239 pbn_exar_XR17C158,
Olof Johanssonaa798502007-08-22 14:01:55 -07001240 pbn_pasemi_1682M,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241};
1242
1243/*
1244 * uart_offset - the space between channels
1245 * reg_shift - describes how the UART registers are mapped
1246 * to PCI memory by the card.
1247 * For example IER register on SBS, Inc. PMC-OctPro is located at
1248 * offset 0x10 from the UART base, while UART_IER is defined as 1
1249 * in include/linux/serial_reg.h,
1250 * see first lines of serial_in() and serial_out() in 8250.c
1251*/
1252
Russell King1c7c1fe2005-07-27 11:31:19 +01001253static struct pciserial_board pci_boards[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 [pbn_default] = {
1255 .flags = FL_BASE0,
1256 .num_ports = 1,
1257 .base_baud = 115200,
1258 .uart_offset = 8,
1259 },
1260 [pbn_b0_1_115200] = {
1261 .flags = FL_BASE0,
1262 .num_ports = 1,
1263 .base_baud = 115200,
1264 .uart_offset = 8,
1265 },
1266 [pbn_b0_2_115200] = {
1267 .flags = FL_BASE0,
1268 .num_ports = 2,
1269 .base_baud = 115200,
1270 .uart_offset = 8,
1271 },
1272 [pbn_b0_4_115200] = {
1273 .flags = FL_BASE0,
1274 .num_ports = 4,
1275 .base_baud = 115200,
1276 .uart_offset = 8,
1277 },
1278 [pbn_b0_5_115200] = {
1279 .flags = FL_BASE0,
1280 .num_ports = 5,
1281 .base_baud = 115200,
1282 .uart_offset = 8,
1283 },
Alan Coxbf0df632007-10-16 01:24:00 -07001284 [pbn_b0_8_115200] = {
1285 .flags = FL_BASE0,
1286 .num_ports = 8,
1287 .base_baud = 115200,
1288 .uart_offset = 8,
1289 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 [pbn_b0_1_921600] = {
1291 .flags = FL_BASE0,
1292 .num_ports = 1,
1293 .base_baud = 921600,
1294 .uart_offset = 8,
1295 },
1296 [pbn_b0_2_921600] = {
1297 .flags = FL_BASE0,
1298 .num_ports = 2,
1299 .base_baud = 921600,
1300 .uart_offset = 8,
1301 },
1302 [pbn_b0_4_921600] = {
1303 .flags = FL_BASE0,
1304 .num_ports = 4,
1305 .base_baud = 921600,
1306 .uart_offset = 8,
1307 },
David Ransondb1de152005-07-27 11:43:55 -07001308
1309 [pbn_b0_2_1130000] = {
1310 .flags = FL_BASE0,
1311 .num_ports = 2,
1312 .base_baud = 1130000,
1313 .uart_offset = 8,
1314 },
1315
Andrey Paninfbc0dc02005-07-18 11:38:09 +01001316 [pbn_b0_4_1152000] = {
1317 .flags = FL_BASE0,
1318 .num_ports = 4,
1319 .base_baud = 1152000,
1320 .uart_offset = 8,
1321 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
Gareth Howlett26e92862006-01-04 17:00:42 +00001323 [pbn_b0_2_1843200] = {
1324 .flags = FL_BASE0,
1325 .num_ports = 2,
1326 .base_baud = 1843200,
1327 .uart_offset = 8,
1328 },
1329 [pbn_b0_4_1843200] = {
1330 .flags = FL_BASE0,
1331 .num_ports = 4,
1332 .base_baud = 1843200,
1333 .uart_offset = 8,
1334 },
1335
1336 [pbn_b0_2_1843200_200] = {
1337 .flags = FL_BASE0,
1338 .num_ports = 2,
1339 .base_baud = 1843200,
1340 .uart_offset = 0x200,
1341 },
1342 [pbn_b0_4_1843200_200] = {
1343 .flags = FL_BASE0,
1344 .num_ports = 4,
1345 .base_baud = 1843200,
1346 .uart_offset = 0x200,
1347 },
1348 [pbn_b0_8_1843200_200] = {
1349 .flags = FL_BASE0,
1350 .num_ports = 8,
1351 .base_baud = 1843200,
1352 .uart_offset = 0x200,
1353 },
Lee Howard7106b4e2008-10-21 13:48:58 +01001354 [pbn_b0_1_4000000] = {
1355 .flags = FL_BASE0,
1356 .num_ports = 1,
1357 .base_baud = 4000000,
1358 .uart_offset = 8,
1359 },
Gareth Howlett26e92862006-01-04 17:00:42 +00001360
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 [pbn_b0_bt_1_115200] = {
1362 .flags = FL_BASE0|FL_BASE_BARS,
1363 .num_ports = 1,
1364 .base_baud = 115200,
1365 .uart_offset = 8,
1366 },
1367 [pbn_b0_bt_2_115200] = {
1368 .flags = FL_BASE0|FL_BASE_BARS,
1369 .num_ports = 2,
1370 .base_baud = 115200,
1371 .uart_offset = 8,
1372 },
1373 [pbn_b0_bt_8_115200] = {
1374 .flags = FL_BASE0|FL_BASE_BARS,
1375 .num_ports = 8,
1376 .base_baud = 115200,
1377 .uart_offset = 8,
1378 },
1379
1380 [pbn_b0_bt_1_460800] = {
1381 .flags = FL_BASE0|FL_BASE_BARS,
1382 .num_ports = 1,
1383 .base_baud = 460800,
1384 .uart_offset = 8,
1385 },
1386 [pbn_b0_bt_2_460800] = {
1387 .flags = FL_BASE0|FL_BASE_BARS,
1388 .num_ports = 2,
1389 .base_baud = 460800,
1390 .uart_offset = 8,
1391 },
1392 [pbn_b0_bt_4_460800] = {
1393 .flags = FL_BASE0|FL_BASE_BARS,
1394 .num_ports = 4,
1395 .base_baud = 460800,
1396 .uart_offset = 8,
1397 },
1398
1399 [pbn_b0_bt_1_921600] = {
1400 .flags = FL_BASE0|FL_BASE_BARS,
1401 .num_ports = 1,
1402 .base_baud = 921600,
1403 .uart_offset = 8,
1404 },
1405 [pbn_b0_bt_2_921600] = {
1406 .flags = FL_BASE0|FL_BASE_BARS,
1407 .num_ports = 2,
1408 .base_baud = 921600,
1409 .uart_offset = 8,
1410 },
1411 [pbn_b0_bt_4_921600] = {
1412 .flags = FL_BASE0|FL_BASE_BARS,
1413 .num_ports = 4,
1414 .base_baud = 921600,
1415 .uart_offset = 8,
1416 },
1417 [pbn_b0_bt_8_921600] = {
1418 .flags = FL_BASE0|FL_BASE_BARS,
1419 .num_ports = 8,
1420 .base_baud = 921600,
1421 .uart_offset = 8,
1422 },
1423
1424 [pbn_b1_1_115200] = {
1425 .flags = FL_BASE1,
1426 .num_ports = 1,
1427 .base_baud = 115200,
1428 .uart_offset = 8,
1429 },
1430 [pbn_b1_2_115200] = {
1431 .flags = FL_BASE1,
1432 .num_ports = 2,
1433 .base_baud = 115200,
1434 .uart_offset = 8,
1435 },
1436 [pbn_b1_4_115200] = {
1437 .flags = FL_BASE1,
1438 .num_ports = 4,
1439 .base_baud = 115200,
1440 .uart_offset = 8,
1441 },
1442 [pbn_b1_8_115200] = {
1443 .flags = FL_BASE1,
1444 .num_ports = 8,
1445 .base_baud = 115200,
1446 .uart_offset = 8,
1447 },
1448
1449 [pbn_b1_1_921600] = {
1450 .flags = FL_BASE1,
1451 .num_ports = 1,
1452 .base_baud = 921600,
1453 .uart_offset = 8,
1454 },
1455 [pbn_b1_2_921600] = {
1456 .flags = FL_BASE1,
1457 .num_ports = 2,
1458 .base_baud = 921600,
1459 .uart_offset = 8,
1460 },
1461 [pbn_b1_4_921600] = {
1462 .flags = FL_BASE1,
1463 .num_ports = 4,
1464 .base_baud = 921600,
1465 .uart_offset = 8,
1466 },
1467 [pbn_b1_8_921600] = {
1468 .flags = FL_BASE1,
1469 .num_ports = 8,
1470 .base_baud = 921600,
1471 .uart_offset = 8,
1472 },
Gareth Howlett26e92862006-01-04 17:00:42 +00001473 [pbn_b1_2_1250000] = {
1474 .flags = FL_BASE1,
1475 .num_ports = 2,
1476 .base_baud = 1250000,
1477 .uart_offset = 8,
1478 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001480 [pbn_b1_bt_1_115200] = {
1481 .flags = FL_BASE1|FL_BASE_BARS,
1482 .num_ports = 1,
1483 .base_baud = 115200,
1484 .uart_offset = 8,
1485 },
1486
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487 [pbn_b1_bt_2_921600] = {
1488 .flags = FL_BASE1|FL_BASE_BARS,
1489 .num_ports = 2,
1490 .base_baud = 921600,
1491 .uart_offset = 8,
1492 },
1493
1494 [pbn_b1_1_1382400] = {
1495 .flags = FL_BASE1,
1496 .num_ports = 1,
1497 .base_baud = 1382400,
1498 .uart_offset = 8,
1499 },
1500 [pbn_b1_2_1382400] = {
1501 .flags = FL_BASE1,
1502 .num_ports = 2,
1503 .base_baud = 1382400,
1504 .uart_offset = 8,
1505 },
1506 [pbn_b1_4_1382400] = {
1507 .flags = FL_BASE1,
1508 .num_ports = 4,
1509 .base_baud = 1382400,
1510 .uart_offset = 8,
1511 },
1512 [pbn_b1_8_1382400] = {
1513 .flags = FL_BASE1,
1514 .num_ports = 8,
1515 .base_baud = 1382400,
1516 .uart_offset = 8,
1517 },
1518
1519 [pbn_b2_1_115200] = {
1520 .flags = FL_BASE2,
1521 .num_ports = 1,
1522 .base_baud = 115200,
1523 .uart_offset = 8,
1524 },
Peter Horton737c1752006-08-26 09:07:36 +01001525 [pbn_b2_2_115200] = {
1526 .flags = FL_BASE2,
1527 .num_ports = 2,
1528 .base_baud = 115200,
1529 .uart_offset = 8,
1530 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08001531 [pbn_b2_4_115200] = {
1532 .flags = FL_BASE2,
1533 .num_ports = 4,
1534 .base_baud = 115200,
1535 .uart_offset = 8,
1536 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 [pbn_b2_8_115200] = {
1538 .flags = FL_BASE2,
1539 .num_ports = 8,
1540 .base_baud = 115200,
1541 .uart_offset = 8,
1542 },
1543
1544 [pbn_b2_1_460800] = {
1545 .flags = FL_BASE2,
1546 .num_ports = 1,
1547 .base_baud = 460800,
1548 .uart_offset = 8,
1549 },
1550 [pbn_b2_4_460800] = {
1551 .flags = FL_BASE2,
1552 .num_ports = 4,
1553 .base_baud = 460800,
1554 .uart_offset = 8,
1555 },
1556 [pbn_b2_8_460800] = {
1557 .flags = FL_BASE2,
1558 .num_ports = 8,
1559 .base_baud = 460800,
1560 .uart_offset = 8,
1561 },
1562 [pbn_b2_16_460800] = {
1563 .flags = FL_BASE2,
1564 .num_ports = 16,
1565 .base_baud = 460800,
1566 .uart_offset = 8,
1567 },
1568
1569 [pbn_b2_1_921600] = {
1570 .flags = FL_BASE2,
1571 .num_ports = 1,
1572 .base_baud = 921600,
1573 .uart_offset = 8,
1574 },
1575 [pbn_b2_4_921600] = {
1576 .flags = FL_BASE2,
1577 .num_ports = 4,
1578 .base_baud = 921600,
1579 .uart_offset = 8,
1580 },
1581 [pbn_b2_8_921600] = {
1582 .flags = FL_BASE2,
1583 .num_ports = 8,
1584 .base_baud = 921600,
1585 .uart_offset = 8,
1586 },
1587
1588 [pbn_b2_bt_1_115200] = {
1589 .flags = FL_BASE2|FL_BASE_BARS,
1590 .num_ports = 1,
1591 .base_baud = 115200,
1592 .uart_offset = 8,
1593 },
1594 [pbn_b2_bt_2_115200] = {
1595 .flags = FL_BASE2|FL_BASE_BARS,
1596 .num_ports = 2,
1597 .base_baud = 115200,
1598 .uart_offset = 8,
1599 },
1600 [pbn_b2_bt_4_115200] = {
1601 .flags = FL_BASE2|FL_BASE_BARS,
1602 .num_ports = 4,
1603 .base_baud = 115200,
1604 .uart_offset = 8,
1605 },
1606
1607 [pbn_b2_bt_2_921600] = {
1608 .flags = FL_BASE2|FL_BASE_BARS,
1609 .num_ports = 2,
1610 .base_baud = 921600,
1611 .uart_offset = 8,
1612 },
1613 [pbn_b2_bt_4_921600] = {
1614 .flags = FL_BASE2|FL_BASE_BARS,
1615 .num_ports = 4,
1616 .base_baud = 921600,
1617 .uart_offset = 8,
1618 },
1619
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00001620 [pbn_b3_2_115200] = {
1621 .flags = FL_BASE3,
1622 .num_ports = 2,
1623 .base_baud = 115200,
1624 .uart_offset = 8,
1625 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626 [pbn_b3_4_115200] = {
1627 .flags = FL_BASE3,
1628 .num_ports = 4,
1629 .base_baud = 115200,
1630 .uart_offset = 8,
1631 },
1632 [pbn_b3_8_115200] = {
1633 .flags = FL_BASE3,
1634 .num_ports = 8,
1635 .base_baud = 115200,
1636 .uart_offset = 8,
1637 },
1638
1639 /*
1640 * Entries following this are board-specific.
1641 */
1642
1643 /*
1644 * Panacom - IOMEM
1645 */
1646 [pbn_panacom] = {
1647 .flags = FL_BASE2,
1648 .num_ports = 2,
1649 .base_baud = 921600,
1650 .uart_offset = 0x400,
1651 .reg_shift = 7,
1652 },
1653 [pbn_panacom2] = {
1654 .flags = FL_BASE2|FL_BASE_BARS,
1655 .num_ports = 2,
1656 .base_baud = 921600,
1657 .uart_offset = 0x400,
1658 .reg_shift = 7,
1659 },
1660 [pbn_panacom4] = {
1661 .flags = FL_BASE2|FL_BASE_BARS,
1662 .num_ports = 4,
1663 .base_baud = 921600,
1664 .uart_offset = 0x400,
1665 .reg_shift = 7,
1666 },
1667
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01001668 [pbn_exsys_4055] = {
1669 .flags = FL_BASE2,
1670 .num_ports = 4,
1671 .base_baud = 115200,
1672 .uart_offset = 8,
1673 },
1674
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 /* I think this entry is broken - the first_offset looks wrong --rmk */
1676 [pbn_plx_romulus] = {
1677 .flags = FL_BASE2,
1678 .num_ports = 4,
1679 .base_baud = 921600,
1680 .uart_offset = 8 << 2,
1681 .reg_shift = 2,
1682 .first_offset = 0x03,
1683 },
1684
1685 /*
1686 * This board uses the size of PCI Base region 0 to
1687 * signal now many ports are available
1688 */
1689 [pbn_oxsemi] = {
1690 .flags = FL_BASE0|FL_REGION_SZ_CAP,
1691 .num_ports = 32,
1692 .base_baud = 115200,
1693 .uart_offset = 8,
1694 },
Lee Howard7106b4e2008-10-21 13:48:58 +01001695 [pbn_oxsemi_1_4000000] = {
1696 .flags = FL_BASE0,
1697 .num_ports = 1,
1698 .base_baud = 4000000,
1699 .uart_offset = 0x200,
1700 .first_offset = 0x1000,
1701 },
1702 [pbn_oxsemi_2_4000000] = {
1703 .flags = FL_BASE0,
1704 .num_ports = 2,
1705 .base_baud = 4000000,
1706 .uart_offset = 0x200,
1707 .first_offset = 0x1000,
1708 },
1709 [pbn_oxsemi_4_4000000] = {
1710 .flags = FL_BASE0,
1711 .num_ports = 4,
1712 .base_baud = 4000000,
1713 .uart_offset = 0x200,
1714 .first_offset = 0x1000,
1715 },
1716 [pbn_oxsemi_8_4000000] = {
1717 .flags = FL_BASE0,
1718 .num_ports = 8,
1719 .base_baud = 4000000,
1720 .uart_offset = 0x200,
1721 .first_offset = 0x1000,
1722 },
1723
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724
1725 /*
1726 * EKF addition for i960 Boards form EKF with serial port.
1727 * Max 256 ports.
1728 */
1729 [pbn_intel_i960] = {
1730 .flags = FL_BASE0,
1731 .num_ports = 32,
1732 .base_baud = 921600,
1733 .uart_offset = 8 << 2,
1734 .reg_shift = 2,
1735 .first_offset = 0x10000,
1736 },
1737 [pbn_sgi_ioc3] = {
1738 .flags = FL_BASE0|FL_NOIRQ,
1739 .num_ports = 1,
1740 .base_baud = 458333,
1741 .uart_offset = 8,
1742 .reg_shift = 0,
1743 .first_offset = 0x20178,
1744 },
1745
1746 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 * Computone - uses IOMEM.
1748 */
1749 [pbn_computone_4] = {
1750 .flags = FL_BASE0,
1751 .num_ports = 4,
1752 .base_baud = 921600,
1753 .uart_offset = 0x40,
1754 .reg_shift = 2,
1755 .first_offset = 0x200,
1756 },
1757 [pbn_computone_6] = {
1758 .flags = FL_BASE0,
1759 .num_ports = 6,
1760 .base_baud = 921600,
1761 .uart_offset = 0x40,
1762 .reg_shift = 2,
1763 .first_offset = 0x200,
1764 },
1765 [pbn_computone_8] = {
1766 .flags = FL_BASE0,
1767 .num_ports = 8,
1768 .base_baud = 921600,
1769 .uart_offset = 0x40,
1770 .reg_shift = 2,
1771 .first_offset = 0x200,
1772 },
1773 [pbn_sbsxrsio] = {
1774 .flags = FL_BASE0,
1775 .num_ports = 8,
1776 .base_baud = 460800,
1777 .uart_offset = 256,
1778 .reg_shift = 4,
1779 },
1780 /*
1781 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
1782 * Only basic 16550A support.
1783 * XR17C15[24] are not tested, but they should work.
1784 */
1785 [pbn_exar_XR17C152] = {
1786 .flags = FL_BASE0,
1787 .num_ports = 2,
1788 .base_baud = 921600,
1789 .uart_offset = 0x200,
1790 },
1791 [pbn_exar_XR17C154] = {
1792 .flags = FL_BASE0,
1793 .num_ports = 4,
1794 .base_baud = 921600,
1795 .uart_offset = 0x200,
1796 },
1797 [pbn_exar_XR17C158] = {
1798 .flags = FL_BASE0,
1799 .num_ports = 8,
1800 .base_baud = 921600,
1801 .uart_offset = 0x200,
1802 },
Olof Johanssonaa798502007-08-22 14:01:55 -07001803 /*
1804 * PA Semi PWRficient PA6T-1682M on-chip UART
1805 */
1806 [pbn_pasemi_1682M] = {
1807 .flags = FL_BASE0,
1808 .num_ports = 1,
1809 .base_baud = 8333333,
1810 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811};
1812
Christian Schmidt436bbd42007-08-22 14:01:19 -07001813static const struct pci_device_id softmodem_blacklist[] = {
Alan Cox5756ee92008-02-08 04:18:51 -08001814 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
Christian Schmidt436bbd42007-08-22 14:01:19 -07001815};
1816
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817/*
1818 * Given a complete unknown PCI device, try to use some heuristics to
1819 * guess what the configuration might be, based on the pitiful PCI
1820 * serial specs. Returns 0 on success, 1 on failure.
1821 */
1822static int __devinit
Russell King1c7c1fe2005-07-27 11:31:19 +01001823serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824{
Christian Schmidt436bbd42007-08-22 14:01:19 -07001825 const struct pci_device_id *blacklist;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826 int num_iomem, num_port, first_port = -1, i;
Alan Cox5756ee92008-02-08 04:18:51 -08001827
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828 /*
1829 * If it is not a communications device or the programming
1830 * interface is greater than 6, give up.
1831 *
1832 * (Should we try to make guesses for multiport serial devices
Alan Cox5756ee92008-02-08 04:18:51 -08001833 * later?)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 */
1835 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
1836 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
1837 (dev->class & 0xff) > 6)
1838 return -ENODEV;
1839
Christian Schmidt436bbd42007-08-22 14:01:19 -07001840 /*
1841 * Do not access blacklisted devices that are known not to
1842 * feature serial ports.
1843 */
1844 for (blacklist = softmodem_blacklist;
1845 blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist);
1846 blacklist++) {
1847 if (dev->vendor == blacklist->vendor &&
1848 dev->device == blacklist->device)
1849 return -ENODEV;
1850 }
1851
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 num_iomem = num_port = 0;
1853 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
1854 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
1855 num_port++;
1856 if (first_port == -1)
1857 first_port = i;
1858 }
1859 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
1860 num_iomem++;
1861 }
1862
1863 /*
1864 * If there is 1 or 0 iomem regions, and exactly one port,
1865 * use it. We guess the number of ports based on the IO
1866 * region size.
1867 */
1868 if (num_iomem <= 1 && num_port == 1) {
1869 board->flags = first_port;
1870 board->num_ports = pci_resource_len(dev, first_port) / 8;
1871 return 0;
1872 }
1873
1874 /*
1875 * Now guess if we've got a board which indexes by BARs.
1876 * Each IO BAR should be 8 bytes, and they should follow
1877 * consecutively.
1878 */
1879 first_port = -1;
1880 num_port = 0;
1881 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
1882 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
1883 pci_resource_len(dev, i) == 8 &&
1884 (first_port == -1 || (first_port + num_port) == i)) {
1885 num_port++;
1886 if (first_port == -1)
1887 first_port = i;
1888 }
1889 }
1890
1891 if (num_port > 1) {
1892 board->flags = first_port | FL_BASE_BARS;
1893 board->num_ports = num_port;
1894 return 0;
1895 }
1896
1897 return -ENODEV;
1898}
1899
1900static inline int
Russell King975a1a72009-01-02 13:44:27 +00001901serial_pci_matches(const struct pciserial_board *board,
1902 const struct pciserial_board *guessed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903{
1904 return
1905 board->num_ports == guessed->num_ports &&
1906 board->base_baud == guessed->base_baud &&
1907 board->uart_offset == guessed->uart_offset &&
1908 board->reg_shift == guessed->reg_shift &&
1909 board->first_offset == guessed->first_offset;
1910}
1911
Russell King241fc432005-07-27 11:35:54 +01001912struct serial_private *
Russell King975a1a72009-01-02 13:44:27 +00001913pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
Russell King241fc432005-07-27 11:35:54 +01001914{
1915 struct uart_port serial_port;
1916 struct serial_private *priv;
1917 struct pci_serial_quirk *quirk;
1918 int rc, nr_ports, i;
1919
1920 nr_ports = board->num_ports;
1921
1922 /*
1923 * Find an init and setup quirks.
1924 */
1925 quirk = find_quirk(dev);
1926
1927 /*
1928 * Run the new-style initialization function.
1929 * The initialization function returns:
1930 * <0 - error
1931 * 0 - use board->num_ports
1932 * >0 - number of ports
1933 */
1934 if (quirk->init) {
1935 rc = quirk->init(dev);
1936 if (rc < 0) {
1937 priv = ERR_PTR(rc);
1938 goto err_out;
1939 }
1940 if (rc)
1941 nr_ports = rc;
1942 }
1943
Burman Yan8f31bb32007-02-14 00:33:07 -08001944 priv = kzalloc(sizeof(struct serial_private) +
Russell King241fc432005-07-27 11:35:54 +01001945 sizeof(unsigned int) * nr_ports,
1946 GFP_KERNEL);
1947 if (!priv) {
1948 priv = ERR_PTR(-ENOMEM);
1949 goto err_deinit;
1950 }
1951
Russell King241fc432005-07-27 11:35:54 +01001952 priv->dev = dev;
1953 priv->quirk = quirk;
1954
1955 memset(&serial_port, 0, sizeof(struct uart_port));
1956 serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
1957 serial_port.uartclk = board->base_baud * 16;
1958 serial_port.irq = get_pci_irq(dev, board);
1959 serial_port.dev = &dev->dev;
1960
1961 for (i = 0; i < nr_ports; i++) {
1962 if (quirk->setup(priv, board, &serial_port, i))
1963 break;
1964
1965#ifdef SERIAL_DEBUG_PCI
Alan Cox5756ee92008-02-08 04:18:51 -08001966 printk(KERN_DEBUG "Setup PCI port: port %x, irq %d, type %d\n",
Russell King241fc432005-07-27 11:35:54 +01001967 serial_port.iobase, serial_port.irq, serial_port.iotype);
1968#endif
Alan Cox5756ee92008-02-08 04:18:51 -08001969
Russell King241fc432005-07-27 11:35:54 +01001970 priv->line[i] = serial8250_register_port(&serial_port);
1971 if (priv->line[i] < 0) {
1972 printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
1973 break;
1974 }
1975 }
Russell King241fc432005-07-27 11:35:54 +01001976 priv->nr = i;
Russell King241fc432005-07-27 11:35:54 +01001977 return priv;
1978
Alan Cox5756ee92008-02-08 04:18:51 -08001979err_deinit:
Russell King241fc432005-07-27 11:35:54 +01001980 if (quirk->exit)
1981 quirk->exit(dev);
Alan Cox5756ee92008-02-08 04:18:51 -08001982err_out:
Russell King241fc432005-07-27 11:35:54 +01001983 return priv;
1984}
1985EXPORT_SYMBOL_GPL(pciserial_init_ports);
1986
1987void pciserial_remove_ports(struct serial_private *priv)
1988{
1989 struct pci_serial_quirk *quirk;
1990 int i;
1991
1992 for (i = 0; i < priv->nr; i++)
1993 serial8250_unregister_port(priv->line[i]);
1994
1995 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
1996 if (priv->remapped_bar[i])
1997 iounmap(priv->remapped_bar[i]);
1998 priv->remapped_bar[i] = NULL;
1999 }
2000
2001 /*
2002 * Find the exit quirks.
2003 */
2004 quirk = find_quirk(priv->dev);
2005 if (quirk->exit)
2006 quirk->exit(priv->dev);
2007
2008 kfree(priv);
2009}
2010EXPORT_SYMBOL_GPL(pciserial_remove_ports);
2011
2012void pciserial_suspend_ports(struct serial_private *priv)
2013{
2014 int i;
2015
2016 for (i = 0; i < priv->nr; i++)
2017 if (priv->line[i] >= 0)
2018 serial8250_suspend_port(priv->line[i]);
2019}
2020EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
2021
2022void pciserial_resume_ports(struct serial_private *priv)
2023{
2024 int i;
2025
2026 /*
2027 * Ensure that the board is correctly configured.
2028 */
2029 if (priv->quirk->init)
2030 priv->quirk->init(priv->dev);
2031
2032 for (i = 0; i < priv->nr; i++)
2033 if (priv->line[i] >= 0)
2034 serial8250_resume_port(priv->line[i]);
2035}
2036EXPORT_SYMBOL_GPL(pciserial_resume_ports);
2037
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038/*
2039 * Probe one serial board. Unfortunately, there is no rhyme nor reason
2040 * to the arrangement of serial ports on a PCI card.
2041 */
2042static int __devinit
2043pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
2044{
2045 struct serial_private *priv;
Russell King975a1a72009-01-02 13:44:27 +00002046 const struct pciserial_board *board;
2047 struct pciserial_board tmp;
Russell King241fc432005-07-27 11:35:54 +01002048 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049
2050 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
2051 printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
2052 ent->driver_data);
2053 return -EINVAL;
2054 }
2055
2056 board = &pci_boards[ent->driver_data];
2057
2058 rc = pci_enable_device(dev);
2059 if (rc)
2060 return rc;
2061
2062 if (ent->driver_data == pbn_default) {
2063 /*
2064 * Use a copy of the pci_board entry for this;
2065 * avoid changing entries in the table.
2066 */
Russell King1c7c1fe2005-07-27 11:31:19 +01002067 memcpy(&tmp, board, sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 board = &tmp;
2069
2070 /*
2071 * We matched one of our class entries. Try to
2072 * determine the parameters of this board.
2073 */
Russell King975a1a72009-01-02 13:44:27 +00002074 rc = serial_pci_guess_board(dev, &tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075 if (rc)
2076 goto disable;
2077 } else {
2078 /*
2079 * We matched an explicit entry. If we are able to
2080 * detect this boards settings with our heuristic,
2081 * then we no longer need this entry.
2082 */
Russell King1c7c1fe2005-07-27 11:31:19 +01002083 memcpy(&tmp, &pci_boards[pbn_default],
2084 sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 rc = serial_pci_guess_board(dev, &tmp);
2086 if (rc == 0 && serial_pci_matches(board, &tmp))
2087 moan_device("Redundant entry in serial pci_table.",
2088 dev);
2089 }
2090
Russell King241fc432005-07-27 11:35:54 +01002091 priv = pciserial_init_ports(dev, board);
2092 if (!IS_ERR(priv)) {
2093 pci_set_drvdata(dev, priv);
2094 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095 }
2096
Russell King241fc432005-07-27 11:35:54 +01002097 rc = PTR_ERR(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099 disable:
2100 pci_disable_device(dev);
2101 return rc;
2102}
2103
2104static void __devexit pciserial_remove_one(struct pci_dev *dev)
2105{
2106 struct serial_private *priv = pci_get_drvdata(dev);
2107
2108 pci_set_drvdata(dev, NULL);
2109
Russell King241fc432005-07-27 11:35:54 +01002110 pciserial_remove_ports(priv);
Russell King056a8762005-07-22 10:15:04 +01002111
2112 pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113}
2114
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07002115#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
2117{
2118 struct serial_private *priv = pci_get_drvdata(dev);
2119
Russell King241fc432005-07-27 11:35:54 +01002120 if (priv)
2121 pciserial_suspend_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123 pci_save_state(dev);
2124 pci_set_power_state(dev, pci_choose_state(dev, state));
2125 return 0;
2126}
2127
2128static int pciserial_resume_one(struct pci_dev *dev)
2129{
Dirk Hohndelccb9d592007-10-29 06:28:17 -07002130 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 struct serial_private *priv = pci_get_drvdata(dev);
2132
2133 pci_set_power_state(dev, PCI_D0);
2134 pci_restore_state(dev);
2135
2136 if (priv) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137 /*
2138 * The device may have been disabled. Re-enable it.
2139 */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07002140 err = pci_enable_device(dev);
Alan Cox40836c42008-10-13 10:36:11 +01002141 /* FIXME: We cannot simply error out here */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07002142 if (err)
Alan Cox40836c42008-10-13 10:36:11 +01002143 printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
Russell King241fc432005-07-27 11:35:54 +01002144 pciserial_resume_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145 }
2146 return 0;
2147}
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07002148#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149
2150static struct pci_device_id serial_pci_tbl[] = {
2151 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
2152 PCI_SUBVENDOR_ID_CONNECT_TECH,
2153 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
2154 pbn_b1_8_1382400 },
2155 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
2156 PCI_SUBVENDOR_ID_CONNECT_TECH,
2157 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
2158 pbn_b1_4_1382400 },
2159 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
2160 PCI_SUBVENDOR_ID_CONNECT_TECH,
2161 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
2162 pbn_b1_2_1382400 },
2163 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2164 PCI_SUBVENDOR_ID_CONNECT_TECH,
2165 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
2166 pbn_b1_8_1382400 },
2167 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2168 PCI_SUBVENDOR_ID_CONNECT_TECH,
2169 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
2170 pbn_b1_4_1382400 },
2171 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2172 PCI_SUBVENDOR_ID_CONNECT_TECH,
2173 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
2174 pbn_b1_2_1382400 },
2175 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2176 PCI_SUBVENDOR_ID_CONNECT_TECH,
2177 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
2178 pbn_b1_8_921600 },
2179 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2180 PCI_SUBVENDOR_ID_CONNECT_TECH,
2181 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
2182 pbn_b1_8_921600 },
2183 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2184 PCI_SUBVENDOR_ID_CONNECT_TECH,
2185 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
2186 pbn_b1_4_921600 },
2187 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2188 PCI_SUBVENDOR_ID_CONNECT_TECH,
2189 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
2190 pbn_b1_4_921600 },
2191 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2192 PCI_SUBVENDOR_ID_CONNECT_TECH,
2193 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
2194 pbn_b1_2_921600 },
2195 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2196 PCI_SUBVENDOR_ID_CONNECT_TECH,
2197 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
2198 pbn_b1_8_921600 },
2199 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2200 PCI_SUBVENDOR_ID_CONNECT_TECH,
2201 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
2202 pbn_b1_8_921600 },
2203 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2204 PCI_SUBVENDOR_ID_CONNECT_TECH,
2205 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
2206 pbn_b1_4_921600 },
Gareth Howlett26e92862006-01-04 17:00:42 +00002207 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2208 PCI_SUBVENDOR_ID_CONNECT_TECH,
2209 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
2210 pbn_b1_2_1250000 },
2211 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
2212 PCI_SUBVENDOR_ID_CONNECT_TECH,
2213 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
2214 pbn_b0_2_1843200 },
2215 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
2216 PCI_SUBVENDOR_ID_CONNECT_TECH,
2217 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
2218 pbn_b0_4_1843200 },
Yoichi Yuasa85d14942006-02-08 21:46:24 +00002219 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
2220 PCI_VENDOR_ID_AFAVLAB,
2221 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
2222 pbn_b0_4_1152000 },
Gareth Howlett26e92862006-01-04 17:00:42 +00002223 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
2224 PCI_SUBVENDOR_ID_CONNECT_TECH,
2225 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
2226 pbn_b0_2_1843200_200 },
2227 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
2228 PCI_SUBVENDOR_ID_CONNECT_TECH,
2229 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
2230 pbn_b0_4_1843200_200 },
2231 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
2232 PCI_SUBVENDOR_ID_CONNECT_TECH,
2233 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
2234 pbn_b0_8_1843200_200 },
2235 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
2236 PCI_SUBVENDOR_ID_CONNECT_TECH,
2237 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
2238 pbn_b0_2_1843200_200 },
2239 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
2240 PCI_SUBVENDOR_ID_CONNECT_TECH,
2241 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
2242 pbn_b0_4_1843200_200 },
2243 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
2244 PCI_SUBVENDOR_ID_CONNECT_TECH,
2245 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
2246 pbn_b0_8_1843200_200 },
2247 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
2248 PCI_SUBVENDOR_ID_CONNECT_TECH,
2249 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
2250 pbn_b0_2_1843200_200 },
2251 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
2252 PCI_SUBVENDOR_ID_CONNECT_TECH,
2253 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
2254 pbn_b0_4_1843200_200 },
2255 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
2256 PCI_SUBVENDOR_ID_CONNECT_TECH,
2257 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
2258 pbn_b0_8_1843200_200 },
2259 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
2260 PCI_SUBVENDOR_ID_CONNECT_TECH,
2261 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
2262 pbn_b0_2_1843200_200 },
2263 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
2264 PCI_SUBVENDOR_ID_CONNECT_TECH,
2265 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
2266 pbn_b0_4_1843200_200 },
2267 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
2268 PCI_SUBVENDOR_ID_CONNECT_TECH,
2269 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
2270 pbn_b0_8_1843200_200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271
2272 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
Alan Cox5756ee92008-02-08 04:18:51 -08002273 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274 pbn_b2_bt_1_115200 },
2275 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
Alan Cox5756ee92008-02-08 04:18:51 -08002276 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002277 pbn_b2_bt_2_115200 },
2278 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
Alan Cox5756ee92008-02-08 04:18:51 -08002279 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280 pbn_b2_bt_4_115200 },
2281 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
Alan Cox5756ee92008-02-08 04:18:51 -08002282 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283 pbn_b2_bt_2_115200 },
2284 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
Alan Cox5756ee92008-02-08 04:18:51 -08002285 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286 pbn_b2_bt_4_115200 },
2287 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
Alan Cox5756ee92008-02-08 04:18:51 -08002288 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289 pbn_b2_8_115200 },
2290 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
2291 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2292 pbn_b2_8_115200 },
2293
2294 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
2295 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2296 pbn_b2_bt_2_115200 },
2297 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
2298 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2299 pbn_b2_bt_2_921600 },
2300 /*
2301 * VScom SPCOM800, from sl@s.pl
2302 */
Alan Cox5756ee92008-02-08 04:18:51 -08002303 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
2304 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305 pbn_b2_8_921600 },
2306 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
Alan Cox5756ee92008-02-08 04:18:51 -08002307 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002308 pbn_b2_4_921600 },
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07002309 /* Unknown card - subdevice 0x1584 */
2310 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2311 PCI_VENDOR_ID_PLX,
2312 PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
2313 pbn_b0_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2315 PCI_SUBVENDOR_ID_KEYSPAN,
2316 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
2317 pbn_panacom },
2318 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
2319 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2320 pbn_panacom4 },
2321 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
2322 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2323 pbn_panacom2 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08002324 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
2325 PCI_VENDOR_ID_ESDGMBH,
2326 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
2327 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2329 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08002330 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331 pbn_b2_4_460800 },
2332 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2333 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08002334 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335 pbn_b2_8_460800 },
2336 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2337 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08002338 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339 pbn_b2_16_460800 },
2340 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2341 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08002342 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343 pbn_b2_16_460800 },
2344 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2345 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08002346 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002347 pbn_b2_4_460800 },
2348 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2349 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08002350 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002351 pbn_b2_8_460800 },
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002352 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2353 PCI_SUBVENDOR_ID_EXSYS,
2354 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
2355 pbn_exsys_4055 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356 /*
2357 * Megawolf Romulus PCI Serial Card, from Mike Hudson
2358 * (Exoray@isys.ca)
2359 */
2360 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
2361 0x10b5, 0x106a, 0, 0,
2362 pbn_plx_romulus },
2363 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
2364 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2365 pbn_b1_4_115200 },
2366 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
2367 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2368 pbn_b1_2_115200 },
2369 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
2370 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2371 pbn_b1_8_115200 },
2372 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
2373 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2374 pbn_b1_8_115200 },
2375 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08002376 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
2377 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002378 pbn_b0_4_921600 },
2379 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08002380 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
2381 0, 0,
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002382 pbn_b0_4_1152000 },
David Ransondb1de152005-07-27 11:43:55 -07002383
2384 /*
2385 * The below card is a little controversial since it is the
2386 * subject of a PCI vendor/device ID clash. (See
2387 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
2388 * For now just used the hex ID 0x950a.
2389 */
2390 { PCI_VENDOR_ID_OXSEMI, 0x950a,
Niels de Vos39aced62009-01-02 13:46:58 +00002391 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_SERIAL, 0, 0,
2392 pbn_b0_2_115200 },
2393 { PCI_VENDOR_ID_OXSEMI, 0x950a,
David Ransondb1de152005-07-27 11:43:55 -07002394 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2395 pbn_b0_2_1130000 },
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002396 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002397 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2398 pbn_b0_4_115200 },
2399 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
2400 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2401 pbn_b0_bt_2_921600 },
2402
2403 /*
Lee Howard7106b4e2008-10-21 13:48:58 +01002404 * Oxford Semiconductor Inc. Tornado PCI express device range.
2405 */
2406 { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
2407 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2408 pbn_b0_1_4000000 },
2409 { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
2410 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2411 pbn_b0_1_4000000 },
2412 { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
2413 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2414 pbn_oxsemi_1_4000000 },
2415 { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
2416 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2417 pbn_oxsemi_1_4000000 },
2418 { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
2419 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2420 pbn_b0_1_4000000 },
2421 { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
2422 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2423 pbn_b0_1_4000000 },
2424 { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
2425 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2426 pbn_oxsemi_1_4000000 },
2427 { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
2428 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2429 pbn_oxsemi_1_4000000 },
2430 { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
2431 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2432 pbn_b0_1_4000000 },
2433 { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
2434 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2435 pbn_b0_1_4000000 },
2436 { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
2437 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2438 pbn_b0_1_4000000 },
2439 { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
2440 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2441 pbn_b0_1_4000000 },
2442 { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
2443 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2444 pbn_oxsemi_2_4000000 },
2445 { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
2446 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2447 pbn_oxsemi_2_4000000 },
2448 { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
2449 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2450 pbn_oxsemi_4_4000000 },
2451 { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
2452 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2453 pbn_oxsemi_4_4000000 },
2454 { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
2455 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2456 pbn_oxsemi_8_4000000 },
2457 { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
2458 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2459 pbn_oxsemi_8_4000000 },
2460 { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
2461 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2462 pbn_oxsemi_1_4000000 },
2463 { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
2464 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2465 pbn_oxsemi_1_4000000 },
2466 { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
2467 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2468 pbn_oxsemi_1_4000000 },
2469 { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
2470 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2471 pbn_oxsemi_1_4000000 },
2472 { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
2473 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2474 pbn_oxsemi_1_4000000 },
2475 { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
2476 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2477 pbn_oxsemi_1_4000000 },
2478 { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
2479 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2480 pbn_oxsemi_1_4000000 },
2481 { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
2482 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2483 pbn_oxsemi_1_4000000 },
2484 { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
2485 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2486 pbn_oxsemi_1_4000000 },
2487 { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
2488 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2489 pbn_oxsemi_1_4000000 },
2490 { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
2491 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2492 pbn_oxsemi_1_4000000 },
2493 { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
2494 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2495 pbn_oxsemi_1_4000000 },
2496 { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
2497 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2498 pbn_oxsemi_1_4000000 },
2499 { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
2500 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2501 pbn_oxsemi_1_4000000 },
2502 { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
2503 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2504 pbn_oxsemi_1_4000000 },
2505 { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
2506 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2507 pbn_oxsemi_1_4000000 },
2508 { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
2509 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2510 pbn_oxsemi_1_4000000 },
2511 { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
2512 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2513 pbn_oxsemi_1_4000000 },
2514 { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
2515 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2516 pbn_oxsemi_1_4000000 },
2517 { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
2518 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2519 pbn_oxsemi_1_4000000 },
2520 { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
2521 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2522 pbn_oxsemi_1_4000000 },
2523 { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
2524 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2525 pbn_oxsemi_1_4000000 },
2526 { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
2527 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2528 pbn_oxsemi_1_4000000 },
2529 { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
2530 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2531 pbn_oxsemi_1_4000000 },
2532 { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
2533 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2534 pbn_oxsemi_1_4000000 },
2535 { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
2536 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2537 pbn_oxsemi_1_4000000 },
Lee Howardb80de362008-10-21 13:50:14 +01002538 /*
2539 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
2540 */
2541 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
2542 PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
2543 pbn_oxsemi_1_4000000 },
2544 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
2545 PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
2546 pbn_oxsemi_2_4000000 },
2547 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
2548 PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
2549 pbn_oxsemi_4_4000000 },
2550 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
2551 PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
2552 pbn_oxsemi_8_4000000 },
Lee Howard7106b4e2008-10-21 13:48:58 +01002553 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
2555 * from skokodyn@yahoo.com
2556 */
2557 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
2558 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
2559 pbn_sbsxrsio },
2560 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
2561 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
2562 pbn_sbsxrsio },
2563 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
2564 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
2565 pbn_sbsxrsio },
2566 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
2567 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
2568 pbn_sbsxrsio },
2569
2570 /*
2571 * Digitan DS560-558, from jimd@esoft.com
2572 */
2573 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
Alan Cox5756ee92008-02-08 04:18:51 -08002574 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002575 pbn_b1_1_115200 },
2576
2577 /*
2578 * Titan Electronic cards
2579 * The 400L and 800L have a custom setup quirk.
2580 */
2581 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
Alan Cox5756ee92008-02-08 04:18:51 -08002582 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002583 pbn_b0_1_921600 },
2584 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
Alan Cox5756ee92008-02-08 04:18:51 -08002585 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002586 pbn_b0_2_921600 },
2587 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
Alan Cox5756ee92008-02-08 04:18:51 -08002588 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589 pbn_b0_4_921600 },
2590 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
Alan Cox5756ee92008-02-08 04:18:51 -08002591 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002592 pbn_b0_4_921600 },
2593 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
2594 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2595 pbn_b1_1_921600 },
2596 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
2597 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2598 pbn_b1_bt_2_921600 },
2599 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
2600 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2601 pbn_b0_bt_4_921600 },
2602 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
2603 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2604 pbn_b0_bt_8_921600 },
2605
2606 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
2607 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2608 pbn_b2_1_460800 },
2609 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
2610 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2611 pbn_b2_1_460800 },
2612 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
2613 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2614 pbn_b2_1_460800 },
2615 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
2616 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2617 pbn_b2_bt_2_921600 },
2618 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
2619 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2620 pbn_b2_bt_2_921600 },
2621 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
2622 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2623 pbn_b2_bt_2_921600 },
2624 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
2625 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2626 pbn_b2_bt_4_921600 },
2627 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
2628 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2629 pbn_b2_bt_4_921600 },
2630 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
2631 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2632 pbn_b2_bt_4_921600 },
2633 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
2634 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2635 pbn_b0_1_921600 },
2636 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
2637 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2638 pbn_b0_1_921600 },
2639 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
2640 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2641 pbn_b0_1_921600 },
2642 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
2643 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2644 pbn_b0_bt_2_921600 },
2645 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
2646 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2647 pbn_b0_bt_2_921600 },
2648 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
2649 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2650 pbn_b0_bt_2_921600 },
2651 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
2652 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2653 pbn_b0_bt_4_921600 },
2654 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
2655 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2656 pbn_b0_bt_4_921600 },
2657 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
2658 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2659 pbn_b0_bt_4_921600 },
Andrey Panin3ec9c592006-02-02 20:15:09 +00002660 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
2661 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2662 pbn_b0_bt_8_921600 },
2663 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
2664 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2665 pbn_b0_bt_8_921600 },
2666 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
2667 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2668 pbn_b0_bt_8_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002669
2670 /*
2671 * Computone devices submitted by Doug McNash dmcnash@computone.com
2672 */
2673 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
2674 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
2675 0, 0, pbn_computone_4 },
2676 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
2677 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
2678 0, 0, pbn_computone_8 },
2679 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
2680 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
2681 0, 0, pbn_computone_6 },
2682
2683 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
2684 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2685 pbn_oxsemi },
2686 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
2687 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
2688 pbn_b0_bt_1_921600 },
2689
2690 /*
2691 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
2692 */
2693 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
2694 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2695 pbn_b0_bt_8_115200 },
2696 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
2697 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2698 pbn_b0_bt_8_115200 },
2699
2700 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
2701 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2702 pbn_b0_bt_2_115200 },
2703 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
2704 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2705 pbn_b0_bt_2_115200 },
2706 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
2707 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2708 pbn_b0_bt_2_115200 },
2709 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
2710 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2711 pbn_b0_bt_4_460800 },
2712 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
2713 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2714 pbn_b0_bt_4_460800 },
2715 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
2716 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2717 pbn_b0_bt_2_460800 },
2718 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
2719 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2720 pbn_b0_bt_2_460800 },
2721 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
2722 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2723 pbn_b0_bt_2_460800 },
2724 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
2725 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2726 pbn_b0_bt_1_115200 },
2727 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
2728 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2729 pbn_b0_bt_1_460800 },
2730
2731 /*
Russell King1fb8cac2006-12-13 14:45:46 +00002732 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
2733 * Cards are identified by their subsystem vendor IDs, which
2734 * (in hex) match the model number.
2735 *
2736 * Note that JC140x are RS422/485 cards which require ox950
2737 * ACR = 0x10, and as such are not currently fully supported.
2738 */
2739 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
2740 0x1204, 0x0004, 0, 0,
2741 pbn_b0_4_921600 },
2742 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
2743 0x1208, 0x0004, 0, 0,
2744 pbn_b0_4_921600 },
2745/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
2746 0x1402, 0x0002, 0, 0,
2747 pbn_b0_2_921600 }, */
2748/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
2749 0x1404, 0x0004, 0, 0,
2750 pbn_b0_4_921600 }, */
2751 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
2752 0x1208, 0x0004, 0, 0,
2753 pbn_b0_4_921600 },
2754
2755 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002756 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
2757 */
2758 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
2759 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2760 pbn_b1_1_1382400 },
2761
2762 /*
2763 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
2764 */
2765 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
2766 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2767 pbn_b1_1_1382400 },
2768
2769 /*
2770 * RAStel 2 port modem, gerg@moreton.com.au
2771 */
2772 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
2773 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2774 pbn_b2_bt_2_115200 },
2775
2776 /*
2777 * EKF addition for i960 Boards form EKF with serial port
2778 */
2779 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
2780 0xE4BF, PCI_ANY_ID, 0, 0,
2781 pbn_intel_i960 },
2782
2783 /*
2784 * Xircom Cardbus/Ethernet combos
2785 */
2786 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2787 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2788 pbn_b0_1_115200 },
2789 /*
2790 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
2791 */
2792 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
2793 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2794 pbn_b0_1_115200 },
2795
2796 /*
2797 * Untested PCI modems, sent in from various folks...
2798 */
2799
2800 /*
2801 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
2802 */
2803 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
2804 0x1048, 0x1500, 0, 0,
2805 pbn_b1_1_115200 },
2806
2807 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
2808 0xFF00, 0, 0, 0,
2809 pbn_sgi_ioc3 },
2810
2811 /*
2812 * HP Diva card
2813 */
2814 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
2815 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
2816 pbn_b1_1_115200 },
2817 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
2818 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2819 pbn_b0_5_115200 },
2820 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
2821 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2822 pbn_b2_1_115200 },
2823
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00002824 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
2825 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2826 pbn_b3_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002827 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
2828 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2829 pbn_b3_4_115200 },
2830 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
2831 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2832 pbn_b3_8_115200 },
2833
2834 /*
2835 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
2836 */
2837 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
2838 PCI_ANY_ID, PCI_ANY_ID,
2839 0,
2840 0, pbn_exar_XR17C152 },
2841 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
2842 PCI_ANY_ID, PCI_ANY_ID,
2843 0,
2844 0, pbn_exar_XR17C154 },
2845 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
2846 PCI_ANY_ID, PCI_ANY_ID,
2847 0,
2848 0, pbn_exar_XR17C158 },
2849
2850 /*
2851 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
2852 */
2853 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
2854 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2855 pbn_b0_1_115200 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002856 /*
2857 * ITE
2858 */
2859 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
2860 PCI_ANY_ID, PCI_ANY_ID,
2861 0, 0,
2862 pbn_b1_bt_1_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863
2864 /*
Peter Horton737c1752006-08-26 09:07:36 +01002865 * IntaShield IS-200
2866 */
2867 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
2868 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
2869 pbn_b2_2_115200 },
Ignacio García Pérez4b6f6ce2008-05-23 13:04:28 -07002870 /*
2871 * IntaShield IS-400
2872 */
2873 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
2874 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
2875 pbn_b2_4_115200 },
Peter Horton737c1752006-08-26 09:07:36 +01002876 /*
Thomas Hoehn48212002007-02-10 01:46:05 -08002877 * Perle PCI-RAS cards
2878 */
2879 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
2880 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
2881 0, 0, pbn_b2_4_921600 },
2882 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
2883 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
2884 0, 0, pbn_b2_8_921600 },
Alan Coxbf0df632007-10-16 01:24:00 -07002885
2886 /*
2887 * Mainpine series cards: Fairly standard layout but fools
2888 * parts of the autodetect in some cases and uses otherwise
2889 * unmatched communications subclasses in the PCI Express case
2890 */
2891
2892 { /* RockForceDUO */
2893 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2894 PCI_VENDOR_ID_MAINPINE, 0x0200,
2895 0, 0, pbn_b0_2_115200 },
2896 { /* RockForceQUATRO */
2897 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2898 PCI_VENDOR_ID_MAINPINE, 0x0300,
2899 0, 0, pbn_b0_4_115200 },
2900 { /* RockForceDUO+ */
2901 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2902 PCI_VENDOR_ID_MAINPINE, 0x0400,
2903 0, 0, pbn_b0_2_115200 },
2904 { /* RockForceQUATRO+ */
2905 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2906 PCI_VENDOR_ID_MAINPINE, 0x0500,
2907 0, 0, pbn_b0_4_115200 },
2908 { /* RockForce+ */
2909 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2910 PCI_VENDOR_ID_MAINPINE, 0x0600,
2911 0, 0, pbn_b0_2_115200 },
2912 { /* RockForce+ */
2913 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2914 PCI_VENDOR_ID_MAINPINE, 0x0700,
2915 0, 0, pbn_b0_4_115200 },
2916 { /* RockForceOCTO+ */
2917 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2918 PCI_VENDOR_ID_MAINPINE, 0x0800,
2919 0, 0, pbn_b0_8_115200 },
2920 { /* RockForceDUO+ */
2921 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2922 PCI_VENDOR_ID_MAINPINE, 0x0C00,
2923 0, 0, pbn_b0_2_115200 },
2924 { /* RockForceQUARTRO+ */
2925 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2926 PCI_VENDOR_ID_MAINPINE, 0x0D00,
2927 0, 0, pbn_b0_4_115200 },
2928 { /* RockForceOCTO+ */
2929 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2930 PCI_VENDOR_ID_MAINPINE, 0x1D00,
2931 0, 0, pbn_b0_8_115200 },
2932 { /* RockForceD1 */
2933 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2934 PCI_VENDOR_ID_MAINPINE, 0x2000,
2935 0, 0, pbn_b0_1_115200 },
2936 { /* RockForceF1 */
2937 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2938 PCI_VENDOR_ID_MAINPINE, 0x2100,
2939 0, 0, pbn_b0_1_115200 },
2940 { /* RockForceD2 */
2941 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2942 PCI_VENDOR_ID_MAINPINE, 0x2200,
2943 0, 0, pbn_b0_2_115200 },
2944 { /* RockForceF2 */
2945 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2946 PCI_VENDOR_ID_MAINPINE, 0x2300,
2947 0, 0, pbn_b0_2_115200 },
2948 { /* RockForceD4 */
2949 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2950 PCI_VENDOR_ID_MAINPINE, 0x2400,
2951 0, 0, pbn_b0_4_115200 },
2952 { /* RockForceF4 */
2953 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2954 PCI_VENDOR_ID_MAINPINE, 0x2500,
2955 0, 0, pbn_b0_4_115200 },
2956 { /* RockForceD8 */
2957 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2958 PCI_VENDOR_ID_MAINPINE, 0x2600,
2959 0, 0, pbn_b0_8_115200 },
2960 { /* RockForceF8 */
2961 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2962 PCI_VENDOR_ID_MAINPINE, 0x2700,
2963 0, 0, pbn_b0_8_115200 },
2964 { /* IQ Express D1 */
2965 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2966 PCI_VENDOR_ID_MAINPINE, 0x3000,
2967 0, 0, pbn_b0_1_115200 },
2968 { /* IQ Express F1 */
2969 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2970 PCI_VENDOR_ID_MAINPINE, 0x3100,
2971 0, 0, pbn_b0_1_115200 },
2972 { /* IQ Express D2 */
2973 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2974 PCI_VENDOR_ID_MAINPINE, 0x3200,
2975 0, 0, pbn_b0_2_115200 },
2976 { /* IQ Express F2 */
2977 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2978 PCI_VENDOR_ID_MAINPINE, 0x3300,
2979 0, 0, pbn_b0_2_115200 },
2980 { /* IQ Express D4 */
2981 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2982 PCI_VENDOR_ID_MAINPINE, 0x3400,
2983 0, 0, pbn_b0_4_115200 },
2984 { /* IQ Express F4 */
2985 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2986 PCI_VENDOR_ID_MAINPINE, 0x3500,
2987 0, 0, pbn_b0_4_115200 },
2988 { /* IQ Express D8 */
2989 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2990 PCI_VENDOR_ID_MAINPINE, 0x3C00,
2991 0, 0, pbn_b0_8_115200 },
2992 { /* IQ Express F8 */
2993 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2994 PCI_VENDOR_ID_MAINPINE, 0x3D00,
2995 0, 0, pbn_b0_8_115200 },
2996
2997
Thomas Hoehn48212002007-02-10 01:46:05 -08002998 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07002999 * PA Semi PA6T-1682M on-chip UART
3000 */
3001 { PCI_VENDOR_ID_PASEMI, 0xa004,
3002 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3003 pbn_pasemi_1682M },
3004
3005 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08003006 * ADDI-DATA GmbH communication cards <info@addi-data.com>
3007 */
3008 { PCI_VENDOR_ID_ADDIDATA,
3009 PCI_DEVICE_ID_ADDIDATA_APCI7500,
3010 PCI_ANY_ID,
3011 PCI_ANY_ID,
3012 0,
3013 0,
3014 pbn_b0_4_115200 },
3015
3016 { PCI_VENDOR_ID_ADDIDATA,
3017 PCI_DEVICE_ID_ADDIDATA_APCI7420,
3018 PCI_ANY_ID,
3019 PCI_ANY_ID,
3020 0,
3021 0,
3022 pbn_b0_2_115200 },
3023
3024 { PCI_VENDOR_ID_ADDIDATA,
3025 PCI_DEVICE_ID_ADDIDATA_APCI7300,
3026 PCI_ANY_ID,
3027 PCI_ANY_ID,
3028 0,
3029 0,
3030 pbn_b0_1_115200 },
3031
3032 { PCI_VENDOR_ID_ADDIDATA_OLD,
3033 PCI_DEVICE_ID_ADDIDATA_APCI7800,
3034 PCI_ANY_ID,
3035 PCI_ANY_ID,
3036 0,
3037 0,
3038 pbn_b1_8_115200 },
3039
3040 { PCI_VENDOR_ID_ADDIDATA,
3041 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
3042 PCI_ANY_ID,
3043 PCI_ANY_ID,
3044 0,
3045 0,
3046 pbn_b0_4_115200 },
3047
3048 { PCI_VENDOR_ID_ADDIDATA,
3049 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
3050 PCI_ANY_ID,
3051 PCI_ANY_ID,
3052 0,
3053 0,
3054 pbn_b0_2_115200 },
3055
3056 { PCI_VENDOR_ID_ADDIDATA,
3057 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
3058 PCI_ANY_ID,
3059 PCI_ANY_ID,
3060 0,
3061 0,
3062 pbn_b0_1_115200 },
3063
3064 { PCI_VENDOR_ID_ADDIDATA,
3065 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
3066 PCI_ANY_ID,
3067 PCI_ANY_ID,
3068 0,
3069 0,
3070 pbn_b0_4_115200 },
3071
3072 { PCI_VENDOR_ID_ADDIDATA,
3073 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
3074 PCI_ANY_ID,
3075 PCI_ANY_ID,
3076 0,
3077 0,
3078 pbn_b0_2_115200 },
3079
3080 { PCI_VENDOR_ID_ADDIDATA,
3081 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
3082 PCI_ANY_ID,
3083 PCI_ANY_ID,
3084 0,
3085 0,
3086 pbn_b0_1_115200 },
3087
3088 { PCI_VENDOR_ID_ADDIDATA,
3089 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
3090 PCI_ANY_ID,
3091 PCI_ANY_ID,
3092 0,
3093 0,
3094 pbn_b0_8_115200 },
3095
3096 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003097 * These entries match devices with class COMMUNICATION_SERIAL,
3098 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
3099 */
3100 { PCI_ANY_ID, PCI_ANY_ID,
3101 PCI_ANY_ID, PCI_ANY_ID,
3102 PCI_CLASS_COMMUNICATION_SERIAL << 8,
3103 0xffff00, pbn_default },
3104 { PCI_ANY_ID, PCI_ANY_ID,
3105 PCI_ANY_ID, PCI_ANY_ID,
3106 PCI_CLASS_COMMUNICATION_MODEM << 8,
3107 0xffff00, pbn_default },
3108 { PCI_ANY_ID, PCI_ANY_ID,
3109 PCI_ANY_ID, PCI_ANY_ID,
3110 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
3111 0xffff00, pbn_default },
3112 { 0, }
3113};
3114
3115static struct pci_driver serial_pci_driver = {
3116 .name = "serial",
3117 .probe = pciserial_init_one,
3118 .remove = __devexit_p(pciserial_remove_one),
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07003119#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07003120 .suspend = pciserial_suspend_one,
3121 .resume = pciserial_resume_one,
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07003122#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003123 .id_table = serial_pci_tbl,
3124};
3125
3126static int __init serial8250_pci_init(void)
3127{
3128 return pci_register_driver(&serial_pci_driver);
3129}
3130
3131static void __exit serial8250_pci_exit(void)
3132{
3133 pci_unregister_driver(&serial_pci_driver);
3134}
3135
3136module_init(serial8250_pci_init);
3137module_exit(serial8250_pci_exit);
3138
3139MODULE_LICENSE("GPL");
3140MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
3141MODULE_DEVICE_TABLE(pci, serial_pci_tbl);