blob: 697277aea23b2d0ee7981f8cefb507866c78becd [file] [log] [blame]
Paul Mundtcad82442006-01-16 22:14:19 -08001#
2# Processor families
3#
4config CPU_SH2
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09005 select SH_WRITETHROUGH if !CPU_SH2A
Paul Mundtcad82442006-01-16 22:14:19 -08006 bool
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09007
8config CPU_SH2A
9 bool
10 select CPU_SH2
Paul Mundtcad82442006-01-16 22:14:19 -080011
12config CPU_SH3
13 bool
14 select CPU_HAS_INTEVT
15 select CPU_HAS_SR_RB
16
17config CPU_SH4
18 bool
19 select CPU_HAS_INTEVT
20 select CPU_HAS_SR_RB
Paul Mundt26b7a782006-12-28 10:31:48 +090021 select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
Paul Mundtcad82442006-01-16 22:14:19 -080022
23config CPU_SH4A
24 bool
25 select CPU_SH4
Paul Mundtcad82442006-01-16 22:14:19 -080026
Paul Mundte5723e02006-09-27 17:38:11 +090027config CPU_SH4AL_DSP
28 bool
29 select CPU_SH4A
30
Paul Mundtcad82442006-01-16 22:14:19 -080031config CPU_SUBTYPE_ST40
32 bool
33 select CPU_SH4
34 select CPU_HAS_INTC2_IRQ
35
Paul Mundt41504c32006-12-11 20:28:03 +090036config CPU_SHX2
37 bool
38
Paul Mundt2b1bd1a2007-06-20 18:27:10 +090039config CPU_SHX3
40 bool
41
Paul Mundtf3d22292007-05-14 17:29:12 +090042choice
43 prompt "Processor sub-type selection"
44
Paul Mundtcad82442006-01-16 22:14:19 -080045#
46# Processor subtypes
47#
48
Paul Mundtf3d22292007-05-14 17:29:12 +090049# SH-2 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -080050
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090051config CPU_SUBTYPE_SH7619
52 bool "Support SH7619 processor"
53 select CPU_SH2
Paul Mundt357d5942007-06-11 15:32:07 +090054 select CPU_HAS_IPR_IRQ
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090055
Paul Mundtf3d22292007-05-14 17:29:12 +090056# SH-2A Processor Support
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090057
58config CPU_SUBTYPE_SH7206
59 bool "Support SH7206 processor"
60 select CPU_SH2A
Paul Mundtfa1ec922007-06-01 17:23:14 +090061 select CPU_HAS_IPR_IRQ
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090062
Paul Mundtf3d22292007-05-14 17:29:12 +090063# SH-3 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -080064
65config CPU_SUBTYPE_SH7300
66 bool "Support SH7300 processor"
67 select CPU_SH3
68
69config CPU_SUBTYPE_SH7705
70 bool "Support SH7705 processor"
71 select CPU_SH3
Nobuhiro Iwamatsu2a8ff452007-04-26 11:51:00 +090072 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080073 select CPU_HAS_PINT_IRQ
74
Paul Mundte5723e02006-09-27 17:38:11 +090075config CPU_SUBTYPE_SH7706
76 bool "Support SH7706 processor"
77 select CPU_SH3
Takashi YOSHIIf725b5e2006-12-25 18:35:24 +090078 select CPU_HAS_IPR_IRQ
Paul Mundte5723e02006-09-27 17:38:11 +090079 help
80 Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
81
Paul Mundtcad82442006-01-16 22:14:19 -080082config CPU_SUBTYPE_SH7707
83 bool "Support SH7707 processor"
84 select CPU_SH3
85 select CPU_HAS_PINT_IRQ
86 help
87 Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
88
89config CPU_SUBTYPE_SH7708
90 bool "Support SH7708 processor"
91 select CPU_SH3
92 help
93 Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
94 if you have a 100 Mhz SH-3 HD6417708R CPU.
95
96config CPU_SUBTYPE_SH7709
97 bool "Support SH7709 processor"
98 select CPU_SH3
Takashi YOSHIIf725b5e2006-12-25 18:35:24 +090099 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800100 select CPU_HAS_PINT_IRQ
101 help
102 Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
103
Paul Mundte5723e02006-09-27 17:38:11 +0900104config CPU_SUBTYPE_SH7710
105 bool "Support SH7710 processor"
106 select CPU_SH3
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900107 select CPU_HAS_IPR_IRQ
Paul Mundte5723e02006-09-27 17:38:11 +0900108 help
109 Select SH7710 if you have a SH3-DSP SH7710 CPU.
110
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900111config CPU_SUBTYPE_SH7712
112 bool "Support SH7712 processor"
113 select CPU_SH3
114 select CPU_HAS_IPR_IRQ
115 help
116 Select SH7712 if you have a SH3-DSP SH7712 CPU.
117
Paul Mundtf3d22292007-05-14 17:29:12 +0900118# SH-4 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800119
120config CPU_SUBTYPE_SH7750
121 bool "Support SH7750 processor"
122 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900123 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800124 help
125 Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
126
127config CPU_SUBTYPE_SH7091
128 bool "Support SH7091 processor"
129 select CPU_SH4
Paul Mundt989e5ab2007-07-07 03:36:06 +0900130 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800131 help
132 Select SH7091 if you have an SH-4 based Sega device (such as
133 the Dreamcast, Naomi, and Naomi 2).
134
135config CPU_SUBTYPE_SH7750R
136 bool "Support SH7750R processor"
137 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900138 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800139
140config CPU_SUBTYPE_SH7750S
141 bool "Support SH7750S processor"
142 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900143 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800144
145config CPU_SUBTYPE_SH7751
146 bool "Support SH7751 processor"
147 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900148 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800149 help
150 Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
151 or if you have a HD6417751R CPU.
152
153config CPU_SUBTYPE_SH7751R
154 bool "Support SH7751R processor"
155 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900156 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800157
158config CPU_SUBTYPE_SH7760
159 bool "Support SH7760 processor"
160 select CPU_SH4
161 select CPU_HAS_INTC2_IRQ
Manuel Lauss6dcda6f2007-01-25 15:21:03 +0900162 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800163
164config CPU_SUBTYPE_SH4_202
165 bool "Support SH4-202 processor"
166 select CPU_SH4
167
Paul Mundtf3d22292007-05-14 17:29:12 +0900168# ST40 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800169
170config CPU_SUBTYPE_ST40STB1
171 bool "Support ST40STB1/ST40RA processors"
172 select CPU_SUBTYPE_ST40
173 help
174 Select ST40STB1 if you have a ST40RA CPU.
175 This was previously called the ST40STB1, hence the option name.
176
177config CPU_SUBTYPE_ST40GX1
178 bool "Support ST40GX1 processor"
179 select CPU_SUBTYPE_ST40
180 help
181 Select ST40GX1 if you have a ST40GX1 CPU.
182
Paul Mundtf3d22292007-05-14 17:29:12 +0900183# SH-4A Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800184
Paul Mundtcad82442006-01-16 22:14:19 -0800185config CPU_SUBTYPE_SH7770
186 bool "Support SH7770 processor"
187 select CPU_SH4A
188
189config CPU_SUBTYPE_SH7780
190 bool "Support SH7780 processor"
191 select CPU_SH4A
Magnus Damm39c7aa92007-07-20 12:10:29 +0900192 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800193
Paul Mundtb552c7e2006-11-20 14:14:29 +0900194config CPU_SUBTYPE_SH7785
195 bool "Support SH7785 processor"
196 select CPU_SH4A
Paul Mundt41504c32006-12-11 20:28:03 +0900197 select CPU_SHX2
Paul Mundtb552c7e2006-11-20 14:14:29 +0900198 select CPU_HAS_INTC2_IRQ
199
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900200config CPU_SUBTYPE_SHX3
201 bool "Support SH-X3 processor"
202 select CPU_SH4A
203 select CPU_SHX3
204 select CPU_HAS_INTC2_IRQ
205
Paul Mundtf3d22292007-05-14 17:29:12 +0900206# SH4AL-DSP Processor Support
Paul Mundte5723e02006-09-27 17:38:11 +0900207
208config CPU_SUBTYPE_SH73180
209 bool "Support SH73180 processor"
210 select CPU_SH4AL_DSP
211
212config CPU_SUBTYPE_SH7343
213 bool "Support SH7343 processor"
214 select CPU_SH4AL_DSP
215
Paul Mundt41504c32006-12-11 20:28:03 +0900216config CPU_SUBTYPE_SH7722
217 bool "Support SH7722 processor"
218 select CPU_SH4AL_DSP
219 select CPU_SHX2
Magnus Damm1b064282007-07-18 17:51:24 +0900220 select CPU_HAS_INTC_IRQ
Paul Mundt520588f2007-06-06 17:58:56 +0900221 select ARCH_SPARSEMEM_ENABLE
Paul Mundt357d5942007-06-11 15:32:07 +0900222 select SYS_SUPPORTS_NUMA
Paul Mundt41504c32006-12-11 20:28:03 +0900223
Paul Mundtf3d22292007-05-14 17:29:12 +0900224endchoice
Paul Mundtcad82442006-01-16 22:14:19 -0800225
226menu "Memory management options"
227
Paul Mundt5f8c9902007-05-08 11:55:21 +0900228config QUICKLIST
229 def_bool y
230
Paul Mundtcad82442006-01-16 22:14:19 -0800231config MMU
232 bool "Support for memory management hardware"
233 depends on !CPU_SH2
234 default y
235 help
236 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
237 boot on these systems, this option must not be set.
238
239 On other systems (such as the SH-3 and 4) where an MMU exists,
240 turning this off will boot the kernel on these machines with the
241 MMU implicitly switched off.
242
Paul Mundte7f93a32006-09-27 17:19:13 +0900243config PAGE_OFFSET
244 hex
245 default "0x80000000" if MMU
246 default "0x00000000"
247
248config MEMORY_START
249 hex "Physical memory start address"
250 default "0x08000000"
251 ---help---
252 Computers built with Hitachi SuperH processors always
253 map the ROM starting at address zero. But the processor
254 does not specify the range that RAM takes.
255
256 The physical memory (RAM) start address will be automatically
257 set to 08000000. Other platforms, such as the Solution Engine
258 boards typically map RAM at 0C000000.
259
260 Tweak this only when porting to a new machine which does not
261 already have a defconfig. Changing it from the known correct
262 value on any of the known systems will only lead to disaster.
263
264config MEMORY_SIZE
265 hex "Physical memory size"
266 default "0x00400000"
267 help
268 This sets the default memory size assumed by your SH kernel. It can
269 be overridden as normal by the 'mem=' argument on the kernel command
270 line. If unsure, consult your board specifications or just leave it
271 as 0x00400000 which was the default value before this became
272 configurable.
273
Paul Mundtcad82442006-01-16 22:14:19 -0800274config 32BIT
275 bool "Support 32-bit physical addressing through PMB"
Paul Mundt50f63f22007-06-15 18:30:42 +0900276 depends on MMU && (CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
Paul Mundtcad82442006-01-16 22:14:19 -0800277 default y
278 help
279 If you say Y here, physical addressing will be extended to
280 32-bits through the SH-4A PMB. If this is not set, legacy
281 29-bit physical addressing will be used.
282
Paul Mundt21440cf2006-11-20 14:30:26 +0900283config X2TLB
284 bool "Enable extended TLB mode"
Paul Mundt41504c32006-12-11 20:28:03 +0900285 depends on CPU_SHX2 && MMU && EXPERIMENTAL
Paul Mundt21440cf2006-11-20 14:30:26 +0900286 help
287 Selecting this option will enable the extended mode of the SH-X2
288 TLB. For legacy SH-X behaviour and interoperability, say N. For
289 all of the fun new features and a willingless to submit bug reports,
290 say Y.
291
Paul Mundt19f9a342006-09-27 18:33:49 +0900292config VSYSCALL
293 bool "Support vsyscall page"
294 depends on MMU
295 default y
296 help
297 This will enable support for the kernel mapping a vDSO page
298 in process space, and subsequently handing down the entry point
299 to the libc through the ELF auxiliary vector.
300
301 From the kernel side this is used for the signal trampoline.
302 For systems with an MMU that can afford to give up a page,
303 (the default value) say Y.
304
Paul Mundtb241cb02007-06-06 17:52:19 +0900305config NUMA
306 bool "Non Uniform Memory Access (NUMA) Support"
Paul Mundt357d5942007-06-11 15:32:07 +0900307 depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
Paul Mundtb241cb02007-06-06 17:52:19 +0900308 default n
309 help
310 Some SH systems have many various memories scattered around
311 the address space, each with varying latencies. This enables
312 support for these blocks by binding them to nodes and allowing
313 memory policies to be used for prioritizing and controlling
314 allocation behaviour.
315
Paul Mundt01066622007-03-28 16:38:13 +0900316config NODES_SHIFT
317 int
318 default "1"
319 depends on NEED_MULTIPLE_NODES
320
321config ARCH_FLATMEM_ENABLE
322 def_bool y
Paul Mundt357d5942007-06-11 15:32:07 +0900323 depends on !NUMA
Paul Mundt01066622007-03-28 16:38:13 +0900324
Paul Mundtdfbb9042007-05-23 17:48:36 +0900325config ARCH_SPARSEMEM_ENABLE
326 def_bool y
327 select SPARSEMEM_STATIC
328
329config ARCH_SPARSEMEM_DEFAULT
330 def_bool y
331
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900332config MAX_ACTIVE_REGIONS
333 int
Paul Mundt520588f2007-06-06 17:58:56 +0900334 default "2" if (CPU_SUBTYPE_SH7722 && SPARSEMEM)
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900335 default "1"
336
Paul Mundt01066622007-03-28 16:38:13 +0900337config ARCH_POPULATES_NODE_MAP
338 def_bool y
339
Paul Mundtdfbb9042007-05-23 17:48:36 +0900340config ARCH_SELECT_MEMORY_MODEL
341 def_bool y
342
Paul Mundt33d63bd2007-06-07 11:32:52 +0900343config ARCH_ENABLE_MEMORY_HOTPLUG
344 def_bool y
345 depends on SPARSEMEM
346
347config ARCH_MEMORY_PROBE
348 def_bool y
349 depends on MEMORY_HOTPLUG
350
Paul Mundtcad82442006-01-16 22:14:19 -0800351choice
Paul Mundt21440cf2006-11-20 14:30:26 +0900352 prompt "Kernel page size"
353 default PAGE_SIZE_4KB
354
355config PAGE_SIZE_4KB
356 bool "4kB"
357 help
358 This is the default page size used by all SuperH CPUs.
359
360config PAGE_SIZE_8KB
361 bool "8kB"
362 depends on EXPERIMENTAL && X2TLB
363 help
364 This enables 8kB pages as supported by SH-X2 and later MMUs.
365
366config PAGE_SIZE_64KB
367 bool "64kB"
368 depends on EXPERIMENTAL && CPU_SH4
369 help
370 This enables support for 64kB pages, possible on all SH-4
371 CPUs and later. Highly experimental, not recommended.
372
373endchoice
374
375choice
Paul Mundtcad82442006-01-16 22:14:19 -0800376 prompt "HugeTLB page size"
377 depends on HUGETLB_PAGE && CPU_SH4 && MMU
378 default HUGETLB_PAGE_SIZE_64K
379
380config HUGETLB_PAGE_SIZE_64K
Paul Mundt21440cf2006-11-20 14:30:26 +0900381 bool "64kB"
382
383config HUGETLB_PAGE_SIZE_256K
384 bool "256kB"
385 depends on X2TLB
Paul Mundtcad82442006-01-16 22:14:19 -0800386
387config HUGETLB_PAGE_SIZE_1MB
388 bool "1MB"
389
Paul Mundt21440cf2006-11-20 14:30:26 +0900390config HUGETLB_PAGE_SIZE_4MB
391 bool "4MB"
392 depends on X2TLB
393
394config HUGETLB_PAGE_SIZE_64MB
395 bool "64MB"
396 depends on X2TLB
397
Paul Mundtcad82442006-01-16 22:14:19 -0800398endchoice
399
400source "mm/Kconfig"
401
402endmenu
403
404menu "Cache configuration"
405
406config SH7705_CACHE_32KB
407 bool "Enable 32KB cache size for SH7705"
408 depends on CPU_SUBTYPE_SH7705
409 default y
410
411config SH_DIRECT_MAPPED
412 bool "Use direct-mapped caching"
413 default n
414 help
415 Selecting this option will configure the caches to be direct-mapped,
416 even if the cache supports a 2 or 4-way mode. This is useful primarily
417 for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
418 SH4-202, SH4-501, etc.)
419
420 Turn this option off for platforms that do not have a direct-mapped
421 cache, and you have no need to run the caches in such a configuration.
422
423config SH_WRITETHROUGH
424 bool "Use write-through caching"
Paul Mundtcad82442006-01-16 22:14:19 -0800425 help
426 Selecting this option will configure the caches in write-through
427 mode, as opposed to the default write-back configuration.
428
429 Since there's sill some aliasing issues on SH-4, this option will
430 unfortunately still require the majority of flushing functions to
431 be implemented to deal with aliasing.
432
433 If unsure, say N.
434
Paul Mundtcad82442006-01-16 22:14:19 -0800435endmenu