blob: 9feddacfe8503268c8e92949cc22804bb87f0b6c [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001// include/asm-arm/mach-omap/usb.h
2
3#ifndef __ASM_ARCH_OMAP_USB_H
4#define __ASM_ARCH_OMAP_USB_H
5
Maulik Mankad884b8362010-02-17 14:09:30 -08006#include <linux/usb/musb.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -07007#include <plat/board.h>
Russell Kinga09e64f2008-08-05 16:14:15 +01008
Anand Gadiyar83720a82009-11-22 10:11:00 -08009#define OMAP3_HS_USB_PORTS 3
10enum ehci_hcd_omap_mode {
11 EHCI_HCD_OMAP_MODE_UNKNOWN,
12 EHCI_HCD_OMAP_MODE_PHY,
13 EHCI_HCD_OMAP_MODE_TLL,
14};
15
Anand Gadiyar95344fc2010-05-10 21:56:10 +053016enum ohci_omap3_port_mode {
17 OMAP_OHCI_PORT_MODE_UNUSED,
18 OMAP_OHCI_PORT_MODE_PHY_6PIN_DATSE0,
19 OMAP_OHCI_PORT_MODE_PHY_6PIN_DPDM,
20 OMAP_OHCI_PORT_MODE_PHY_3PIN_DATSE0,
21 OMAP_OHCI_PORT_MODE_PHY_4PIN_DPDM,
22 OMAP_OHCI_PORT_MODE_TLL_6PIN_DATSE0,
23 OMAP_OHCI_PORT_MODE_TLL_6PIN_DPDM,
24 OMAP_OHCI_PORT_MODE_TLL_3PIN_DATSE0,
25 OMAP_OHCI_PORT_MODE_TLL_4PIN_DPDM,
26 OMAP_OHCI_PORT_MODE_TLL_2PIN_DATSE0,
27 OMAP_OHCI_PORT_MODE_TLL_2PIN_DPDM,
28};
29
Anand Gadiyar83720a82009-11-22 10:11:00 -080030struct ehci_hcd_omap_platform_data {
31 enum ehci_hcd_omap_mode port_mode[OMAP3_HS_USB_PORTS];
32 unsigned phy_reset:1;
33
34 /* have to be valid if phy_reset is true and portx is in phy mode */
35 int reset_gpio_port[OMAP3_HS_USB_PORTS];
36};
37
Anand Gadiyar95344fc2010-05-10 21:56:10 +053038struct ohci_hcd_omap_platform_data {
39 enum ohci_omap3_port_mode port_mode[OMAP3_HS_USB_PORTS];
40
41 /* Set this to true for ES2.x silicon */
42 unsigned es2_compatibility:1;
43};
44
Russell Kinga09e64f2008-08-05 16:14:15 +010045/*-------------------------------------------------------------------------*/
46
47#define OMAP1_OTG_BASE 0xfffb0400
48#define OMAP1_UDC_BASE 0xfffb4000
49#define OMAP1_OHCI_BASE 0xfffba000
50
51#define OMAP2_OHCI_BASE 0x4805e000
52#define OMAP2_UDC_BASE 0x4805e200
53#define OMAP2_OTG_BASE 0x4805e300
54
55#ifdef CONFIG_ARCH_OMAP1
56
57#define OTG_BASE OMAP1_OTG_BASE
58#define UDC_BASE OMAP1_UDC_BASE
59#define OMAP_OHCI_BASE OMAP1_OHCI_BASE
60
61#else
62
63#define OTG_BASE OMAP2_OTG_BASE
64#define UDC_BASE OMAP2_UDC_BASE
65#define OMAP_OHCI_BASE OMAP2_OHCI_BASE
66
Maulik Mankad884b8362010-02-17 14:09:30 -080067struct omap_musb_board_data {
68 u8 interface_type;
69 u8 mode;
Ajay Kumar Gupta1e753452010-03-25 13:14:23 +020070 u16 power;
Ajay Kumar Gupta58815fa2010-03-25 13:25:27 +020071 unsigned extvbus:1;
Maulik Mankad884b8362010-02-17 14:09:30 -080072};
73
74enum musb_interface {MUSB_INTERFACE_ULPI, MUSB_INTERFACE_UTMI};
75
76extern void usb_musb_init(struct omap_musb_board_data *board_data);
Felipe Balbi18cb7ac2009-03-23 18:34:06 -070077
Felipe Balbi6f69a182010-03-04 09:45:53 +020078extern void usb_ehci_init(const struct ehci_hcd_omap_platform_data *pdata);
Anand Gadiyar83720a82009-11-22 10:11:00 -080079
Anand Gadiyar95344fc2010-05-10 21:56:10 +053080extern void usb_ohci_init(const struct ohci_hcd_omap_platform_data *pdata);
81
Russell Kinga09e64f2008-08-05 16:14:15 +010082#endif
83
Tony Lindgrendd0cdd82010-07-05 16:31:30 +030084
85/*
86 * FIXME correct answer depends on hmc_mode,
87 * as does (on omap1) any nonzero value for config->otg port number
88 */
89#ifdef CONFIG_USB_GADGET_OMAP
90#define is_usb0_device(config) 1
91#else
92#define is_usb0_device(config) 0
93#endif
94
Tony Lindgrenb5e89052010-07-05 16:31:29 +030095void omap_otg_init(struct omap_usb_config *config);
Tony Lindgrendd0cdd82010-07-05 16:31:30 +030096
97#if defined(CONFIG_USB) || defined(CONFIG_USB_MODULE)
98void omap1_usb_init(struct omap_usb_config *pdata);
99#else
100static inline void omap1_usb_init(struct omap_usb_config *pdata)
101{
102}
103#endif
104
105#if defined(CONFIG_ARCH_OMAP_OTG) || defined(CONFIG_ARCH_OMAP_OTG_MODULE)
Tony Lindgrenb5e89052010-07-05 16:31:29 +0300106void omap2_usbfs_init(struct omap_usb_config *pdata);
107#else
108static inline omap2_usbfs_init(struct omap_usb_config *pdata)
109{
110}
111#endif
Felipe Balbib0b5aa32009-03-23 18:07:49 -0700112
Russell Kinga09e64f2008-08-05 16:14:15 +0100113/*-------------------------------------------------------------------------*/
114
115/*
116 * OTG and transceiver registers, for OMAPs starting with ARM926
117 */
118#define OTG_REV (OTG_BASE + 0x00)
119#define OTG_SYSCON_1 (OTG_BASE + 0x04)
120# define USB2_TRX_MODE(w) (((w)>>24)&0x07)
121# define USB1_TRX_MODE(w) (((w)>>20)&0x07)
122# define USB0_TRX_MODE(w) (((w)>>16)&0x07)
123# define OTG_IDLE_EN (1 << 15)
124# define HST_IDLE_EN (1 << 14)
125# define DEV_IDLE_EN (1 << 13)
126# define OTG_RESET_DONE (1 << 2)
127# define OTG_SOFT_RESET (1 << 1)
128#define OTG_SYSCON_2 (OTG_BASE + 0x08)
129# define OTG_EN (1 << 31)
130# define USBX_SYNCHRO (1 << 30)
131# define OTG_MST16 (1 << 29)
132# define SRP_GPDATA (1 << 28)
133# define SRP_GPDVBUS (1 << 27)
134# define SRP_GPUVBUS(w) (((w)>>24)&0x07)
135# define A_WAIT_VRISE(w) (((w)>>20)&0x07)
136# define B_ASE_BRST(w) (((w)>>16)&0x07)
137# define SRP_DPW (1 << 14)
138# define SRP_DATA (1 << 13)
139# define SRP_VBUS (1 << 12)
140# define OTG_PADEN (1 << 10)
141# define HMC_PADEN (1 << 9)
142# define UHOST_EN (1 << 8)
143# define HMC_TLLSPEED (1 << 7)
144# define HMC_TLLATTACH (1 << 6)
145# define OTG_HMC(w) (((w)>>0)&0x3f)
146#define OTG_CTRL (OTG_BASE + 0x0c)
147# define OTG_USB2_EN (1 << 29)
148# define OTG_USB2_DP (1 << 28)
149# define OTG_USB2_DM (1 << 27)
150# define OTG_USB1_EN (1 << 26)
151# define OTG_USB1_DP (1 << 25)
152# define OTG_USB1_DM (1 << 24)
153# define OTG_USB0_EN (1 << 23)
154# define OTG_USB0_DP (1 << 22)
155# define OTG_USB0_DM (1 << 21)
156# define OTG_ASESSVLD (1 << 20)
157# define OTG_BSESSEND (1 << 19)
158# define OTG_BSESSVLD (1 << 18)
159# define OTG_VBUSVLD (1 << 17)
160# define OTG_ID (1 << 16)
161# define OTG_DRIVER_SEL (1 << 15)
162# define OTG_A_SETB_HNPEN (1 << 12)
163# define OTG_A_BUSREQ (1 << 11)
164# define OTG_B_HNPEN (1 << 9)
165# define OTG_B_BUSREQ (1 << 8)
166# define OTG_BUSDROP (1 << 7)
167# define OTG_PULLDOWN (1 << 5)
168# define OTG_PULLUP (1 << 4)
169# define OTG_DRV_VBUS (1 << 3)
170# define OTG_PD_VBUS (1 << 2)
171# define OTG_PU_VBUS (1 << 1)
172# define OTG_PU_ID (1 << 0)
173#define OTG_IRQ_EN (OTG_BASE + 0x10) /* 16-bit */
174# define DRIVER_SWITCH (1 << 15)
175# define A_VBUS_ERR (1 << 13)
176# define A_REQ_TMROUT (1 << 12)
177# define A_SRP_DETECT (1 << 11)
178# define B_HNP_FAIL (1 << 10)
179# define B_SRP_TMROUT (1 << 9)
180# define B_SRP_DONE (1 << 8)
181# define B_SRP_STARTED (1 << 7)
182# define OPRT_CHG (1 << 0)
183#define OTG_IRQ_SRC (OTG_BASE + 0x14) /* 16-bit */
184 // same bits as in IRQ_EN
185#define OTG_OUTCTRL (OTG_BASE + 0x18) /* 16-bit */
186# define OTGVPD (1 << 14)
187# define OTGVPU (1 << 13)
188# define OTGPUID (1 << 12)
189# define USB2VDR (1 << 10)
190# define USB2PDEN (1 << 9)
191# define USB2PUEN (1 << 8)
192# define USB1VDR (1 << 6)
193# define USB1PDEN (1 << 5)
194# define USB1PUEN (1 << 4)
195# define USB0VDR (1 << 2)
196# define USB0PDEN (1 << 1)
197# define USB0PUEN (1 << 0)
198#define OTG_TEST (OTG_BASE + 0x20) /* 16-bit */
199#define OTG_VENDOR_CODE (OTG_BASE + 0xfc) /* 16-bit */
200
201/*-------------------------------------------------------------------------*/
202
203/* OMAP1 */
204#define USB_TRANSCEIVER_CTRL (0xfffe1000 + 0x0064)
205# define CONF_USB2_UNI_R (1 << 8)
206# define CONF_USB1_UNI_R (1 << 7)
207# define CONF_USB_PORT0_R(x) (((x)>>4)&0x7)
208# define CONF_USB0_ISOLATE_R (1 << 3)
209# define CONF_USB_PWRDN_DM_R (1 << 2)
210# define CONF_USB_PWRDN_DP_R (1 << 1)
211
212/* OMAP2 */
213# define USB_UNIDIR 0x0
214# define USB_UNIDIR_TLL 0x1
215# define USB_BIDIR 0x2
216# define USB_BIDIR_TLL 0x3
217# define USBTXWRMODEI(port, x) ((x) << (22 - (port * 2)))
218# define USBT2TLL5PI (1 << 17)
219# define USB0PUENACTLOI (1 << 16)
220# define USBSTANDBYCTRL (1 << 15)
Ajay Kumar Gupta3a0d30b2010-10-19 10:08:11 +0300221/* AM35x */
222/* USB 2.0 PHY Control */
223#define CONF2_PHY_GPIOMODE (1 << 23)
224#define CONF2_OTGMODE (3 << 14)
225#define CONF2_NO_OVERRIDE (0 << 14)
226#define CONF2_FORCE_HOST (1 << 14)
227#define CONF2_FORCE_DEVICE (2 << 14)
228#define CONF2_FORCE_HOST_VBUS_LOW (3 << 14)
229#define CONF2_SESENDEN (1 << 13)
230#define CONF2_VBDTCTEN (1 << 12)
231#define CONF2_REFFREQ_24MHZ (2 << 8)
232#define CONF2_REFFREQ_26MHZ (7 << 8)
233#define CONF2_REFFREQ_13MHZ (6 << 8)
234#define CONF2_REFFREQ (0xf << 8)
235#define CONF2_PHYCLKGD (1 << 7)
236#define CONF2_VBUSSENSE (1 << 6)
237#define CONF2_PHY_PLLON (1 << 5)
238#define CONF2_RESET (1 << 4)
239#define CONF2_PHYPWRDN (1 << 3)
240#define CONF2_OTGPWRDN (1 << 2)
241#define CONF2_DATPOL (1 << 1)
Russell Kinga09e64f2008-08-05 16:14:15 +0100242
Tony Lindgrendd0cdd82010-07-05 16:31:30 +0300243#if defined(CONFIG_ARCH_OMAP1) && defined(CONFIG_USB)
244u32 omap1_usb0_init(unsigned nwires, unsigned is_device);
245u32 omap1_usb1_init(unsigned nwires);
246u32 omap1_usb2_init(unsigned nwires, unsigned alt_pingroup);
247#else
248static inline u32 omap1_usb0_init(unsigned nwires, unsigned is_device)
249{
250 return 0;
251}
252static inline u32 omap1_usb1_init(unsigned nwires)
253{
254 return 0;
255
256}
257static inline u32 omap1_usb2_init(unsigned nwires, unsigned alt_pingroup)
258{
259 return 0;
260}
261#endif
262
Russell Kinga09e64f2008-08-05 16:14:15 +0100263#endif /* __ASM_ARCH_OMAP_USB_H */