blob: 65cf728fa111bfda8d0568cb6771baa7ffe9bb66 [file] [log] [blame]
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/nl80211.h>
18#include <linux/pci.h>
Stanislaw Gruszkad4930082011-07-29 15:59:08 +020019#include <linux/pci-aspm.h>
Felix Fietkaua05b5d42010-11-17 04:25:33 +010020#include <linux/ath9k_platform.h>
Sujith394cf0a2009-02-09 13:26:54 +053021#include "ath9k.h"
Gabor Juhos6baff7f2009-01-14 20:17:06 +010022
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000023static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
Gabor Juhos6baff7f2009-01-14 20:17:06 +010024 { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
25 { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
26 { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
27 { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
28 { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
29 { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050030 { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
Vivek Natarajanac88b6e2009-07-23 10:59:57 +053031 { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
32 { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
Luis R. Rodriguez0efabd52010-06-12 00:34:02 -040033 { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
Vasanthakumar Thiagarajan14358942010-12-06 04:28:00 -080034 { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +010035 { 0 }
36};
37
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +020038
Gabor Juhos6baff7f2009-01-14 20:17:06 +010039/* return bus cachesize in 4B word units */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070040static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
Gabor Juhos6baff7f2009-01-14 20:17:06 +010041{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -040042 struct ath_softc *sc = (struct ath_softc *) common->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +010043 u8 u8tmp;
44
Vasanthakumar Thiagarajanf0209792009-09-07 17:46:50 +053045 pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
Gabor Juhos6baff7f2009-01-14 20:17:06 +010046 *csz = (int)u8tmp;
47
48 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -030049 * This check was put in to avoid "unpleasant" consequences if
Gabor Juhos6baff7f2009-01-14 20:17:06 +010050 * the bootrom has not fully initialized all PCI devices.
51 * Sometimes the cache line size register is not set
52 */
53
54 if (*csz == 0)
55 *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
56}
57
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070058static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
Gabor Juhos9dbeb912009-01-14 20:17:08 +010059{
Felix Fietkaua05b5d42010-11-17 04:25:33 +010060 struct ath_softc *sc = (struct ath_softc *) common->priv;
61 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070062
Felix Fietkaua05b5d42010-11-17 04:25:33 +010063 if (pdata) {
64 if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
Joe Perches38002762010-12-02 19:12:36 -080065 ath_err(common,
66 "%s: eeprom read failed, offset %08x is out of range\n",
67 __func__, off);
Felix Fietkaua05b5d42010-11-17 04:25:33 +010068 }
Gabor Juhos9dbeb912009-01-14 20:17:08 +010069
Felix Fietkaua05b5d42010-11-17 04:25:33 +010070 *data = pdata->eeprom_data[off];
71 } else {
72 struct ath_hw *ah = (struct ath_hw *) common->ah;
73
74 common->ops->read(ah, AR5416_EEPROM_OFFSET +
75 (off << AR5416_EEPROM_S));
76
77 if (!ath9k_hw_wait(ah,
78 AR_EEPROM_STATUS_DATA,
79 AR_EEPROM_STATUS_DATA_BUSY |
80 AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
81 AH_WAIT_TIMEOUT)) {
82 return false;
83 }
84
85 *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
86 AR_EEPROM_STATUS_DATA_VAL);
Gabor Juhos9dbeb912009-01-14 20:17:08 +010087 }
88
Gabor Juhos9dbeb912009-01-14 20:17:08 +010089 return true;
90}
91
Luis R. Rodriguez867633f2009-09-10 12:12:23 -070092/*
93 * Bluetooth coexistance requires disabling ASPM.
94 */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070095static void ath_pci_bt_coex_prep(struct ath_common *common)
Luis R. Rodriguez867633f2009-09-10 12:12:23 -070096{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -040097 struct ath_softc *sc = (struct ath_softc *) common->priv;
Luis R. Rodriguez867633f2009-09-10 12:12:23 -070098 struct pci_dev *pdev = to_pci_dev(sc->dev);
99 u8 aspm;
100
Hauke Mehrtense40b5fa2010-12-21 02:01:55 +0100101 if (!pci_is_pcie(pdev))
Luis R. Rodriguez867633f2009-09-10 12:12:23 -0700102 return;
103
104 pci_read_config_byte(pdev, ATH_PCIE_CAP_LINK_CTRL, &aspm);
105 aspm &= ~(ATH_PCIE_CAP_LINK_L0S | ATH_PCIE_CAP_LINK_L1);
106 pci_write_config_byte(pdev, ATH_PCIE_CAP_LINK_CTRL, aspm);
107}
108
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800109static void ath_pci_extn_synch_enable(struct ath_common *common)
110{
111 struct ath_softc *sc = (struct ath_softc *) common->priv;
112 struct pci_dev *pdev = to_pci_dev(sc->dev);
113 u8 lnkctl;
114
115 pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
116 lnkctl |= PCI_EXP_LNKCTL_ES;
117 pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
118}
119
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200120static void ath_pci_aspm_init(struct ath_common *common)
121{
122 struct ath_softc *sc = (struct ath_softc *) common->priv;
123 struct ath_hw *ah = sc->sc_ah;
124 struct pci_dev *pdev = to_pci_dev(sc->dev);
125 struct pci_dev *parent;
126 int pos;
127 u8 aspm;
128
129 if (!pci_is_pcie(pdev))
130 return;
131
132 parent = pdev->bus->self;
133 if (WARN_ON(!parent))
134 return;
135
136 pos = pci_pcie_cap(parent);
137 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
138 if (aspm & (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1)) {
139 ah->aspm_enabled = true;
140 /* Initialize PCIe PM and SERDES registers. */
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200141 ath9k_hw_configpcipowersave(ah, false);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200142 }
143}
144
Tobias Klauser83bd11a2009-12-23 14:04:43 +0100145static const struct ath_bus_ops ath_pci_bus_ops = {
Sujith497ad9a2010-04-01 10:28:20 +0530146 .ath_bus_type = ATH_PCI,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100147 .read_cachesize = ath_pci_read_cachesize,
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100148 .eeprom_read = ath_pci_eeprom_read,
Luis R. Rodriguez867633f2009-09-10 12:12:23 -0700149 .bt_coex_prep = ath_pci_bt_coex_prep,
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800150 .extn_synch_en = ath_pci_extn_synch_enable,
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200151 .aspm_init = ath_pci_aspm_init,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100152};
153
154static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
155{
156 void __iomem *mem;
157 struct ath_softc *sc;
158 struct ieee80211_hw *hw;
159 u8 csz;
Jouni Malinenf0214842009-06-16 11:59:23 +0300160 u32 val;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100161 int ret = 0;
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400162 char hw_name[64];
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100163
164 if (pci_enable_device(pdev))
165 return -EIO;
166
Yang Hongyange9304382009-04-13 14:40:14 -0700167 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100168 if (ret) {
169 printk(KERN_ERR "ath9k: 32-bit DMA not available\n");
Sujith285f2dd2010-01-08 10:36:07 +0530170 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100171 }
172
Yang Hongyange9304382009-04-13 14:40:14 -0700173 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100174 if (ret) {
175 printk(KERN_ERR "ath9k: 32-bit DMA consistent "
176 "DMA enable failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530177 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100178 }
179
180 /*
181 * Cache line size is used to size and align various
182 * structures used to communicate with the hardware.
183 */
184 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
185 if (csz == 0) {
186 /*
187 * Linux 2.4.18 (at least) writes the cache line size
188 * register as a 16-bit wide register which is wrong.
189 * We must have this setup properly for rx buffer
190 * DMA to work so force a reasonable value here if it
191 * comes up zero.
192 */
193 csz = L1_CACHE_BYTES / sizeof(u32);
194 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
195 }
196 /*
197 * The default setting of latency timer yields poor results,
198 * set it to the value used by other systems. It may be worth
199 * tweaking this setting more.
200 */
201 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
202
203 pci_set_master(pdev);
204
Jouni Malinenf0214842009-06-16 11:59:23 +0300205 /*
206 * Disable the RETRY_TIMEOUT register (0x41) to keep
207 * PCI Tx retries from interfering with C3 CPU state.
208 */
209 pci_read_config_dword(pdev, 0x40, &val);
210 if ((val & 0x0000ff00) != 0)
211 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
212
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100213 ret = pci_request_region(pdev, 0, "ath9k");
214 if (ret) {
215 dev_err(&pdev->dev, "PCI memory region reserve error\n");
216 ret = -ENODEV;
Sujith285f2dd2010-01-08 10:36:07 +0530217 goto err_region;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100218 }
219
220 mem = pci_iomap(pdev, 0, 0);
221 if (!mem) {
222 printk(KERN_ERR "PCI memory map error\n") ;
223 ret = -EIO;
Sujith285f2dd2010-01-08 10:36:07 +0530224 goto err_iomap;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100225 }
226
Felix Fietkau9ac58612011-01-24 19:23:18 +0100227 hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700228 if (!hw) {
Sujith285f2dd2010-01-08 10:36:07 +0530229 dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700230 ret = -ENOMEM;
Sujith285f2dd2010-01-08 10:36:07 +0530231 goto err_alloc_hw;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100232 }
233
234 SET_IEEE80211_DEV(hw, &pdev->dev);
235 pci_set_drvdata(pdev, hw);
236
Felix Fietkau9ac58612011-01-24 19:23:18 +0100237 sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100238 sc->hw = hw;
239 sc->dev = &pdev->dev;
240 sc->mem = mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100241
Sujith5e4ea1f2010-01-14 10:20:57 +0530242 /* Will be cleared in ath9k_start() */
243 sc->sc_flags |= SC_OP_INVALID;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100244
Luis R. Rodriguezfc548af2009-09-02 17:06:21 -0700245 ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
Luis R. Rodriguez580171f2009-09-02 17:02:18 -0700246 if (ret) {
247 dev_err(&pdev->dev, "request_irq failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530248 goto err_irq;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100249 }
250
251 sc->irq = pdev->irq;
252
Pavel Roskineb93e892011-07-23 03:55:39 -0400253 ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530254 if (ret) {
255 dev_err(&pdev->dev, "Failed to initialize device\n");
256 goto err_init;
257 }
258
259 ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
Joe Perchesc96c31e2010-07-26 14:39:58 -0700260 wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
261 hw_name, (unsigned long)mem, pdev->irq);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100262
263 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530264
265err_init:
266 free_irq(sc->irq, sc);
267err_irq:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100268 ieee80211_free_hw(hw);
Sujith285f2dd2010-01-08 10:36:07 +0530269err_alloc_hw:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100270 pci_iounmap(pdev, mem);
Sujith285f2dd2010-01-08 10:36:07 +0530271err_iomap:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100272 pci_release_region(pdev, 0);
Sujith285f2dd2010-01-08 10:36:07 +0530273err_region:
274 /* Nothing */
275err_dma:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100276 pci_disable_device(pdev);
277 return ret;
278}
279
280static void ath_pci_remove(struct pci_dev *pdev)
281{
282 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100283 struct ath_softc *sc = hw->priv;
Pavel Roskinab5132a2010-01-30 21:37:24 -0500284 void __iomem *mem = sc->mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100285
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530286 if (!is_ath9k_unloaded)
287 sc->sc_ah->ah_flags |= AH_UNPLUGGED;
Sujith285f2dd2010-01-08 10:36:07 +0530288 ath9k_deinit_device(sc);
289 free_irq(sc->irq, sc);
290 ieee80211_free_hw(sc->hw);
Pavel Roskinab5132a2010-01-30 21:37:24 -0500291
292 pci_iounmap(pdev, mem);
293 pci_disable_device(pdev);
294 pci_release_region(pdev, 0);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100295}
296
297#ifdef CONFIG_PM
298
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200299static int ath_pci_suspend(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100300{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200301 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100302 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100303 struct ath_softc *sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100304
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530305 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100306
Rajkumar Manoharanc31eb8e2011-06-28 18:21:19 +0530307 /* The device has to be moved to FULLSLEEP forcibly.
308 * Otherwise the chip never moved to full sleep,
309 * when no interface is up.
310 */
311 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
312
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100313 return 0;
314}
315
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200316static int ath_pci_resume(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100317{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200318 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100319 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100320 struct ath_softc *sc = hw->priv;
Jouni Malinenf0214842009-06-16 11:59:23 +0300321 u32 val;
Sujith523c36f2009-08-13 09:34:35 +0530322
Jouni Malinenf0214842009-06-16 11:59:23 +0300323 /*
324 * Suspend/Resume resets the PCI configuration space, so we have to
325 * re-disable the RETRY_TIMEOUT register (0x41) to keep
326 * PCI Tx retries from interfering with C3 CPU state
327 */
328 pci_read_config_dword(pdev, 0x40, &val);
329 if ((val & 0x0000ff00) != 0)
330 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100331
332 /* Enable LED */
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530333 ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100334 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530335 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100336
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530337 /*
338 * Reset key cache to sane defaults (all entries cleared) instead of
339 * semi-random values after suspend/resume.
340 */
341 ath9k_ps_wakeup(sc);
342 ath9k_init_crypto(sc);
343 ath9k_ps_restore(sc);
344
Luis R. Rodrigueza08e7ad2010-12-07 15:13:20 -0800345 sc->ps_idle = true;
346 ath_radio_disable(sc, hw);
347
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100348 return 0;
349}
350
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200351static const struct dev_pm_ops ath9k_pm_ops = {
352 .suspend = ath_pci_suspend,
353 .resume = ath_pci_resume,
354 .freeze = ath_pci_suspend,
355 .thaw = ath_pci_resume,
356 .poweroff = ath_pci_suspend,
357 .restore = ath_pci_resume,
358};
359
360#define ATH9K_PM_OPS (&ath9k_pm_ops)
361
362#else /* !CONFIG_PM */
363
364#define ATH9K_PM_OPS NULL
365
366#endif /* !CONFIG_PM */
367
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100368
369MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
370
371static struct pci_driver ath_pci_driver = {
372 .name = "ath9k",
373 .id_table = ath_pci_id_table,
374 .probe = ath_pci_probe,
375 .remove = ath_pci_remove,
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200376 .driver.pm = ATH9K_PM_OPS,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100377};
378
Sujithdb0f41f2009-02-20 15:13:26 +0530379int ath_pci_init(void)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100380{
381 return pci_register_driver(&ath_pci_driver);
382}
383
384void ath_pci_exit(void)
385{
386 pci_unregister_driver(&ath_pci_driver);
387}