blob: 5825bcf373dbb8ed2762cd4e9087795aa529cef4 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2010-2011 Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#ifndef __ARCH_ARM_MACH_MSM_SPM_H
14#define __ARCH_ARM_MACH_MSM_SPM_H
15enum {
16 MSM_SPM_MODE_DISABLED,
17 MSM_SPM_MODE_CLOCK_GATING,
18 MSM_SPM_MODE_POWER_RETENTION,
19 MSM_SPM_MODE_POWER_COLLAPSE,
20 MSM_SPM_MODE_NR
21};
22
23enum {
24 MSM_SPM_L2_MODE_DISABLED = MSM_SPM_MODE_DISABLED,
25 MSM_SPM_L2_MODE_RETENTION,
26 MSM_SPM_L2_MODE_GDHS,
27 MSM_SPM_L2_MODE_POWER_COLLAPSE,
28};
29
30#if defined(CONFIG_MSM_SPM_V1)
31
32enum {
33 MSM_SPM_REG_SAW_AVS_CTL,
34 MSM_SPM_REG_SAW_CFG,
35 MSM_SPM_REG_SAW_SPM_CTL,
36 MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY,
37 MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY,
38 MSM_SPM_REG_SAW_SLP_CLK_EN,
39 MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN,
40 MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN,
41 MSM_SPM_REG_SAW_SLP_CLMP_EN,
42 MSM_SPM_REG_SAW_SLP_RST_EN,
43 MSM_SPM_REG_SAW_SPM_MPM_CFG,
44 MSM_SPM_REG_NR_INITIALIZE,
45
46 MSM_SPM_REG_SAW_VCTL = MSM_SPM_REG_NR_INITIALIZE,
47 MSM_SPM_REG_SAW_STS,
48 MSM_SPM_REG_SAW_SPM_PMIC_CTL,
49 MSM_SPM_REG_NR
50};
51
52struct msm_spm_platform_data {
53 void __iomem *reg_base_addr;
54 uint32_t reg_init_values[MSM_SPM_REG_NR_INITIALIZE];
55
56 uint8_t awake_vlevel;
57 uint8_t retention_vlevel;
58 uint8_t collapse_vlevel;
59 uint8_t retention_mid_vlevel;
60 uint8_t collapse_mid_vlevel;
61
62 uint32_t vctl_timeout_us;
63};
64
65#elif defined(CONFIG_MSM_SPM_V2)
66
67enum {
68 MSM_SPM_REG_SAW2_SECURE,
69 MSM_SPM_REG_SAW2_ID,
70 MSM_SPM_REG_SAW2_CFG,
71 MSM_SPM_REG_SAW2_STS0,
72 MSM_SPM_REG_SAW2_STS1,
73 MSM_SPM_REG_SAW2_VCTL,
74 MSM_SPM_REG_SAW2_AVS_CTL,
75 MSM_SPM_REG_SAW2_AVS_HYSTERESIS,
76 MSM_SPM_REG_SAW2_SPM_CTL,
77 MSM_SPM_REG_SAW2_PMIC_DLY,
78 MSM_SPM_REG_SAW2_PMIC_DATA_0,
79 MSM_SPM_REG_SAW2_PMIC_DATA_1,
80 MSM_SPM_REG_SAW2_RST,
81
82 MSM_SPM_REG_NR_INITIALIZE,
83 MSM_SPM_REG_SAW2_SEQ_ENTRY = MSM_SPM_REG_NR_INITIALIZE,
84
85 MSM_SPM_REG_NR
86};
87
88struct msm_spm_seq_entry {
89 uint32_t mode;
90 uint8_t *cmd;
91 bool notify_rpm;
92};
93
94struct msm_spm_platform_data {
95 void __iomem *reg_base_addr;
96 uint32_t reg_init_values[MSM_SPM_REG_NR_INITIALIZE];
97
98 uint8_t awake_vlevel;
99 uint32_t vctl_timeout_us;
100
101 uint32_t num_modes;
102 struct msm_spm_seq_entry *modes;
103};
104#endif
105
106#if defined(CONFIG_MSM_SPM_V1) || defined(CONFIG_MSM_SPM_V2)
107
108int msm_spm_set_low_power_mode(unsigned int mode, bool notify_rpm);
109int msm_spm_set_vdd(unsigned int cpu, unsigned int vlevel);
110void msm_spm_reinit(void);
111void msm_spm_allow_x_cpu_set_vdd(bool allowed);
112int msm_spm_init(struct msm_spm_platform_data *data, int nr_devs);
113
114#if defined(CONFIG_MSM_L2_SPM)
115int msm_spm_l2_set_low_power_mode(unsigned int mode, bool notify_rpm);
116int msm_spm_l2_init(struct msm_spm_platform_data *data);
117#else
118static inline int msm_spm_l2_set_low_power_mode(unsigned int mode,
119 bool notify_rpm)
120{
121 return -ENOSYS;
122}
123static inline int msm_spm_l2_init(struct msm_spm_platform_data *data)
124{
125 return -ENOSYS;
126}
127#endif /* defined(CONFIG_MSM_L2_SPM) */
128
129#else /* defined(CONFIG_MSM_SPM_V1) || defined(CONFIG_MSM_SPM_V2) */
130
131static inline int msm_spm_set_low_power_mode(unsigned int mode, bool notify_rpm)
132{
133 return -ENOSYS;
134}
135
136static inline int msm_spm_set_vdd(unsigned int cpu, unsigned int vlevel)
137{
138 return -ENOSYS;
139}
140
141static inline void msm_spm_reinit(void)
142{
143 /* empty */
144}
145
146static inline void msm_spm_allow_x_cpu_set_vdd(bool allowed)
147{
148 /* empty */
149}
150
151#endif /*defined(CONFIG_MSM_SPM_V1) || defined (CONFIG_MSM_SPM_V2) */
152
153#endif /* __ARCH_ARM_MACH_MSM_SPM_H */