blob: f580c2812d91846d611c552295e9722fe09aa06f [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001#ifndef B43_H_
2#define B43_H_
3
4#include <linux/kernel.h>
5#include <linux/spinlock.h>
6#include <linux/interrupt.h>
7#include <linux/hw_random.h>
8#include <linux/ssb/ssb.h>
9#include <net/mac80211.h>
10
11#include "debugfs.h"
12#include "leds.h"
Michael Buesch8e9f7522007-09-27 21:35:34 +020013#include "rfkill.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040014#include "lo.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020015#include "phy_common.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040016
Michael Buesch26bc7832008-02-09 00:18:35 +010017
18/* The unique identifier of the firmware that's officially supported by
19 * this driver version. */
20#define B43_SUPPORTED_FIRMWARE_ID "FW13"
21
22
Michael Buesche4d6b792007-09-18 15:39:42 -040023#ifdef CONFIG_B43_DEBUG
24# define B43_DEBUG 1
25#else
26# define B43_DEBUG 0
27#endif
28
29#define B43_RX_MAX_SSI 60
30
31/* MMIO offsets */
32#define B43_MMIO_DMA0_REASON 0x20
33#define B43_MMIO_DMA0_IRQ_MASK 0x24
34#define B43_MMIO_DMA1_REASON 0x28
35#define B43_MMIO_DMA1_IRQ_MASK 0x2C
36#define B43_MMIO_DMA2_REASON 0x30
37#define B43_MMIO_DMA2_IRQ_MASK 0x34
38#define B43_MMIO_DMA3_REASON 0x38
39#define B43_MMIO_DMA3_IRQ_MASK 0x3C
40#define B43_MMIO_DMA4_REASON 0x40
41#define B43_MMIO_DMA4_IRQ_MASK 0x44
42#define B43_MMIO_DMA5_REASON 0x48
43#define B43_MMIO_DMA5_IRQ_MASK 0x4C
Michael Bueschaa6c7ae2007-12-26 16:26:36 +010044#define B43_MMIO_MACCTL 0x120 /* MAC control */
45#define B43_MMIO_MACCMD 0x124 /* MAC command */
Michael Buesche4d6b792007-09-18 15:39:42 -040046#define B43_MMIO_GEN_IRQ_REASON 0x128
47#define B43_MMIO_GEN_IRQ_MASK 0x12C
48#define B43_MMIO_RAM_CONTROL 0x130
49#define B43_MMIO_RAM_DATA 0x134
50#define B43_MMIO_PS_STATUS 0x140
51#define B43_MMIO_RADIO_HWENABLED_HI 0x158
52#define B43_MMIO_SHM_CONTROL 0x160
53#define B43_MMIO_SHM_DATA 0x164
54#define B43_MMIO_SHM_DATA_UNALIGNED 0x166
55#define B43_MMIO_XMITSTAT_0 0x170
56#define B43_MMIO_XMITSTAT_1 0x174
57#define B43_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
58#define B43_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
Michael Bueschf3dd3fc2007-12-22 21:56:30 +010059#define B43_MMIO_TSF_CFP_REP 0x188
60#define B43_MMIO_TSF_CFP_START 0x18C
61#define B43_MMIO_TSF_CFP_MAXDUR 0x190
Michael Buesche4d6b792007-09-18 15:39:42 -040062
63/* 32-bit DMA */
64#define B43_MMIO_DMA32_BASE0 0x200
65#define B43_MMIO_DMA32_BASE1 0x220
66#define B43_MMIO_DMA32_BASE2 0x240
67#define B43_MMIO_DMA32_BASE3 0x260
68#define B43_MMIO_DMA32_BASE4 0x280
69#define B43_MMIO_DMA32_BASE5 0x2A0
70/* 64-bit DMA */
71#define B43_MMIO_DMA64_BASE0 0x200
72#define B43_MMIO_DMA64_BASE1 0x240
73#define B43_MMIO_DMA64_BASE2 0x280
74#define B43_MMIO_DMA64_BASE3 0x2C0
75#define B43_MMIO_DMA64_BASE4 0x300
76#define B43_MMIO_DMA64_BASE5 0x340
Michael Buesche4d6b792007-09-18 15:39:42 -040077
Michael Buesch5100d5a2008-03-29 21:01:16 +010078/* PIO on core rev < 11 */
79#define B43_MMIO_PIO_BASE0 0x300
80#define B43_MMIO_PIO_BASE1 0x310
81#define B43_MMIO_PIO_BASE2 0x320
82#define B43_MMIO_PIO_BASE3 0x330
83#define B43_MMIO_PIO_BASE4 0x340
84#define B43_MMIO_PIO_BASE5 0x350
85#define B43_MMIO_PIO_BASE6 0x360
86#define B43_MMIO_PIO_BASE7 0x370
87/* PIO on core rev >= 11 */
88#define B43_MMIO_PIO11_BASE0 0x200
89#define B43_MMIO_PIO11_BASE1 0x240
90#define B43_MMIO_PIO11_BASE2 0x280
91#define B43_MMIO_PIO11_BASE3 0x2C0
92#define B43_MMIO_PIO11_BASE4 0x300
93#define B43_MMIO_PIO11_BASE5 0x340
94
Michael Buesche4d6b792007-09-18 15:39:42 -040095#define B43_MMIO_PHY_VER 0x3E0
96#define B43_MMIO_PHY_RADIO 0x3E2
97#define B43_MMIO_PHY0 0x3E6
98#define B43_MMIO_ANTENNA 0x3E8
99#define B43_MMIO_CHANNEL 0x3F0
100#define B43_MMIO_CHANNEL_EXT 0x3F4
101#define B43_MMIO_RADIO_CONTROL 0x3F6
102#define B43_MMIO_RADIO_DATA_HIGH 0x3F8
103#define B43_MMIO_RADIO_DATA_LOW 0x3FA
104#define B43_MMIO_PHY_CONTROL 0x3FC
105#define B43_MMIO_PHY_DATA 0x3FE
106#define B43_MMIO_MACFILTER_CONTROL 0x420
107#define B43_MMIO_MACFILTER_DATA 0x422
108#define B43_MMIO_RCMTA_COUNT 0x43C
109#define B43_MMIO_RADIO_HWENABLED_LO 0x49A
110#define B43_MMIO_GPIO_CONTROL 0x49C
111#define B43_MMIO_GPIO_MASK 0x49E
Michael Bueschf3dd3fc2007-12-22 21:56:30 +0100112#define B43_MMIO_TSF_CFP_START_LOW 0x604
113#define B43_MMIO_TSF_CFP_START_HIGH 0x606
Michael Bueschd59f7202008-04-03 18:56:19 +0200114#define B43_MMIO_TSF_CFP_PRETBTT 0x612
Michael Buesche4d6b792007-09-18 15:39:42 -0400115#define B43_MMIO_TSF_0 0x632 /* core rev < 3 only */
116#define B43_MMIO_TSF_1 0x634 /* core rev < 3 only */
117#define B43_MMIO_TSF_2 0x636 /* core rev < 3 only */
118#define B43_MMIO_TSF_3 0x638 /* core rev < 3 only */
119#define B43_MMIO_RNG 0x65A
Michael Buesche6f5b932008-03-05 21:18:49 +0100120#define B43_MMIO_IFSCTL 0x688 /* Interframe space control */
121#define B43_MMIO_IFSCTL_USE_EDCF 0x0004
Michael Buesche4d6b792007-09-18 15:39:42 -0400122#define B43_MMIO_POWERUP_DELAY 0x6A8
Michael Bueschce1a9ee2009-02-04 19:55:22 +0100123#define B43_MMIO_BTCOEX_CTL 0x6B4 /* Bluetooth Coexistence Control */
124#define B43_MMIO_BTCOEX_STAT 0x6B6 /* Bluetooth Coexistence Status */
125#define B43_MMIO_BTCOEX_TXCTL 0x6B8 /* Bluetooth Coexistence Transmit Control */
Michael Buesche4d6b792007-09-18 15:39:42 -0400126
127/* SPROM boardflags_lo values */
128#define B43_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */
129#define B43_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */
130#define B43_BFL_AIRLINEMODE 0x0004 /* implements GPIO 13 radio disable indication */
131#define B43_BFL_RSSI 0x0008 /* software calculates nrssi slope. */
132#define B43_BFL_ENETSPI 0x0010 /* has ephy roboswitch spi */
133#define B43_BFL_XTAL_NOSLOW 0x0020 /* no slow clock available */
134#define B43_BFL_CCKHIPWR 0x0040 /* can do high power CCK transmission */
135#define B43_BFL_ENETADM 0x0080 /* has ADMtek switch */
136#define B43_BFL_ENETVLAN 0x0100 /* can do vlan */
137#define B43_BFL_AFTERBURNER 0x0200 /* supports Afterburner mode */
138#define B43_BFL_NOPCI 0x0400 /* leaves PCI floating */
139#define B43_BFL_FEM 0x0800 /* supports the Front End Module */
140#define B43_BFL_EXTLNA 0x1000 /* has an external LNA */
141#define B43_BFL_HGPA 0x2000 /* had high gain PA */
142#define B43_BFL_BTCMOD 0x4000 /* BFL_BTCOEXIST is given in alternate GPIOs */
143#define B43_BFL_ALTIQ 0x8000 /* alternate I/Q settings */
144
145/* GPIO register offset, in both ChipCommon and PCI core. */
146#define B43_GPIO_CONTROL 0x6c
147
148/* SHM Routing */
149enum {
150 B43_SHM_UCODE, /* Microcode memory */
151 B43_SHM_SHARED, /* Shared memory */
152 B43_SHM_SCRATCH, /* Scratch memory */
153 B43_SHM_HW, /* Internal hardware register */
154 B43_SHM_RCMTA, /* Receive match transmitter address (rev >= 5 only) */
155};
156/* SHM Routing modifiers */
157#define B43_SHM_AUTOINC_R 0x0200 /* Auto-increment address on read */
158#define B43_SHM_AUTOINC_W 0x0100 /* Auto-increment address on write */
159#define B43_SHM_AUTOINC_RW (B43_SHM_AUTOINC_R | \
160 B43_SHM_AUTOINC_W)
161
162/* Misc SHM_SHARED offsets */
163#define B43_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
164#define B43_SHM_SH_PCTLWDPOS 0x0008
165#define B43_SHM_SH_RXPADOFF 0x0034 /* RX Padding data offset (PIO only) */
Michael Buesch403a3a12009-06-08 21:04:57 +0200166#define B43_SHM_SH_FWCAPA 0x0042 /* Firmware capabilities (Opensource firmware only) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400167#define B43_SHM_SH_PHYVER 0x0050 /* PHY version */
168#define B43_SHM_SH_PHYTYPE 0x0052 /* PHY type */
169#define B43_SHM_SH_ANTSWAP 0x005C /* Antenna swap threshold */
170#define B43_SHM_SH_HOSTFLO 0x005E /* Hostflags for ucode options (low) */
Michael Buesch35f0d352008-02-13 14:31:08 +0100171#define B43_SHM_SH_HOSTFMI 0x0060 /* Hostflags for ucode options (middle) */
172#define B43_SHM_SH_HOSTFHI 0x0062 /* Hostflags for ucode options (high) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400173#define B43_SHM_SH_RFATT 0x0064 /* Current radio attenuation value */
174#define B43_SHM_SH_RADAR 0x0066 /* Radar register */
175#define B43_SHM_SH_PHYTXNOI 0x006E /* PHY noise directly after TX (lower 8bit only) */
176#define B43_SHM_SH_RFRXSP1 0x0072 /* RF RX SP Register 1 */
177#define B43_SHM_SH_CHAN 0x00A0 /* Current channel (low 8bit only) */
178#define B43_SHM_SH_CHAN_5GHZ 0x0100 /* Bit set, if 5Ghz channel */
179#define B43_SHM_SH_BCMCFIFOID 0x0108 /* Last posted cookie to the bcast/mcast FIFO */
Michael Buesch18c8ade2008-08-28 19:33:40 +0200180/* TSSI information */
181#define B43_SHM_SH_TSSI_CCK 0x0058 /* TSSI for last 4 CCK frames (32bit) */
182#define B43_SHM_SH_TSSI_OFDM_A 0x0068 /* TSSI for last 4 OFDM frames (32bit) */
183#define B43_SHM_SH_TSSI_OFDM_G 0x0070 /* TSSI for last 4 OFDM frames (32bit) */
184#define B43_TSSI_MAX 0x7F /* Max value for one TSSI value */
Michael Buesche4d6b792007-09-18 15:39:42 -0400185/* SHM_SHARED TX FIFO variables */
186#define B43_SHM_SH_SIZE01 0x0098 /* TX FIFO size for FIFO 0 (low) and 1 (high) */
187#define B43_SHM_SH_SIZE23 0x009A /* TX FIFO size for FIFO 2 and 3 */
188#define B43_SHM_SH_SIZE45 0x009C /* TX FIFO size for FIFO 4 and 5 */
189#define B43_SHM_SH_SIZE67 0x009E /* TX FIFO size for FIFO 6 and 7 */
190/* SHM_SHARED background noise */
191#define B43_SHM_SH_JSSI0 0x0088 /* Measure JSSI 0 */
192#define B43_SHM_SH_JSSI1 0x008A /* Measure JSSI 1 */
193#define B43_SHM_SH_JSSIAUX 0x008C /* Measure JSSI AUX */
194/* SHM_SHARED crypto engine */
195#define B43_SHM_SH_DEFAULTIV 0x003C /* Default IV location */
196#define B43_SHM_SH_NRRXTRANS 0x003E /* # of soft RX transmitter addresses (max 8) */
197#define B43_SHM_SH_KTP 0x0056 /* Key table pointer */
198#define B43_SHM_SH_TKIPTSCTTAK 0x0318
199#define B43_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block (v4 firmware) */
200#define B43_SHM_SH_PSM 0x05F4 /* PSM transmitter address match block (rev < 5) */
201/* SHM_SHARED WME variables */
202#define B43_SHM_SH_EDCFSTAT 0x000E /* EDCF status */
203#define B43_SHM_SH_TXFCUR 0x0030 /* TXF current index */
204#define B43_SHM_SH_EDCFQ 0x0240 /* EDCF Q info */
205/* SHM_SHARED powersave mode related */
206#define B43_SHM_SH_SLOTT 0x0010 /* Slot time */
207#define B43_SHM_SH_DTIMPER 0x0012 /* DTIM period */
208#define B43_SHM_SH_NOSLPZNATDTIM 0x004C /* NOSLPZNAT DTIM */
Michael Buesch280d0e12007-12-26 18:26:17 +0100209/* SHM_SHARED beacon/AP variables */
Michael Buesche4d6b792007-09-18 15:39:42 -0400210#define B43_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
211#define B43_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
212#define B43_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
213#define B43_SHM_SH_TIMBPOS 0x001E /* TIM B position in beacon */
Michael Buesch280d0e12007-12-26 18:26:17 +0100214#define B43_SHM_SH_DTIMP 0x0012 /* DTIP period */
215#define B43_SHM_SH_MCASTCOOKIE 0x00A8 /* Last bcast/mcast frame ID */
Michael Buesche4d6b792007-09-18 15:39:42 -0400216#define B43_SHM_SH_SFFBLIM 0x0044 /* Short frame fallback retry limit */
217#define B43_SHM_SH_LFFBLIM 0x0046 /* Long frame fallback retry limit */
218#define B43_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word (see PHY TX control) */
Michael Buesch280d0e12007-12-26 18:26:17 +0100219#define B43_SHM_SH_EXTNPHYCTL 0x00B0 /* Extended bytes for beacon PHY control (N) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400220/* SHM_SHARED ACK/CTS control */
221#define B43_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word (see PHY TX control) */
222/* SHM_SHARED probe response variables */
223#define B43_SHM_SH_PRSSID 0x0160 /* Probe Response SSID */
224#define B43_SHM_SH_PRSSIDLEN 0x0048 /* Probe Response SSID length */
225#define B43_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
226#define B43_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
227#define B43_SHM_SH_PRPHYCTL 0x0188 /* Probe Response PHY TX control word */
228/* SHM_SHARED rate tables */
229#define B43_SHM_SH_OFDMDIRECT 0x01C0 /* Pointer to OFDM direct map */
230#define B43_SHM_SH_OFDMBASIC 0x01E0 /* Pointer to OFDM basic rate map */
231#define B43_SHM_SH_CCKDIRECT 0x0200 /* Pointer to CCK direct map */
232#define B43_SHM_SH_CCKBASIC 0x0220 /* Pointer to CCK basic rate map */
233/* SHM_SHARED microcode soft registers */
234#define B43_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
235#define B43_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
236#define B43_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
237#define B43_SHM_SH_UCODETIME 0x0006 /* Microcode time */
238#define B43_SHM_SH_UCODESTAT 0x0040 /* Microcode debug status code */
239#define B43_SHM_SH_UCODESTAT_INVALID 0
240#define B43_SHM_SH_UCODESTAT_INIT 1
241#define B43_SHM_SH_UCODESTAT_ACTIVE 2
242#define B43_SHM_SH_UCODESTAT_SUSP 3 /* suspended */
243#define B43_SHM_SH_UCODESTAT_SLEEP 4 /* asleep (PS) */
244#define B43_SHM_SH_MAXBFRAMES 0x0080 /* Maximum number of frames in a burst */
245#define B43_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
246#define B43_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
247
248/* SHM_SCRATCH offsets */
249#define B43_SHM_SC_MINCONT 0x0003 /* Minimum contention window */
250#define B43_SHM_SC_MAXCONT 0x0004 /* Maximum contention window */
251#define B43_SHM_SC_CURCONT 0x0005 /* Current contention window */
252#define B43_SHM_SC_SRLIMIT 0x0006 /* Short retry count limit */
253#define B43_SHM_SC_LRLIMIT 0x0007 /* Long retry count limit */
254#define B43_SHM_SC_DTIMC 0x0008 /* Current DTIM count */
255#define B43_SHM_SC_BTL0LEN 0x0015 /* Beacon 0 template length */
256#define B43_SHM_SC_BTL1LEN 0x0016 /* Beacon 1 template length */
257#define B43_SHM_SC_SCFB 0x0017 /* Short frame transmit count threshold for rate fallback */
258#define B43_SHM_SC_LCFB 0x0018 /* Long frame transmit count threshold for rate fallback */
259
260/* Hardware Radio Enable masks */
261#define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
262#define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
263
264/* HostFlags. See b43_hf_read/write() */
Michael Buesch35f0d352008-02-13 14:31:08 +0100265#define B43_HF_ANTDIVHELP 0x000000000001ULL /* ucode antenna div helper */
266#define B43_HF_SYMW 0x000000000002ULL /* G-PHY SYM workaround */
267#define B43_HF_RXPULLW 0x000000000004ULL /* RX pullup workaround */
268#define B43_HF_CCKBOOST 0x000000000008ULL /* 4dB CCK power boost (exclusive with OFDM boost) */
269#define B43_HF_BTCOEX 0x000000000010ULL /* Bluetooth coexistance */
270#define B43_HF_GDCW 0x000000000020ULL /* G-PHY DC canceller filter bw workaround */
271#define B43_HF_OFDMPABOOST 0x000000000040ULL /* Enable PA gain boost for OFDM */
272#define B43_HF_ACPR 0x000000000080ULL /* Disable for Japan, channel 14 */
273#define B43_HF_EDCF 0x000000000100ULL /* on if WME and MAC suspended */
274#define B43_HF_TSSIRPSMW 0x000000000200ULL /* TSSI reset PSM ucode workaround */
275#define B43_HF_20IN40IQW 0x000000000200ULL /* 20 in 40 MHz I/Q workaround (rev >= 13 only) */
276#define B43_HF_DSCRQ 0x000000000400ULL /* Disable slow clock request in ucode */
277#define B43_HF_ACIW 0x000000000800ULL /* ACI workaround: shift bits by 2 on PHY CRS */
278#define B43_HF_2060W 0x000000001000ULL /* 2060 radio workaround */
279#define B43_HF_RADARW 0x000000002000ULL /* Radar workaround */
280#define B43_HF_USEDEFKEYS 0x000000004000ULL /* Enable use of default keys */
281#define B43_HF_AFTERBURNER 0x000000008000ULL /* Afterburner enabled */
282#define B43_HF_BT4PRIOCOEX 0x000000010000ULL /* Bluetooth 4-priority coexistance */
283#define B43_HF_FWKUP 0x000000020000ULL /* Fast wake-up ucode */
284#define B43_HF_VCORECALC 0x000000040000ULL /* Force VCO recalculation when powering up synthpu */
285#define B43_HF_PCISCW 0x000000080000ULL /* PCI slow clock workaround */
286#define B43_HF_4318TSSI 0x000000200000ULL /* 4318 TSSI */
287#define B43_HF_FBCMCFIFO 0x000000400000ULL /* Flush bcast/mcast FIFO immediately */
288#define B43_HF_HWPCTL 0x000000800000ULL /* Enable hardwarre power control */
289#define B43_HF_BTCOEXALT 0x000001000000ULL /* Bluetooth coexistance in alternate pins */
290#define B43_HF_TXBTCHECK 0x000002000000ULL /* Bluetooth check during transmission */
291#define B43_HF_SKCFPUP 0x000004000000ULL /* Skip CFP update */
292#define B43_HF_N40W 0x000008000000ULL /* N PHY 40 MHz workaround (rev >= 13 only) */
293#define B43_HF_ANTSEL 0x000020000000ULL /* Antenna selection (for testing antenna div.) */
294#define B43_HF_BT3COEXT 0x000020000000ULL /* Bluetooth 3-wire coexistence (rev >= 13 only) */
295#define B43_HF_BTCANT 0x000040000000ULL /* Bluetooth coexistence (antenna mode) (rev >= 13 only) */
296#define B43_HF_ANTSELEN 0x000100000000ULL /* Antenna selection enabled (rev >= 13 only) */
297#define B43_HF_ANTSELMODE 0x000200000000ULL /* Antenna selection mode (rev >= 13 only) */
298#define B43_HF_MLADVW 0x001000000000ULL /* N PHY ML ADV workaround (rev >= 13 only) */
299#define B43_HF_PR45960W 0x080000000000ULL /* PR 45960 workaround (rev >= 13 only) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400300
Michael Buesch403a3a12009-06-08 21:04:57 +0200301/* Firmware capabilities field in SHM (Opensource firmware only) */
302#define B43_FWCAPA_HWCRYPTO 0x0001
303#define B43_FWCAPA_QOS 0x0002
304
Michael Buesche4d6b792007-09-18 15:39:42 -0400305/* MacFilter offsets. */
306#define B43_MACFILTER_SELF 0x0000
307#define B43_MACFILTER_BSSID 0x0003
308
309/* PowerControl */
310#define B43_PCTL_IN 0xB0
311#define B43_PCTL_OUT 0xB4
312#define B43_PCTL_OUTENABLE 0xB8
313#define B43_PCTL_XTAL_POWERUP 0x40
314#define B43_PCTL_PLL_POWERDOWN 0x80
315
316/* PowerControl Clock Modes */
317#define B43_PCTL_CLK_FAST 0x00
318#define B43_PCTL_CLK_SLOW 0x01
319#define B43_PCTL_CLK_DYNAMIC 0x02
320
321#define B43_PCTL_FORCE_SLOW 0x0800
322#define B43_PCTL_FORCE_PLL 0x1000
323#define B43_PCTL_DYN_XTAL 0x2000
324
325/* PHYVersioning */
326#define B43_PHYTYPE_A 0x00
327#define B43_PHYTYPE_B 0x01
328#define B43_PHYTYPE_G 0x02
Michael Bueschd9871602008-01-02 18:55:53 +0100329#define B43_PHYTYPE_N 0x04
330#define B43_PHYTYPE_LP 0x05
Michael Buesche4d6b792007-09-18 15:39:42 -0400331
332/* PHYRegisters */
333#define B43_PHY_ILT_A_CTRL 0x0072
334#define B43_PHY_ILT_A_DATA1 0x0073
335#define B43_PHY_ILT_A_DATA2 0x0074
336#define B43_PHY_G_LO_CONTROL 0x0810
337#define B43_PHY_ILT_G_CTRL 0x0472
338#define B43_PHY_ILT_G_DATA1 0x0473
339#define B43_PHY_ILT_G_DATA2 0x0474
340#define B43_PHY_A_PCTL 0x007B
341#define B43_PHY_G_PCTL 0x0029
342#define B43_PHY_A_CRS 0x0029
343#define B43_PHY_RADIO_BITFIELD 0x0401
344#define B43_PHY_G_CRS 0x0429
345#define B43_PHY_NRSSILT_CTRL 0x0803
346#define B43_PHY_NRSSILT_DATA 0x0804
347
348/* RadioRegisters */
349#define B43_RADIOCTL_ID 0x01
350
351/* MAC Control bitfield */
352#define B43_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
353#define B43_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
354#define B43_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
355#define B43_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
356#define B43_MACCTL_SHM_UPPER 0x00000200 /* SHM Upper */
357#define B43_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
358#define B43_MACCTL_PSM_DBG 0x00002000 /* Microcode debugging enabled */
359#define B43_MACCTL_GPOUTSMSK 0x0000C000 /* GPOUT Select Mask */
360#define B43_MACCTL_BE 0x00010000 /* Big Endian mode */
361#define B43_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
362#define B43_MACCTL_AP 0x00040000 /* AccessPoint mode */
363#define B43_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
364#define B43_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
365#define B43_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep frames with bad PLCP */
366#define B43_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
367#define B43_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
368#define B43_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
369#define B43_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
370#define B43_MACCTL_AWAKE 0x04000000 /* Device is awake */
371#define B43_MACCTL_CLOSEDNET 0x08000000 /* Closed net (no SSID bcast) */
372#define B43_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
373#define B43_MACCTL_DISCTXSTAT 0x20000000 /* Discard TX status */
374#define B43_MACCTL_DISCPMQ 0x40000000 /* Discard Power Management Queue */
375#define B43_MACCTL_GMODE 0x80000000 /* G Mode */
376
Michael Bueschaa6c7ae2007-12-26 16:26:36 +0100377/* MAC Command bitfield */
378#define B43_MACCMD_BEACON0_VALID 0x00000001 /* Beacon 0 in template RAM is busy/valid */
379#define B43_MACCMD_BEACON1_VALID 0x00000002 /* Beacon 1 in template RAM is busy/valid */
380#define B43_MACCMD_DFQ_VALID 0x00000004 /* Directed frame queue valid (IBSS PS mode, ATIM) */
381#define B43_MACCMD_CCA 0x00000008 /* Clear channel assessment */
382#define B43_MACCMD_BGNOISE 0x00000010 /* Background noise */
383
Michael Buesch96c755a2008-01-06 00:09:46 +0100384/* 802.11 core specific TM State Low (SSB_TMSLOW) flags */
Michael Buesche4d6b792007-09-18 15:39:42 -0400385#define B43_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
Michael Buesch96c755a2008-01-06 00:09:46 +0100386#define B43_TMSLOW_PHYCLKSPEED 0x00C00000 /* PHY clock speed mask (N-PHY only) */
387#define B43_TMSLOW_PHYCLKSPEED_40MHZ 0x00000000 /* 40 MHz PHY */
388#define B43_TMSLOW_PHYCLKSPEED_80MHZ 0x00400000 /* 80 MHz PHY */
389#define B43_TMSLOW_PHYCLKSPEED_160MHZ 0x00800000 /* 160 MHz PHY */
390#define B43_TMSLOW_PLLREFSEL 0x00200000 /* PLL Frequency Reference Select (rev >= 5) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400391#define B43_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Control Enable (rev >= 5) */
392#define B43_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
393#define B43_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
394
Michael Buesch96c755a2008-01-06 00:09:46 +0100395/* 802.11 core specific TM State High (SSB_TMSHIGH) flags */
396#define B43_TMSHIGH_DUALBAND_PHY 0x00080000 /* Dualband PHY available */
Michael Buesche4d6b792007-09-18 15:39:42 -0400397#define B43_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available (rev >= 5) */
Michael Buesch96c755a2008-01-06 00:09:46 +0100398#define B43_TMSHIGH_HAVE_5GHZ_PHY 0x00020000 /* 5 GHz PHY available (rev >= 5) */
399#define B43_TMSHIGH_HAVE_2GHZ_PHY 0x00010000 /* 2.4 GHz PHY available (rev >= 5) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400400
401/* Generic-Interrupt reasons. */
402#define B43_IRQ_MAC_SUSPENDED 0x00000001
403#define B43_IRQ_BEACON 0x00000002
404#define B43_IRQ_TBTT_INDI 0x00000004
405#define B43_IRQ_BEACON_TX_OK 0x00000008
406#define B43_IRQ_BEACON_CANCEL 0x00000010
407#define B43_IRQ_ATIM_END 0x00000020
408#define B43_IRQ_PMQ 0x00000040
409#define B43_IRQ_PIO_WORKAROUND 0x00000100
410#define B43_IRQ_MAC_TXERR 0x00000200
411#define B43_IRQ_PHY_TXERR 0x00000800
412#define B43_IRQ_PMEVENT 0x00001000
413#define B43_IRQ_TIMER0 0x00002000
414#define B43_IRQ_TIMER1 0x00004000
415#define B43_IRQ_DMA 0x00008000
416#define B43_IRQ_TXFIFO_FLUSH_OK 0x00010000
417#define B43_IRQ_CCA_MEASURE_OK 0x00020000
418#define B43_IRQ_NOISESAMPLE_OK 0x00040000
419#define B43_IRQ_UCODE_DEBUG 0x08000000
420#define B43_IRQ_RFKILL 0x10000000
421#define B43_IRQ_TX_OK 0x20000000
422#define B43_IRQ_PHY_G_CHANGED 0x40000000
423#define B43_IRQ_TIMEOUT 0x80000000
424
425#define B43_IRQ_ALL 0xFFFFFFFF
Michael Buesche40ac412008-04-25 21:10:54 +0200426#define B43_IRQ_MASKTEMPLATE (B43_IRQ_TBTT_INDI | \
Michael Buesche4d6b792007-09-18 15:39:42 -0400427 B43_IRQ_ATIM_END | \
428 B43_IRQ_PMQ | \
429 B43_IRQ_MAC_TXERR | \
430 B43_IRQ_PHY_TXERR | \
431 B43_IRQ_DMA | \
432 B43_IRQ_TXFIFO_FLUSH_OK | \
433 B43_IRQ_NOISESAMPLE_OK | \
434 B43_IRQ_UCODE_DEBUG | \
435 B43_IRQ_RFKILL | \
436 B43_IRQ_TX_OK)
437
Michael Bueschafa83e22008-05-19 23:51:37 +0200438/* The firmware register to fetch the debug-IRQ reason from. */
439#define B43_DEBUGIRQ_REASON_REG 63
Michael Buesche48b0ee2008-05-17 22:44:35 +0200440/* Debug-IRQ reasons. */
441#define B43_DEBUGIRQ_PANIC 0 /* The firmware panic'ed */
442#define B43_DEBUGIRQ_DUMP_SHM 1 /* Dump shared SHM */
443#define B43_DEBUGIRQ_DUMP_REGS 2 /* Dump the microcode registers */
Michael Buesch53c06852008-05-20 00:24:36 +0200444#define B43_DEBUGIRQ_MARKER 3 /* A "marker" was thrown by the firmware. */
Michael Buesche48b0ee2008-05-17 22:44:35 +0200445#define B43_DEBUGIRQ_ACK 0xFFFF /* The host writes that to ACK the IRQ */
446
Michael Buesch53c06852008-05-20 00:24:36 +0200447/* The firmware register that contains the "marker" line. */
448#define B43_MARKER_ID_REG 2
449#define B43_MARKER_LINE_REG 3
450
Michael Bueschafa83e22008-05-19 23:51:37 +0200451/* The firmware register to fetch the panic reason from. */
452#define B43_FWPANIC_REASON_REG 3
453/* Firmware panic reason codes */
454#define B43_FWPANIC_DIE 0 /* Firmware died. Don't auto-restart it. */
455#define B43_FWPANIC_RESTART 1 /* Firmware died. Schedule a controller reset. */
456
Michael Buesch9b839a72008-06-20 17:44:02 +0200457/* The firmware register that contains the watchdog counter. */
458#define B43_WATCHDOG_REG 1
Michael Bueschafa83e22008-05-19 23:51:37 +0200459
Michael Buesche4d6b792007-09-18 15:39:42 -0400460/* Device specific rate values.
461 * The actual values defined here are (rate_in_mbps * 2).
462 * Some code depends on this. Don't change it. */
463#define B43_CCK_RATE_1MB 0x02
464#define B43_CCK_RATE_2MB 0x04
465#define B43_CCK_RATE_5MB 0x0B
466#define B43_CCK_RATE_11MB 0x16
467#define B43_OFDM_RATE_6MB 0x0C
468#define B43_OFDM_RATE_9MB 0x12
469#define B43_OFDM_RATE_12MB 0x18
470#define B43_OFDM_RATE_18MB 0x24
471#define B43_OFDM_RATE_24MB 0x30
472#define B43_OFDM_RATE_36MB 0x48
473#define B43_OFDM_RATE_48MB 0x60
474#define B43_OFDM_RATE_54MB 0x6C
475/* Convert a b43 rate value to a rate in 100kbps */
476#define B43_RATE_TO_BASE100KBPS(rate) (((rate) * 10) / 2)
477
478#define B43_DEFAULT_SHORT_RETRY_LIMIT 7
479#define B43_DEFAULT_LONG_RETRY_LIMIT 4
480
Stefano Brivio00e0b8c2007-11-25 11:10:33 +0100481#define B43_PHY_TX_BADNESS_LIMIT 1000
482
Michael Buesche4d6b792007-09-18 15:39:42 -0400483/* Max size of a security key */
484#define B43_SEC_KEYSIZE 16
485/* Security algorithms. */
486enum {
487 B43_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
488 B43_SEC_ALGO_WEP40,
489 B43_SEC_ALGO_TKIP,
490 B43_SEC_ALGO_AES,
491 B43_SEC_ALGO_WEP104,
492 B43_SEC_ALGO_AES_LEGACY,
493};
494
495struct b43_dmaring;
Michael Buesche4d6b792007-09-18 15:39:42 -0400496
497/* The firmware file header */
498#define B43_FW_TYPE_UCODE 'u'
499#define B43_FW_TYPE_PCM 'p'
500#define B43_FW_TYPE_IV 'i'
501struct b43_fw_header {
502 /* File type */
503 u8 type;
504 /* File format version */
505 u8 ver;
506 u8 __padding[2];
507 /* Size of the data. For ucode and PCM this is in bytes.
508 * For IV this is number-of-ivs. */
509 __be32 size;
510} __attribute__((__packed__));
511
512/* Initial Value file format */
513#define B43_IV_OFFSET_MASK 0x7FFF
514#define B43_IV_32BIT 0x8000
515struct b43_iv {
516 __be16 offset_size;
517 union {
518 __be16 d16;
519 __be32 d32;
520 } data __attribute__((__packed__));
521} __attribute__((__packed__));
522
523
Michael Buesche4d6b792007-09-18 15:39:42 -0400524/* Data structures for DMA transmission, per 80211 core. */
525struct b43_dma {
Michael Bueschb27faf82008-03-06 16:32:46 +0100526 struct b43_dmaring *tx_ring_AC_BK; /* Background */
527 struct b43_dmaring *tx_ring_AC_BE; /* Best Effort */
528 struct b43_dmaring *tx_ring_AC_VI; /* Video */
529 struct b43_dmaring *tx_ring_AC_VO; /* Voice */
530 struct b43_dmaring *tx_ring_mcast; /* Multicast */
Michael Buesche4d6b792007-09-18 15:39:42 -0400531
Michael Bueschb27faf82008-03-06 16:32:46 +0100532 struct b43_dmaring *rx_ring;
Michael Buesche4d6b792007-09-18 15:39:42 -0400533};
534
Michael Buesch5100d5a2008-03-29 21:01:16 +0100535struct b43_pio_txqueue;
536struct b43_pio_rxqueue;
537
538/* Data structures for PIO transmission, per 80211 core. */
539struct b43_pio {
540 struct b43_pio_txqueue *tx_queue_AC_BK; /* Background */
541 struct b43_pio_txqueue *tx_queue_AC_BE; /* Best Effort */
542 struct b43_pio_txqueue *tx_queue_AC_VI; /* Video */
543 struct b43_pio_txqueue *tx_queue_AC_VO; /* Voice */
544 struct b43_pio_txqueue *tx_queue_mcast; /* Multicast */
545
546 struct b43_pio_rxqueue *rx_queue;
547};
548
Michael Buesche4d6b792007-09-18 15:39:42 -0400549/* Context information for a noise calculation (Link Quality). */
550struct b43_noise_calculation {
Michael Buesche4d6b792007-09-18 15:39:42 -0400551 bool calculation_running;
552 u8 nr_samples;
553 s8 samples[8][4];
554};
555
556struct b43_stats {
557 u8 link_noise;
Michael Buesche4d6b792007-09-18 15:39:42 -0400558};
559
560struct b43_key {
561 /* If keyconf is NULL, this key is disabled.
562 * keyconf is a cookie. Don't derefenrence it outside of the set_key
563 * path, because b43 doesn't own it. */
564 struct ieee80211_key_conf *keyconf;
565 u8 algorithm;
566};
567
Michael Buesche6f5b932008-03-05 21:18:49 +0100568/* SHM offsets to the QOS data structures for the 4 different queues. */
569#define B43_QOS_PARAMS(queue) (B43_SHM_SH_EDCFQ + \
570 (B43_NR_QOSPARAMS * sizeof(u16) * (queue)))
571#define B43_QOS_BACKGROUND B43_QOS_PARAMS(0)
572#define B43_QOS_BESTEFFORT B43_QOS_PARAMS(1)
573#define B43_QOS_VIDEO B43_QOS_PARAMS(2)
574#define B43_QOS_VOICE B43_QOS_PARAMS(3)
575
576/* QOS parameter hardware data structure offsets. */
Lorenzo Navae35cc4d2008-09-11 15:06:24 +0200577#define B43_NR_QOSPARAMS 16
Michael Buesche6f5b932008-03-05 21:18:49 +0100578enum {
579 B43_QOSPARAM_TXOP = 0,
580 B43_QOSPARAM_CWMIN,
581 B43_QOSPARAM_CWMAX,
582 B43_QOSPARAM_CWCUR,
583 B43_QOSPARAM_AIFS,
584 B43_QOSPARAM_BSLOTS,
585 B43_QOSPARAM_REGGAP,
586 B43_QOSPARAM_STATUS,
587};
588
589/* QOS parameters for a queue. */
590struct b43_qos_params {
591 /* The QOS parameters */
592 struct ieee80211_tx_queue_params p;
Michael Buesche6f5b932008-03-05 21:18:49 +0100593};
594
Michael Buesche4d6b792007-09-18 15:39:42 -0400595struct b43_wldev;
596
597/* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */
598struct b43_wl {
599 /* Pointer to the active wireless device on this chip */
600 struct b43_wldev *current_dev;
601 /* Pointer to the ieee80211 hardware data structure */
602 struct ieee80211_hw *hw;
603
Michael Buesch403a3a12009-06-08 21:04:57 +0200604 /* The number of queues that were registered with the mac80211 subsystem
605 * initially. This is a backup copy of hw->queues in case hw->queues has
606 * to be dynamically lowered at runtime (Firmware does not support QoS).
607 * hw->queues has to be restored to the original value before unregistering
608 * from the mac80211 subsystem. */
609 u16 mac80211_initially_registered_queues;
610
Michael Buesche4d6b792007-09-18 15:39:42 -0400611 struct mutex mutex;
Michael Buesch280d0e12007-12-26 18:26:17 +0100612 spinlock_t irq_lock;
Michael Buesch21a75d72008-04-25 19:29:08 +0200613 /* R/W lock for data transmission.
614 * Transmissions on 2+ queues can run concurrently, but somebody else
615 * might sync with TX by write_lock_irqsave()'ing. */
616 rwlock_t tx_lock;
Michael Buesch280d0e12007-12-26 18:26:17 +0100617 /* Lock for LEDs access. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400618 spinlock_t leds_lock;
Michael Buesch280d0e12007-12-26 18:26:17 +0100619 /* Lock for SHM access. */
620 spinlock_t shm_lock;
Michael Buesche4d6b792007-09-18 15:39:42 -0400621
622 /* We can only have one operating interface (802.11 core)
623 * at a time. General information about this interface follows.
624 */
625
Johannes Berg32bfd352007-12-19 01:31:26 +0100626 struct ieee80211_vif *vif;
Michael Buesche4d6b792007-09-18 15:39:42 -0400627 /* The MAC address of the operating interface. */
628 u8 mac_addr[ETH_ALEN];
629 /* Current BSSID */
630 u8 bssid[ETH_ALEN];
631 /* Interface type. (IEEE80211_IF_TYPE_XXX) */
632 int if_type;
Michael Buesche4d6b792007-09-18 15:39:42 -0400633 /* Is the card operating in AP, STA or IBSS mode? */
634 bool operating;
Johannes Berg4150c572007-09-17 01:29:23 -0400635 /* filter flags */
636 unsigned int filter_flags;
Michael Buesche4d6b792007-09-18 15:39:42 -0400637 /* Stats about the wireless interface */
638 struct ieee80211_low_level_stats ieee_stats;
639
Michael Buesch616de352009-03-29 13:19:31 +0200640#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -0400641 struct hwrng rng;
Michael Buesch616de352009-03-29 13:19:31 +0200642 bool rng_initialized;
Michael Buesche4d6b792007-09-18 15:39:42 -0400643 char rng_name[30 + 1];
Michael Buesch616de352009-03-29 13:19:31 +0200644#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -0400645
646 /* List of all wireless devices on this chip */
647 struct list_head devlist;
648 u8 nr_devs;
Johannes Bergd42ce842007-11-23 14:50:51 +0100649
650 bool radiotap_enabled;
Michael Buesche66fee62007-12-26 17:47:10 +0100651
652 /* The beacon we are currently using (AP or IBSS mode).
653 * This beacon stuff is protected by the irq_lock. */
654 struct sk_buff *current_beacon;
655 bool beacon0_uploaded;
656 bool beacon1_uploaded;
Michael Buesch6b4bec02008-05-20 12:16:28 +0200657 bool beacon_templates_virgin; /* Never wrote the templates? */
Michael Buescha82d9922008-04-04 21:40:06 +0200658 struct work_struct beacon_update_trigger;
Michael Buesche6f5b932008-03-05 21:18:49 +0100659
Michael Buesch5a5f3b42008-09-06 20:07:31 +0200660 /* The current QOS parameters for the 4 queues. */
Michael Buesche6f5b932008-03-05 21:18:49 +0100661 struct b43_qos_params qos_params[4];
Michael Buesch18c8ade2008-08-28 19:33:40 +0200662
663 /* Work for adjustment of the transmission power.
664 * This is scheduled when we determine that the actual TX output
665 * power doesn't match what we want. */
666 struct work_struct txpower_adjust_work;
Michael Buesche4d6b792007-09-18 15:39:42 -0400667};
668
Michael Buesch1a9f5092009-01-23 21:21:51 +0100669/* The type of the firmware file. */
670enum b43_firmware_file_type {
671 B43_FWTYPE_PROPRIETARY,
672 B43_FWTYPE_OPENSOURCE,
673 B43_NR_FWTYPES,
674};
675
676/* Context data for fetching firmware. */
677struct b43_request_fw_context {
678 /* The device we are requesting the fw for. */
679 struct b43_wldev *dev;
680 /* The type of firmware to request. */
681 enum b43_firmware_file_type req_type;
682 /* Error messages for each firmware type. */
683 char errors[B43_NR_FWTYPES][128];
684 /* Temporary buffer for storing the firmware name. */
685 char fwname[64];
686 /* A fatal error occured while requesting. Firmware reqest
687 * can not continue, as any other reqest will also fail. */
688 int fatal_failure;
689};
690
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100691/* In-memory representation of a cached microcode file. */
692struct b43_firmware_file {
693 const char *filename;
694 const struct firmware *data;
Michael Buesch1a9f5092009-01-23 21:21:51 +0100695 /* Type of the firmware file name. Note that this does only indicate
696 * the type by the firmware name. NOT the file contents.
697 * If you want to check for proprietary vs opensource, use (struct b43_firmware)->opensource
698 * instead! The (struct b43_firmware)->opensource flag is derived from the actual firmware
699 * binary code, not just the filename.
700 */
701 enum b43_firmware_file_type type;
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100702};
703
Michael Buesche4d6b792007-09-18 15:39:42 -0400704/* Pointers to the firmware data and meta information about it. */
705struct b43_firmware {
706 /* Microcode */
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100707 struct b43_firmware_file ucode;
Michael Buesche4d6b792007-09-18 15:39:42 -0400708 /* PCM code */
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100709 struct b43_firmware_file pcm;
Michael Buesche4d6b792007-09-18 15:39:42 -0400710 /* Initial MMIO values for the firmware */
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100711 struct b43_firmware_file initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -0400712 /* Initial MMIO values for the firmware, band-specific */
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100713 struct b43_firmware_file initvals_band;
714
Michael Buesche4d6b792007-09-18 15:39:42 -0400715 /* Firmware revision */
716 u16 rev;
717 /* Firmware patchlevel */
718 u16 patch;
Michael Buesche48b0ee2008-05-17 22:44:35 +0200719
Michael Buesch1a9f5092009-01-23 21:21:51 +0100720 /* Set to true, if we are using an opensource firmware.
721 * Use this to check for proprietary vs opensource. */
Michael Buesche48b0ee2008-05-17 22:44:35 +0200722 bool opensource;
Michael Buesch68217832008-05-17 23:43:57 +0200723 /* Set to true, if the core needs a PCM firmware, but
724 * we failed to load one. This is always false for
725 * core rev > 10, as these don't need PCM firmware. */
726 bool pcm_request_failed;
Michael Buesche4d6b792007-09-18 15:39:42 -0400727};
728
729/* Device (802.11 core) initialization status. */
730enum {
731 B43_STAT_UNINIT = 0, /* Uninitialized. */
732 B43_STAT_INITIALIZED = 1, /* Initialized, but not started, yet. */
733 B43_STAT_STARTED = 2, /* Up and running. */
734};
735#define b43_status(wldev) atomic_read(&(wldev)->__init_status)
736#define b43_set_status(wldev, stat) do { \
737 atomic_set(&(wldev)->__init_status, (stat)); \
738 smp_wmb(); \
739 } while (0)
740
741/* XXX--- HOW LOCKING WORKS IN B43 ---XXX
742 *
743 * You should always acquire both, wl->mutex and wl->irq_lock unless:
744 * - You don't need to acquire wl->irq_lock, if the interface is stopped.
745 * - You don't need to acquire wl->mutex in the IRQ handler, IRQ tasklet
746 * and packet TX path (and _ONLY_ there.)
747 */
748
749/* Data structure for one wireless device (802.11 core) */
750struct b43_wldev {
751 struct ssb_device *dev;
752 struct b43_wl *wl;
753
754 /* The device initialization status.
755 * Use b43_status() to query. */
756 atomic_t __init_status;
757 /* Saved init status for handling suspend. */
758 int suspend_init_status;
759
Michael Buesche4d6b792007-09-18 15:39:42 -0400760 bool bad_frames_preempt; /* Use "Bad Frames Preemption" (default off) */
Michael Bueschaa6c7ae2007-12-26 16:26:36 +0100761 bool dfq_valid; /* Directed frame queue valid (IBSS PS mode, ATIM) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400762 bool radio_hw_enable; /* saved state of radio hardware enabled state */
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -0800763 bool suspend_in_progress; /* TRUE, if we are in a suspend/resume cycle */
Michael Buesch403a3a12009-06-08 21:04:57 +0200764 bool qos_enabled; /* TRUE, if QoS is used. */
765 bool hwcrypto_enabled; /* TRUE, if HW crypto acceleration is enabled. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400766
767 /* PHY/Radio device. */
768 struct b43_phy phy;
Michael Buesch03b29772007-12-26 14:41:30 +0100769
Michael Buesch5100d5a2008-03-29 21:01:16 +0100770 union {
771 /* DMA engines. */
772 struct b43_dma dma;
773 /* PIO engines. */
774 struct b43_pio pio;
775 };
776 /* Use b43_using_pio_transfers() to check whether we are using
777 * DMA or PIO data transfers. */
778 bool __using_pio_transfers;
Michael Buesche4d6b792007-09-18 15:39:42 -0400779
780 /* Various statistics about the physical device. */
781 struct b43_stats stats;
782
Michael Buesch21954c32007-09-27 15:31:40 +0200783 /* The device LEDs. */
784 struct b43_led led_tx;
785 struct b43_led led_rx;
786 struct b43_led led_assoc;
Michael Buesch8e9f7522007-09-27 21:35:34 +0200787 struct b43_led led_radio;
Michael Buesche4d6b792007-09-18 15:39:42 -0400788
789 /* Reason code of the last interrupt. */
790 u32 irq_reason;
791 u32 dma_reason[6];
Michael Buesch13790722009-04-08 21:26:27 +0200792 /* The currently active generic-interrupt mask. */
793 u32 irq_mask;
Michael Buesche4d6b792007-09-18 15:39:42 -0400794 /* Link Quality calculation context. */
795 struct b43_noise_calculation noisecalc;
796 /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
797 int mac_suspended;
798
799 /* Interrupt Service Routine tasklet (bottom-half) */
800 struct tasklet_struct isr_tasklet;
801
802 /* Periodic tasks */
803 struct delayed_work periodic_work;
804 unsigned int periodic_state;
805
806 struct work_struct restart_work;
807
808 /* encryption/decryption */
809 u16 ktp; /* Key table pointer */
810 u8 max_nr_keys;
811 struct b43_key key[58];
812
Michael Buesche4d6b792007-09-18 15:39:42 -0400813 /* Firmware data */
814 struct b43_firmware fw;
815
816 /* Devicelist in struct b43_wl (all 802.11 cores) */
817 struct list_head list;
818
819 /* Debugging stuff follows. */
820#ifdef CONFIG_B43_DEBUG
821 struct b43_dfsentry *dfsentry;
822#endif
823};
824
825static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw)
826{
827 return hw->priv;
828}
829
Michael Buesche4d6b792007-09-18 15:39:42 -0400830static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev)
831{
832 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
833 return ssb_get_drvdata(ssb_dev);
834}
835
836/* Is the device operating in a specified mode (IEEE80211_IF_TYPE_XXX). */
837static inline int b43_is_mode(struct b43_wl *wl, int type)
838{
Michael Buesche4d6b792007-09-18 15:39:42 -0400839 return (wl->operating && wl->if_type == type);
840}
841
Michael Bueschef1a6282008-08-27 18:53:02 +0200842/**
843 * b43_current_band - Returns the currently used band.
844 * Returns one of IEEE80211_BAND_2GHZ and IEEE80211_BAND_5GHZ.
845 */
846static inline enum ieee80211_band b43_current_band(struct b43_wl *wl)
847{
848 return wl->hw->conf.channel->band;
849}
850
Michael Buesche4d6b792007-09-18 15:39:42 -0400851static inline u16 b43_read16(struct b43_wldev *dev, u16 offset)
852{
853 return ssb_read16(dev->dev, offset);
854}
855
856static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value)
857{
858 ssb_write16(dev->dev, offset, value);
859}
860
861static inline u32 b43_read32(struct b43_wldev *dev, u16 offset)
862{
863 return ssb_read32(dev->dev, offset);
864}
865
866static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value)
867{
868 ssb_write32(dev->dev, offset, value);
869}
870
Michael Buesch5100d5a2008-03-29 21:01:16 +0100871static inline bool b43_using_pio_transfers(struct b43_wldev *dev)
872{
873#ifdef CONFIG_B43_PIO
874 return dev->__using_pio_transfers;
875#else
876 return 0;
877#endif
878}
879
880#ifdef CONFIG_B43_FORCE_PIO
881# define B43_FORCE_PIO 1
882#else
883# define B43_FORCE_PIO 0
884#endif
885
886
Michael Buesche4d6b792007-09-18 15:39:42 -0400887/* Message printing */
888void b43info(struct b43_wl *wl, const char *fmt, ...)
889 __attribute__ ((format(printf, 2, 3)));
890void b43err(struct b43_wl *wl, const char *fmt, ...)
891 __attribute__ ((format(printf, 2, 3)));
892void b43warn(struct b43_wl *wl, const char *fmt, ...)
893 __attribute__ ((format(printf, 2, 3)));
Michael Buesche4d6b792007-09-18 15:39:42 -0400894void b43dbg(struct b43_wl *wl, const char *fmt, ...)
895 __attribute__ ((format(printf, 2, 3)));
Michael Buesch060210f2009-01-25 15:49:59 +0100896
Michael Buesche4d6b792007-09-18 15:39:42 -0400897
898/* A WARN_ON variant that vanishes when b43 debugging is disabled.
899 * This _also_ evaluates the arg with debugging disabled. */
900#if B43_DEBUG
901# define B43_WARN_ON(x) WARN_ON(x)
902#else
903static inline bool __b43_warn_on_dummy(bool x) { return x; }
904# define B43_WARN_ON(x) __b43_warn_on_dummy(unlikely(!!(x)))
905#endif
906
Michael Buesche4d6b792007-09-18 15:39:42 -0400907/* Convert an integer to a Q5.2 value */
908#define INT_TO_Q52(i) ((i) << 2)
909/* Convert a Q5.2 value to an integer (precision loss!) */
910#define Q52_TO_INT(q52) ((q52) >> 2)
911/* Macros for printing a value in Q5.2 format */
912#define Q52_FMT "%u.%u"
913#define Q52_ARG(q52) Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4)
914
915#endif /* B43_H_ */