blob: fbcb0bb9c956c1498473ccd8ec70c958af5f305a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +02002 * linux/drivers/ide/pci/pdc202xx_old.c Version 0.50 Mar 3, 2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyovfed21642007-02-17 02:40:22 +01005 * Copyright (C) 2006-2007 MontaVista Software, Inc.
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +02006 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * Promise Ultra33 cards with BIOS v1.20 through 1.28 will need this
9 * compiled into the kernel if you have more than one card installed.
10 * Note that BIOS v1.29 is reported to fix the problem. Since this is
11 * safe chipset tuning, including this support is harmless
12 *
13 * Promise Ultra66 cards with BIOS v1.11 this
14 * compiled into the kernel if you have more than one card installed.
15 *
16 * Promise Ultra100 cards.
17 *
18 * The latest chipset code will support the following ::
19 * Three Ultra33 controllers and 12 drives.
20 * 8 are UDMA supported and 4 are limited to DMA mode 2 multi-word.
21 * The 8/4 ratio is a BIOS code limit by promise.
22 *
23 * UNLESS you enable "CONFIG_PDC202XX_BURST"
24 *
25 */
26
27/*
28 * Portions Copyright (C) 1999 Promise Technology, Inc.
29 * Author: Frank Tiernan (frankt@promise.com)
30 * Released under terms of General Public License
31 */
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/types.h>
34#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/delay.h>
37#include <linux/timer.h>
38#include <linux/mm.h>
39#include <linux/ioport.h>
40#include <linux/blkdev.h>
41#include <linux/hdreg.h>
42#include <linux/interrupt.h>
43#include <linux/pci.h>
44#include <linux/init.h>
45#include <linux/ide.h>
46
47#include <asm/io.h>
48#include <asm/irq.h>
49
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#define PDC202XX_DEBUG_DRIVE_INFO 0
51
52static const char *pdc_quirk_drives[] = {
53 "QUANTUM FIREBALLlct08 08",
54 "QUANTUM FIREBALLP KA6.4",
55 "QUANTUM FIREBALLP KA9.1",
56 "QUANTUM FIREBALLP LM20.4",
57 "QUANTUM FIREBALLP KX13.6",
58 "QUANTUM FIREBALLP KX20.5",
59 "QUANTUM FIREBALLP KX27.3",
60 "QUANTUM FIREBALLP LM20.5",
61 NULL
62};
63
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020064static void pdc_old_disable_66MHz_clock(ide_hwif_t *);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Linus Torvalds1da177e2005-04-16 15:20:36 -070066static int pdc202xx_tune_chipset (ide_drive_t *drive, u8 xferspeed)
67{
68 ide_hwif_t *hwif = HWIF(drive);
69 struct pci_dev *dev = hwif->pci_dev;
70 u8 drive_pci = 0x60 + (drive->dn << 2);
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +020071 u8 speed = ide_rate_filter(drive, xferspeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020073 u8 AP = 0, BP = 0, CP = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 u8 TA = 0, TB = 0, TC = 0;
75
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020076#if PDC202XX_DEBUG_DRIVE_INFO
77 u32 drive_conf = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 pci_read_config_dword(dev, drive_pci, &drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020079#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020081 /*
82 * TODO: do this once per channel
83 */
84 if (dev->device != PCI_DEVICE_ID_PROMISE_20246)
85 pdc_old_disable_66MHz_clock(hwif);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020087 pci_read_config_byte(dev, drive_pci, &AP);
88 pci_read_config_byte(dev, drive_pci + 1, &BP);
89 pci_read_config_byte(dev, drive_pci + 2, &CP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
91 switch(speed) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 case XFER_UDMA_5:
93 case XFER_UDMA_4: TB = 0x20; TC = 0x01; break;
94 case XFER_UDMA_2: TB = 0x20; TC = 0x01; break;
95 case XFER_UDMA_3:
96 case XFER_UDMA_1: TB = 0x40; TC = 0x02; break;
97 case XFER_UDMA_0:
98 case XFER_MW_DMA_2: TB = 0x60; TC = 0x03; break;
99 case XFER_MW_DMA_1: TB = 0x60; TC = 0x04; break;
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200100 case XFER_MW_DMA_0: TB = 0xE0; TC = 0x0F; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 case XFER_SW_DMA_2: TB = 0x60; TC = 0x05; break;
102 case XFER_SW_DMA_1: TB = 0x80; TC = 0x06; break;
103 case XFER_SW_DMA_0: TB = 0xC0; TC = 0x0B; break;
104 case XFER_PIO_4: TA = 0x01; TB = 0x04; break;
105 case XFER_PIO_3: TA = 0x02; TB = 0x06; break;
106 case XFER_PIO_2: TA = 0x03; TB = 0x08; break;
107 case XFER_PIO_1: TA = 0x05; TB = 0x0C; break;
108 case XFER_PIO_0:
109 default: TA = 0x09; TB = 0x13; break;
110 }
111
112 if (speed < XFER_SW_DMA_0) {
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200113 /*
114 * preserve SYNC_INT / ERDDY_EN bits while clearing
115 * Prefetch_EN / IORDY_EN / PA[3:0] bits of register A
116 */
117 AP &= ~0x3f;
118 if (drive->id->capability & 4)
119 AP |= 0x20; /* set IORDY_EN bit */
120 if (drive->media == ide_disk)
121 AP |= 0x10; /* set Prefetch_EN bit */
122 /* clear PB[4:0] bits of register B */
123 BP &= ~0x1f;
124 pci_write_config_byte(dev, drive_pci, AP | TA);
125 pci_write_config_byte(dev, drive_pci + 1, BP | TB);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 } else {
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200127 /* clear MB[2:0] bits of register B */
128 BP &= ~0xe0;
129 /* clear MC[3:0] bits of register C */
130 CP &= ~0x0f;
131 pci_write_config_byte(dev, drive_pci + 1, BP | TB);
132 pci_write_config_byte(dev, drive_pci + 2, CP | TC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 }
134
135#if PDC202XX_DEBUG_DRIVE_INFO
136 printk(KERN_DEBUG "%s: %s drive%d 0x%08x ",
137 drive->name, ide_xfer_verbose(speed),
138 drive->dn, drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200139 pci_read_config_dword(dev, drive_pci, &drive_conf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 printk("0x%08x\n", drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200141#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200143 return ide_config_drive_speed(drive, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144}
145
Sergei Shtylyovfed21642007-02-17 02:40:22 +0100146static void pdc202xx_tune_drive(ide_drive_t *drive, u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147{
Bartlomiej Zolnierkiewicz21347582007-07-20 01:11:58 +0200148 pio = ide_get_best_pio_mode(drive, pio, 4);
Sergei Shtylyovfed21642007-02-17 02:40:22 +0100149 pdc202xx_tune_chipset(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150}
151
152static u8 pdc202xx_old_cable_detect (ide_hwif_t *hwif)
153{
154 u16 CIS = 0, mask = (hwif->channel) ? (1<<11) : (1<<10);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200155
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 pci_read_config_word(hwif->pci_dev, 0x50, &CIS);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200157
158 return (CIS & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159}
160
161/*
162 * Set the control register to use the 66MHz system
163 * clock for UDMA 3/4/5 mode operation when necessary.
164 *
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200165 * FIXME: this register is shared by both channels, some locking is needed
166 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 * It may also be possible to leave the 66MHz clock on
168 * and readjust the timing parameters.
169 */
170static void pdc_old_enable_66MHz_clock(ide_hwif_t *hwif)
171{
172 unsigned long clock_reg = hwif->dma_master + 0x11;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100173 u8 clock = inb(clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100175 outb(clock | (hwif->channel ? 0x08 : 0x02), clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176}
177
178static void pdc_old_disable_66MHz_clock(ide_hwif_t *hwif)
179{
180 unsigned long clock_reg = hwif->dma_master + 0x11;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100181 u8 clock = inb(clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100183 outb(clock & ~(hwif->channel ? 0x08 : 0x02), clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184}
185
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186static int pdc202xx_config_drive_xfer_rate (ide_drive_t *drive)
187{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 drive->init_speed = 0;
189
Bartlomiej Zolnierkiewiczbd203b52007-05-16 00:51:43 +0200190 if (ide_tune_dma(drive))
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100191 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100193 if (ide_use_fast_pio(drive))
Sergei Shtylyovfed21642007-02-17 02:40:22 +0100194 pdc202xx_tune_drive(drive, 255);
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100195
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100196 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197}
198
199static int pdc202xx_quirkproc (ide_drive_t *drive)
200{
Sergei Shtylyovd24ec422007-02-07 18:18:39 +0100201 const char **list, *model = drive->id->model;
202
203 for (list = pdc_quirk_drives; *list != NULL; list++)
204 if (strstr(model, *list) != NULL)
205 return 2;
206 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207}
208
209static void pdc202xx_old_ide_dma_start(ide_drive_t *drive)
210{
211 if (drive->current_speed > XFER_UDMA_2)
212 pdc_old_enable_66MHz_clock(drive->hwif);
Tobias Oedf3d5b342006-10-03 01:14:17 -0700213 if (drive->media != ide_disk || drive->addressing == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 struct request *rq = HWGROUP(drive)->rq;
215 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 unsigned long high_16 = hwif->dma_master;
217 unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
218 u32 word_count = 0;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100219 u8 clock = inb(high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100221 outb(clock | (hwif->channel ? 0x08 : 0x02), high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 word_count = (rq->nr_sectors << 8);
223 word_count = (rq_data_dir(rq) == READ) ?
224 word_count | 0x05000000 :
225 word_count | 0x06000000;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100226 outl(word_count, atapi_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 }
228 ide_dma_start(drive);
229}
230
231static int pdc202xx_old_ide_dma_end(ide_drive_t *drive)
232{
Tobias Oedf3d5b342006-10-03 01:14:17 -0700233 if (drive->media != ide_disk || drive->addressing == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 unsigned long high_16 = hwif->dma_master;
236 unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
237 u8 clock = 0;
238
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100239 outl(0, atapi_reg); /* zero out extra */
240 clock = inb(high_16 + 0x11);
241 outb(clock & ~(hwif->channel ? 0x08:0x02), high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 }
243 if (drive->current_speed > XFER_UDMA_2)
244 pdc_old_disable_66MHz_clock(drive->hwif);
245 return __ide_dma_end(drive);
246}
247
248static int pdc202xx_old_ide_dma_test_irq(ide_drive_t *drive)
249{
250 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 unsigned long high_16 = hwif->dma_master;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100252 u8 dma_stat = inb(hwif->dma_status);
253 u8 sc1d = inb(high_16 + 0x001d);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254
255 if (hwif->channel) {
256 /* bit7: Error, bit6: Interrupting, bit5: FIFO Full, bit4: FIFO Empty */
257 if ((sc1d & 0x50) == 0x50)
258 goto somebody_else;
259 else if ((sc1d & 0x40) == 0x40)
260 return (dma_stat & 4) == 4;
261 } else {
262 /* bit3: Error, bit2: Interrupting, bit1: FIFO Full, bit0: FIFO Empty */
263 if ((sc1d & 0x05) == 0x05)
264 goto somebody_else;
265 else if ((sc1d & 0x04) == 0x04)
266 return (dma_stat & 4) == 4;
267 }
268somebody_else:
269 return (dma_stat & 4) == 4; /* return 1 if INTR asserted */
270}
271
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200272static void pdc202xx_dma_lost_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273{
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200274 ide_hwif_t *hwif = HWIF(drive);
275
276 if (hwif->resetproc != NULL)
277 hwif->resetproc(drive);
278
279 ide_dma_lost_irq(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280}
281
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200282static void pdc202xx_dma_timeout(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283{
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200284 ide_hwif_t *hwif = HWIF(drive);
285
286 if (hwif->resetproc != NULL)
287 hwif->resetproc(drive);
288
289 ide_dma_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290}
291
292static void pdc202xx_reset_host (ide_hwif_t *hwif)
293{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 unsigned long high_16 = hwif->dma_master;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100295 u8 udma_speed_flag = inb(high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100297 outb(udma_speed_flag | 0x10, high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 mdelay(100);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100299 outb(udma_speed_flag & ~0x10, high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 mdelay(2000); /* 2 seconds ?! */
301
302 printk(KERN_WARNING "PDC202XX: %s channel reset.\n",
303 hwif->channel ? "Secondary" : "Primary");
304}
305
306static void pdc202xx_reset (ide_drive_t *drive)
307{
308 ide_hwif_t *hwif = HWIF(drive);
309 ide_hwif_t *mate = hwif->mate;
310
311 pdc202xx_reset_host(hwif);
312 pdc202xx_reset_host(mate);
Sergei Shtylyovfed21642007-02-17 02:40:22 +0100313 pdc202xx_tune_drive(drive, 255);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314}
315
Alan Cox57e834e2006-06-28 04:27:03 -0700316static unsigned int __devinit init_chipset_pdc202xx(struct pci_dev *dev,
317 const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 return dev->irq;
320}
321
322static void __devinit init_hwif_pdc202xx(ide_hwif_t *hwif)
323{
324 struct pci_dev *dev = hwif->pci_dev;
325
326 /* PDC20265 has problems with large LBA48 requests */
327 if ((dev->device == PCI_DEVICE_ID_PROMISE_20267) ||
328 (dev->device == PCI_DEVICE_ID_PROMISE_20265))
329 hwif->rqsize = 256;
330
331 hwif->autodma = 0;
Sergei Shtylyovfed21642007-02-17 02:40:22 +0100332 hwif->tuneproc = &pdc202xx_tune_drive;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 hwif->quirkproc = &pdc202xx_quirkproc;
334
Sergei Shtylyov8b6ebe02006-06-26 00:26:16 -0700335 if (hwif->pci_dev->device != PCI_DEVICE_ID_PROMISE_20246)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 hwif->resetproc = &pdc202xx_reset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
338 hwif->speedproc = &pdc202xx_tune_chipset;
339
340 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
341
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200342 hwif->ultra_mask = hwif->cds->udma_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 hwif->mwdma_mask = 0x07;
344 hwif->swdma_mask = 0x07;
Tobias Oedf3d5b342006-10-03 01:14:17 -0700345 hwif->atapi_dma = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
Alan Cox57e834e2006-06-28 04:27:03 -0700347 hwif->err_stops_fifo = 1;
348
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 hwif->ide_dma_check = &pdc202xx_config_drive_xfer_rate;
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200350 hwif->dma_lost_irq = &pdc202xx_dma_lost_irq;
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200351 hwif->dma_timeout = &pdc202xx_dma_timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
353 if (hwif->pci_dev->device != PCI_DEVICE_ID_PROMISE_20246) {
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200354 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
355 hwif->cbl = pdc202xx_old_cable_detect(hwif);
356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 hwif->dma_start = &pdc202xx_old_ide_dma_start;
358 hwif->ide_dma_end = &pdc202xx_old_ide_dma_end;
359 }
360 hwif->ide_dma_test_irq = &pdc202xx_old_ide_dma_test_irq;
361
362 if (!noautodma)
363 hwif->autodma = 1;
364 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365}
366
367static void __devinit init_dma_pdc202xx(ide_hwif_t *hwif, unsigned long dmabase)
368{
369 u8 udma_speed_flag = 0, primary_mode = 0, secondary_mode = 0;
370
371 if (hwif->channel) {
372 ide_setup_dma(hwif, dmabase, 8);
373 return;
374 }
375
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100376 udma_speed_flag = inb(dmabase | 0x1f);
377 primary_mode = inb(dmabase | 0x1a);
378 secondary_mode = inb(dmabase | 0x1b);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 printk(KERN_INFO "%s: (U)DMA Burst Bit %sABLED " \
380 "Primary %s Mode " \
381 "Secondary %s Mode.\n", hwif->cds->name,
382 (udma_speed_flag & 1) ? "EN" : "DIS",
383 (primary_mode & 1) ? "MASTER" : "PCI",
384 (secondary_mode & 1) ? "MASTER" : "PCI" );
385
386#ifdef CONFIG_PDC202XX_BURST
387 if (!(udma_speed_flag & 1)) {
388 printk(KERN_INFO "%s: FORCING BURST BIT 0x%02x->0x%02x ",
389 hwif->cds->name, udma_speed_flag,
390 (udma_speed_flag|1));
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100391 outb(udma_speed_flag | 1, dmabase | 0x1f);
392 printk("%sACTIVE\n", (inb(dmabase | 0x1f) & 1) ? "" : "IN");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 }
394#endif /* CONFIG_PDC202XX_BURST */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395
396 ide_setup_dma(hwif, dmabase, 8);
397}
398
399static int __devinit init_setup_pdc202ata4(struct pci_dev *dev,
400 ide_pci_device_t *d)
401{
402 if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE) {
403 u8 irq = 0, irq2 = 0;
404 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
405 /* 0xbc */
406 pci_read_config_byte(dev, (PCI_INTERRUPT_LINE)|0x80, &irq2);
407 if (irq != irq2) {
408 pci_write_config_byte(dev,
409 (PCI_INTERRUPT_LINE)|0x80, irq); /* 0xbc */
410 printk(KERN_INFO "%s: pci-config space interrupt "
411 "mirror fixed.\n", d->name);
412 }
413 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 return ide_setup_pci_device(dev, d);
415}
416
417static int __devinit init_setup_pdc20265(struct pci_dev *dev,
418 ide_pci_device_t *d)
419{
420 if ((dev->bus->self) &&
421 (dev->bus->self->vendor == PCI_VENDOR_ID_INTEL) &&
422 ((dev->bus->self->device == PCI_DEVICE_ID_INTEL_I960) ||
423 (dev->bus->self->device == PCI_DEVICE_ID_INTEL_I960RM))) {
424 printk(KERN_INFO "ide: Skipping Promise PDC20265 "
425 "attached to I2O RAID controller.\n");
426 return -ENODEV;
427 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 return ide_setup_pci_device(dev, d);
429}
430
431static int __devinit init_setup_pdc202xx(struct pci_dev *dev,
432 ide_pci_device_t *d)
433{
434 return ide_setup_pci_device(dev, d);
435}
436
437static ide_pci_device_t pdc202xx_chipsets[] __devinitdata = {
438 { /* 0 */
439 .name = "PDC20246",
440 .init_setup = init_setup_pdc202ata4,
441 .init_chipset = init_chipset_pdc202xx,
442 .init_hwif = init_hwif_pdc202xx,
443 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 .bootable = OFF_BOARD,
446 .extra = 16,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200447 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200448 .udma_mask = 0x07, /* udma0-2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 },{ /* 1 */
450 .name = "PDC20262",
451 .init_setup = init_setup_pdc202ata4,
452 .init_chipset = init_chipset_pdc202xx,
453 .init_hwif = init_hwif_pdc202xx,
454 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 .bootable = OFF_BOARD,
457 .extra = 48,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200458 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200459 .udma_mask = 0x1f, /* udma0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 },{ /* 2 */
461 .name = "PDC20263",
462 .init_setup = init_setup_pdc202ata4,
463 .init_chipset = init_chipset_pdc202xx,
464 .init_hwif = init_hwif_pdc202xx,
465 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 .bootable = OFF_BOARD,
468 .extra = 48,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200469 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200470 .udma_mask = 0x1f, /* udma0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 },{ /* 3 */
472 .name = "PDC20265",
473 .init_setup = init_setup_pdc20265,
474 .init_chipset = init_chipset_pdc202xx,
475 .init_hwif = init_hwif_pdc202xx,
476 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 .bootable = OFF_BOARD,
479 .extra = 48,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200480 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200481 .udma_mask = 0x3f, /* udma0-5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 },{ /* 4 */
483 .name = "PDC20267",
484 .init_setup = init_setup_pdc202xx,
485 .init_chipset = init_chipset_pdc202xx,
486 .init_hwif = init_hwif_pdc202xx,
487 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 .bootable = OFF_BOARD,
490 .extra = 48,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200491 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200492 .udma_mask = 0x3f, /* udma0-5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 }
494};
495
496/**
497 * pdc202xx_init_one - called when a PDC202xx is found
498 * @dev: the pdc202xx device
499 * @id: the matching pci id
500 *
501 * Called when the PCI registration layer (or the IDE initialization)
502 * finds a device matching our IDE device tables.
503 */
504
505static int __devinit pdc202xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
506{
507 ide_pci_device_t *d = &pdc202xx_chipsets[id->driver_data];
508
509 return d->init_setup(dev, d);
510}
511
512static struct pci_device_id pdc202xx_pci_tbl[] = {
513 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20246, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
514 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20262, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
515 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
516 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20265, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
517 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20267, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
518 { 0, },
519};
520MODULE_DEVICE_TABLE(pci, pdc202xx_pci_tbl);
521
522static struct pci_driver driver = {
523 .name = "Promise_Old_IDE",
524 .id_table = pdc202xx_pci_tbl,
525 .probe = pdc202xx_init_one,
526};
527
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100528static int __init pdc202xx_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529{
530 return ide_pci_register_driver(&driver);
531}
532
533module_init(pdc202xx_ide_init);
534
535MODULE_AUTHOR("Andre Hedrick, Frank Tiernan");
536MODULE_DESCRIPTION("PCI driver module for older Promise IDE");
537MODULE_LICENSE("GPL");