blob: 48abd356eebed173539769e5ca2584bf812b3f35 [file] [log] [blame]
Abhimanyu Kapur440cdde2012-12-04 00:05:40 -08001/* Copyright (c) 2011-2013, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
Abhimanyu Kapur440cdde2012-12-04 00:05:40 -080013#include <linux/err.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070014#include <linux/kernel.h>
Niranjana Vishwanathapurac1edd402012-06-28 15:32:50 -060015#include <linux/bitops.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070016#include <linux/platform_device.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070017#include <linux/gpio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070018#include <linux/io.h>
19#include <linux/irq.h>
Kenneth Heitke748593a2011-07-15 15:45:11 -060020#include <linux/i2c.h>
David Keitel2f613d92012-02-15 11:29:16 -080021#include <linux/i2c/smb349.h>
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -080022#include <linux/i2c/sx150x.h>
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -060023#include <linux/slimbus/slimbus.h>
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +053024#include <linux/mfd/wcd9xxx/core.h>
25#include <linux/mfd/wcd9xxx/pdata.h>
Amy Maloche70090f992012-02-16 16:35:26 -080026#include <linux/mfd/pm8xxx/misc.h>
Kenneth Heitke36920d32011-07-20 16:44:30 -060027#include <linux/msm_ssbi.h>
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -070028#include <linux/spi/spi.h>
Laura Abbott744e3f82012-08-10 10:49:33 -070029#include <linux/dma-contiguous.h>
Ramesh Masavarapu28311912011-10-27 11:04:12 -070030#include <linux/dma-mapping.h>
31#include <linux/platform_data/qcom_crypto_device.h>
Mitchel Humpherysca983d82012-09-06 11:32:54 -070032#include <linux/msm_ion.h>
Jack Cheung46bfffa2012-01-19 15:26:24 -080033#include <linux/memory.h>
Larry Bassel67b921d2012-04-06 10:23:27 -070034#include <linux/memblock.h>
Praveen Chidambaram877d7a42012-06-05 14:33:20 -060035#include <linux/msm_thermal.h>
Jing Lin21ed4de2012-02-05 15:53:28 -080036#include <linux/i2c/atmel_mxt_ts.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070037#include <linux/cyttsp-qc.h>
Amy Maloche70090f992012-02-16 16:35:26 -080038#include <linux/i2c/isa1200.h>
Mohan Pallaka474b94b2012-01-25 12:59:58 +053039#include <linux/gpio_keys.h>
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -080040#include <linux/epm_adc.h>
Jay Chokshie7d8d4f2012-04-04 14:47:57 -070041#include <linux/i2c/sx150x.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042#include <asm/mach-types.h>
43#include <asm/mach/arch.h>
44#include <asm/hardware/gic.h>
Sahitya Tummala3586ed92011-08-03 09:13:23 +053045#include <asm/mach/mmc.h>
Ankit Verma6b7e2ba2012-01-26 15:48:54 -080046#include <linux/platform_data/qcom_wcnss_device.h>
Bar Weinerf82c5872012-10-23 14:31:26 +020047#include <linux/ci-bridge-spi.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048
49#include <mach/board.h>
50#include <mach/msm_iomap.h>
Olav Haugan7c6aa742012-01-16 16:47:37 -080051#include <mach/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052#include <linux/usb/msm_hsusb.h>
53#include <linux/usb/android.h>
54#include <mach/socinfo.h>
Harini Jayaramanc4c58692011-07-19 14:50:10 -060055#include <mach/msm_spi.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056#include "timer.h"
57#include "devices.h"
Joel King4ebccc62011-07-22 09:43:22 -070058#include <mach/gpiomux.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060059#include <mach/rpm.h>
Kevin Chan13be4e22011-10-20 11:30:32 -070060#include <mach/msm_memtypes.h>
61#include <linux/bootmem.h>
62#include <asm/setup.h>
Ramesh Masavarapu28311912011-10-27 11:04:12 -070063#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080064#include <mach/msm_dsps.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070065#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060066#include <mach/cpuidle.h>
Joel Kingdacbc822012-01-25 13:30:57 -080067#include <mach/mdm2.h>
Siddartha Mohanadosscaeaa922012-02-07 16:41:38 -080068#include <linux/msm_tsens.h>
Stephen Boyd4d0d2582012-02-10 14:49:40 -080069#include <mach/msm_xo.h>
Laura Abbott350c8362012-02-28 14:46:52 -080070#include <mach/msm_rtb.h>
Mayank Rana262e9032012-05-10 15:14:00 -070071#include <mach/msm_serial_hs.h>
Santosh Mardieff9a742012-04-09 23:23:39 +053072#include <sound/cs8427.h>
Ravi Kumar V05931a22012-04-04 17:09:37 +053073#include <media/gpio-ir-recv.h>
Larry Bassel67b921d2012-04-06 10:23:27 -070074#include <linux/fmem.h>
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -060075#include <mach/msm_pcie.h>
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -070076#include <mach/restart.h>
Niranjana Vishwanathapurac1edd402012-06-28 15:32:50 -060077#include <mach/msm_iomap.h>
Joel King4ebccc62011-07-22 09:43:22 -070078
Jeff Ohlstein7e668552011-10-06 16:17:25 -070079#include "msm_watchdog.h"
Stepan Moskovchenko5a83dba2011-12-05 17:30:17 -080080#include "board-8064.h"
Matt Wagantall33d01f52012-02-23 23:27:44 -080081#include "clock.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060082#include "spm.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053083#include <mach/mpm.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060084#include "rpm_resources.h"
Matt Wagantall7cca4642012-02-01 16:43:24 -080085#include "pm.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060086#include "pm-boot.h"
Rajesh Sastrulaaee8af32012-01-20 11:46:31 -080087#include "devices-msm8x60.h"
Hanumant Singh50440d42012-04-23 19:27:16 -070088#include "smd_private.h"
Syed Rameez Mustafa9de46342012-11-30 11:00:08 -080089#include "platsmp.h"
Jay Chokshiea67c622011-07-29 17:12:26 -070090
Abhishek Kharbanda72dc72e2012-06-07 13:41:37 -070091#define MHL_GPIO_INT 30
92#define MHL_GPIO_RESET 35
93
Olav Haugan7c6aa742012-01-16 16:47:37 -080094#define MSM_PMEM_ADSP_SIZE 0x7800000
Bharath Ramachandramurthy2fd017a2012-03-13 10:21:09 -070095#define MSM_PMEM_AUDIO_SIZE 0x4CF000
Olav Haugan7c6aa742012-01-16 16:47:37 -080096#ifdef CONFIG_FB_MSM_HDMI_AS_PRIMARY
97#define MSM_PMEM_SIZE 0x4000000 /* 64 Mbytes */
98#else
Chetan Kalyan72aac4f2012-02-23 14:56:54 -080099#define MSM_PMEM_SIZE 0x4000000 /* 64 Mbytes */
Olav Haugan7c6aa742012-01-16 16:47:37 -0800100#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700101
Olav Haugan7c6aa742012-01-16 16:47:37 -0800102#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Hanumant Singheadb7502012-05-15 18:14:04 -0700103#define HOLE_SIZE 0x20000
Rajeshwar Kurapatyc3e190a2012-12-04 19:28:05 +0530104#define MSM_ION_MFC_META_SIZE 0x40000 /* 256 Kbytes */
Mitchel Humpherys05e58812012-08-13 14:24:13 -0700105#define MSM_CONTIG_MEM_SIZE 0x65000
Olav Haugan129992c2012-03-22 09:54:01 -0700106#ifdef CONFIG_MSM_IOMMU
107#define MSM_ION_MM_SIZE 0x3800000
108#define MSM_ION_SF_SIZE 0
Olav Haugan39477bb2012-05-14 16:05:36 -0700109#define MSM_ION_QSECOM_SIZE 0x780000 /* (7.5MB) */
Laura Abbott98e8ddc2013-02-09 09:35:30 -0800110#define MSM_ION_HEAP_NUM 8
Olav Haugan129992c2012-03-22 09:54:01 -0700111#else
Olav Haugan7c6aa742012-01-16 16:47:37 -0800112#define MSM_ION_MM_SIZE MSM_PMEM_ADSP_SIZE
Olav Haugan129992c2012-03-22 09:54:01 -0700113#define MSM_ION_SF_SIZE MSM_PMEM_SIZE
Olav Haugan39477bb2012-05-14 16:05:36 -0700114#define MSM_ION_QSECOM_SIZE 0x600000 /* (6MB) */
Olav Haugan129992c2012-03-22 09:54:01 -0700115#define MSM_ION_HEAP_NUM 8
116#endif
Hanumant Singheadb7502012-05-15 18:14:04 -0700117#define MSM_ION_MM_FW_SIZE (0x200000 - HOLE_SIZE) /* (2MB - 128KB) */
Rajeshwar Kurapatyc3e190a2012-12-04 19:28:05 +0530118#define MSM_ION_MFC_SIZE (SZ_8K + MSM_ION_MFC_META_SIZE)
Olav Haugan2c43fac2012-01-19 11:06:37 -0800119#define MSM_ION_AUDIO_SIZE MSM_PMEM_AUDIO_SIZE
Olav Haugan7c6aa742012-01-16 16:47:37 -0800120#else
Mitchel Humpherys05e58812012-08-13 14:24:13 -0700121#define MSM_CONTIG_MEM_SIZE 0x110C000
Olav Haugan7c6aa742012-01-16 16:47:37 -0800122#define MSM_ION_HEAP_NUM 1
123#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700124
Hanumant Singheadb7502012-05-15 18:14:04 -0700125#define APQ8064_FIXED_AREA_START (0xa0000000 - (MSM_ION_MM_FW_SIZE + \
126 HOLE_SIZE))
Larry Bassel67b921d2012-04-06 10:23:27 -0700127#define MAX_FIXED_AREA_SIZE 0x10000000
Hanumant Singheadb7502012-05-15 18:14:04 -0700128#define MSM_MM_FW_SIZE (0x200000 - HOLE_SIZE)
129#define APQ8064_FW_START APQ8064_FIXED_AREA_START
Laura Abbott98e8ddc2013-02-09 09:35:30 -0800130#define MSM_ION_ADSP_SIZE SZ_8M
Larry Bassel67b921d2012-04-06 10:23:27 -0700131
Niranjana Vishwanathapurac1edd402012-06-28 15:32:50 -0600132#define QFPROM_RAW_FEAT_CONFIG_ROW0_MSB (MSM_QFPROM_BASE + 0x23c)
133#define QFPROM_RAW_OEM_CONFIG_ROW0_LSB (MSM_QFPROM_BASE + 0x220)
134
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -0600135/* PCIE AXI address space */
136#define PCIE_AXI_BAR_PHYS 0x08000000
137#define PCIE_AXI_BAR_SIZE SZ_128M
138
Niranjana Vishwanathapura459a27d2012-07-20 12:23:55 -0600139/* PCIe pmic gpios */
140#define PCIE_WAKE_N_PMIC_GPIO 12
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -0600141#define PCIE_PWR_EN_PMIC_GPIO 13
142#define PCIE_RST_N_PMIC_MPP 1
Yan Hedbc96ce2013-01-29 12:39:33 -0800143#define PCIE_WAKE_N_PMIC_GPIO_HRD 22
144#define PCIE_PWR_EN_PMIC_GPIO_HRD 23
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -0600145
Rohit Vaswani4375c802013-01-09 13:38:19 -0800146/* PCIe pmic gpios for fsm8064_ep */
147/* Unused pin. The WAKE feature is not supported on fsm8064_ep */
148#define PCIE_EP_WAKE_N_PMIC_GPIO 11
149#define PCIE_EP_RST_N_PMIC_GPIO 37
150
Mitchel Humpherys05e58812012-08-13 14:24:13 -0700151#ifdef CONFIG_KERNEL_MSM_CONTIG_MEM_REGION
152static unsigned msm_contig_mem_size = MSM_CONTIG_MEM_SIZE;
153static int __init msm_contig_mem_size_setup(char *p)
Kevin Chan13be4e22011-10-20 11:30:32 -0700154{
Mitchel Humpherys05e58812012-08-13 14:24:13 -0700155 msm_contig_mem_size = memparse(p, NULL);
Olav Haugan7c6aa742012-01-16 16:47:37 -0800156 return 0;
Kevin Chan13be4e22011-10-20 11:30:32 -0700157}
Mitchel Humpherys05e58812012-08-13 14:24:13 -0700158early_param("msm_contig_mem_size", msm_contig_mem_size_setup);
Olav Haugan7c6aa742012-01-16 16:47:37 -0800159#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700160
Binqiang Qiuf165c922012-08-15 18:00:18 -0700161#ifdef CONFIG_BATTERY_BCL
162static struct platform_device battery_bcl_device = {
163 .name = "battery_current_limit",
164 .id = -1,
165};
166#endif
167
Larry Bassel67b921d2012-04-06 10:23:27 -0700168struct fmem_platform_data apq8064_fmem_pdata = {
169};
170
Olav Haugan7c6aa742012-01-16 16:47:37 -0800171static struct memtype_reserve apq8064_reserve_table[] __initdata = {
172 [MEMTYPE_SMI] = {
173 },
174 [MEMTYPE_EBI0] = {
175 .flags = MEMTYPE_FLAGS_1M_ALIGN,
176 },
177 [MEMTYPE_EBI1] = {
178 .flags = MEMTYPE_FLAGS_1M_ALIGN,
179 },
180};
Kevin Chan13be4e22011-10-20 11:30:32 -0700181
Laura Abbott350c8362012-02-28 14:46:52 -0800182static void __init reserve_rtb_memory(void)
183{
184#if defined(CONFIG_MSM_RTB)
Laura Abbottb93525f2012-04-12 09:57:19 -0700185 apq8064_reserve_table[MEMTYPE_EBI1].size += apq8064_rtb_pdata.size;
Laura Abbott350c8362012-02-28 14:46:52 -0800186#endif
187}
188
Olav Haugan7c6aa742012-01-16 16:47:37 -0800189static int apq8064_paddr_to_memtype(unsigned int paddr)
190{
191 return MEMTYPE_EBI1;
192}
193
Steve Mucklef132c6c2012-06-06 18:30:57 -0700194#define FMEM_ENABLED 0
Larry Bassel67b921d2012-04-06 10:23:27 -0700195
Olav Haugan7c6aa742012-01-16 16:47:37 -0800196#ifdef CONFIG_ION_MSM
197#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Laura Abbottb93525f2012-04-12 09:57:19 -0700198static struct ion_cp_heap_pdata cp_mm_apq8064_ion_pdata = {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800199 .permission_type = IPT_TYPE_MM_CARVEOUT,
Olav Haugand3d29682012-01-19 10:57:07 -0800200 .align = PAGE_SIZE,
Larry Bassel67b921d2012-04-06 10:23:27 -0700201 .reusable = FMEM_ENABLED,
202 .mem_is_fmem = FMEM_ENABLED,
203 .fixed_position = FIXED_MIDDLE,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800204};
205
Laura Abbottb93525f2012-04-12 09:57:19 -0700206static struct ion_cp_heap_pdata cp_mfc_apq8064_ion_pdata = {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800207 .permission_type = IPT_TYPE_MFC_SHAREDMEM,
Olav Haugand3d29682012-01-19 10:57:07 -0800208 .align = PAGE_SIZE,
Larry Bassel67b921d2012-04-06 10:23:27 -0700209 .reusable = 0,
210 .mem_is_fmem = FMEM_ENABLED,
211 .fixed_position = FIXED_HIGH,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800212};
213
Laura Abbottb93525f2012-04-12 09:57:19 -0700214static struct ion_co_heap_pdata co_apq8064_ion_pdata = {
Olav Haugand3d29682012-01-19 10:57:07 -0800215 .adjacent_mem_id = INVALID_HEAP_ID,
216 .align = PAGE_SIZE,
Larry Bassel67b921d2012-04-06 10:23:27 -0700217 .mem_is_fmem = 0,
Olav Haugand3d29682012-01-19 10:57:07 -0800218};
219
Laura Abbottb93525f2012-04-12 09:57:19 -0700220static struct ion_co_heap_pdata fw_co_apq8064_ion_pdata = {
Olav Haugand3d29682012-01-19 10:57:07 -0800221 .adjacent_mem_id = ION_CP_MM_HEAP_ID,
222 .align = SZ_128K,
Larry Bassel67b921d2012-04-06 10:23:27 -0700223 .mem_is_fmem = FMEM_ENABLED,
224 .fixed_position = FIXED_LOW,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800225};
226#endif
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800227
Laura Abbott744e3f82012-08-10 10:49:33 -0700228static u64 msm_dmamask = DMA_BIT_MASK(32);
229
230static struct platform_device ion_mm_heap_device = {
231 .name = "ion-mm-heap-device",
232 .id = -1,
233 .dev = {
234 .dma_mask = &msm_dmamask,
235 .coherent_dma_mask = DMA_BIT_MASK(32),
236 }
237};
238
Laura Abbott98e8ddc2013-02-09 09:35:30 -0800239static struct platform_device ion_adsp_heap_device = {
240 .name = "ion-adsp-heap-device",
241 .id = -1,
242 .dev = {
243 .dma_mask = &msm_dmamask,
244 .coherent_dma_mask = DMA_BIT_MASK(32),
245 }
246};
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800247/**
248 * These heaps are listed in the order they will be allocated. Due to
249 * video hardware restrictions and content protection the FW heap has to
250 * be allocated adjacent (below) the MM heap and the MFC heap has to be
251 * allocated after the MM heap to ensure MFC heap is not more than 256MB
252 * away from the base address of the FW heap.
253 * However, the order of FW heap and MM heap doesn't matter since these
254 * two heaps are taken care of by separate code to ensure they are adjacent
255 * to each other.
256 * Don't swap the order unless you know what you are doing!
257 */
Benjamin Gaignard63d81032012-06-25 15:27:30 -0700258struct ion_platform_heap apq8064_heaps[] = {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800259 {
260 .id = ION_SYSTEM_HEAP_ID,
261 .type = ION_HEAP_TYPE_SYSTEM,
262 .name = ION_VMALLOC_HEAP_NAME,
263 },
264#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
265 {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800266 .id = ION_CP_MM_HEAP_ID,
267 .type = ION_HEAP_TYPE_CP,
268 .name = ION_MM_HEAP_NAME,
269 .size = MSM_ION_MM_SIZE,
270 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700271 .extra_data = (void *) &cp_mm_apq8064_ion_pdata,
Laura Abbott744e3f82012-08-10 10:49:33 -0700272 .priv = &ion_mm_heap_device.dev
Olav Haugan7c6aa742012-01-16 16:47:37 -0800273 },
274 {
Olav Haugand3d29682012-01-19 10:57:07 -0800275 .id = ION_MM_FIRMWARE_HEAP_ID,
276 .type = ION_HEAP_TYPE_CARVEOUT,
277 .name = ION_MM_FIRMWARE_HEAP_NAME,
278 .size = MSM_ION_MM_FW_SIZE,
279 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700280 .extra_data = (void *) &fw_co_apq8064_ion_pdata,
Olav Haugand3d29682012-01-19 10:57:07 -0800281 },
282 {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800283 .id = ION_CP_MFC_HEAP_ID,
284 .type = ION_HEAP_TYPE_CP,
285 .name = ION_MFC_HEAP_NAME,
286 .size = MSM_ION_MFC_SIZE,
287 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700288 .extra_data = (void *) &cp_mfc_apq8064_ion_pdata,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800289 },
Olav Haugan129992c2012-03-22 09:54:01 -0700290#ifndef CONFIG_MSM_IOMMU
Olav Haugan7c6aa742012-01-16 16:47:37 -0800291 {
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800292 .id = ION_SF_HEAP_ID,
293 .type = ION_HEAP_TYPE_CARVEOUT,
294 .name = ION_SF_HEAP_NAME,
295 .size = MSM_ION_SF_SIZE,
296 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700297 .extra_data = (void *) &co_apq8064_ion_pdata,
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800298 },
Olav Haugan129992c2012-03-22 09:54:01 -0700299#endif
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800300 {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800301 .id = ION_IOMMU_HEAP_ID,
302 .type = ION_HEAP_TYPE_IOMMU,
303 .name = ION_IOMMU_HEAP_NAME,
304 },
Olav Hauganf45e2142012-01-19 11:01:01 -0800305 {
306 .id = ION_QSECOM_HEAP_ID,
307 .type = ION_HEAP_TYPE_CARVEOUT,
308 .name = ION_QSECOM_HEAP_NAME,
309 .size = MSM_ION_QSECOM_SIZE,
310 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700311 .extra_data = (void *) &co_apq8064_ion_pdata,
Olav Hauganf45e2142012-01-19 11:01:01 -0800312 },
Olav Haugan2c43fac2012-01-19 11:06:37 -0800313 {
314 .id = ION_AUDIO_HEAP_ID,
315 .type = ION_HEAP_TYPE_CARVEOUT,
316 .name = ION_AUDIO_HEAP_NAME,
317 .size = MSM_ION_AUDIO_SIZE,
318 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700319 .extra_data = (void *) &co_apq8064_ion_pdata,
Olav Haugan2c43fac2012-01-19 11:06:37 -0800320 },
Laura Abbott98e8ddc2013-02-09 09:35:30 -0800321 {
322 .id = ION_ADSP_HEAP_ID,
323 .type = ION_HEAP_TYPE_DMA,
324 .name = ION_ADSP_HEAP_NAME,
325 .size = MSM_ION_ADSP_SIZE,
326 .memory_type = ION_EBI_TYPE,
327 .extra_data = (void *) &co_apq8064_ion_pdata,
328 .priv = &ion_adsp_heap_device.dev,
329 },
Olav Haugan7c6aa742012-01-16 16:47:37 -0800330#endif
Benjamin Gaignard63d81032012-06-25 15:27:30 -0700331};
332
333static struct ion_platform_data apq8064_ion_pdata = {
334 .nr = MSM_ION_HEAP_NUM,
335 .heaps = apq8064_heaps,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800336};
337
Laura Abbottb93525f2012-04-12 09:57:19 -0700338static struct platform_device apq8064_ion_dev = {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800339 .name = "ion-msm",
340 .id = 1,
Laura Abbottb93525f2012-04-12 09:57:19 -0700341 .dev = { .platform_data = &apq8064_ion_pdata },
Olav Haugan7c6aa742012-01-16 16:47:37 -0800342};
343#endif
344
Larry Bassel67b921d2012-04-06 10:23:27 -0700345static struct platform_device apq8064_fmem_device = {
346 .name = "fmem",
347 .id = 1,
348 .dev = { .platform_data = &apq8064_fmem_pdata },
349};
350
351static void __init reserve_mem_for_ion(enum ion_memory_types mem_type,
352 unsigned long size)
353{
354 apq8064_reserve_table[mem_type].size += size;
355}
356
357static void __init apq8064_reserve_fixed_area(unsigned long fixed_area_size)
358{
359#if defined(CONFIG_ION_MSM) && defined(CONFIG_MSM_MULTIMEDIA_USE_ION)
360 int ret;
361
362 if (fixed_area_size > MAX_FIXED_AREA_SIZE)
363 panic("fixed area size is larger than %dM\n",
364 MAX_FIXED_AREA_SIZE >> 20);
365
366 reserve_info->fixed_area_size = fixed_area_size;
367 reserve_info->fixed_area_start = APQ8064_FW_START;
368
369 ret = memblock_remove(reserve_info->fixed_area_start,
370 reserve_info->fixed_area_size);
371 BUG_ON(ret);
372#endif
373}
374
375/**
376 * Reserve memory for ION and calculate amount of reusable memory for fmem.
377 * We only reserve memory for heaps that are not reusable. However, we only
378 * support one reusable heap at the moment so we ignore the reusable flag for
379 * other than the first heap with reusable flag set. Also handle special case
380 * for video heaps (MM,FW, and MFC). Video requires heaps MM and MFC to be
381 * at a higher address than FW in addition to not more than 256MB away from the
382 * base address of the firmware. This means that if MM is reusable the other
383 * two heaps must be allocated in the same region as FW. This is handled by the
384 * mem_is_fmem flag in the platform data. In addition the MM heap must be
385 * adjacent to the FW heap for content protection purposes.
386 */
Stephen Boyd668d7652012-04-25 11:31:01 -0700387static void __init reserve_ion_memory(void)
Olav Haugan7c6aa742012-01-16 16:47:37 -0800388{
389#if defined(CONFIG_ION_MSM) && defined(CONFIG_MSM_MULTIMEDIA_USE_ION)
Larry Bassel67b921d2012-04-06 10:23:27 -0700390 unsigned int i;
Laura Abbott744e3f82012-08-10 10:49:33 -0700391 unsigned int ret;
Larry Bassel67b921d2012-04-06 10:23:27 -0700392 unsigned int fixed_size = 0;
393 unsigned int fixed_low_size, fixed_middle_size, fixed_high_size;
394 unsigned long fixed_low_start, fixed_middle_start, fixed_high_start;
Laura Abbott744e3f82012-08-10 10:49:33 -0700395 unsigned long cma_alignment;
396 unsigned int low_use_cma = 0;
397 unsigned int middle_use_cma = 0;
398 unsigned int high_use_cma = 0;
399
Larry Bassel67b921d2012-04-06 10:23:27 -0700400
Larry Bassel67b921d2012-04-06 10:23:27 -0700401 fixed_low_size = 0;
402 fixed_middle_size = 0;
403 fixed_high_size = 0;
404
Laura Abbott744e3f82012-08-10 10:49:33 -0700405 cma_alignment = PAGE_SIZE << max(MAX_ORDER, pageblock_order);
406
Larry Bassel67b921d2012-04-06 10:23:27 -0700407 for (i = 0; i < apq8064_ion_pdata.nr; ++i) {
Laura Abbott744e3f82012-08-10 10:49:33 -0700408 struct ion_platform_heap *heap =
Larry Bassel67b921d2012-04-06 10:23:27 -0700409 &(apq8064_ion_pdata.heaps[i]);
Laura Abbott744e3f82012-08-10 10:49:33 -0700410 int use_cma = 0;
411
Larry Bassel67b921d2012-04-06 10:23:27 -0700412
413 if (heap->extra_data) {
414 int fixed_position = NOT_FIXED;
Larry Bassel67b921d2012-04-06 10:23:27 -0700415
Mitchel Humpherys362b52b2012-09-13 10:53:22 -0700416 switch ((int)heap->type) {
Larry Bassel67b921d2012-04-06 10:23:27 -0700417 case ION_HEAP_TYPE_CP:
Laura Abbott744e3f82012-08-10 10:49:33 -0700418 if (((struct ion_cp_heap_pdata *)
419 heap->extra_data)->is_cma) {
420 heap->size = ALIGN(heap->size,
421 cma_alignment);
422 use_cma = 1;
423 }
Larry Bassel67b921d2012-04-06 10:23:27 -0700424 fixed_position = ((struct ion_cp_heap_pdata *)
425 heap->extra_data)->fixed_position;
426 break;
Laura Abbott744e3f82012-08-10 10:49:33 -0700427 case ION_HEAP_TYPE_DMA:
428 use_cma = 1;
429 /* Purposely fall through here */
Larry Bassel67b921d2012-04-06 10:23:27 -0700430 case ION_HEAP_TYPE_CARVEOUT:
Larry Bassel67b921d2012-04-06 10:23:27 -0700431 fixed_position = ((struct ion_co_heap_pdata *)
432 heap->extra_data)->fixed_position;
433 break;
434 default:
435 break;
436 }
437
438 if (fixed_position != NOT_FIXED)
439 fixed_size += heap->size;
440 else
441 reserve_mem_for_ion(MEMTYPE_EBI1, heap->size);
442
Laura Abbott744e3f82012-08-10 10:49:33 -0700443 if (fixed_position == FIXED_LOW) {
Larry Bassel67b921d2012-04-06 10:23:27 -0700444 fixed_low_size += heap->size;
Laura Abbott744e3f82012-08-10 10:49:33 -0700445 low_use_cma = use_cma;
446 } else if (fixed_position == FIXED_MIDDLE) {
Larry Bassel67b921d2012-04-06 10:23:27 -0700447 fixed_middle_size += heap->size;
Laura Abbott744e3f82012-08-10 10:49:33 -0700448 middle_use_cma = use_cma;
449 } else if (fixed_position == FIXED_HIGH) {
Larry Bassel67b921d2012-04-06 10:23:27 -0700450 fixed_high_size += heap->size;
Laura Abbott744e3f82012-08-10 10:49:33 -0700451 high_use_cma = use_cma;
452 } else if (use_cma) {
453 /*
454 * Heaps that use CMA but are not part of the
455 * fixed set. Create wherever.
456 */
457 dma_declare_contiguous(
458 heap->priv,
459 heap->size,
460 0,
461 0xb0000000);
462
463 }
Larry Bassel67b921d2012-04-06 10:23:27 -0700464 }
465 }
466
467 if (!fixed_size)
468 return;
469
Laura Abbott744e3f82012-08-10 10:49:33 -0700470 /*
471 * Given the setup for the fixed area, we can't round up all sizes.
472 * Some sizes must be set up exactly and aligned correctly. Incorrect
473 * alignments are considered a configuration issue
Larry Bassel67b921d2012-04-06 10:23:27 -0700474 */
Larry Bassel67b921d2012-04-06 10:23:27 -0700475
476 fixed_low_start = APQ8064_FIXED_AREA_START;
Laura Abbott744e3f82012-08-10 10:49:33 -0700477 if (low_use_cma) {
478 BUG_ON(!IS_ALIGNED(fixed_low_size + HOLE_SIZE, cma_alignment));
479 BUG_ON(!IS_ALIGNED(fixed_low_start, cma_alignment));
480 } else {
481 BUG_ON(!IS_ALIGNED(fixed_low_size + HOLE_SIZE, SECTION_SIZE));
482 ret = memblock_remove(fixed_low_start,
483 fixed_low_size + HOLE_SIZE);
484 BUG_ON(ret);
485 }
486
Hanumant Singheadb7502012-05-15 18:14:04 -0700487 fixed_middle_start = fixed_low_start + fixed_low_size + HOLE_SIZE;
Laura Abbott744e3f82012-08-10 10:49:33 -0700488 if (middle_use_cma) {
489 BUG_ON(!IS_ALIGNED(fixed_middle_start, cma_alignment));
490 BUG_ON(!IS_ALIGNED(fixed_middle_size, cma_alignment));
491 } else {
492 BUG_ON(!IS_ALIGNED(fixed_middle_size, SECTION_SIZE));
493 ret = memblock_remove(fixed_middle_start, fixed_middle_size);
494 BUG_ON(ret);
495 }
496
Larry Bassel67b921d2012-04-06 10:23:27 -0700497 fixed_high_start = fixed_middle_start + fixed_middle_size;
Laura Abbott744e3f82012-08-10 10:49:33 -0700498 if (high_use_cma) {
499 fixed_high_size = ALIGN(fixed_high_size, cma_alignment);
500 BUG_ON(!IS_ALIGNED(fixed_high_start, cma_alignment));
501 } else {
502 /* This is the end of the fixed area so it's okay to round up */
503 fixed_high_size = ALIGN(fixed_high_size, SECTION_SIZE);
504 ret = memblock_remove(fixed_high_start, fixed_high_size);
505 BUG_ON(ret);
506 }
Larry Bassel67b921d2012-04-06 10:23:27 -0700507
508 for (i = 0; i < apq8064_ion_pdata.nr; ++i) {
509 struct ion_platform_heap *heap = &(apq8064_ion_pdata.heaps[i]);
510
511 if (heap->extra_data) {
512 int fixed_position = NOT_FIXED;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700513 struct ion_cp_heap_pdata *pdata = NULL;
Larry Bassel67b921d2012-04-06 10:23:27 -0700514
Mitchel Humpherys362b52b2012-09-13 10:53:22 -0700515 switch ((int) heap->type) {
Larry Bassel67b921d2012-04-06 10:23:27 -0700516 case ION_HEAP_TYPE_CP:
Hanumant Singheadb7502012-05-15 18:14:04 -0700517 pdata =
518 (struct ion_cp_heap_pdata *)heap->extra_data;
519 fixed_position = pdata->fixed_position;
Larry Bassel67b921d2012-04-06 10:23:27 -0700520 break;
521 case ION_HEAP_TYPE_CARVEOUT:
Laura Abbott744e3f82012-08-10 10:49:33 -0700522 case ION_HEAP_TYPE_DMA:
Larry Bassel67b921d2012-04-06 10:23:27 -0700523 fixed_position = ((struct ion_co_heap_pdata *)
524 heap->extra_data)->fixed_position;
525 break;
526 default:
527 break;
528 }
529
530 switch (fixed_position) {
531 case FIXED_LOW:
532 heap->base = fixed_low_start;
533 break;
534 case FIXED_MIDDLE:
535 heap->base = fixed_middle_start;
Laura Abbott744e3f82012-08-10 10:49:33 -0700536 if (middle_use_cma) {
537 ret = dma_declare_contiguous(
538 heap->priv,
539 heap->size,
540 fixed_middle_start,
541 0xa0000000);
542 WARN_ON(ret);
543 }
Hanumant Singheadb7502012-05-15 18:14:04 -0700544 pdata->secure_base = fixed_middle_start
545 - HOLE_SIZE;
546 pdata->secure_size = HOLE_SIZE + heap->size;
Larry Bassel67b921d2012-04-06 10:23:27 -0700547 break;
548 case FIXED_HIGH:
549 heap->base = fixed_high_start;
550 break;
551 default:
552 break;
553 }
554 }
555 }
Olav Haugan7c6aa742012-01-16 16:47:37 -0800556#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700557}
558
Huaibin Yang4a084e32011-12-15 15:25:52 -0800559static void __init reserve_mdp_memory(void)
560{
561 apq8064_mdp_writeback(apq8064_reserve_table);
562}
563
Laura Abbott93a4a352012-05-25 09:26:35 -0700564static void __init reserve_cache_dump_memory(void)
565{
566#ifdef CONFIG_MSM_CACHE_DUMP
567 unsigned int total;
568
569 total = apq8064_cache_dump_pdata.l1_size +
570 apq8064_cache_dump_pdata.l2_size;
571 apq8064_reserve_table[MEMTYPE_EBI1].size += total;
572#endif
573}
574
Abhijeet Dharmapurikardca26f72012-09-13 11:02:03 -0700575static void __init reserve_mpdcvs_memory(void)
576{
577 apq8064_reserve_table[MEMTYPE_EBI1].size += SZ_32K;
578}
579
Kevin Chan13be4e22011-10-20 11:30:32 -0700580static void __init apq8064_calculate_reserve_sizes(void)
581{
Olav Haugan7c6aa742012-01-16 16:47:37 -0800582 reserve_ion_memory();
Huaibin Yang4a084e32011-12-15 15:25:52 -0800583 reserve_mdp_memory();
Laura Abbott350c8362012-02-28 14:46:52 -0800584 reserve_rtb_memory();
Laura Abbott93a4a352012-05-25 09:26:35 -0700585 reserve_cache_dump_memory();
Abhijeet Dharmapurikardca26f72012-09-13 11:02:03 -0700586 reserve_mpdcvs_memory();
Laura Abbottf3aada42013-03-08 14:44:52 -0800587 apq8064_reserve_table[MEMTYPE_EBI1].size += msm_contig_mem_size;
Kevin Chan13be4e22011-10-20 11:30:32 -0700588}
589
590static struct reserve_info apq8064_reserve_info __initdata = {
591 .memtype_reserve_table = apq8064_reserve_table,
592 .calculate_reserve_sizes = apq8064_calculate_reserve_sizes,
Larry Bassel67b921d2012-04-06 10:23:27 -0700593 .reserve_fixed_area = apq8064_reserve_fixed_area,
Kevin Chan13be4e22011-10-20 11:30:32 -0700594 .paddr_to_memtype = apq8064_paddr_to_memtype,
595};
596
Aravind Venkateswaran8ac7f412012-03-16 17:57:30 -0700597static char prim_panel_name[PANEL_NAME_MAX_LEN];
598static char ext_panel_name[PANEL_NAME_MAX_LEN];
Ajay Singh Parmar6b82d2b2012-07-19 17:23:26 +0530599
600static int ext_resolution;
601
Aravind Venkateswaran8ac7f412012-03-16 17:57:30 -0700602static int __init prim_display_setup(char *param)
603{
604 if (strnlen(param, PANEL_NAME_MAX_LEN))
605 strlcpy(prim_panel_name, param, PANEL_NAME_MAX_LEN);
606 return 0;
607}
608early_param("prim_display", prim_display_setup);
609
610static int __init ext_display_setup(char *param)
611{
612 if (strnlen(param, PANEL_NAME_MAX_LEN))
613 strlcpy(ext_panel_name, param, PANEL_NAME_MAX_LEN);
614 return 0;
615}
616early_param("ext_display", ext_display_setup);
617
Ajay Singh Parmar6b82d2b2012-07-19 17:23:26 +0530618static int __init hdmi_resulution_setup(char *param)
619{
620 int ret;
621 ret = kstrtoint(param, 10, &ext_resolution);
622 return ret;
623}
624early_param("ext_resolution", hdmi_resulution_setup);
625
Kevin Chan13be4e22011-10-20 11:30:32 -0700626static void __init apq8064_reserve(void)
627{
Ajay Singh Parmar6b82d2b2012-07-19 17:23:26 +0530628 apq8064_set_display_params(prim_panel_name, ext_panel_name,
629 ext_resolution);
Kevin Chan13be4e22011-10-20 11:30:32 -0700630 msm_reserve();
631}
632
Laura Abbott6988cef2012-03-15 14:27:13 -0700633static void __init apq8064_early_reserve(void)
634{
635 reserve_info = &apq8064_reserve_info;
Laura Abbott6988cef2012-03-15 14:27:13 -0700636}
Hemant Kumara945b472012-01-25 15:08:06 -0800637#ifdef CONFIG_USB_EHCI_MSM_HSIC
Hemant Kumare6275972012-02-29 20:06:21 -0800638/* Bandwidth requests (zero) if no vote placed */
639static struct msm_bus_vectors hsic_init_vectors[] = {
640 {
641 .src = MSM_BUS_MASTER_SPS,
Hemant Kumare6275972012-02-29 20:06:21 -0800642 .dst = MSM_BUS_SLAVE_SPS,
643 .ab = 0,
644 .ib = 0,
645 },
646};
647
648/* Bus bandwidth requests in Bytes/sec */
649static struct msm_bus_vectors hsic_max_vectors[] = {
650 {
651 .src = MSM_BUS_MASTER_SPS,
Hemant Kumare6275972012-02-29 20:06:21 -0800652 .dst = MSM_BUS_SLAVE_SPS,
653 .ab = 0,
Hemant Kumar3b743cd2012-10-17 13:48:10 -0700654 .ib = 256000000, /*vote for 32Mhz dfab clk rate*/
Hemant Kumare6275972012-02-29 20:06:21 -0800655 },
656};
657
658static struct msm_bus_paths hsic_bus_scale_usecases[] = {
659 {
660 ARRAY_SIZE(hsic_init_vectors),
661 hsic_init_vectors,
662 },
663 {
664 ARRAY_SIZE(hsic_max_vectors),
665 hsic_max_vectors,
666 },
667};
668
669static struct msm_bus_scale_pdata hsic_bus_scale_pdata = {
670 hsic_bus_scale_usecases,
671 ARRAY_SIZE(hsic_bus_scale_usecases),
672 .name = "hsic",
673};
674
Hemant Kumara945b472012-01-25 15:08:06 -0800675static struct msm_hsic_host_platform_data msm_hsic_pdata = {
Hemant Kumare6275972012-02-29 20:06:21 -0800676 .strobe = 88,
677 .data = 89,
678 .bus_scale_table = &hsic_bus_scale_pdata,
Hemant Kumara945b472012-01-25 15:08:06 -0800679};
680#else
681static struct msm_hsic_host_platform_data msm_hsic_pdata;
682#endif
683
Hemant Kumarcb7d8a12012-01-25 12:25:55 -0800684#define PID_MAGIC_ID 0x71432909
685#define SERIAL_NUM_MAGIC_ID 0x61945374
686#define SERIAL_NUMBER_LENGTH 127
687#define DLOAD_USB_BASE_ADD 0x2A03F0C8
688
689struct magic_num_struct {
690 uint32_t pid;
691 uint32_t serial_num;
692};
693
694struct dload_struct {
695 uint32_t reserved1;
696 uint32_t reserved2;
697 uint32_t reserved3;
698 uint16_t reserved4;
699 uint16_t pid;
700 char serial_number[SERIAL_NUMBER_LENGTH];
701 uint16_t reserved5;
702 struct magic_num_struct magic_struct;
703};
704
705static int usb_diag_update_pid_and_serial_num(uint32_t pid, const char *snum)
706{
707 struct dload_struct __iomem *dload = 0;
708
709 dload = ioremap(DLOAD_USB_BASE_ADD, sizeof(*dload));
710 if (!dload) {
711 pr_err("%s: cannot remap I/O memory region: %08x\n",
712 __func__, DLOAD_USB_BASE_ADD);
713 return -ENXIO;
714 }
715
716 pr_debug("%s: dload:%p pid:%x serial_num:%s\n",
717 __func__, dload, pid, snum);
718 /* update pid */
719 dload->magic_struct.pid = PID_MAGIC_ID;
720 dload->pid = pid;
721
722 /* update serial number */
723 dload->magic_struct.serial_num = 0;
724 if (!snum) {
725 memset(dload->serial_number, 0, SERIAL_NUMBER_LENGTH);
726 goto out;
727 }
728
729 dload->magic_struct.serial_num = SERIAL_NUM_MAGIC_ID;
730 strlcpy(dload->serial_number, snum, SERIAL_NUMBER_LENGTH);
731out:
732 iounmap(dload);
733 return 0;
734}
735
736static struct android_usb_platform_data android_usb_pdata = {
737 .update_pid_and_serial_num = usb_diag_update_pid_and_serial_num,
738};
739
Hemant Kumar4933b072011-10-17 23:43:11 -0700740static struct platform_device android_usb_device = {
Hemant Kumarcb7d8a12012-01-25 12:25:55 -0800741 .name = "android_usb",
742 .id = -1,
743 .dev = {
744 .platform_data = &android_usb_pdata,
745 },
Hemant Kumar4933b072011-10-17 23:43:11 -0700746};
747
Hemant Kumar7620eed2012-02-26 09:08:43 -0800748/* Bandwidth requests (zero) if no vote placed */
749static struct msm_bus_vectors usb_init_vectors[] = {
750 {
751 .src = MSM_BUS_MASTER_SPS,
752 .dst = MSM_BUS_SLAVE_EBI_CH0,
753 .ab = 0,
754 .ib = 0,
755 },
756};
757
758/* Bus bandwidth requests in Bytes/sec */
759static struct msm_bus_vectors usb_max_vectors[] = {
760 {
761 .src = MSM_BUS_MASTER_SPS,
762 .dst = MSM_BUS_SLAVE_EBI_CH0,
763 .ab = 60000000, /* At least 480Mbps on bus. */
764 .ib = 960000000, /* MAX bursts rate */
765 },
766};
767
768static struct msm_bus_paths usb_bus_scale_usecases[] = {
769 {
770 ARRAY_SIZE(usb_init_vectors),
771 usb_init_vectors,
772 },
773 {
774 ARRAY_SIZE(usb_max_vectors),
775 usb_max_vectors,
776 },
777};
778
779static struct msm_bus_scale_pdata usb_bus_scale_pdata = {
780 usb_bus_scale_usecases,
781 ARRAY_SIZE(usb_bus_scale_usecases),
782 .name = "usb",
783};
784
Vamsi Krishna1f8704c2012-03-29 18:24:24 -0700785static int phy_init_seq[] = {
Chiranjeevi Velempatif983aeb2012-08-23 08:16:50 +0530786 0x68, 0x81, /* update DC voltage level */
Vamsi Krishna1f8704c2012-03-29 18:24:24 -0700787 0x24, 0x82, /* set pre-emphasis and rise/fall time */
788 -1
789};
790
Vijayavardhan Vennapusa4fa13692012-08-02 14:35:03 +0530791#define PMIC_GPIO_DP 27 /* PMIC GPIO for D+ change */
792#define PMIC_GPIO_DP_IRQ PM8921_GPIO_IRQ(PM8921_IRQ_BASE, PMIC_GPIO_DP)
Jack Pham87f202f2012-08-06 00:24:22 -0700793#define MSM_MPM_PIN_USB1_OTGSESSVLD 40
794
Hemant Kumar4933b072011-10-17 23:43:11 -0700795static struct msm_otg_platform_data msm_otg_pdata = {
Hemant Kumard86c4882012-01-24 19:39:37 -0800796 .mode = USB_OTG,
797 .otg_control = OTG_PMIC_CONTROL,
Hemant Kumar4933b072011-10-17 23:43:11 -0700798 .phy_type = SNPS_28NM_INTEGRATED_PHY,
Hemant Kumard86c4882012-01-24 19:39:37 -0800799 .pmic_id_irq = PM8921_USB_ID_IN_IRQ(PM8921_IRQ_BASE),
800 .power_budget = 750,
Hemant Kumar7620eed2012-02-26 09:08:43 -0800801 .bus_scale_table = &usb_bus_scale_pdata,
Vamsi Krishna1f8704c2012-03-29 18:24:24 -0700802 .phy_init_seq = phy_init_seq,
Jack Pham87f202f2012-08-06 00:24:22 -0700803 .mpm_otgsessvld_int = MSM_MPM_PIN_USB1_OTGSESSVLD,
Hemant Kumar4933b072011-10-17 23:43:11 -0700804};
805
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800806static struct msm_usb_host_platform_data msm_ehci_host_pdata3 = {
Manu Gautam91223e02011-11-08 15:27:22 +0530807 .power_budget = 500,
808};
809
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800810#ifdef CONFIG_USB_EHCI_MSM_HOST4
811static struct msm_usb_host_platform_data msm_ehci_host_pdata4;
812#endif
813
Manu Gautam91223e02011-11-08 15:27:22 +0530814static void __init apq8064_ehci_host_init(void)
815{
Chiranjeevi Velempatib822fa32012-05-23 22:05:59 +0530816 if (machine_is_apq8064_liquid() || machine_is_mpq8064_cdp() ||
Chiranjeevi Velempatidd4dbaa2012-10-05 16:22:04 +0530817 machine_is_mpq8064_hrd() || machine_is_mpq8064_dtv() ||
Rohit Vaswani4375c802013-01-09 13:38:19 -0800818 machine_is_apq8064_cdp() || machine_is_fsm8064_ep()) {
Chiranjeevi Velempatib822fa32012-05-23 22:05:59 +0530819 if (machine_is_apq8064_liquid())
820 msm_ehci_host_pdata3.dock_connect_irq =
821 PM8921_MPP_IRQ(PM8921_IRQ_BASE, 9);
Vijayavardhan Vennapusa4fa13692012-08-02 14:35:03 +0530822 else
823 msm_ehci_host_pdata3.pmic_gpio_dp_irq =
824 PMIC_GPIO_DP_IRQ;
Hemant Kumar56925352012-02-13 16:59:52 -0800825
Manu Gautam91223e02011-11-08 15:27:22 +0530826 apq8064_device_ehci_host3.dev.platform_data =
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800827 &msm_ehci_host_pdata3;
Manu Gautam91223e02011-11-08 15:27:22 +0530828 platform_device_register(&apq8064_device_ehci_host3);
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800829
830#ifdef CONFIG_USB_EHCI_MSM_HOST4
831 apq8064_device_ehci_host4.dev.platform_data =
832 &msm_ehci_host_pdata4;
833 platform_device_register(&apq8064_device_ehci_host4);
834#endif
Manu Gautam91223e02011-11-08 15:27:22 +0530835 }
836}
837
David Keitel2f613d92012-02-15 11:29:16 -0800838static struct smb349_platform_data smb349_data __initdata = {
839 .en_n_gpio = PM8921_GPIO_PM_TO_SYS(37),
840 .chg_susp_gpio = PM8921_GPIO_PM_TO_SYS(30),
841 .chg_current_ma = 2200,
842};
843
844static struct i2c_board_info smb349_charger_i2c_info[] __initdata = {
845 {
846 I2C_BOARD_INFO(SMB349_NAME, 0x1B),
847 .platform_data = &smb349_data,
848 },
849};
850
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -0800851struct sx150x_platform_data apq8064_sx150x_data[] = {
852 [SX150X_EPM] = {
853 .gpio_base = GPIO_EPM_EXPANDER_BASE,
854 .oscio_is_gpo = false,
855 .io_pullup_ena = 0x0,
856 .io_pulldn_ena = 0x0,
857 .io_open_drain_ena = 0x0,
858 .io_polarity = 0,
859 .irq_summary = -1,
860 },
861};
862
863static struct epm_chan_properties ads_adc_channel_data[] = {
Yan He44c59962012-08-31 11:14:58 -0700864 {10, 100}, {1000, 1}, {10, 100}, {1000, 1},
865 {10, 100}, {1000, 1}, {10, 100}, {1000, 1},
866 {10, 100}, {20, 100}, {500, 100}, {5, 100},
867 {1000, 1}, {200, 100}, {50, 100}, {10, 100},
868 {510, 100}, {50, 100}, {20, 100}, {100, 100},
869 {510, 100}, {20, 100}, {50, 100}, {200, 100},
870 {10, 100}, {20, 100}, {1000, 1}, {10, 100},
871 {200, 100}, {510, 100}, {1000, 100}, {200, 100},
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -0800872};
873
874static struct epm_adc_platform_data epm_adc_pdata = {
875 .channel = ads_adc_channel_data,
876 .bus_id = 0x0,
877 .epm_i2c_board_info = {
878 .type = "sx1509q",
879 .addr = 0x3e,
880 .platform_data = &apq8064_sx150x_data[SX150X_EPM],
881 },
882 .gpio_expander_base_addr = GPIO_EPM_EXPANDER_BASE,
883};
884
885static struct platform_device epm_adc_device = {
886 .name = "epm_adc",
887 .id = -1,
888 .dev = {
889 .platform_data = &epm_adc_pdata,
890 },
891};
892
893static void __init apq8064_epm_adc_init(void)
894{
895 epm_adc_pdata.num_channels = 32;
896 epm_adc_pdata.num_adc = 2;
897 epm_adc_pdata.chan_per_adc = 16;
898 epm_adc_pdata.chan_per_mux = 8;
899};
900
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800901/* Micbias setting is based on 8660 CDP/MTP/FLUID requirement
902 * 4 micbiases are used to power various analog and digital
903 * microphones operating at 1800 mV. Technically, all micbiases
904 * can source from single cfilter since all microphones operate
905 * at the same voltage level. The arrangement below is to make
906 * sure all cfilters are exercised. LDO_H regulator ouput level
907 * does not need to be as high as 2.85V. It is choosen for
908 * microphone sensitivity purpose.
909 */
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530910static struct wcd9xxx_pdata apq8064_tabla_platform_data = {
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800911 .slimbus_slave_device = {
912 .name = "tabla-slave",
913 .e_addr = {0, 0, 0x10, 0, 0x17, 2},
914 },
Swaminathan Sathappancef966d2011-12-15 17:27:04 -0800915 .irq = MSM_GPIO_TO_INT(42),
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800916 .irq_base = TABLA_INTERRUPT_BASE,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530917 .num_irqs = NR_WCD9XXX_IRQS,
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800918 .reset_gpio = PM8921_GPIO_PM_TO_SYS(34),
919 .micbias = {
920 .ldoh_v = TABLA_LDOH_2P85_V,
921 .cfilt1_mv = 1800,
Bhalchandra Gajare975c53a2012-08-10 12:16:49 -0700922 .cfilt2_mv = 2700,
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800923 .cfilt3_mv = 1800,
924 .bias1_cfilt_sel = TABLA_CFILT1_SEL,
925 .bias2_cfilt_sel = TABLA_CFILT2_SEL,
926 .bias3_cfilt_sel = TABLA_CFILT3_SEL,
927 .bias4_cfilt_sel = TABLA_CFILT3_SEL,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530928 },
929 .regulator = {
930 {
931 .name = "CDC_VDD_CP",
932 .min_uV = 1800000,
933 .max_uV = 1800000,
934 .optimum_uA = WCD9XXX_CDC_VDDA_CP_CUR_MAX,
935 },
936 {
937 .name = "CDC_VDDA_RX",
938 .min_uV = 1800000,
939 .max_uV = 1800000,
940 .optimum_uA = WCD9XXX_CDC_VDDA_RX_CUR_MAX,
941 },
942 {
943 .name = "CDC_VDDA_TX",
944 .min_uV = 1800000,
945 .max_uV = 1800000,
946 .optimum_uA = WCD9XXX_CDC_VDDA_TX_CUR_MAX,
947 },
948 {
949 .name = "VDDIO_CDC",
950 .min_uV = 1800000,
951 .max_uV = 1800000,
952 .optimum_uA = WCD9XXX_VDDIO_CDC_CUR_MAX,
953 },
954 {
955 .name = "VDDD_CDC_D",
956 .min_uV = 1225000,
David Collins62debe82012-06-06 17:01:03 -0700957 .max_uV = 1250000,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530958 .optimum_uA = WCD9XXX_VDDD_CDC_D_CUR_MAX,
959 },
960 {
961 .name = "CDC_VDDA_A_1P2V",
962 .min_uV = 1225000,
David Collins62debe82012-06-06 17:01:03 -0700963 .max_uV = 1250000,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530964 .optimum_uA = WCD9XXX_VDDD_CDC_A_CUR_MAX,
965 },
966 },
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800967};
968
969static struct slim_device apq8064_slim_tabla = {
970 .name = "tabla-slim",
971 .e_addr = {0, 1, 0x10, 0, 0x17, 2},
972 .dev = {
973 .platform_data = &apq8064_tabla_platform_data,
974 },
975};
976
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530977static struct wcd9xxx_pdata apq8064_tabla20_platform_data = {
Swaminathan Sathappancef966d2011-12-15 17:27:04 -0800978 .slimbus_slave_device = {
979 .name = "tabla-slave",
980 .e_addr = {0, 0, 0x60, 0, 0x17, 2},
981 },
982 .irq = MSM_GPIO_TO_INT(42),
983 .irq_base = TABLA_INTERRUPT_BASE,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530984 .num_irqs = NR_WCD9XXX_IRQS,
Swaminathan Sathappancef966d2011-12-15 17:27:04 -0800985 .reset_gpio = PM8921_GPIO_PM_TO_SYS(34),
986 .micbias = {
987 .ldoh_v = TABLA_LDOH_2P85_V,
988 .cfilt1_mv = 1800,
Bhalchandra Gajare975c53a2012-08-10 12:16:49 -0700989 .cfilt2_mv = 2700,
Swaminathan Sathappancef966d2011-12-15 17:27:04 -0800990 .cfilt3_mv = 1800,
991 .bias1_cfilt_sel = TABLA_CFILT1_SEL,
992 .bias2_cfilt_sel = TABLA_CFILT2_SEL,
993 .bias3_cfilt_sel = TABLA_CFILT3_SEL,
994 .bias4_cfilt_sel = TABLA_CFILT3_SEL,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530995 },
996 .regulator = {
997 {
998 .name = "CDC_VDD_CP",
999 .min_uV = 1800000,
1000 .max_uV = 1800000,
1001 .optimum_uA = WCD9XXX_CDC_VDDA_CP_CUR_MAX,
1002 },
1003 {
1004 .name = "CDC_VDDA_RX",
1005 .min_uV = 1800000,
1006 .max_uV = 1800000,
1007 .optimum_uA = WCD9XXX_CDC_VDDA_RX_CUR_MAX,
1008 },
1009 {
1010 .name = "CDC_VDDA_TX",
1011 .min_uV = 1800000,
1012 .max_uV = 1800000,
1013 .optimum_uA = WCD9XXX_CDC_VDDA_TX_CUR_MAX,
1014 },
1015 {
1016 .name = "VDDIO_CDC",
1017 .min_uV = 1800000,
1018 .max_uV = 1800000,
1019 .optimum_uA = WCD9XXX_VDDIO_CDC_CUR_MAX,
1020 },
1021 {
1022 .name = "VDDD_CDC_D",
1023 .min_uV = 1225000,
David Collins62debe82012-06-06 17:01:03 -07001024 .max_uV = 1250000,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301025 .optimum_uA = WCD9XXX_VDDD_CDC_D_CUR_MAX,
1026 },
1027 {
1028 .name = "CDC_VDDA_A_1P2V",
1029 .min_uV = 1225000,
David Collins62debe82012-06-06 17:01:03 -07001030 .max_uV = 1250000,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301031 .optimum_uA = WCD9XXX_VDDD_CDC_A_CUR_MAX,
1032 },
1033 },
Swaminathan Sathappancef966d2011-12-15 17:27:04 -08001034};
1035
1036static struct slim_device apq8064_slim_tabla20 = {
1037 .name = "tabla2x-slim",
1038 .e_addr = {0, 1, 0x60, 0, 0x17, 2},
1039 .dev = {
1040 .platform_data = &apq8064_tabla20_platform_data,
1041 },
1042};
1043
Kuirong Wangf8c5e142012-06-21 16:17:32 -07001044static struct wcd9xxx_pdata apq8064_tabla_i2c_platform_data = {
1045 .irq = MSM_GPIO_TO_INT(77),
1046 .irq_base = TABLA_INTERRUPT_BASE,
1047 .num_irqs = NR_WCD9XXX_IRQS,
1048 .reset_gpio = PM8921_GPIO_PM_TO_SYS(34),
1049 .micbias = {
1050 .ldoh_v = TABLA_LDOH_2P85_V,
1051 .cfilt1_mv = 1800,
1052 .cfilt2_mv = 1800,
1053 .cfilt3_mv = 1800,
1054 .bias1_cfilt_sel = TABLA_CFILT1_SEL,
1055 .bias2_cfilt_sel = TABLA_CFILT2_SEL,
1056 .bias3_cfilt_sel = TABLA_CFILT3_SEL,
1057 .bias4_cfilt_sel = TABLA_CFILT3_SEL,
1058 },
1059 .regulator = {
1060 {
1061 .name = "CDC_VDD_CP",
1062 .min_uV = 1800000,
1063 .max_uV = 1800000,
1064 .optimum_uA = WCD9XXX_CDC_VDDA_CP_CUR_MAX,
1065 },
1066 {
1067 .name = "CDC_VDDA_RX",
1068 .min_uV = 1800000,
1069 .max_uV = 1800000,
1070 .optimum_uA = WCD9XXX_CDC_VDDA_RX_CUR_MAX,
1071 },
1072 {
1073 .name = "CDC_VDDA_TX",
1074 .min_uV = 1800000,
1075 .max_uV = 1800000,
1076 .optimum_uA = WCD9XXX_CDC_VDDA_TX_CUR_MAX,
1077 },
1078 {
1079 .name = "VDDIO_CDC",
1080 .min_uV = 1800000,
1081 .max_uV = 1800000,
1082 .optimum_uA = WCD9XXX_VDDIO_CDC_CUR_MAX,
1083 },
1084 {
1085 .name = "VDDD_CDC_D",
1086 .min_uV = 1225000,
1087 .max_uV = 1250000,
1088 .optimum_uA = WCD9XXX_VDDD_CDC_D_CUR_MAX,
1089 },
1090 {
1091 .name = "CDC_VDDA_A_1P2V",
1092 .min_uV = 1225000,
1093 .max_uV = 1250000,
1094 .optimum_uA = WCD9XXX_VDDD_CDC_A_CUR_MAX,
1095 },
1096 },
1097};
1098
1099static struct i2c_board_info apq8064_tabla_i2c_device_info[] __initdata = {
1100 {
1101 I2C_BOARD_INFO("tabla top level",
1102 APQ_8064_TABLA_I2C_SLAVE_ADDR),
1103 .platform_data = &apq8064_tabla_i2c_platform_data,
1104 },
1105 {
1106 I2C_BOARD_INFO("tabla analog",
1107 APQ_8064_TABLA_ANALOG_I2C_SLAVE_ADDR),
1108 .platform_data = &apq8064_tabla_i2c_platform_data,
1109 },
1110 {
1111 I2C_BOARD_INFO("tabla digital1",
1112 APQ_8064_TABLA_DIGITAL1_I2C_SLAVE_ADDR),
1113 .platform_data = &apq8064_tabla_i2c_platform_data,
1114 },
1115 {
1116 I2C_BOARD_INFO("tabla digital2",
1117 APQ_8064_TABLA_DIGITAL2_I2C_SLAVE_ADDR),
1118 .platform_data = &apq8064_tabla_i2c_platform_data,
1119 },
1120};
1121
Santosh Mardi344455a2012-09-07 13:22:16 +05301122static struct wcd9xxx_pdata mpq8064_ashiko20_platform_data = {
1123 .slimbus_slave_device = {
1124 .name = "tabla-slave",
1125 .e_addr = {0, 0, 0x60, 0, 0x17, 2},
1126 },
1127 .irq = MSM_GPIO_TO_INT(42),
1128 .irq_base = TABLA_INTERRUPT_BASE,
1129 .num_irqs = NR_WCD9XXX_IRQS,
1130 .reset_gpio = PM8921_GPIO_PM_TO_SYS(34),
1131 .micbias = {
1132 .ldoh_v = TABLA_LDOH_2P85_V,
1133 .cfilt1_mv = 1800,
1134 .cfilt2_mv = 1800,
1135 .cfilt3_mv = 1800,
1136 .bias1_cfilt_sel = TABLA_CFILT1_SEL,
1137 .bias2_cfilt_sel = TABLA_CFILT2_SEL,
1138 .bias3_cfilt_sel = TABLA_CFILT3_SEL,
1139 .bias4_cfilt_sel = TABLA_CFILT3_SEL,
1140 },
1141 .regulator = {
1142 {
1143 .name = "CDC_VDD_CP",
1144 .min_uV = 1800000,
1145 .max_uV = 1800000,
1146 .optimum_uA = WCD9XXX_CDC_VDDA_CP_CUR_MAX,
1147 },
1148 {
1149 .name = "CDC_VDDA_RX",
1150 .min_uV = 1800000,
1151 .max_uV = 1800000,
1152 .optimum_uA = WCD9XXX_CDC_VDDA_RX_CUR_MAX,
1153 },
1154 {
1155 .name = "CDC_VDDA_TX",
1156 .min_uV = 1800000,
1157 .max_uV = 1800000,
1158 .optimum_uA = WCD9XXX_CDC_VDDA_TX_CUR_MAX,
1159 },
1160 {
1161 .name = "VDDIO_CDC",
1162 .min_uV = 1800000,
1163 .max_uV = 1800000,
1164 .optimum_uA = WCD9XXX_VDDIO_CDC_CUR_MAX,
1165 },
1166 {
1167 .name = "HRD_VDDD_CDC_D",
1168 .min_uV = 1200000,
1169 .max_uV = 1200000,
1170 .optimum_uA = WCD9XXX_VDDD_CDC_D_CUR_MAX,
1171 },
1172 {
1173 .name = "HRD_CDC_VDDA_A_1P2V",
1174 .min_uV = 1200000,
1175 .max_uV = 1200000,
1176 .optimum_uA = WCD9XXX_VDDD_CDC_A_CUR_MAX,
1177 },
1178 },
1179};
1180
1181static struct slim_device mpq8064_slim_ashiko20 = {
1182 .name = "tabla2x-slim",
1183 .e_addr = {0, 1, 0x60, 0, 0x17, 2},
1184 .dev = {
1185 .platform_data = &mpq8064_ashiko20_platform_data,
1186 },
1187};
1188
1189
Santosh Mardi695be0d2012-04-10 23:21:12 +05301190/* enable the level shifter for cs8427 to make sure the I2C
1191 * clock is running at 100KHz and voltage levels are at 3.3
1192 * and 5 volts
1193 */
Aviral Gupta6bb723f2012-11-06 22:27:17 +05301194static int enable_100KHz_ls(int enable, int gpio)
Santosh Mardi695be0d2012-04-10 23:21:12 +05301195{
Aviral Gupta6bb723f2012-11-06 22:27:17 +05301196 if (enable)
1197 gpio_direction_output(gpio, 1);
1198 else
1199 gpio_direction_output(gpio, 0);
1200 return 0;
Santosh Mardi695be0d2012-04-10 23:21:12 +05301201}
1202
Santosh Mardieff9a742012-04-09 23:23:39 +05301203static struct cs8427_platform_data cs8427_i2c_platform_data = {
1204 .irq = SX150X_GPIO(1, 4),
1205 .reset_gpio = SX150X_GPIO(1, 6),
Santosh Mardi695be0d2012-04-10 23:21:12 +05301206 .enable = enable_100KHz_ls,
Aviral Gupta6bb723f2012-11-06 22:27:17 +05301207 .ls_gpio = SX150X_GPIO(1, 10),
Santosh Mardieff9a742012-04-09 23:23:39 +05301208};
1209
1210static struct i2c_board_info cs8427_device_info[] __initdata = {
1211 {
1212 I2C_BOARD_INFO("cs8427", CS8427_ADDR4),
1213 .platform_data = &cs8427_i2c_platform_data,
1214 },
1215};
1216
Amy Maloche70090f992012-02-16 16:35:26 -08001217#define HAP_SHIFT_LVL_OE_GPIO PM8921_MPP_PM_TO_SYS(8)
1218#define ISA1200_HAP_EN_GPIO PM8921_GPIO_PM_TO_SYS(33)
1219#define ISA1200_HAP_LEN_GPIO PM8921_GPIO_PM_TO_SYS(20)
David Collinsd49a1c52012-08-22 13:18:06 -07001220#define ISA1200_HAP_CLK_PM8921 PM8921_GPIO_PM_TO_SYS(44)
1221#define ISA1200_HAP_CLK_PM8917 PM8921_GPIO_PM_TO_SYS(38)
Amy Maloche70090f992012-02-16 16:35:26 -08001222
Mohan Pallaka2d877602012-05-11 13:07:30 +05301223static int isa1200_clk_enable(bool on)
Amy Maloche70090f992012-02-16 16:35:26 -08001224{
David Collinsd49a1c52012-08-22 13:18:06 -07001225 unsigned int gpio = ISA1200_HAP_CLK_PM8921;
Amy Maloche8f973892012-03-26 14:53:13 -07001226 int rc = 0;
1227
David Collinsd49a1c52012-08-22 13:18:06 -07001228 if (socinfo_get_pmic_model() == PMIC_MODEL_PM8917)
1229 gpio = ISA1200_HAP_CLK_PM8917;
1230
1231 gpio_set_value_cansleep(gpio, on);
Amy Maloche70090f992012-02-16 16:35:26 -08001232
Mohan Pallaka2d877602012-05-11 13:07:30 +05301233 if (on) {
Amy Maloche8f973892012-03-26 14:53:13 -07001234 rc = pm8xxx_aux_clk_control(CLK_MP3_2, XO_DIV_1, true);
Mohan Pallaka2d877602012-05-11 13:07:30 +05301235 if (rc) {
1236 pr_err("%s: unable to write aux clock register(%d)\n",
1237 __func__, rc);
1238 goto err_gpio_dis;
1239 }
1240 } else {
Amy Maloche8f973892012-03-26 14:53:13 -07001241 rc = pm8xxx_aux_clk_control(CLK_MP3_2, XO_DIV_NONE, true);
Mohan Pallaka2d877602012-05-11 13:07:30 +05301242 if (rc)
1243 pr_err("%s: unable to write aux clock register(%d)\n",
1244 __func__, rc);
Amy Maloche8f973892012-03-26 14:53:13 -07001245 }
1246
1247 return rc;
Mohan Pallaka2d877602012-05-11 13:07:30 +05301248
1249err_gpio_dis:
David Collinsd49a1c52012-08-22 13:18:06 -07001250 gpio_set_value_cansleep(gpio, !on);
Mohan Pallaka2d877602012-05-11 13:07:30 +05301251 return rc;
Amy Maloche70090f992012-02-16 16:35:26 -08001252}
1253
1254static int isa1200_dev_setup(bool enable)
1255{
David Collinsd49a1c52012-08-22 13:18:06 -07001256 unsigned int gpio = ISA1200_HAP_CLK_PM8921;
Amy Maloche70090f992012-02-16 16:35:26 -08001257 int rc = 0;
1258
David Collinsd49a1c52012-08-22 13:18:06 -07001259 if (socinfo_get_pmic_model() == PMIC_MODEL_PM8917)
1260 gpio = ISA1200_HAP_CLK_PM8917;
1261
Amy Maloche70090f992012-02-16 16:35:26 -08001262 if (!enable)
1263 goto free_gpio;
1264
David Collinsd49a1c52012-08-22 13:18:06 -07001265 rc = gpio_request(gpio, "haptics_clk");
Amy Maloche70090f992012-02-16 16:35:26 -08001266 if (rc) {
1267 pr_err("%s: unable to request gpio %d config(%d)\n",
David Collinsd49a1c52012-08-22 13:18:06 -07001268 __func__, gpio, rc);
Amy Maloche70090f992012-02-16 16:35:26 -08001269 return rc;
1270 }
1271
David Collinsd49a1c52012-08-22 13:18:06 -07001272 rc = gpio_direction_output(gpio, 0);
Amy Maloche70090f992012-02-16 16:35:26 -08001273 if (rc) {
1274 pr_err("%s: unable to set direction\n", __func__);
1275 goto free_gpio;
1276 }
1277
1278 return 0;
1279
1280free_gpio:
David Collinsd49a1c52012-08-22 13:18:06 -07001281 gpio_free(gpio);
Amy Maloche70090f992012-02-16 16:35:26 -08001282 return rc;
1283}
1284
1285static struct isa1200_regulator isa1200_reg_data[] = {
1286 {
1287 .name = "vddp",
1288 .min_uV = ISA_I2C_VTG_MIN_UV,
1289 .max_uV = ISA_I2C_VTG_MAX_UV,
1290 .load_uA = ISA_I2C_CURR_UA,
1291 },
1292};
1293
1294static struct isa1200_platform_data isa1200_1_pdata = {
1295 .name = "vibrator",
1296 .dev_setup = isa1200_dev_setup,
Mohan Pallaka2d877602012-05-11 13:07:30 +05301297 .clk_enable = isa1200_clk_enable,
Mohan Pallaka32f20a72012-06-14 14:41:11 +05301298 .need_pwm_clk = true,
Amy Maloche70090f992012-02-16 16:35:26 -08001299 .hap_en_gpio = ISA1200_HAP_EN_GPIO,
1300 .hap_len_gpio = ISA1200_HAP_LEN_GPIO,
1301 .max_timeout = 15000,
1302 .mode_ctrl = PWM_GEN_MODE,
1303 .pwm_fd = {
1304 .pwm_div = 256,
1305 },
1306 .is_erm = false,
1307 .smart_en = true,
1308 .ext_clk_en = true,
1309 .chip_en = 1,
1310 .regulator_info = isa1200_reg_data,
1311 .num_regulators = ARRAY_SIZE(isa1200_reg_data),
1312};
1313
1314static struct i2c_board_info isa1200_board_info[] __initdata = {
1315 {
1316 I2C_BOARD_INFO("isa1200_1", 0x90>>1),
1317 .platform_data = &isa1200_1_pdata,
1318 },
1319};
Jing Lin21ed4de2012-02-05 15:53:28 -08001320/* configuration data for mxt1386e using V2.1 firmware */
1321static const u8 mxt1386e_config_data_v2_1[] = {
1322 /* T6 Object */
1323 0, 0, 0, 0, 0, 0,
1324 /* T38 Object */
Jing Lin164f69a2012-09-21 13:26:34 -07001325 14, 4, 0, 5, 11, 12, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001326 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1327 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1328 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1329 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1330 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1331 0, 0, 0, 0,
1332 /* T7 Object */
Jing Lin164f69a2012-09-21 13:26:34 -07001333 32, 8, 50,
Jing Lin21ed4de2012-02-05 15:53:28 -08001334 /* T8 Object */
Jing Linf1208fd2012-02-23 11:15:42 -08001335 25, 0, 20, 20, 0, 0, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001336 /* T9 Object */
Jing Lin943fcec2012-05-25 13:58:57 -07001337 139, 0, 0, 26, 42, 0, 32, 80, 2, 5,
Jing Linc6a55cfc2012-08-31 10:54:44 -07001338 0, 5, 5, 79, 10, 30, 10, 10, 255, 2,
Jing Linf1208fd2012-02-23 11:15:42 -08001339 85, 5, 0, 5, 9, 5, 12, 35, 70, 40,
1340 20, 5, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001341 /* T18 Object */
1342 0, 0,
1343 /* T24 Object */
1344 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1345 0, 0, 0, 0, 0, 0, 0, 0, 0,
1346 /* T25 Object */
Jing Lin943fcec2012-05-25 13:58:57 -07001347 1, 0, 60, 115, 156, 99,
Jing Lin21ed4de2012-02-05 15:53:28 -08001348 /* T27 Object */
1349 0, 0, 0, 0, 0, 0, 0,
1350 /* T40 Object */
1351 0, 0, 0, 0, 0,
1352 /* T42 Object */
Jing Lin943fcec2012-05-25 13:58:57 -07001353 0, 0, 255, 0, 255, 0, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001354 /* T43 Object */
1355 0, 0, 0, 0, 0, 0, 0, 64, 0, 8,
1356 16,
1357 /* T46 Object */
Jing Linf1208fd2012-02-23 11:15:42 -08001358 68, 0, 16, 16, 0, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001359 /* T47 Object */
1360 0, 0, 0, 0, 0, 0, 3, 64, 66, 0,
1361 /* T48 Object */
Jing Lin943fcec2012-05-25 13:58:57 -07001362 1, 64, 64, 0, 0, 0, 0, 0, 0, 0,
Jing Linf1208fd2012-02-23 11:15:42 -08001363 32, 40, 0, 10, 10, 0, 0, 100, 10, 90,
1364 0, 0, 0, 0, 0, 0, 0, 10, 1, 10,
1365 52, 10, 12, 0, 33, 0, 1, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001366 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1367 0, 0, 0, 0,
1368 /* T56 Object */
1369 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1370 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1371 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1372 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
Jing Linf1208fd2012-02-23 11:15:42 -08001373 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1374 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001375};
1376
Jing Lin03cc5b42012-11-28 15:00:55 -08001377/* configuration data for mxt1386e using V2.4.AB firmware */
1378static const u8 mxt1386e_config_data_v2_4_AB[] = {
1379 /* T6 Object */
1380 0, 0, 0, 0, 0, 0,
1381 /* Object 38, Instance = 0 */
1382 14, 5, 0, 0,
1383 /* Object 7, Instance = 0 */
1384 32, 8, 50, 0,
1385 /* Object 8, Instance = 0 */
1386 25, 0, 20, 20, 0, 0, 0, 0, 0, 0,
1387 /* Object 9, Instance = 0 */
1388 139, 0, 0, 26, 42, 0, 32, 80, 2, 5,
1389 0, 5, 5, 79, 10, 30, 10, 10, 255, 2,
1390 85, 5, 0, 5, 9, 5, 12, 35, 70, 40,
1391 20, 5, 0, 0, 0, 0,
1392 /* Object 18, Instance = 0 */
1393 0, 0,
1394 /* Object 24, Instance = 0 */
1395 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1396 0, 0, 0, 0, 0, 0, 0, 0, 0,
1397 /* Object 25, Instance = 0 */
1398 1, 0, 60, 115, 156, 99,
1399 /* Object 27, Instance = 0 */
1400 0, 0, 0, 0, 0, 0, 0,
1401 /* Object 40, Instance = 0 */
1402 0, 0, 0, 0, 0,
1403 /* Object 42, Instance = 0 */
1404 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1405 /* Object 43, Instance = 0 */
1406 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1407 0, 0,
1408 /* Object 46, Instance = 0 */
1409 68, 0, 16, 16, 0, 0, 0, 0, 0,
1410 /* Object 47, Instance = 0 */
1411 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1412 /* Object 56, Instance = 0 */
1413 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1414 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1415 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1416 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1417 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1418 0, 0,
1419 /* Object 62, Instance = 0 */
1420 1, 0, 0, 2, 0, 0, 0, 0, 10, 0,
1421 0, 0, 0, 0, 0, 0, 0, 0, 0, 32,
1422 40, 10, 52, 10, 100, 10, 10, 10, 90, 0,
1423 0, 0, 0, 0, 33, 0, 1, 0, 0, 0,
1424 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1425 0, 0, 0, 0,
1426};
1427
Jing Lin21ed4de2012-02-05 15:53:28 -08001428#define MXT_TS_GPIO_IRQ 6
1429#define MXT_TS_PWR_EN_GPIO PM8921_GPIO_PM_TO_SYS(23)
1430#define MXT_TS_RESET_GPIO 33
1431
1432static struct mxt_config_info mxt_config_array[] = {
1433 {
1434 .config = mxt1386e_config_data_v2_1,
1435 .config_length = ARRAY_SIZE(mxt1386e_config_data_v2_1),
1436 .family_id = 0xA0,
1437 .variant_id = 0x7,
1438 .version = 0x21,
1439 .build = 0xAA,
Jing Linef4aa9b2012-03-26 12:01:41 -07001440 .bootldr_id = MXT_BOOTLOADER_ID_1386E,
Jing Lin03cc5b42012-11-28 15:00:55 -08001441 .fw_name = "atmel_8064_liquid_v2_4_AB.hex",
Jing Linef4aa9b2012-03-26 12:01:41 -07001442 },
1443 {
1444 /* The config data for V2.2.AA is the same as for V2.1.AA */
1445 .config = mxt1386e_config_data_v2_1,
1446 .config_length = ARRAY_SIZE(mxt1386e_config_data_v2_1),
1447 .family_id = 0xA0,
1448 .variant_id = 0x7,
1449 .version = 0x22,
1450 .build = 0xAA,
1451 .bootldr_id = MXT_BOOTLOADER_ID_1386E,
Jing Lin03cc5b42012-11-28 15:00:55 -08001452 .fw_name = "atmel_8064_liquid_v2_4_AB.hex",
1453 },
1454 {
1455 .config = mxt1386e_config_data_v2_4_AB,
1456 .config_length = ARRAY_SIZE(mxt1386e_config_data_v2_4_AB),
1457 .family_id = 0xA0,
1458 .variant_id = 0x7,
1459 .version = 0x24,
1460 .build = 0xAB,
1461 .bootldr_id = MXT_BOOTLOADER_ID_1386E,
Jing Lin21ed4de2012-02-05 15:53:28 -08001462 },
1463};
1464
1465static struct mxt_platform_data mxt_platform_data = {
1466 .config_array = mxt_config_array,
1467 .config_array_size = ARRAY_SIZE(mxt_config_array),
Mohan Pallaka56a1a5d2012-02-23 12:05:13 -08001468 .panel_minx = 0,
1469 .panel_maxx = 1365,
1470 .panel_miny = 0,
1471 .panel_maxy = 767,
1472 .disp_minx = 0,
1473 .disp_maxx = 1365,
1474 .disp_miny = 0,
1475 .disp_maxy = 767,
Anirudh Ghayal39dbe3f2012-04-13 15:43:16 +05301476 .irqflags = IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
Jing Lin21ed4de2012-02-05 15:53:28 -08001477 .i2c_pull_up = true,
1478 .reset_gpio = MXT_TS_RESET_GPIO,
1479 .irq_gpio = MXT_TS_GPIO_IRQ,
1480};
1481
1482static struct i2c_board_info mxt_device_info[] __initdata = {
1483 {
1484 I2C_BOARD_INFO("atmel_mxt_ts", 0x5b),
1485 .platform_data = &mxt_platform_data,
1486 .irq = MSM_GPIO_TO_INT(MXT_TS_GPIO_IRQ),
1487 },
1488};
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08001489#define CYTTSP_TS_GPIO_IRQ 6
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08001490#define CYTTSP_TS_GPIO_SLEEP 33
Amy Maloche609bb5e2012-08-03 09:41:42 -07001491#define CYTTSP_TS_GPIO_SLEEP_ALT 12
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08001492
1493static ssize_t tma340_vkeys_show(struct kobject *kobj,
1494 struct kobj_attribute *attr, char *buf)
1495{
1496 return snprintf(buf, 200,
1497 __stringify(EV_KEY) ":" __stringify(KEY_BACK) ":73:1120:97:97"
1498 ":" __stringify(EV_KEY) ":" __stringify(KEY_MENU) ":230:1120:97:97"
1499 ":" __stringify(EV_KEY) ":" __stringify(KEY_HOME) ":389:1120:97:97"
1500 ":" __stringify(EV_KEY) ":" __stringify(KEY_SEARCH) ":544:1120:97:97"
1501 "\n");
1502}
1503
1504static struct kobj_attribute tma340_vkeys_attr = {
1505 .attr = {
1506 .mode = S_IRUGO,
1507 },
1508 .show = &tma340_vkeys_show,
1509};
1510
1511static struct attribute *tma340_properties_attrs[] = {
1512 &tma340_vkeys_attr.attr,
1513 NULL
1514};
1515
1516static struct attribute_group tma340_properties_attr_group = {
1517 .attrs = tma340_properties_attrs,
1518};
1519
1520static int cyttsp_platform_init(struct i2c_client *client)
1521{
1522 int rc = 0;
1523 static struct kobject *tma340_properties_kobj;
1524
1525 tma340_vkeys_attr.attr.name = "virtualkeys.cyttsp-i2c";
1526 tma340_properties_kobj = kobject_create_and_add("board_properties",
1527 NULL);
1528 if (tma340_properties_kobj)
1529 rc = sysfs_create_group(tma340_properties_kobj,
1530 &tma340_properties_attr_group);
1531 if (!tma340_properties_kobj || rc)
1532 pr_err("%s: failed to create board_properties\n",
1533 __func__);
1534
1535 return 0;
1536}
1537
1538static struct cyttsp_regulator cyttsp_regulator_data[] = {
1539 {
1540 .name = "vdd",
1541 .min_uV = CY_TMA300_VTG_MIN_UV,
1542 .max_uV = CY_TMA300_VTG_MAX_UV,
1543 .hpm_load_uA = CY_TMA300_CURR_24HZ_UA,
1544 .lpm_load_uA = CY_TMA300_CURR_24HZ_UA,
1545 },
1546 {
1547 .name = "vcc_i2c",
1548 .min_uV = CY_I2C_VTG_MIN_UV,
1549 .max_uV = CY_I2C_VTG_MAX_UV,
1550 .hpm_load_uA = CY_I2C_CURR_UA,
1551 .lpm_load_uA = CY_I2C_CURR_UA,
1552 },
1553};
1554
1555static struct cyttsp_platform_data cyttsp_pdata = {
1556 .panel_maxx = 634,
1557 .panel_maxy = 1166,
Amy Maloche700605e2012-12-05 14:28:53 -08001558 .disp_minx = 18,
1559 .disp_maxx = 617,
1560 .disp_miny = 18,
1561 .disp_maxy = 1041,
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08001562 .flags = 0x01,
1563 .gen = CY_GEN3,
1564 .use_st = CY_USE_ST,
1565 .use_mt = CY_USE_MT,
1566 .use_hndshk = CY_SEND_HNDSHK,
1567 .use_trk_id = CY_USE_TRACKING_ID,
1568 .use_sleep = CY_USE_DEEP_SLEEP_SEL,
1569 .use_gestures = CY_USE_GESTURES,
1570 .fw_fname = "cyttsp_8064_mtp.hex",
1571 /* change act_intrvl to customize the Active power state
1572 * scanning/processing refresh interval for Operating mode
1573 */
1574 .act_intrvl = CY_ACT_INTRVL_DFLT,
1575 /* change tch_tmout to customize the touch timeout for the
1576 * Active power state for Operating mode
1577 */
1578 .tch_tmout = CY_TCH_TMOUT_DFLT,
1579 /* change lp_intrvl to customize the Low Power power state
1580 * scanning/processing refresh interval for Operating mode
1581 */
1582 .lp_intrvl = CY_LP_INTRVL_DFLT,
1583 .sleep_gpio = CYTTSP_TS_GPIO_SLEEP,
Amy Maloche9ba3ffe2012-04-26 10:31:20 -07001584 .resout_gpio = -1,
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08001585 .irq_gpio = CYTTSP_TS_GPIO_IRQ,
1586 .regulator_info = cyttsp_regulator_data,
1587 .num_regulators = ARRAY_SIZE(cyttsp_regulator_data),
1588 .init = cyttsp_platform_init,
1589 .correct_fw_ver = 17,
1590};
1591
1592static struct i2c_board_info cyttsp_info[] __initdata = {
1593 {
1594 I2C_BOARD_INFO(CY_I2C_NAME, 0x24),
1595 .platform_data = &cyttsp_pdata,
1596 .irq = MSM_GPIO_TO_INT(CYTTSP_TS_GPIO_IRQ),
1597 },
1598};
Jing Lin21ed4de2012-02-05 15:53:28 -08001599
Ankit Verma6b7e2ba2012-01-26 15:48:54 -08001600#define MSM_WCNSS_PHYS 0x03000000
1601#define MSM_WCNSS_SIZE 0x280000
1602
1603static struct resource resources_wcnss_wlan[] = {
1604 {
1605 .start = RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1606 .end = RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1607 .name = "wcnss_wlanrx_irq",
1608 .flags = IORESOURCE_IRQ,
1609 },
1610 {
1611 .start = RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1612 .end = RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1613 .name = "wcnss_wlantx_irq",
1614 .flags = IORESOURCE_IRQ,
1615 },
1616 {
1617 .start = MSM_WCNSS_PHYS,
1618 .end = MSM_WCNSS_PHYS + MSM_WCNSS_SIZE - 1,
1619 .name = "wcnss_mmio",
1620 .flags = IORESOURCE_MEM,
1621 },
1622 {
1623 .start = 64,
1624 .end = 68,
1625 .name = "wcnss_gpios_5wire",
1626 .flags = IORESOURCE_IO,
1627 },
1628};
1629
1630static struct qcom_wcnss_opts qcom_wcnss_pdata = {
1631 .has_48mhz_xo = 1,
1632};
1633
1634static struct platform_device msm_device_wcnss_wlan = {
1635 .name = "wcnss_wlan",
1636 .id = 0,
1637 .num_resources = ARRAY_SIZE(resources_wcnss_wlan),
1638 .resource = resources_wcnss_wlan,
1639 .dev = {.platform_data = &qcom_wcnss_pdata},
1640};
1641
Ankit Vermab7c26e62012-02-28 15:04:15 -08001642static struct platform_device msm_device_iris_fm __devinitdata = {
1643 .name = "iris_fm",
1644 .id = -1,
1645};
1646
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001647#ifdef CONFIG_QSEECOM
1648/* qseecom bus scaling */
1649static struct msm_bus_vectors qseecom_clks_init_vectors[] = {
1650 {
Ramesh Masavarapu1e8c7242012-09-04 11:52:57 -07001651 .src = MSM_BUS_MASTER_ADM_PORT0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001652 .dst = MSM_BUS_SLAVE_EBI_CH0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001653 .ab = 0,
Ramesh Masavarapu1e8c7242012-09-04 11:52:57 -07001654 .ib = 0,
1655 },
1656 {
1657 .src = MSM_BUS_MASTER_ADM_PORT1,
1658 .dst = MSM_BUS_SLAVE_GSBI1_UART,
1659 .ab = 0,
1660 .ib = 0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001661 },
1662 {
1663 .src = MSM_BUS_MASTER_SPDM,
1664 .dst = MSM_BUS_SLAVE_SPDM,
1665 .ib = 0,
1666 .ab = 0,
1667 },
1668};
1669
1670static struct msm_bus_vectors qseecom_enable_dfab_vectors[] = {
1671 {
Ramesh Masavarapu1e8c7242012-09-04 11:52:57 -07001672 .src = MSM_BUS_MASTER_ADM_PORT0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001673 .dst = MSM_BUS_SLAVE_EBI_CH0,
Ramesh Masavarapu1e8c7242012-09-04 11:52:57 -07001674 .ab = 70000000UL,
1675 .ib = 70000000UL,
1676 },
1677 {
1678 .src = MSM_BUS_MASTER_ADM_PORT1,
1679 .dst = MSM_BUS_SLAVE_GSBI1_UART,
1680 .ab = 2480000000UL,
1681 .ib = 2480000000UL,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001682 },
1683 {
1684 .src = MSM_BUS_MASTER_SPDM,
1685 .dst = MSM_BUS_SLAVE_SPDM,
1686 .ib = 0,
1687 .ab = 0,
1688 },
1689};
1690
1691static struct msm_bus_vectors qseecom_enable_sfpb_vectors[] = {
1692 {
Ramesh Masavarapu1e8c7242012-09-04 11:52:57 -07001693 .src = MSM_BUS_MASTER_ADM_PORT0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001694 .dst = MSM_BUS_SLAVE_EBI_CH0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001695 .ab = 0,
Ramesh Masavarapu1e8c7242012-09-04 11:52:57 -07001696 .ib = 0,
1697 },
1698 {
1699 .src = MSM_BUS_MASTER_ADM_PORT1,
1700 .dst = MSM_BUS_SLAVE_GSBI1_UART,
1701 .ab = 0,
1702 .ib = 0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001703 },
1704 {
1705 .src = MSM_BUS_MASTER_SPDM,
1706 .dst = MSM_BUS_SLAVE_SPDM,
1707 .ib = (64 * 8) * 1000000UL,
1708 .ab = (64 * 8) * 100000UL,
1709 },
1710};
1711
Ramesh Masavarapu8d756582012-10-03 10:18:06 -07001712static struct msm_bus_vectors qseecom_enable_dfab_sfpb_vectors[] = {
1713 {
1714 .src = MSM_BUS_MASTER_ADM_PORT0,
1715 .dst = MSM_BUS_SLAVE_EBI_CH0,
1716 .ab = 70000000UL,
1717 .ib = 70000000UL,
1718 },
1719 {
1720 .src = MSM_BUS_MASTER_ADM_PORT1,
1721 .dst = MSM_BUS_SLAVE_GSBI1_UART,
1722 .ab = 2480000000UL,
1723 .ib = 2480000000UL,
1724 },
1725 {
1726 .src = MSM_BUS_MASTER_SPDM,
1727 .dst = MSM_BUS_SLAVE_SPDM,
1728 .ib = (64 * 8) * 1000000UL,
1729 .ab = (64 * 8) * 100000UL,
1730 },
1731};
1732
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001733static struct msm_bus_paths qseecom_hw_bus_scale_usecases[] = {
1734 {
1735 ARRAY_SIZE(qseecom_clks_init_vectors),
1736 qseecom_clks_init_vectors,
1737 },
1738 {
1739 ARRAY_SIZE(qseecom_enable_dfab_vectors),
Ramesh Masavarapu1e8c7242012-09-04 11:52:57 -07001740 qseecom_enable_dfab_vectors,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001741 },
1742 {
1743 ARRAY_SIZE(qseecom_enable_sfpb_vectors),
1744 qseecom_enable_sfpb_vectors,
1745 },
Ramesh Masavarapu8d756582012-10-03 10:18:06 -07001746 {
1747 ARRAY_SIZE(qseecom_enable_dfab_sfpb_vectors),
1748 qseecom_enable_dfab_sfpb_vectors,
1749 },
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001750};
1751
1752static struct msm_bus_scale_pdata qseecom_bus_pdata = {
1753 qseecom_hw_bus_scale_usecases,
1754 ARRAY_SIZE(qseecom_hw_bus_scale_usecases),
1755 .name = "qsee",
1756};
1757
1758static struct platform_device qseecom_device = {
1759 .name = "qseecom",
1760 .id = 0,
1761 .dev = {
1762 .platform_data = &qseecom_bus_pdata,
1763 },
1764};
1765#endif
1766
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001767#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
1768 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
1769 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
1770 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
1771
1772#define QCE_SIZE 0x10000
1773#define QCE_0_BASE 0x11000000
1774
1775#define QCE_HW_KEY_SUPPORT 0
1776#define QCE_SHA_HMAC_SUPPORT 1
1777#define QCE_SHARE_CE_RESOURCE 3
1778#define QCE_CE_SHARED 0
1779
1780static struct resource qcrypto_resources[] = {
1781 [0] = {
1782 .start = QCE_0_BASE,
1783 .end = QCE_0_BASE + QCE_SIZE - 1,
1784 .flags = IORESOURCE_MEM,
1785 },
1786 [1] = {
1787 .name = "crypto_channels",
1788 .start = DMOV8064_CE_IN_CHAN,
1789 .end = DMOV8064_CE_OUT_CHAN,
1790 .flags = IORESOURCE_DMA,
1791 },
1792 [2] = {
1793 .name = "crypto_crci_in",
1794 .start = DMOV8064_CE_IN_CRCI,
1795 .end = DMOV8064_CE_IN_CRCI,
1796 .flags = IORESOURCE_DMA,
1797 },
1798 [3] = {
1799 .name = "crypto_crci_out",
1800 .start = DMOV8064_CE_OUT_CRCI,
1801 .end = DMOV8064_CE_OUT_CRCI,
1802 .flags = IORESOURCE_DMA,
1803 },
1804};
1805
1806static struct resource qcedev_resources[] = {
1807 [0] = {
1808 .start = QCE_0_BASE,
1809 .end = QCE_0_BASE + QCE_SIZE - 1,
1810 .flags = IORESOURCE_MEM,
1811 },
1812 [1] = {
1813 .name = "crypto_channels",
1814 .start = DMOV8064_CE_IN_CHAN,
1815 .end = DMOV8064_CE_OUT_CHAN,
1816 .flags = IORESOURCE_DMA,
1817 },
1818 [2] = {
1819 .name = "crypto_crci_in",
1820 .start = DMOV8064_CE_IN_CRCI,
1821 .end = DMOV8064_CE_IN_CRCI,
1822 .flags = IORESOURCE_DMA,
1823 },
1824 [3] = {
1825 .name = "crypto_crci_out",
1826 .start = DMOV8064_CE_OUT_CRCI,
1827 .end = DMOV8064_CE_OUT_CRCI,
1828 .flags = IORESOURCE_DMA,
1829 },
1830};
1831
1832#endif
1833
1834#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
1835 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
1836
1837static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
1838 .ce_shared = QCE_CE_SHARED,
1839 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
1840 .hw_key_support = QCE_HW_KEY_SUPPORT,
1841 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -08001842 .bus_scale_table = NULL,
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001843};
1844
1845static struct platform_device qcrypto_device = {
1846 .name = "qcrypto",
1847 .id = 0,
1848 .num_resources = ARRAY_SIZE(qcrypto_resources),
1849 .resource = qcrypto_resources,
1850 .dev = {
1851 .coherent_dma_mask = DMA_BIT_MASK(32),
1852 .platform_data = &qcrypto_ce_hw_suppport,
1853 },
1854};
1855#endif
1856
1857#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
1858 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
1859
1860static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
1861 .ce_shared = QCE_CE_SHARED,
1862 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
1863 .hw_key_support = QCE_HW_KEY_SUPPORT,
1864 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -08001865 .bus_scale_table = NULL,
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001866};
1867
1868static struct platform_device qcedev_device = {
1869 .name = "qce",
1870 .id = 0,
1871 .num_resources = ARRAY_SIZE(qcedev_resources),
1872 .resource = qcedev_resources,
1873 .dev = {
1874 .coherent_dma_mask = DMA_BIT_MASK(32),
1875 .platform_data = &qcedev_ce_hw_suppport,
1876 },
1877};
1878#endif
1879
Joel Kingef390842012-05-23 16:42:48 -07001880static struct mdm_vddmin_resource mdm_vddmin_rscs = {
1881 .rpm_id = MSM_RPM_ID_VDDMIN_GPIO,
1882 .ap2mdm_vddmin_gpio = 30,
1883 .modes = 0x03,
1884 .drive_strength = 8,
1885 .mdm2ap_vddmin_gpio = 80,
1886};
1887
Joel King269aa602012-07-23 08:07:35 -07001888static struct gpiomux_setting mdm2ap_status_gpio_run_cfg = {
1889 .func = GPIOMUX_FUNC_GPIO,
1890 .drv = GPIOMUX_DRV_8MA,
1891 .pull = GPIOMUX_PULL_NONE,
1892};
1893
Joel Kingdacbc822012-01-25 13:30:57 -08001894static struct mdm_platform_data mdm_platform_data = {
1895 .mdm_version = "3.0",
1896 .ramdump_delay_ms = 2000,
Joel King14fe7fa2012-05-27 14:26:11 -07001897 .early_power_on = 1,
1898 .sfr_query = 1,
Joel Kingbf3e4b52012-09-26 09:10:34 -07001899 .send_shdn = 1,
Joel Kingef390842012-05-23 16:42:48 -07001900 .vddmin_resource = &mdm_vddmin_rscs,
Hemant Kumara945b472012-01-25 15:08:06 -08001901 .peripheral_platform_device = &apq8064_device_hsic_host,
Ameya Thakurc9a7a842012-06-24 22:47:52 -07001902 .ramdump_timeout_ms = 120000,
Joel King269aa602012-07-23 08:07:35 -07001903 .mdm2ap_status_gpio_run_cfg = &mdm2ap_status_gpio_run_cfg,
Joel Kingdacbc822012-01-25 13:30:57 -08001904};
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001905
Siddartha Mohanadosscaeaa922012-02-07 16:41:38 -08001906static struct tsens_platform_data apq_tsens_pdata = {
1907 .tsens_factor = 1000,
1908 .hw_type = APQ_8064,
1909 .tsens_num_sensor = 11,
1910 .slope = {1176, 1176, 1154, 1176, 1111,
1911 1132, 1132, 1199, 1132, 1199, 1132},
1912};
1913
Siddartha Mohanadoss48cad912012-04-05 21:29:54 -07001914static struct platform_device msm_tsens_device = {
1915 .name = "tsens8960-tm",
1916 .id = -1,
1917};
1918
Praveen Chidambaram877d7a42012-06-05 14:33:20 -06001919static struct msm_thermal_data msm_thermal_pdata = {
1920 .sensor_id = 7,
Eugene Seah2ee4a5d2012-06-25 18:16:41 -06001921 .poll_ms = 250,
1922 .limit_temp_degC = 60,
1923 .temp_hysteresis_degC = 10,
1924 .freq_step = 2,
Praveen Chidambaram877d7a42012-06-05 14:33:20 -06001925};
1926
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001927#define MSM_SHARED_RAM_PHYS 0x80000000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001928static void __init apq8064_map_io(void)
1929{
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001930 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001931 msm_map_apq8064_io();
Abhimanyu Kapur91a0a502013-01-11 19:24:59 -08001932 if (socinfo_init() < 0)
1933 pr_err("%s: socinfo_init() failed\n", __func__);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001934}
1935
1936static void __init apq8064_init_irq(void)
1937{
Praveen Chidambaram78499012011-11-01 17:15:17 -06001938 struct msm_mpm_device_data *data = NULL;
1939
1940#ifdef CONFIG_MSM_MPM
1941 data = &apq8064_mpm_dev_data;
1942#endif
1943
1944 msm_mpm_irq_extn_init(data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001945 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE,
1946 (void *)MSM_QGIC_CPU_BASE);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001947}
1948
Abhishek Kharbanda72dc72e2012-06-07 13:41:37 -07001949static struct msm_mhl_platform_data mhl_platform_data = {
1950 .irq = MSM_GPIO_TO_INT(MHL_GPIO_INT),
1951 .gpio_mhl_int = MHL_GPIO_INT,
1952 .gpio_mhl_reset = MHL_GPIO_RESET,
1953 .gpio_mhl_power = 0,
1954 .gpio_hdmi_mhl_mux = 0,
1955};
1956
1957static struct i2c_board_info sii_device_info[] __initdata = {
1958 {
1959 /*
1960 * keeps SI 8334 as the default
1961 * MHL TX
1962 */
1963 I2C_BOARD_INFO("sii8334", 0x39),
1964 .platform_data = &mhl_platform_data,
1965 .flags = I2C_CLIENT_WAKE,
1966 },
1967};
1968
Jay Chokshi7805b5a2011-11-07 15:55:30 -08001969static struct platform_device msm8064_device_saw_regulator_core0 = {
1970 .name = "saw-regulator",
1971 .id = 0,
1972 .dev = {
1973 .platform_data = &msm8064_saw_regulator_pdata_8921_s5,
1974 },
1975};
1976
1977static struct platform_device msm8064_device_saw_regulator_core1 = {
1978 .name = "saw-regulator",
1979 .id = 1,
1980 .dev = {
1981 .platform_data = &msm8064_saw_regulator_pdata_8921_s6,
1982 },
1983};
1984
1985static struct platform_device msm8064_device_saw_regulator_core2 = {
1986 .name = "saw-regulator",
1987 .id = 2,
1988 .dev = {
1989 .platform_data = &msm8064_saw_regulator_pdata_8821_s0,
1990 },
1991};
1992
1993static struct platform_device msm8064_device_saw_regulator_core3 = {
1994 .name = "saw-regulator",
1995 .id = 3,
1996 .dev = {
1997 .platform_data = &msm8064_saw_regulator_pdata_8821_s1,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001998
1999 },
2000};
2001
Oluwafemi Adeyemif5a31422012-03-08 16:58:45 -08002002static struct msm_rpmrs_level msm_rpmrs_levels[] = {
Praveen Chidambaram78499012011-11-01 17:15:17 -06002003 {
2004 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
2005 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
2006 true,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06002007 1, 784, 180000, 100,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002008 },
2009
2010 {
Girish Mahadevan3bc98772012-08-15 10:01:27 -06002011 MSM_PM_SLEEP_MODE_RETENTION,
2012 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
2013 true,
2014 415, 715, 340827, 475,
2015 },
2016
2017 {
Praveen Chidambaram78499012011-11-01 17:15:17 -06002018 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
2019 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
2020 true,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06002021 1300, 228, 1200000, 2000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002022 },
2023
2024 {
2025 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
2026 MSM_RPMRS_LIMITS(ON, GDHS, MAX, ACTIVE),
2027 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06002028 2000, 138, 1208400, 3200,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002029 },
2030
2031 {
2032 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
Praveen Chidambarame3380672012-02-08 10:32:27 -07002033 MSM_RPMRS_LIMITS(ON, HSFS_OPEN, ACTIVE, RET_HIGH),
2034 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06002035 6000, 119, 1850300, 9000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002036 },
2037
2038 {
2039 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
2040 MSM_RPMRS_LIMITS(OFF, GDHS, MAX, ACTIVE),
2041 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06002042 9200, 68, 2839200, 16400,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002043 },
2044
2045 {
2046 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
2047 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
2048 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06002049 10300, 63, 3128000, 18200,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002050 },
2051
2052 {
2053 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
2054 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, ACTIVE, RET_HIGH),
2055 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06002056 18000, 10, 4602600, 27000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002057 },
2058
2059 {
2060 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
2061 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
2062 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06002063 20000, 2, 5752000, 32000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002064 },
2065};
2066
2067static struct msm_pm_boot_platform_data msm_pm_boot_pdata __initdata = {
2068 .mode = MSM_PM_BOOT_CONFIG_TZ,
2069};
2070
2071static struct msm_rpmrs_platform_data msm_rpmrs_data __initdata = {
2072 .levels = &msm_rpmrs_levels[0],
2073 .num_levels = ARRAY_SIZE(msm_rpmrs_levels),
2074 .vdd_mem_levels = {
2075 [MSM_RPMRS_VDD_MEM_RET_LOW] = 750000,
2076 [MSM_RPMRS_VDD_MEM_RET_HIGH] = 750000,
2077 [MSM_RPMRS_VDD_MEM_ACTIVE] = 1050000,
2078 [MSM_RPMRS_VDD_MEM_MAX] = 1150000,
2079 },
2080 .vdd_dig_levels = {
2081 [MSM_RPMRS_VDD_DIG_RET_LOW] = 500000,
2082 [MSM_RPMRS_VDD_DIG_RET_HIGH] = 750000,
2083 [MSM_RPMRS_VDD_DIG_ACTIVE] = 950000,
2084 [MSM_RPMRS_VDD_DIG_MAX] = 1150000,
2085 },
2086 .vdd_mask = 0x7FFFFF,
2087 .rpmrs_target_id = {
2088 [MSM_RPMRS_ID_PXO_CLK] = MSM_RPM_ID_PXO_CLK,
2089 [MSM_RPMRS_ID_L2_CACHE_CTL] = MSM_RPM_ID_LAST,
2090 [MSM_RPMRS_ID_VDD_DIG_0] = MSM_RPM_ID_PM8921_S3_0,
2091 [MSM_RPMRS_ID_VDD_DIG_1] = MSM_RPM_ID_PM8921_S3_1,
2092 [MSM_RPMRS_ID_VDD_MEM_0] = MSM_RPM_ID_PM8921_L24_0,
2093 [MSM_RPMRS_ID_VDD_MEM_1] = MSM_RPM_ID_PM8921_L24_1,
2094 [MSM_RPMRS_ID_RPM_CTL] = MSM_RPM_ID_RPM_CTL,
2095 },
2096};
2097
Praveen Chidambaram78499012011-11-01 17:15:17 -06002098static uint8_t spm_wfi_cmd_sequence[] __initdata = {
2099 0x03, 0x0f,
2100};
2101
2102static uint8_t spm_power_collapse_without_rpm[] __initdata = {
2103 0x00, 0x24, 0x54, 0x10,
2104 0x09, 0x03, 0x01,
2105 0x10, 0x54, 0x30, 0x0C,
2106 0x24, 0x30, 0x0f,
2107};
2108
Girish Mahadevan3bc98772012-08-15 10:01:27 -06002109static uint8_t spm_retention_cmd_sequence[] __initdata = {
2110 0x00, 0x05, 0x03, 0x0D,
2111 0x0B, 0x00, 0x0f,
2112};
2113
Anji Jonnala1a1711a2013-01-29 13:34:10 +05302114static uint8_t spm_retention_with_krait_v3_cmd_sequence[] __initdata = {
2115 0x42, 0x1B, 0x00,
2116 0x05, 0x03, 0x01, 0x0B,
2117 0x00, 0x42, 0x1B,
2118 0x0f,
2119};
2120
Praveen Chidambaram78499012011-11-01 17:15:17 -06002121static uint8_t spm_power_collapse_with_rpm[] __initdata = {
2122 0x00, 0x24, 0x54, 0x10,
2123 0x09, 0x07, 0x01, 0x0B,
2124 0x10, 0x54, 0x30, 0x0C,
2125 0x24, 0x30, 0x0f,
2126};
2127
Praveen Chidambaramc3c90822012-11-07 15:43:49 -07002128/* 8064AB has a different command to assert apc_pdn */
2129static uint8_t spm_power_collapse_without_rpm_krait_v3[] __initdata = {
2130 0x00, 0x24, 0x84, 0x10,
2131 0x09, 0x03, 0x01,
2132 0x10, 0x84, 0x30, 0x0C,
2133 0x24, 0x30, 0x0f,
2134};
2135
2136static uint8_t spm_power_collapse_with_rpm_krait_v3[] __initdata = {
2137 0x00, 0x24, 0x84, 0x10,
2138 0x09, 0x07, 0x01, 0x0B,
2139 0x10, 0x84, 0x30, 0x0C,
2140 0x24, 0x30, 0x0f,
2141};
2142
Girish Mahadevan3bc98772012-08-15 10:01:27 -06002143static struct msm_spm_seq_entry msm_spm_boot_cpu_seq_list[] __initdata = {
2144 [0] = {
2145 .mode = MSM_SPM_MODE_CLOCK_GATING,
2146 .notify_rpm = false,
2147 .cmd = spm_wfi_cmd_sequence,
2148 },
2149 [1] = {
2150 .mode = MSM_SPM_MODE_POWER_RETENTION,
2151 .notify_rpm = false,
2152 .cmd = spm_retention_cmd_sequence,
2153 },
2154 [2] = {
2155 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
2156 .notify_rpm = false,
2157 .cmd = spm_power_collapse_without_rpm,
2158 },
2159 [3] = {
2160 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
2161 .notify_rpm = true,
2162 .cmd = spm_power_collapse_with_rpm,
2163 },
2164};
2165static struct msm_spm_seq_entry msm_spm_nonboot_cpu_seq_list[] __initdata = {
Praveen Chidambaram78499012011-11-01 17:15:17 -06002166 [0] = {
2167 .mode = MSM_SPM_MODE_CLOCK_GATING,
2168 .notify_rpm = false,
2169 .cmd = spm_wfi_cmd_sequence,
2170 },
2171 [1] = {
Anji Jonnala1a1711a2013-01-29 13:34:10 +05302172 .mode = MSM_SPM_MODE_POWER_RETENTION,
2173 .notify_rpm = false,
2174 .cmd = spm_retention_cmd_sequence,
2175 },
2176 [2] = {
Praveen Chidambaram78499012011-11-01 17:15:17 -06002177 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
2178 .notify_rpm = false,
2179 .cmd = spm_power_collapse_without_rpm,
2180 },
Anji Jonnala1a1711a2013-01-29 13:34:10 +05302181 [3] = {
Praveen Chidambaram78499012011-11-01 17:15:17 -06002182 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
2183 .notify_rpm = true,
2184 .cmd = spm_power_collapse_with_rpm,
2185 },
2186};
2187
2188static uint8_t l2_spm_wfi_cmd_sequence[] __initdata = {
2189 0x00, 0x20, 0x03, 0x20,
2190 0x00, 0x0f,
2191};
2192
2193static uint8_t l2_spm_gdhs_cmd_sequence[] __initdata = {
2194 0x00, 0x20, 0x34, 0x64,
2195 0x48, 0x07, 0x48, 0x20,
2196 0x50, 0x64, 0x04, 0x34,
2197 0x50, 0x0f,
2198};
2199static uint8_t l2_spm_power_off_cmd_sequence[] __initdata = {
2200 0x00, 0x10, 0x34, 0x64,
2201 0x48, 0x07, 0x48, 0x10,
2202 0x50, 0x64, 0x04, 0x34,
2203 0x50, 0x0F,
2204};
2205
2206static struct msm_spm_seq_entry msm_spm_l2_seq_list[] __initdata = {
2207 [0] = {
2208 .mode = MSM_SPM_L2_MODE_RETENTION,
2209 .notify_rpm = false,
2210 .cmd = l2_spm_wfi_cmd_sequence,
2211 },
2212 [1] = {
2213 .mode = MSM_SPM_L2_MODE_GDHS,
2214 .notify_rpm = true,
2215 .cmd = l2_spm_gdhs_cmd_sequence,
2216 },
2217 [2] = {
2218 .mode = MSM_SPM_L2_MODE_POWER_COLLAPSE,
2219 .notify_rpm = true,
2220 .cmd = l2_spm_power_off_cmd_sequence,
2221 },
2222};
2223
2224
2225static struct msm_spm_platform_data msm_spm_l2_data[] __initdata = {
2226 [0] = {
2227 .reg_base_addr = MSM_SAW_L2_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002228 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x00,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07002229 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002230 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x00A000AE,
2231 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x00A00020,
2232 .modes = msm_spm_l2_seq_list,
2233 .num_modes = ARRAY_SIZE(msm_spm_l2_seq_list),
2234 },
2235};
2236
2237static struct msm_spm_platform_data msm_spm_data[] __initdata = {
2238 [0] = {
2239 .reg_base_addr = MSM_SAW0_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002240 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002241#if defined(CONFIG_MSM_AVS_HW)
2242 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
2243 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
2244#endif
2245 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Girish Mahadevan3bc98772012-08-15 10:01:27 -06002246 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x03020004,
2247 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0084009C,
2248 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x00A4001C,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002249 .vctl_timeout_us = 50,
Girish Mahadevan3bc98772012-08-15 10:01:27 -06002250 .num_modes = ARRAY_SIZE(msm_spm_boot_cpu_seq_list),
2251 .modes = msm_spm_boot_cpu_seq_list,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002252 },
2253 [1] = {
2254 .reg_base_addr = MSM_SAW1_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002255 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002256#if defined(CONFIG_MSM_AVS_HW)
2257 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
2258 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
2259#endif
2260 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07002261 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002262 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
2263 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
2264 .vctl_timeout_us = 50,
Girish Mahadevan3bc98772012-08-15 10:01:27 -06002265 .num_modes = ARRAY_SIZE(msm_spm_nonboot_cpu_seq_list),
2266 .modes = msm_spm_nonboot_cpu_seq_list,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002267 },
2268 [2] = {
2269 .reg_base_addr = MSM_SAW2_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002270 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002271#if defined(CONFIG_MSM_AVS_HW)
2272 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
2273 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
2274#endif
2275 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07002276 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002277 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
2278 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
2279 .vctl_timeout_us = 50,
Girish Mahadevan3bc98772012-08-15 10:01:27 -06002280 .num_modes = ARRAY_SIZE(msm_spm_nonboot_cpu_seq_list),
2281 .modes = msm_spm_nonboot_cpu_seq_list,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002282 },
2283 [3] = {
2284 .reg_base_addr = MSM_SAW3_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002285 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002286#if defined(CONFIG_MSM_AVS_HW)
2287 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
2288 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
2289#endif
2290 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07002291 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002292 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
2293 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
2294 .vctl_timeout_us = 50,
Girish Mahadevan3bc98772012-08-15 10:01:27 -06002295 .num_modes = ARRAY_SIZE(msm_spm_nonboot_cpu_seq_list),
2296 .modes = msm_spm_nonboot_cpu_seq_list,
Jay Chokshi7805b5a2011-11-07 15:55:30 -08002297 },
2298};
2299
Praveen Chidambaramc3c90822012-11-07 15:43:49 -07002300static void __init apq8064ab_update_krait_spm(void)
2301{
2302 int i;
2303
2304 /* Update the SPM sequences for SPC and PC */
2305 for (i = 0; i < ARRAY_SIZE(msm_spm_data); i++) {
2306 int j;
2307 struct msm_spm_platform_data *pdata = &msm_spm_data[i];
2308 for (j = 0; j < pdata->num_modes; j++) {
2309 if (pdata->modes[j].cmd ==
2310 spm_power_collapse_without_rpm)
2311 pdata->modes[j].cmd =
2312 spm_power_collapse_without_rpm_krait_v3;
2313 else if (pdata->modes[j].cmd ==
2314 spm_power_collapse_with_rpm)
2315 pdata->modes[j].cmd =
2316 spm_power_collapse_with_rpm_krait_v3;
2317 }
2318 }
2319}
2320
Gagan Mac8a7a5d32011-11-11 16:43:06 -07002321static void __init apq8064_init_buses(void)
2322{
2323 msm_bus_rpm_set_mt_mask();
2324 msm_bus_8064_apps_fabric_pdata.rpm_enabled = 1;
2325 msm_bus_8064_sys_fabric_pdata.rpm_enabled = 1;
2326 msm_bus_8064_mm_fabric_pdata.rpm_enabled = 1;
2327 msm_bus_8064_apps_fabric.dev.platform_data =
2328 &msm_bus_8064_apps_fabric_pdata;
2329 msm_bus_8064_sys_fabric.dev.platform_data =
2330 &msm_bus_8064_sys_fabric_pdata;
2331 msm_bus_8064_mm_fabric.dev.platform_data =
2332 &msm_bus_8064_mm_fabric_pdata;
2333 msm_bus_8064_sys_fpb.dev.platform_data = &msm_bus_8064_sys_fpb_pdata;
2334 msm_bus_8064_cpss_fpb.dev.platform_data = &msm_bus_8064_cpss_fpb_pdata;
2335}
2336
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002337/* PCIe gpios */
2338static struct msm_pcie_gpio_info_t msm_pcie_gpio_info[MSM_PCIE_MAX_GPIO] = {
2339 {"rst_n", PM8921_MPP_PM_TO_SYS(PCIE_RST_N_PMIC_MPP), 0},
2340 {"pwr_en", PM8921_GPIO_PM_TO_SYS(PCIE_PWR_EN_PMIC_GPIO), 1},
2341};
2342
2343static struct msm_pcie_platform msm_pcie_platform_data = {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06002344 .axi_addr = PCIE_AXI_BAR_PHYS,
2345 .axi_size = PCIE_AXI_BAR_SIZE,
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002346};
2347
Rohit Vaswani4375c802013-01-09 13:38:19 -08002348/* FSM8064_EP PCIe gpios */
2349static struct msm_pcie_gpio_info_t ep_pcie_gpio_info[MSM_PCIE_MAX_GPIO] = {
2350 {"rst_n", PM8921_GPIO_PM_TO_SYS(PCIE_EP_RST_N_PMIC_GPIO), 0},
2351 {"pwr_en", PM8921_GPIO_PM_TO_SYS(PCIE_PWR_EN_PMIC_GPIO), 1},
2352};
2353
2354static struct msm_pcie_platform ep_pcie_platform_data = {
2355 .gpio = ep_pcie_gpio_info,
2356 .axi_addr = PCIE_AXI_BAR_PHYS,
2357 .axi_size = PCIE_AXI_BAR_SIZE,
2358 .wake_n = PM8921_GPIO_IRQ(PM8921_IRQ_BASE, PCIE_EP_WAKE_N_PMIC_GPIO),
Rohit Vaswani62d2a122013-02-04 13:08:36 -08002359 .vreg_n = 4
Rohit Vaswani4375c802013-01-09 13:38:19 -08002360};
2361
Niranjana Vishwanathapurac1edd402012-06-28 15:32:50 -06002362static int __init mpq8064_pcie_enabled(void)
2363{
2364 return !((readl_relaxed(QFPROM_RAW_FEAT_CONFIG_ROW0_MSB) & BIT(21)) ||
2365 (readl_relaxed(QFPROM_RAW_OEM_CONFIG_ROW0_LSB) & BIT(4)));
2366}
2367
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002368static void __init mpq8064_pcie_init(void)
2369{
Niranjana Vishwanathapurac1edd402012-06-28 15:32:50 -06002370 if (mpq8064_pcie_enabled()) {
Yan Hedbc96ce2013-01-29 12:39:33 -08002371 if (machine_is_mpq8064_hrd()) {
2372 msm_pcie_platform_data.vreg_n = 3;
2373 msm_pcie_gpio_info[1].num =
2374 PM8921_GPIO_PM_TO_SYS(PCIE_PWR_EN_PMIC_GPIO_HRD);
2375 msm_pcie_platform_data.wake_n =
2376 PM8921_GPIO_IRQ(PM8921_IRQ_BASE,
2377 PCIE_WAKE_N_PMIC_GPIO_HRD);
2378 } else {
2379 msm_pcie_platform_data.vreg_n = 4;
2380 msm_pcie_platform_data.wake_n =
2381 PM8921_GPIO_IRQ(PM8921_IRQ_BASE,
2382 PCIE_WAKE_N_PMIC_GPIO);
2383 }
2384 msm_pcie_platform_data.gpio = msm_pcie_gpio_info;
2385
Niranjana Vishwanathapurac1edd402012-06-28 15:32:50 -06002386 msm_device_pcie.dev.platform_data = &msm_pcie_platform_data;
2387 platform_device_register(&msm_device_pcie);
2388 }
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002389}
2390
Sujit Reddy Thummaf97e5ec2013-01-16 15:02:17 +05302391static struct platform_device mpq8064_device_ext_3p3v_vreg = {
2392 .name = "reg-fixed-voltage",
2393 .dev = {
2394 .platform_data = &mpq8064_3p3_regulator_pdata,
2395 },
2396};
2397
Stephen Boyd42517402013-01-14 16:41:42 -08002398static void __init fsm8064_ep_pcie_init(void)
2399{
2400 msm_device_pcie.dev.platform_data = &ep_pcie_platform_data;
2401 platform_device_register(&msm_device_pcie);
2402}
2403
David Collinsf0d00732012-01-25 15:46:50 -08002404static struct platform_device apq8064_device_ext_5v_vreg __devinitdata = {
2405 .name = GPIO_REGULATOR_DEV_NAME,
2406 .id = PM8921_MPP_PM_TO_SYS(7),
2407 .dev = {
2408 .platform_data
2409 = &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_5V],
2410 },
2411};
2412
Jay Chokshi1de4f9d2012-02-07 16:11:31 -08002413static struct platform_device apq8064_device_ext_mpp8_vreg __devinitdata = {
2414 .name = GPIO_REGULATOR_DEV_NAME,
2415 .id = PM8921_MPP_PM_TO_SYS(8),
2416 .dev = {
2417 .platform_data
2418 = &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_MPP8],
2419 },
2420};
2421
David Collinsf0d00732012-01-25 15:46:50 -08002422static struct platform_device apq8064_device_ext_3p3v_vreg __devinitdata = {
2423 .name = GPIO_REGULATOR_DEV_NAME,
2424 .id = APQ8064_EXT_3P3V_REG_EN_GPIO,
2425 .dev = {
2426 .platform_data =
2427 &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_3P3V],
2428 },
2429};
2430
David Collins390fc332012-02-07 14:38:16 -08002431static struct platform_device apq8064_device_ext_ts_sw_vreg __devinitdata = {
2432 .name = GPIO_REGULATOR_DEV_NAME,
2433 .id = PM8921_GPIO_PM_TO_SYS(23),
2434 .dev = {
2435 .platform_data
2436 = &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_TS_SW],
2437 },
2438};
2439
Sujit Reddy Thummab0d51e72012-12-31 15:37:16 +05302440static struct platform_device
2441apq8064_device_ext_3p3v_mpp4_vreg __devinitdata = {
2442 .name = GPIO_REGULATOR_DEV_NAME,
2443 .id = PM8921_MPP_PM_TO_SYS(4),
2444 .dev = {
2445 .platform_data =
2446 &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_SATA_PWR],
2447 },
2448};
2449
David Collins2782b5c2012-02-06 10:02:42 -08002450static struct platform_device apq8064_device_rpm_regulator __devinitdata = {
2451 .name = "rpm-regulator",
David Collins793793b2012-08-21 15:43:02 -07002452 .id = 0,
David Collins2782b5c2012-02-06 10:02:42 -08002453 .dev = {
2454 .platform_data = &apq8064_rpm_regulator_pdata,
2455 },
2456};
2457
David Collins793793b2012-08-21 15:43:02 -07002458static struct platform_device
2459apq8064_pm8921_device_rpm_regulator __devinitdata = {
2460 .name = "rpm-regulator",
2461 .id = 1,
2462 .dev = {
2463 .platform_data = &apq8064_rpm_regulator_pm8921_pdata,
2464 },
2465};
2466
Ravi Kumar V05931a22012-04-04 17:09:37 +05302467static struct gpio_ir_recv_platform_data gpio_ir_recv_pdata = {
2468 .gpio_nr = 88,
2469 .active_low = 1,
Ravi Kumar V16a614c2012-10-12 20:59:56 +05302470 .can_wakeup = true,
Ravi Kumar V05931a22012-04-04 17:09:37 +05302471};
2472
2473static struct platform_device gpio_ir_recv_pdev = {
2474 .name = "gpio-rc-recv",
2475 .dev = {
2476 .platform_data = &gpio_ir_recv_pdata,
2477 },
2478};
2479
Terence Hampson36b70722012-05-10 13:18:16 -04002480static struct platform_device *common_not_mpq_devices[] __initdata = {
David Keitel3c40fc52012-02-09 17:53:52 -08002481 &apq8064_device_qup_i2c_gsbi1,
Jing Lin04601f92012-02-05 15:36:07 -08002482 &apq8064_device_qup_i2c_gsbi3,
Kenneth Heitke748593a2011-07-15 15:45:11 -06002483 &apq8064_device_qup_i2c_gsbi4,
Terence Hampson36b70722012-05-10 13:18:16 -04002484};
2485
Kuirong Wangf8c5e142012-06-21 16:17:32 -07002486static struct platform_device *common_mpq_devices[] __initdata = {
2487 &mpq_cpudai_sec_i2s_rx,
2488 &mpq_cpudai_mi2s_tx,
Aviral Guptabfa97882012-10-16 12:15:59 +05302489 &mpq_cpudai_pseudo,
Kuirong Wangf8c5e142012-06-21 16:17:32 -07002490};
2491
Rohit Vaswani4375c802013-01-09 13:38:19 -08002492static struct platform_device *ep_devices[] __initdata = {
2493 &msm_device_smd_apq8064,
2494 &apq8064_device_gadget_peripheral,
2495 &apq8064_device_hsusb_host,
2496 &android_usb_device,
2497 &msm_device_wcnss_wlan,
Rohit Vaswani4375c802013-01-09 13:38:19 -08002498 &apq8064_fmem_device,
Rohit Vaswani4375c802013-01-09 13:38:19 -08002499#ifdef CONFIG_ION_MSM
2500 &apq8064_ion_dev,
2501#endif
2502 &msm8064_device_watchdog,
2503 &msm8064_device_saw_regulator_core0,
2504 &msm8064_device_saw_regulator_core1,
2505 &msm8064_device_saw_regulator_core2,
2506 &msm8064_device_saw_regulator_core3,
2507#if defined(CONFIG_QSEECOM)
2508 &qseecom_device,
2509#endif
2510
2511 &msm_8064_device_tsif[0],
2512 &msm_8064_device_tsif[1],
2513
2514#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
2515 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
2516 &qcrypto_device,
2517#endif
2518
2519#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
2520 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
2521 &qcedev_device,
2522#endif
2523
2524#ifdef CONFIG_HW_RANDOM_MSM
2525 &apq8064_device_rng,
2526#endif
2527 &apq_pcm,
2528 &apq_pcm_routing,
2529 &apq8064_rpm_device,
2530 &apq8064_rpm_log_device,
2531 &apq8064_rpm_stat_device,
2532 &apq8064_rpm_master_stat_device,
2533 &apq_device_tz_log,
2534 &msm_bus_8064_apps_fabric,
2535 &msm_bus_8064_sys_fabric,
2536 &msm_bus_8064_mm_fabric,
2537 &msm_bus_8064_sys_fpb,
2538 &msm_bus_8064_cpss_fpb,
2539 &msm_pil_dsps,
2540 &msm_8960_q6_lpass,
Rohit Vaswani4375c802013-01-09 13:38:19 -08002541 &apq8064_rtb_device,
2542 &apq8064_dcvs_device,
2543 &apq8064_msm_gov_device,
2544 &apq8064_device_cache_erp,
2545 &msm8960_device_ebi1_ch0_erp,
2546 &msm8960_device_ebi1_ch1_erp,
2547 &epm_adc_device,
2548 &coresight_tpiu_device,
2549 &coresight_etb_device,
2550 &apq8064_coresight_funnel_device,
2551 &coresight_etm0_device,
2552 &coresight_etm1_device,
2553 &coresight_etm2_device,
2554 &coresight_etm3_device,
2555#ifdef CONFIG_MSM_GEMINI
2556 &msm8960_gemini_device,
2557#endif
2558 &msm_tsens_device,
2559 &apq8064_cache_dump_device,
2560 &msm_8064_device_tspp,
2561#ifdef CONFIG_BATTERY_BCL
2562 &battery_bcl_device,
2563#endif
2564 &apq8064_msm_mpd_device,
2565 &apq8064_device_qup_i2c_gsbi1,
2566 &apq8064_device_uart_gsbi2,
2567 &apq8064_device_uart_gsbi1,
2568 &apq8064_device_uart_gsbi4,
2569 &msm_device_sps_apq8064,
Rohit Vaswani4375c802013-01-09 13:38:19 -08002570};
2571
Kuirong Wangf8c5e142012-06-21 16:17:32 -07002572static struct platform_device *common_i2s_devices[] __initdata = {
2573 &apq_cpudai_mi2s,
2574 &apq_cpudai_i2s_rx,
2575 &apq_cpudai_i2s_tx,
2576};
2577
David Collins793793b2012-08-21 15:43:02 -07002578static struct platform_device *early_common_devices[] __initdata = {
Matt Wagantallf5cc3892012-06-07 19:47:02 -07002579 &apq8064_device_acpuclk,
Terence Hampson36b70722012-05-10 13:18:16 -04002580 &apq8064_device_dmov,
Harini Jayaramanc4c58692011-07-19 14:50:10 -06002581 &apq8064_device_qup_spi_gsbi5,
David Collins793793b2012-08-21 15:43:02 -07002582};
2583
2584static struct platform_device *pm8921_common_devices[] __initdata = {
David Collinsf0d00732012-01-25 15:46:50 -08002585 &apq8064_device_ext_5v_vreg,
Jay Chokshi1de4f9d2012-02-07 16:11:31 -08002586 &apq8064_device_ext_mpp8_vreg,
David Collinsf0d00732012-01-25 15:46:50 -08002587 &apq8064_device_ext_3p3v_vreg,
Jay Chokshi9c25f072011-09-23 18:19:15 -07002588 &apq8064_device_ssbi_pmic1,
2589 &apq8064_device_ssbi_pmic2,
David Collins793793b2012-08-21 15:43:02 -07002590};
2591
Bamidi RaviKirand1e9f0d2012-12-10 17:33:10 +05302592static struct platform_device *pm8921_mpq_hrd_common_devices[] __initdata = {
2593 &apq8064_device_ext_5v_vreg,
2594 &apq8064_device_ext_mpp8_vreg,
Sujit Reddy Thummaf97e5ec2013-01-16 15:02:17 +05302595 &mpq8064_device_ext_3p3v_vreg,
Bamidi RaviKirand1e9f0d2012-12-10 17:33:10 +05302596 &apq8064_device_ssbi_pmic1,
2597 &apq8064_device_ssbi_pmic2,
2598};
2599
David Collins793793b2012-08-21 15:43:02 -07002600static struct platform_device *pm8917_common_devices[] __initdata = {
2601 &apq8064_device_ext_mpp8_vreg,
2602 &apq8064_device_ext_3p3v_vreg,
2603 &apq8064_device_ssbi_pmic1,
2604 &apq8064_device_ssbi_pmic2,
David Collins793793b2012-08-21 15:43:02 -07002605};
2606
2607static struct platform_device *common_devices[] __initdata = {
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06002608 &msm_device_smd_apq8064,
Hemant Kumar4933b072011-10-17 23:43:11 -07002609 &apq8064_device_otg,
2610 &apq8064_device_gadget_peripheral,
Hemant Kumard86c4882012-01-24 19:39:37 -08002611 &apq8064_device_hsusb_host,
Hemant Kumar4933b072011-10-17 23:43:11 -07002612 &android_usb_device,
Ankit Verma6b7e2ba2012-01-26 15:48:54 -08002613 &msm_device_wcnss_wlan,
Ankit Vermab7c26e62012-02-28 15:04:15 -08002614 &msm_device_iris_fm,
Larry Bassel67b921d2012-04-06 10:23:27 -07002615 &apq8064_fmem_device,
Olav Haugan7c6aa742012-01-16 16:47:37 -08002616#ifdef CONFIG_ION_MSM
Laura Abbottb93525f2012-04-12 09:57:19 -07002617 &apq8064_ion_dev,
Olav Haugan7c6aa742012-01-16 16:47:37 -08002618#endif
Jeff Ohlstein7e668552011-10-06 16:17:25 -07002619 &msm8064_device_watchdog,
Jay Chokshi7805b5a2011-11-07 15:55:30 -08002620 &msm8064_device_saw_regulator_core0,
2621 &msm8064_device_saw_regulator_core1,
2622 &msm8064_device_saw_regulator_core2,
2623 &msm8064_device_saw_regulator_core3,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07002624#if defined(CONFIG_QSEECOM)
2625 &qseecom_device,
2626#endif
2627
Joel Nider6b9a7bc2012-06-26 11:19:19 +03002628 &msm_8064_device_tsif[0],
2629 &msm_8064_device_tsif[1],
2630
Ramesh Masavarapu28311912011-10-27 11:04:12 -07002631#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
2632 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
2633 &qcrypto_device,
2634#endif
2635
2636#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
2637 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
2638 &qcedev_device,
2639#endif
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07002640
2641#ifdef CONFIG_HW_RANDOM_MSM
2642 &apq8064_device_rng,
2643#endif
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -08002644 &apq_pcm,
2645 &apq_pcm_routing,
2646 &apq_cpudai0,
2647 &apq_cpudai1,
2648 &apq_cpudai_hdmi_rx,
2649 &apq_cpudai_bt_rx,
2650 &apq_cpudai_bt_tx,
2651 &apq_cpudai_fm_rx,
2652 &apq_cpudai_fm_tx,
2653 &apq_cpu_fe,
2654 &apq_stub_codec,
2655 &apq_voice,
2656 &apq_voip,
2657 &apq_lpa_pcm,
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -07002658 &apq_compr_dsp,
2659 &apq_multi_ch_pcm,
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -07002660 &apq_lowlatency_pcm,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -08002661 &apq_pcm_hostless,
2662 &apq_cpudai_afe_01_rx,
2663 &apq_cpudai_afe_01_tx,
2664 &apq_cpudai_afe_02_rx,
2665 &apq_cpudai_afe_02_tx,
2666 &apq_pcm_afe,
2667 &apq_cpudai_auxpcm_rx,
2668 &apq_cpudai_auxpcm_tx,
Neema Shetty8427c262012-02-16 11:23:43 -08002669 &apq_cpudai_stub,
Neema Shetty3c9d2862012-03-11 01:25:32 -08002670 &apq_cpudai_slimbus_1_rx,
2671 &apq_cpudai_slimbus_1_tx,
Kiran Kandi97fe19d2012-05-20 22:34:04 -07002672 &apq_cpudai_slimbus_2_rx,
Kiran Kandi1e6371d2012-03-29 11:48:57 -07002673 &apq_cpudai_slimbus_2_tx,
Neema Shettyc9d86c32012-05-09 12:01:39 -07002674 &apq_cpudai_slimbus_3_rx,
Helen Zeng38c3c962012-05-17 14:56:20 -07002675 &apq_cpudai_slimbus_3_tx,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002676 &apq8064_rpm_device,
2677 &apq8064_rpm_log_device,
2678 &apq8064_rpm_stat_device,
Anji Jonnala93129922012-10-09 20:57:53 +05302679 &apq8064_rpm_master_stat_device,
Ramesh Masavarapuf31ff242012-05-10 18:55:21 -07002680 &apq_device_tz_log,
Gagan Mac8a7a5d32011-11-11 16:43:06 -07002681 &msm_bus_8064_apps_fabric,
2682 &msm_bus_8064_sys_fabric,
2683 &msm_bus_8064_mm_fabric,
2684 &msm_bus_8064_sys_fpb,
2685 &msm_bus_8064_cpss_fpb,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08002686 &apq8064_msm_device_vidc,
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07002687 &msm_pil_dsps,
Matt Wagantallb94b9a52012-02-02 21:59:54 -08002688 &msm_8960_q6_lpass,
Stephen Boyd7b973de2012-03-09 12:26:16 -08002689 &msm_pil_vidc,
Matt Wagantall292aace2012-01-26 19:12:34 -08002690 &msm_gss,
Laura Abbottb93525f2012-04-12 09:57:19 -07002691 &apq8064_rtb_device,
Steve Mucklef9a87492012-11-02 15:41:00 -07002692 &apq8064_dcvs_device,
Abhijeet Dharmapurikarfb4a2f82012-08-23 14:36:59 -07002693 &apq8064_msm_gov_device,
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002694 &apq8064_device_cache_erp,
Stepan Moskovchenko0f3de112012-06-08 18:11:46 -07002695 &msm8960_device_ebi1_ch0_erp,
2696 &msm8960_device_ebi1_ch1_erp,
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08002697 &epm_adc_device,
Pratik Patel3b0ca882012-06-01 16:54:14 -07002698 &coresight_tpiu_device,
2699 &coresight_etb_device,
2700 &apq8064_coresight_funnel_device,
2701 &coresight_etm0_device,
2702 &coresight_etm1_device,
2703 &coresight_etm2_device,
2704 &coresight_etm3_device,
Helen Zeng8f925502012-03-05 16:50:17 -08002705 &apq_cpudai_slim_4_rx,
2706 &apq_cpudai_slim_4_tx,
Steve Mucklef132c6c2012-06-06 18:30:57 -07002707#ifdef CONFIG_MSM_GEMINI
Jignesh Mehta921649d2012-04-19 06:57:23 -07002708 &msm8960_gemini_device,
Steve Mucklef132c6c2012-06-06 18:30:57 -07002709#endif
Laura Abbott0577d7b2012-04-17 11:14:30 -07002710 &apq8064_iommu_domain_device,
Siddartha Mohanadoss48cad912012-04-05 21:29:54 -07002711 &msm_tsens_device,
Laura Abbott93a4a352012-05-25 09:26:35 -07002712 &apq8064_cache_dump_device,
Joel Nider0e4a16d2012-08-05 14:20:11 +03002713 &msm_8064_device_tspp,
Binqiang Qiuf165c922012-08-15 18:00:18 -07002714#ifdef CONFIG_BATTERY_BCL
2715 &battery_bcl_device,
2716#endif
Abhijeet Dharmapurikarfb4a2f82012-08-23 14:36:59 -07002717 &apq8064_msm_mpd_device,
Harini Jayaramanc4c58692011-07-19 14:50:10 -06002718};
2719
Joel King82b7e3f2012-01-05 10:03:27 -08002720static struct platform_device *cdp_devices[] __initdata = {
2721 &apq8064_device_uart_gsbi1,
Jin Hong4bbbfba2012-02-02 21:48:07 -08002722 &apq8064_device_uart_gsbi7,
Joel King82b7e3f2012-01-05 10:03:27 -08002723 &msm_device_sps_apq8064,
Aravind Venkateswaran4ca27532012-02-16 14:27:05 -08002724#ifdef CONFIG_MSM_ROTATOR
2725 &msm_rotator_device,
2726#endif
Anji Jonnalaf91d8972013-02-26 17:55:50 +05302727 &msm8064_cpu_slp_status,
Joel King82b7e3f2012-01-05 10:03:27 -08002728};
2729
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07002730static struct platform_device
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07002731mpq8064_device_ext_1p2_buck_vreg __devinitdata = {
2732 .name = GPIO_REGULATOR_DEV_NAME,
2733 .id = SX150X_GPIO(4, 2),
2734 .dev = {
2735 .platform_data =
2736 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_1P2V],
2737 },
2738};
2739
2740static struct platform_device
2741mpq8064_device_ext_1p8_buck_vreg __devinitdata = {
2742 .name = GPIO_REGULATOR_DEV_NAME,
2743 .id = SX150X_GPIO(4, 4),
2744 .dev = {
2745 .platform_data =
2746 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_1P8V],
2747 },
2748};
2749
2750static struct platform_device
2751mpq8064_device_ext_2p2_buck_vreg __devinitdata = {
2752 .name = GPIO_REGULATOR_DEV_NAME,
2753 .id = SX150X_GPIO(4, 14),
2754 .dev = {
2755 .platform_data =
2756 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_2P2V],
2757 },
2758};
2759
2760static struct platform_device
2761mpq8064_device_ext_5v_buck_vreg __devinitdata = {
2762 .name = GPIO_REGULATOR_DEV_NAME,
2763 .id = SX150X_GPIO(4, 3),
2764 .dev = {
2765 .platform_data =
2766 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_5V],
2767 },
2768};
2769
2770static struct platform_device
2771mpq8064_device_ext_3p3v_ldo_vreg __devinitdata = {
2772 .name = GPIO_REGULATOR_DEV_NAME,
2773 .id = SX150X_GPIO(4, 15),
2774 .dev = {
2775 .platform_data =
2776 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_3P3V],
2777 },
2778};
2779
Ravi Kumar V1c903012012-05-15 16:11:35 +05302780static struct platform_device rc_input_loopback_pdev = {
2781 .name = "rc-user-input",
2782 .id = -1,
2783};
2784
Bamidi RaviKiran206ddb62012-10-08 09:53:56 +05302785static struct platform_device sp_input_loopback_pdev = {
2786 .name = "sp-user-input",
2787 .id = -1,
2788};
2789
Ravi Kumar V040eeff2012-05-23 21:29:23 +05302790static int rf4ce_gpio_init(void)
2791{
Ravi Kumar V92b2b6c2012-08-14 17:18:11 +05302792 if (!machine_is_mpq8064_cdp() &&
2793 !machine_is_mpq8064_hrd() &&
2794 !machine_is_mpq8064_dtv())
Ravi Kumar V040eeff2012-05-23 21:29:23 +05302795 return -EINVAL;
2796
2797 /* CC2533 SRDY Input */
2798 if (!gpio_request(SX150X_GPIO(4, 6), "rf4ce_srdy")) {
2799 gpio_direction_input(SX150X_GPIO(4, 6));
2800 gpio_export(SX150X_GPIO(4, 6), true);
2801 }
2802
2803 /* CC2533 MRDY Output */
2804 if (!gpio_request(SX150X_GPIO(4, 5), "rf4ce_mrdy")) {
2805 gpio_direction_output(SX150X_GPIO(4, 5), 1);
2806 gpio_export(SX150X_GPIO(4, 5), true);
2807 }
2808
2809 /* CC2533 Reset Output */
2810 if (!gpio_request(SX150X_GPIO(4, 7), "rf4ce_reset")) {
2811 gpio_direction_output(SX150X_GPIO(4, 7), 0);
2812 gpio_export(SX150X_GPIO(4, 7), true);
2813 }
2814
2815 return 0;
2816}
2817late_initcall(rf4ce_gpio_init);
2818
Mayank Rana262e9032012-05-10 15:14:00 -07002819#ifdef CONFIG_SERIAL_MSM_HS
2820static int configure_uart_gpios(int on)
2821{
2822 int ret = 0, i;
2823 int uart_gpios[] = {14, 15, 16, 17};
2824
2825 for (i = 0; i < ARRAY_SIZE(uart_gpios); i++) {
2826 if (on) {
2827 ret = gpio_request(uart_gpios[i], NULL);
2828 if (ret) {
2829 pr_err("%s:unable to request uart gpio[%d]\n",
2830 __func__, uart_gpios[i]);
2831 break;
2832 }
2833 } else {
2834 gpio_free(uart_gpios[i]);
2835 }
2836 }
2837
2838 if (ret && on && i)
2839 for (; i >= 0; i--)
2840 gpio_free(uart_gpios[i]);
2841 return ret;
2842}
2843
2844static struct msm_serial_hs_platform_data mpq8064_gsbi6_uartdm_pdata = {
2845 .inject_rx_on_wakeup = 1,
2846 .rx_to_inject = 0xFD,
2847 .gpio_config = configure_uart_gpios,
2848};
2849#else
2850static struct msm_serial_hs_platform_data msm_uart_dm9_pdata;
2851#endif
2852
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07002853static struct platform_device *mpq_devices[] __initdata = {
Saket Saurabhd425a5d2012-11-06 16:08:28 +05302854 &mpq8064_device_uart_gsbi5,
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07002855 &msm_device_sps_apq8064,
2856 &mpq8064_device_qup_i2c_gsbi5,
2857#ifdef CONFIG_MSM_ROTATOR
2858 &msm_rotator_device,
2859#endif
Ravi Kumar V05931a22012-04-04 17:09:37 +05302860 &gpio_ir_recv_pdev,
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07002861 &mpq8064_device_ext_1p2_buck_vreg,
2862 &mpq8064_device_ext_1p8_buck_vreg,
2863 &mpq8064_device_ext_2p2_buck_vreg,
2864 &mpq8064_device_ext_5v_buck_vreg,
2865 &mpq8064_device_ext_3p3v_ldo_vreg,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002866#ifdef CONFIG_MSM_VCAP
2867 &msm8064_device_vcap,
2868#endif
Ravi Kumar V1c903012012-05-15 16:11:35 +05302869 &rc_input_loopback_pdev,
Bar Weinerf82c5872012-10-23 14:31:26 +02002870 &mpq8064_device_qup_spi_gsbi6,
Bamidi RaviKiran206ddb62012-10-08 09:53:56 +05302871 &sp_input_loopback_pdev,
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07002872};
2873
Harini Jayaramanc4c58692011-07-19 14:50:10 -06002874static struct msm_spi_platform_data apq8064_qup_spi_gsbi5_pdata = {
Stepan Moskovchenkoc71c9792012-01-31 18:12:44 -08002875 .max_clock_speed = 1100000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002876};
2877
Bar Weinerf82c5872012-10-23 14:31:26 +02002878static struct msm_spi_platform_data mpq8064_qup_spi_gsbi6_pdata = {
Bar Weinerbb315492012-10-30 15:02:37 +02002879 .max_clock_speed = 10800000,
Bar Weinerf82c5872012-10-23 14:31:26 +02002880};
2881
2882static struct ci_bridge_platform_data mpq8064_ci_bridge_pdata = {
2883 .reset_pin = 260,
2884 .interrupt_pin = 261,
2885};
2886
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002887#define KS8851_IRQ_GPIO 43
2888
2889static struct spi_board_info spi_board_info[] __initdata = {
2890 {
2891 .modalias = "ks8851",
2892 .irq = MSM_GPIO_TO_INT(KS8851_IRQ_GPIO),
2893 .max_speed_hz = 19200000,
2894 .bus_num = 0,
2895 .chip_select = 2,
2896 .mode = SPI_MODE_0,
2897 },
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08002898 {
2899 .modalias = "epm_adc",
2900 .max_speed_hz = 1100000,
2901 .bus_num = 0,
2902 .chip_select = 3,
2903 .mode = SPI_MODE_0,
Bar Weinerf82c5872012-10-23 14:31:26 +02002904 }
2905};
2906
2907static struct spi_board_info mpq8064_spi_board_info[] __initdata = {
2908 {
2909 .modalias = "ci_bridge_spi",
2910 .max_speed_hz = 1000000,
2911 .bus_num = 1,
2912 .chip_select = 0,
2913 .mode = SPI_MODE_0,
2914 .platform_data = &mpq8064_ci_bridge_pdata,
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08002915 },
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002916};
2917
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06002918static struct slim_boardinfo apq8064_slim_devices[] = {
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08002919 {
Swaminathan Sathappancef966d2011-12-15 17:27:04 -08002920 .bus_num = 1,
2921 .slim_slave = &apq8064_slim_tabla,
2922 },
2923 {
2924 .bus_num = 1,
2925 .slim_slave = &apq8064_slim_tabla20,
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08002926 },
2927 /* add more slimbus slaves as needed */
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06002928};
2929
David Keitel3c40fc52012-02-09 17:53:52 -08002930static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi1_pdata = {
2931 .clk_freq = 100000,
2932 .src_clk_rate = 24000000,
2933};
2934
Jing Lin04601f92012-02-05 15:36:07 -08002935static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi3_pdata = {
Anirudh Ghayalc2163472012-04-10 14:58:14 +05302936 .clk_freq = 384000,
Jing Lin04601f92012-02-05 15:36:07 -08002937 .src_clk_rate = 24000000,
2938};
2939
Kenneth Heitke748593a2011-07-15 15:45:11 -06002940static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi4_pdata = {
2941 .clk_freq = 100000,
2942 .src_clk_rate = 24000000,
Kenneth Heitke748593a2011-07-15 15:45:11 -06002943};
2944
Joel King8f839b92012-04-01 14:37:46 -07002945static struct msm_i2c_platform_data mpq8064_i2c_qup_gsbi5_pdata = {
2946 .clk_freq = 100000,
2947 .src_clk_rate = 24000000,
2948};
2949
David Keitel3c40fc52012-02-09 17:53:52 -08002950#define GSBI_DUAL_MODE_CODE 0x60
2951#define MSM_GSBI1_PHYS 0x12440000
Saket Saurabhd425a5d2012-11-06 16:08:28 +05302952#define MSM_GSBI5_PHYS 0x1A200000
Kenneth Heitke748593a2011-07-15 15:45:11 -06002953static void __init apq8064_i2c_init(void)
2954{
David Keitel3c40fc52012-02-09 17:53:52 -08002955 void __iomem *gsbi_mem;
Saket Saurabhd425a5d2012-11-06 16:08:28 +05302956 if (machine_is_mpq8064_cdp() || machine_is_mpq8064_hrd() ||
2957 machine_is_mpq8064_dtv()) {
2958 gsbi_mem = ioremap_nocache(MSM_GSBI5_PHYS, 4);
2959 writel_relaxed(GSBI_DUAL_MODE_CODE, gsbi_mem);
2960 /* Ensure protocol code is written before proceeding */
2961 wmb();
2962 iounmap(gsbi_mem);
2963 mpq8064_i2c_qup_gsbi5_pdata.use_gsbi_shared_mode = 1;
2964 mpq8064_device_qup_i2c_gsbi5.dev.platform_data =
2965 &mpq8064_i2c_qup_gsbi5_pdata;
2966 }
David Keitel3c40fc52012-02-09 17:53:52 -08002967 apq8064_device_qup_i2c_gsbi1.dev.platform_data =
2968 &apq8064_i2c_qup_gsbi1_pdata;
2969 gsbi_mem = ioremap_nocache(MSM_GSBI1_PHYS, 4);
2970 writel_relaxed(GSBI_DUAL_MODE_CODE, gsbi_mem);
2971 /* Ensure protocol code is written before proceeding */
2972 wmb();
2973 iounmap(gsbi_mem);
2974 apq8064_i2c_qup_gsbi1_pdata.use_gsbi_shared_mode = 1;
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08002975 apq8064_device_qup_i2c_gsbi1.dev.platform_data =
2976 &apq8064_i2c_qup_gsbi1_pdata;
Rohit Vaswani4375c802013-01-09 13:38:19 -08002977 if (!machine_is_fsm8064_ep()) {
2978 apq8064_device_qup_i2c_gsbi3.dev.platform_data =
2979 &apq8064_i2c_qup_gsbi3_pdata;
2980 apq8064_device_qup_i2c_gsbi4.dev.platform_data =
2981 &apq8064_i2c_qup_gsbi4_pdata;
2982 }
Joel King8f839b92012-04-01 14:37:46 -07002983 mpq8064_device_qup_i2c_gsbi5.dev.platform_data =
2984 &mpq8064_i2c_qup_gsbi5_pdata;
Kenneth Heitke748593a2011-07-15 15:45:11 -06002985}
2986
Stepan Moskovchenkoc71c9792012-01-31 18:12:44 -08002987#if defined(CONFIG_KS8851) || defined(CONFIG_KS8851_MODULE)
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002988static int ethernet_init(void)
2989{
2990 int ret;
2991 ret = gpio_request(KS8851_IRQ_GPIO, "ks8851_irq");
2992 if (ret) {
2993 pr_err("ks8851 gpio_request failed: %d\n", ret);
2994 goto fail;
2995 }
2996
2997 return 0;
2998fail:
2999 return ret;
3000}
3001#else
3002static int ethernet_init(void)
3003{
3004 return 0;
3005}
3006#endif
3007
David Collinsd49a1c52012-08-22 13:18:06 -07003008#define GPIO_KEY_HOME PM8921_GPIO_PM_TO_SYS(27)
3009#define GPIO_KEY_VOLUME_UP PM8921_GPIO_PM_TO_SYS(35)
3010#define GPIO_KEY_VOLUME_DOWN_PM8921 PM8921_GPIO_PM_TO_SYS(38)
3011#define GPIO_KEY_VOLUME_DOWN_PM8917 PM8921_GPIO_PM_TO_SYS(30)
3012#define GPIO_KEY_CAM_FOCUS PM8921_GPIO_PM_TO_SYS(3)
3013#define GPIO_KEY_CAM_SNAP PM8921_GPIO_PM_TO_SYS(4)
3014#define GPIO_KEY_ROTATION_PM8921 PM8921_GPIO_PM_TO_SYS(42)
3015#define GPIO_KEY_ROTATION_PM8917 PM8921_GPIO_PM_TO_SYS(8)
Mohan Pallaka474b94b2012-01-25 12:59:58 +05303016
David Collinsd49a1c52012-08-22 13:18:06 -07003017static struct gpio_keys_button cdp_keys_pm8921[] = {
Mohan Pallaka474b94b2012-01-25 12:59:58 +05303018 {
3019 .code = KEY_HOME,
3020 .gpio = GPIO_KEY_HOME,
3021 .desc = "home_key",
3022 .active_low = 1,
3023 .type = EV_KEY,
3024 .wakeup = 1,
3025 .debounce_interval = 15,
3026 },
3027 {
3028 .code = KEY_VOLUMEUP,
3029 .gpio = GPIO_KEY_VOLUME_UP,
3030 .desc = "volume_up_key",
3031 .active_low = 1,
3032 .type = EV_KEY,
3033 .wakeup = 1,
3034 .debounce_interval = 15,
3035 },
3036 {
3037 .code = KEY_VOLUMEDOWN,
David Collinsd49a1c52012-08-22 13:18:06 -07003038 .gpio = GPIO_KEY_VOLUME_DOWN_PM8921,
Mohan Pallaka474b94b2012-01-25 12:59:58 +05303039 .desc = "volume_down_key",
3040 .active_low = 1,
3041 .type = EV_KEY,
3042 .wakeup = 1,
3043 .debounce_interval = 15,
3044 },
3045 {
3046 .code = SW_ROTATE_LOCK,
David Collinsd49a1c52012-08-22 13:18:06 -07003047 .gpio = GPIO_KEY_ROTATION_PM8921,
3048 .desc = "rotate_key",
3049 .active_low = 1,
3050 .type = EV_SW,
3051 .debounce_interval = 15,
3052 },
3053};
3054
3055static struct gpio_keys_button cdp_keys_pm8917[] = {
3056 {
3057 .code = KEY_HOME,
3058 .gpio = GPIO_KEY_HOME,
3059 .desc = "home_key",
3060 .active_low = 1,
3061 .type = EV_KEY,
3062 .wakeup = 1,
3063 .debounce_interval = 15,
3064 },
3065 {
3066 .code = KEY_VOLUMEUP,
3067 .gpio = GPIO_KEY_VOLUME_UP,
3068 .desc = "volume_up_key",
3069 .active_low = 1,
3070 .type = EV_KEY,
3071 .wakeup = 1,
3072 .debounce_interval = 15,
3073 },
3074 {
3075 .code = KEY_VOLUMEDOWN,
3076 .gpio = GPIO_KEY_VOLUME_DOWN_PM8917,
3077 .desc = "volume_down_key",
3078 .active_low = 1,
3079 .type = EV_KEY,
3080 .wakeup = 1,
3081 .debounce_interval = 15,
3082 },
3083 {
3084 .code = SW_ROTATE_LOCK,
3085 .gpio = GPIO_KEY_ROTATION_PM8917,
Mohan Pallaka474b94b2012-01-25 12:59:58 +05303086 .desc = "rotate_key",
3087 .active_low = 1,
3088 .type = EV_SW,
3089 .debounce_interval = 15,
3090 },
3091};
3092
3093static struct gpio_keys_platform_data cdp_keys_data = {
David Collinsd49a1c52012-08-22 13:18:06 -07003094 .buttons = cdp_keys_pm8921,
3095 .nbuttons = ARRAY_SIZE(cdp_keys_pm8921),
Mohan Pallaka474b94b2012-01-25 12:59:58 +05303096};
3097
3098static struct platform_device cdp_kp_pdev = {
3099 .name = "gpio-keys",
3100 .id = -1,
3101 .dev = {
3102 .platform_data = &cdp_keys_data,
3103 },
3104};
3105
3106static struct gpio_keys_button mtp_keys[] = {
3107 {
3108 .code = KEY_CAMERA_FOCUS,
3109 .gpio = GPIO_KEY_CAM_FOCUS,
3110 .desc = "cam_focus_key",
3111 .active_low = 1,
3112 .type = EV_KEY,
3113 .wakeup = 1,
3114 .debounce_interval = 15,
3115 },
3116 {
3117 .code = KEY_VOLUMEUP,
3118 .gpio = GPIO_KEY_VOLUME_UP,
3119 .desc = "volume_up_key",
3120 .active_low = 1,
3121 .type = EV_KEY,
3122 .wakeup = 1,
3123 .debounce_interval = 15,
3124 },
3125 {
3126 .code = KEY_VOLUMEDOWN,
David Collinsd49a1c52012-08-22 13:18:06 -07003127 .gpio = GPIO_KEY_VOLUME_DOWN_PM8921,
Mohan Pallaka474b94b2012-01-25 12:59:58 +05303128 .desc = "volume_down_key",
3129 .active_low = 1,
3130 .type = EV_KEY,
3131 .wakeup = 1,
3132 .debounce_interval = 15,
3133 },
3134 {
3135 .code = KEY_CAMERA_SNAPSHOT,
3136 .gpio = GPIO_KEY_CAM_SNAP,
3137 .desc = "cam_snap_key",
3138 .active_low = 1,
3139 .type = EV_KEY,
3140 .debounce_interval = 15,
3141 },
3142};
3143
3144static struct gpio_keys_platform_data mtp_keys_data = {
3145 .buttons = mtp_keys,
3146 .nbuttons = ARRAY_SIZE(mtp_keys),
3147};
3148
3149static struct platform_device mtp_kp_pdev = {
3150 .name = "gpio-keys",
3151 .id = -1,
3152 .dev = {
3153 .platform_data = &mtp_keys_data,
3154 },
3155};
3156
Mohan Pallakab8aa8282012-10-04 14:26:21 +05303157#define MPQ_HRD_HOME_GPIO SX150X_EXP2_GPIO_BASE
3158#define MPQ_HRD_VOL_UP_GPIO (SX150X_EXP2_GPIO_BASE + 1)
3159#define MPQ_HRD_VOL_DOWN_GPIO (SX150X_EXP2_GPIO_BASE + 2)
3160#define MPQ_HRD_RIGHT_GPIO (SX150X_EXP2_GPIO_BASE + 3)
3161#define MPQ_HRD_LEFT_GPIO (SX150X_EXP2_GPIO_BASE + 4)
3162#define MPQ_HRD_ENTER_GPIO (SX150X_EXP2_GPIO_BASE + 5)
3163
3164static struct gpio_keys_button mpq_hrd_keys[] = {
3165 {
3166 .code = KEY_HOME,
3167 .gpio = MPQ_HRD_HOME_GPIO,
3168 .desc = "home_key",
3169 .active_low = 1,
3170 .type = EV_KEY,
3171 .wakeup = 1,
3172 .debounce_interval = 15,
3173 },
3174 {
3175 .code = KEY_VOLUMEUP,
3176 .gpio = MPQ_HRD_VOL_UP_GPIO,
3177 .desc = "volume_up_key",
3178 .active_low = 1,
3179 .type = EV_KEY,
3180 .wakeup = 1,
3181 .debounce_interval = 15,
3182 },
3183 {
3184 .code = KEY_VOLUMEDOWN,
3185 .gpio = MPQ_HRD_VOL_DOWN_GPIO,
3186 .desc = "volume_down_key",
3187 .active_low = 1,
3188 .type = EV_KEY,
3189 .wakeup = 1,
3190 .debounce_interval = 15,
3191 },
3192 {
3193 .code = KEY_RIGHT,
3194 .gpio = MPQ_HRD_RIGHT_GPIO,
3195 .desc = "right_key",
3196 .active_low = 1,
3197 .type = EV_KEY,
3198 .wakeup = 1,
3199 .debounce_interval = 15,
3200 },
3201 {
3202 .code = KEY_LEFT,
3203 .gpio = MPQ_HRD_LEFT_GPIO,
3204 .desc = "left_key",
3205 .active_low = 1,
3206 .type = EV_KEY,
3207 .wakeup = 1,
3208 .debounce_interval = 15,
3209 },
3210 {
3211 .code = KEY_ENTER,
3212 .gpio = MPQ_HRD_ENTER_GPIO,
3213 .desc = "enter_key",
3214 .active_low = 1,
3215 .type = EV_KEY,
3216 .wakeup = 1,
3217 .debounce_interval = 15,
3218 },
3219};
3220
3221static struct gpio_keys_platform_data mpq_hrd_keys_pdata = {
3222 .buttons = mpq_hrd_keys,
3223 .nbuttons = ARRAY_SIZE(mpq_hrd_keys),
3224};
3225
3226static struct platform_device mpq_hrd_keys_pdev = {
3227 .name = "gpio-keys",
3228 .id = -1,
3229 .dev = {
3230 .platform_data = &mpq_hrd_keys_pdata,
3231 },
3232};
3233
Anirudh Ghayal32ea6252012-04-26 16:39:50 +05303234static struct gpio_keys_button mpq_keys[] = {
3235 {
3236 .code = KEY_VOLUMEDOWN,
David Collinsd49a1c52012-08-22 13:18:06 -07003237 .gpio = GPIO_KEY_VOLUME_DOWN_PM8921,
Anirudh Ghayal32ea6252012-04-26 16:39:50 +05303238 .desc = "volume_down_key",
3239 .active_low = 1,
3240 .type = EV_KEY,
3241 .wakeup = 1,
3242 .debounce_interval = 15,
3243 },
3244 {
3245 .code = KEY_VOLUMEUP,
3246 .gpio = GPIO_KEY_VOLUME_UP,
3247 .desc = "volume_up_key",
3248 .active_low = 1,
3249 .type = EV_KEY,
3250 .wakeup = 1,
3251 .debounce_interval = 15,
3252 },
3253};
3254
3255static struct gpio_keys_platform_data mpq_keys_data = {
3256 .buttons = mpq_keys,
3257 .nbuttons = ARRAY_SIZE(mpq_keys),
3258};
3259
3260static struct platform_device mpq_gpio_keys_pdev = {
3261 .name = "gpio-keys",
3262 .id = -1,
3263 .dev = {
3264 .platform_data = &mpq_keys_data,
3265 },
3266};
3267
3268#define MPQ_KP_ROW_BASE SX150X_EXP2_GPIO_BASE
3269#define MPQ_KP_COL_BASE (SX150X_EXP2_GPIO_BASE + 4)
3270
3271static unsigned int mpq_row_gpios[] = {MPQ_KP_ROW_BASE, MPQ_KP_ROW_BASE + 1,
3272 MPQ_KP_ROW_BASE + 2, MPQ_KP_ROW_BASE + 3};
3273static unsigned int mpq_col_gpios[] = {MPQ_KP_COL_BASE, MPQ_KP_COL_BASE + 1,
3274 MPQ_KP_COL_BASE + 2};
3275
3276static const unsigned int mpq_keymap[] = {
3277 KEY(0, 0, KEY_UP),
3278 KEY(0, 1, KEY_ENTER),
3279 KEY(0, 2, KEY_3),
3280
3281 KEY(1, 0, KEY_DOWN),
3282 KEY(1, 1, KEY_EXIT),
3283 KEY(1, 2, KEY_4),
3284
3285 KEY(2, 0, KEY_LEFT),
3286 KEY(2, 1, KEY_1),
3287 KEY(2, 2, KEY_5),
3288
3289 KEY(3, 0, KEY_RIGHT),
3290 KEY(3, 1, KEY_2),
3291 KEY(3, 2, KEY_6),
3292};
3293
3294static struct matrix_keymap_data mpq_keymap_data = {
3295 .keymap_size = ARRAY_SIZE(mpq_keymap),
3296 .keymap = mpq_keymap,
3297};
3298
3299static struct matrix_keypad_platform_data mpq_keypad_data = {
3300 .keymap_data = &mpq_keymap_data,
3301 .row_gpios = mpq_row_gpios,
3302 .col_gpios = mpq_col_gpios,
3303 .num_row_gpios = ARRAY_SIZE(mpq_row_gpios),
3304 .num_col_gpios = ARRAY_SIZE(mpq_col_gpios),
3305 .col_scan_delay_us = 32000,
3306 .debounce_ms = 20,
3307 .wakeup = 1,
3308 .active_low = 1,
3309 .no_autorepeat = 1,
3310};
3311
3312static struct platform_device mpq_keypad_device = {
3313 .name = "matrix-keypad",
3314 .id = -1,
3315 .dev = {
3316 .platform_data = &mpq_keypad_data,
3317 },
3318};
3319
Srikanth Uyyala7d4f7212012-10-12 17:45:36 +05303320static struct platform_device msm_dev_avtimer_device = {
3321 .name = "dev_avtimer",
3322 .dev = { .platform_data = &dev_avtimer_pdata },
3323};
3324
Jin Hongd3024e62012-02-09 16:13:32 -08003325/* Sensors DSPS platform data */
3326#define DSPS_PIL_GENERIC_NAME "dsps"
3327static void __init apq8064_init_dsps(void)
3328{
3329 struct msm_dsps_platform_data *pdata =
3330 msm_dsps_device_8064.dev.platform_data;
3331 pdata->pil_name = DSPS_PIL_GENERIC_NAME;
3332 pdata->gpios = NULL;
3333 pdata->gpios_num = 0;
3334
3335 platform_device_register(&msm_dsps_device_8064);
3336}
Mohan Pallaka474b94b2012-01-25 12:59:58 +05303337
Jing Lin417fa452012-02-05 14:31:06 -08003338#define I2C_SURF 1
3339#define I2C_FFA (1 << 1)
3340#define I2C_RUMI (1 << 2)
3341#define I2C_SIM (1 << 3)
3342#define I2C_LIQUID (1 << 4)
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07003343#define I2C_MPQ_CDP BIT(5)
3344#define I2C_MPQ_HRD BIT(6)
3345#define I2C_MPQ_DTV BIT(7)
Jing Lin417fa452012-02-05 14:31:06 -08003346
3347struct i2c_registry {
3348 u8 machs;
3349 int bus;
3350 struct i2c_board_info *info;
3351 int len;
3352};
3353
3354static struct i2c_registry apq8064_i2c_devices[] __initdata = {
Jing Lin21ed4de2012-02-05 15:53:28 -08003355 {
David Keitel2f613d92012-02-15 11:29:16 -08003356 I2C_LIQUID,
3357 APQ_8064_GSBI1_QUP_I2C_BUS_ID,
3358 smb349_charger_i2c_info,
3359 ARRAY_SIZE(smb349_charger_i2c_info)
3360 },
3361 {
Jing Lin21ed4de2012-02-05 15:53:28 -08003362 I2C_SURF | I2C_LIQUID,
3363 APQ_8064_GSBI3_QUP_I2C_BUS_ID,
3364 mxt_device_info,
3365 ARRAY_SIZE(mxt_device_info),
3366 },
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08003367 {
3368 I2C_FFA,
3369 APQ_8064_GSBI3_QUP_I2C_BUS_ID,
3370 cyttsp_info,
3371 ARRAY_SIZE(cyttsp_info),
3372 },
Amy Maloche70090f992012-02-16 16:35:26 -08003373 {
3374 I2C_FFA | I2C_LIQUID,
3375 APQ_8064_GSBI1_QUP_I2C_BUS_ID,
3376 isa1200_board_info,
3377 ARRAY_SIZE(isa1200_board_info),
3378 },
Santosh Mardieff9a742012-04-09 23:23:39 +05303379 {
3380 I2C_MPQ_CDP,
3381 APQ_8064_GSBI5_QUP_I2C_BUS_ID,
3382 cs8427_device_info,
3383 ARRAY_SIZE(cs8427_device_info),
3384 },
Abhishek Kharbanda72dc72e2012-06-07 13:41:37 -07003385 {
3386 I2C_SURF | I2C_FFA | I2C_LIQUID,
3387 APQ_8064_GSBI1_QUP_I2C_BUS_ID,
3388 sii_device_info,
3389 ARRAY_SIZE(sii_device_info),
3390 }
Jing Lin417fa452012-02-05 14:31:06 -08003391};
3392
Kuirong Wangf8c5e142012-06-21 16:17:32 -07003393static struct i2c_registry apq8064_tabla_i2c_devices[] __initdata = {
3394 {
3395 .bus = APQ_8064_GSBI1_QUP_I2C_BUS_ID,
3396 .info = apq8064_tabla_i2c_device_info,
3397 .len = ARRAY_SIZE(apq8064_tabla_i2c_device_info),
3398 },
3399};
3400
Jay Chokshi607f61b2012-04-25 18:21:21 -07003401#define SX150X_EXP1_INT_N PM8921_MPP_IRQ(PM8921_IRQ_BASE, 9)
Anirudh Ghayal9f1aaa72012-04-26 18:15:08 +05303402#define SX150X_EXP2_INT_N MSM_GPIO_TO_INT(81)
Jay Chokshi607f61b2012-04-25 18:21:21 -07003403
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07003404struct sx150x_platform_data mpq8064_sx150x_pdata[] = {
3405 [SX150X_EXP1] = {
3406 .gpio_base = SX150X_EXP1_GPIO_BASE,
3407 .oscio_is_gpo = false,
3408 .io_pullup_ena = 0x0,
3409 .io_pulldn_ena = 0x0,
3410 .io_open_drain_ena = 0x0,
3411 .io_polarity = 0,
Jay Chokshi607f61b2012-04-25 18:21:21 -07003412 .irq_summary = SX150X_EXP1_INT_N,
3413 .irq_base = SX150X_EXP1_IRQ_BASE,
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07003414 },
3415 [SX150X_EXP2] = {
3416 .gpio_base = SX150X_EXP2_GPIO_BASE,
3417 .oscio_is_gpo = false,
Anirudh Ghayal32ea6252012-04-26 16:39:50 +05303418 .io_pullup_ena = 0x0f,
3419 .io_pulldn_ena = 0x70,
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07003420 .io_open_drain_ena = 0x0,
3421 .io_polarity = 0,
Anirudh Ghayal9f1aaa72012-04-26 18:15:08 +05303422 .irq_summary = SX150X_EXP2_INT_N,
3423 .irq_base = SX150X_EXP2_IRQ_BASE,
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07003424 },
3425 [SX150X_EXP3] = {
3426 .gpio_base = SX150X_EXP3_GPIO_BASE,
3427 .oscio_is_gpo = false,
3428 .io_pullup_ena = 0x0,
3429 .io_pulldn_ena = 0x0,
3430 .io_open_drain_ena = 0x0,
3431 .io_polarity = 0,
3432 .irq_summary = -1,
3433 },
3434 [SX150X_EXP4] = {
3435 .gpio_base = SX150X_EXP4_GPIO_BASE,
3436 .oscio_is_gpo = false,
3437 .io_pullup_ena = 0x0,
3438 .io_pulldn_ena = 0x0,
3439 .io_open_drain_ena = 0x0,
3440 .io_polarity = 0,
3441 .irq_summary = -1,
3442 },
3443};
3444
3445static struct i2c_board_info sx150x_gpio_exp_info[] = {
3446 {
3447 I2C_BOARD_INFO("sx1509q", 0x70),
3448 .platform_data = &mpq8064_sx150x_pdata[SX150X_EXP1],
3449 },
3450 {
3451 I2C_BOARD_INFO("sx1508q", 0x23),
3452 .platform_data = &mpq8064_sx150x_pdata[SX150X_EXP2],
3453 },
3454 {
3455 I2C_BOARD_INFO("sx1508q", 0x22),
3456 .platform_data = &mpq8064_sx150x_pdata[SX150X_EXP3],
3457 },
3458 {
3459 I2C_BOARD_INFO("sx1509q", 0x3E),
3460 .platform_data = &mpq8064_sx150x_pdata[SX150X_EXP4],
3461 },
3462};
3463
3464#define MPQ8064_I2C_GSBI5_BUS_ID 5
3465
3466static struct i2c_registry mpq8064_i2c_devices[] __initdata = {
3467 {
3468 I2C_MPQ_CDP,
3469 MPQ8064_I2C_GSBI5_BUS_ID,
3470 sx150x_gpio_exp_info,
3471 ARRAY_SIZE(sx150x_gpio_exp_info),
3472 },
3473};
3474
Jing Lin417fa452012-02-05 14:31:06 -08003475static void __init register_i2c_devices(void)
3476{
3477 u8 mach_mask = 0;
3478 int i;
Kuirong Wangf8c5e142012-06-21 16:17:32 -07003479 u32 version;
Jing Lin417fa452012-02-05 14:31:06 -08003480
Kevin Chand07220e2012-02-13 15:52:22 -08003481#ifdef CONFIG_MSM_CAMERA
3482 struct i2c_registry apq8064_camera_i2c_devices = {
3483 I2C_SURF | I2C_FFA | I2C_LIQUID | I2C_RUMI,
3484 APQ_8064_GSBI4_QUP_I2C_BUS_ID,
3485 apq8064_camera_board_info.board_info,
3486 apq8064_camera_board_info.num_i2c_board_info,
3487 };
3488#endif
Jing Lin417fa452012-02-05 14:31:06 -08003489 /* Build the matching 'supported_machs' bitmask */
3490 if (machine_is_apq8064_cdp())
3491 mach_mask = I2C_SURF;
3492 else if (machine_is_apq8064_mtp())
3493 mach_mask = I2C_FFA;
3494 else if (machine_is_apq8064_liquid())
3495 mach_mask = I2C_LIQUID;
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07003496 else if (PLATFORM_IS_MPQ8064())
3497 mach_mask = I2C_MPQ_CDP;
Rohit Vaswani4375c802013-01-09 13:38:19 -08003498 else if (machine_is_fsm8064_ep())
3499 mach_mask = I2C_SURF;
Jing Lin417fa452012-02-05 14:31:06 -08003500 else
3501 pr_err("unmatched machine ID in register_i2c_devices\n");
3502
3503 /* Run the array and install devices as appropriate */
3504 for (i = 0; i < ARRAY_SIZE(apq8064_i2c_devices); ++i) {
3505 if (apq8064_i2c_devices[i].machs & mach_mask)
3506 i2c_register_board_info(apq8064_i2c_devices[i].bus,
3507 apq8064_i2c_devices[i].info,
3508 apq8064_i2c_devices[i].len);
3509 }
Kevin Chand07220e2012-02-13 15:52:22 -08003510#ifdef CONFIG_MSM_CAMERA
3511 if (apq8064_camera_i2c_devices.machs & mach_mask)
3512 i2c_register_board_info(apq8064_camera_i2c_devices.bus,
3513 apq8064_camera_i2c_devices.info,
3514 apq8064_camera_i2c_devices.len);
3515#endif
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07003516
3517 for (i = 0; i < ARRAY_SIZE(mpq8064_i2c_devices); ++i) {
3518 if (mpq8064_i2c_devices[i].machs & mach_mask)
3519 i2c_register_board_info(
3520 mpq8064_i2c_devices[i].bus,
3521 mpq8064_i2c_devices[i].info,
3522 mpq8064_i2c_devices[i].len);
3523 }
Kuirong Wangf8c5e142012-06-21 16:17:32 -07003524
3525 if (machine_is_apq8064_mtp()) {
3526 version = socinfo_get_platform_version();
3527 if (SOCINFO_VERSION_MINOR(version) == 1)
3528 for (i = 0; i < ARRAY_SIZE(apq8064_tabla_i2c_devices);
3529 ++i)
3530 i2c_register_board_info(
3531 apq8064_tabla_i2c_devices[i].bus,
3532 apq8064_tabla_i2c_devices[i].info,
3533 apq8064_tabla_i2c_devices[i].len);
3534 }
3535
Jing Lin417fa452012-02-05 14:31:06 -08003536}
3537
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07003538static void enable_avc_i2c_bus(void)
3539{
3540 int avc_i2c_en_mpp = PM8921_MPP_PM_TO_SYS(8);
3541 int rc;
3542
3543 rc = gpio_request(avc_i2c_en_mpp, "avc_i2c_en");
3544 if (rc)
3545 pr_err("request for avc_i2c_en mpp failed,"
3546 "rc=%d\n", rc);
3547 else
3548 gpio_set_value_cansleep(avc_i2c_en_mpp, 1);
3549}
3550
David Collinsd49a1c52012-08-22 13:18:06 -07003551/* Modify platform data values to match requirements for PM8917. */
3552static void __init apq8064_pm8917_pdata_fixup(void)
3553{
3554 cdp_keys_data.buttons = cdp_keys_pm8917;
3555 cdp_keys_data.nbuttons = ARRAY_SIZE(cdp_keys_pm8917);
3556}
3557
Anji Jonnala1a1711a2013-01-29 13:34:10 +05303558static void __init apq8064ab_update_retention_spm(void)
3559{
3560 int i;
3561
3562 /* Update the SPM sequences for krait retention on all cores */
3563 for (i = 0; i < ARRAY_SIZE(msm_spm_data); i++) {
3564 int j;
3565 struct msm_spm_platform_data *pdata = &msm_spm_data[i];
3566 for (j = 0; j < pdata->num_modes; j++) {
3567 if (pdata->modes[j].cmd ==
3568 spm_retention_cmd_sequence)
3569 pdata->modes[j].cmd =
3570 spm_retention_with_krait_v3_cmd_sequence;
3571 }
3572 }
3573}
3574
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003575static void __init apq8064_common_init(void)
3576{
Kuirong Wangf8c5e142012-06-21 16:17:32 -07003577 u32 platform_version = socinfo_get_platform_version();
Hemant Kumarbc8bdf62012-10-17 12:29:51 -07003578 struct msm_rpmrs_level rpmrs_level;
David Collinsd49a1c52012-08-22 13:18:06 -07003579
3580 if (socinfo_get_pmic_model() == PMIC_MODEL_PM8917)
3581 apq8064_pm8917_pdata_fixup();
Rohit Vaswanib1cc4932012-07-23 21:30:11 -07003582 platform_device_register(&msm_gpio_device);
Joel King8f839b92012-04-01 14:37:46 -07003583 msm_tsens_early_init(&apq_tsens_pdata);
Praveen Chidambaram877d7a42012-06-05 14:33:20 -06003584 msm_thermal_init(&msm_thermal_pdata);
Abhimanyu Kapur91a0a502013-01-11 19:24:59 -08003585 if (socinfo_init() < 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003586 pr_err("socinfo_init() failed!\n");
Praveen Chidambaram78499012011-11-01 17:15:17 -06003587 BUG_ON(msm_rpm_init(&apq8064_rpm_data));
3588 BUG_ON(msm_rpmrs_levels_init(&msm_rpmrs_data));
David Collins2782b5c2012-02-06 10:02:42 -08003589 regulator_suppress_info_printing();
David Collins793793b2012-08-21 15:43:02 -07003590 if (socinfo_get_pmic_model() == PMIC_MODEL_PM8917)
3591 configure_apq8064_pm8917_power_grid();
David Collins2782b5c2012-02-06 10:02:42 -08003592 platform_device_register(&apq8064_device_rpm_regulator);
David Collins793793b2012-08-21 15:43:02 -07003593 if (socinfo_get_pmic_model() != PMIC_MODEL_PM8917)
3594 platform_device_register(&apq8064_pm8921_device_rpm_regulator);
Stephen Boyd4d0d2582012-02-10 14:49:40 -08003595 if (msm_xo_init())
3596 pr_err("Failed to initialize XO votes\n");
Matt Wagantallc51e5602012-02-27 17:25:25 -08003597 msm_clock_init(&apq8064_clock_init_data);
Stepan Moskovchenko2327a952011-12-14 16:31:28 -08003598 apq8064_init_gpiomux();
Kenneth Heitke748593a2011-07-15 15:45:11 -06003599 apq8064_i2c_init();
Mohan Pallakab8aa8282012-10-04 14:26:21 +05303600
3601 /* configure sx150x parameters for HRD */
3602 if (machine_is_mpq8064_hrd()) {
3603 mpq8064_sx150x_pdata[SX150X_EXP2].irq_summary =
3604 PM8921_GPIO_IRQ(PM8921_IRQ_BASE, 40);
3605 mpq8064_sx150x_pdata[SX150X_EXP2].io_pullup_ena = 0xff;
3606 mpq8064_sx150x_pdata[SX150X_EXP2].io_pulldn_ena = 0x00;
3607 }
3608
Jing Lin417fa452012-02-05 14:31:06 -08003609 register_i2c_devices();
Kenneth Heitke36920d32011-07-20 16:44:30 -06003610
Harini Jayaramanc4c58692011-07-19 14:50:10 -06003611 apq8064_device_qup_spi_gsbi5.dev.platform_data =
3612 &apq8064_qup_spi_gsbi5_pdata;
Stepan Moskovchenkoc1074f02011-12-14 17:51:57 -08003613 apq8064_init_pmic();
Hemant Kumar94e7da22012-02-03 16:52:29 -08003614 if (machine_is_apq8064_liquid())
3615 msm_otg_pdata.mhl_enable = true;
Vamsi Krishnad9863eb2012-03-26 17:34:48 -07003616
Abhishek Kharbanda72dc72e2012-06-07 13:41:37 -07003617 if (apq8064_mhl_display_enabled())
3618 mhl_platform_data.mhl_enabled = true;
3619
Ofir Cohen94213a72012-05-03 14:26:32 +03003620 android_usb_pdata.swfi_latency =
3621 msm_rpmrs_levels[0].latency_us;
Vamsi Krishnad9863eb2012-03-26 17:34:48 -07003622
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -07003623 apq8064_device_otg.dev.platform_data = &msm_otg_pdata;
Manu Gautam91223e02011-11-08 15:27:22 +05303624 apq8064_ehci_host_init();
Gagan Mac8a7a5d32011-11-11 16:43:06 -07003625 apq8064_init_buses();
David Collins793793b2012-08-21 15:43:02 -07003626
3627 platform_add_devices(early_common_devices,
3628 ARRAY_SIZE(early_common_devices));
Bamidi RaviKirand1e9f0d2012-12-10 17:33:10 +05303629 if (socinfo_get_pmic_model() != PMIC_MODEL_PM8917) {
3630 if (!machine_is_mpq8064_hrd())
3631 platform_add_devices(pm8921_common_devices,
3632 ARRAY_SIZE(pm8921_common_devices));
3633 else
3634 platform_add_devices(pm8921_mpq_hrd_common_devices,
3635 ARRAY_SIZE(pm8921_mpq_hrd_common_devices));
3636 }
David Collins793793b2012-08-21 15:43:02 -07003637 else
3638 platform_add_devices(pm8917_common_devices,
3639 ARRAY_SIZE(pm8917_common_devices));
David Collins03c16372012-10-04 15:57:28 -07003640 if (machine_is_apq8064_cdp() || machine_is_apq8064_liquid())
3641 platform_device_register(&apq8064_device_ext_ts_sw_vreg);
Rohit Vaswani4375c802013-01-09 13:38:19 -08003642 if (!machine_is_fsm8064_ep())
3643 platform_add_devices(common_devices,
3644 ARRAY_SIZE(common_devices));
Terence Hampson36b70722012-05-10 13:18:16 -04003645 if (!(machine_is_mpq8064_cdp() || machine_is_mpq8064_hrd() ||
Rohit Vaswani4375c802013-01-09 13:38:19 -08003646 machine_is_mpq8064_dtv() || machine_is_fsm8064_ep()))
Terence Hampson36b70722012-05-10 13:18:16 -04003647 platform_add_devices(common_not_mpq_devices,
3648 ARRAY_SIZE(common_not_mpq_devices));
Kuirong Wangf8c5e142012-06-21 16:17:32 -07003649
3650 if ((machine_is_mpq8064_cdp() || machine_is_mpq8064_hrd() ||
3651 machine_is_mpq8064_dtv()))
3652 platform_add_devices(common_mpq_devices,
3653 ARRAY_SIZE(common_mpq_devices));
3654
3655 if (machine_is_apq8064_mtp()) {
3656 if (SOCINFO_VERSION_MINOR(platform_version) == 1)
3657 platform_add_devices(common_i2s_devices,
3658 ARRAY_SIZE(common_i2s_devices));
3659 }
3660
Hemant Kumarbc8bdf62012-10-17 12:29:51 -07003661 rpmrs_level =
3662 msm_rpmrs_levels[MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT];
3663 msm_hsic_pdata.swfi_latency = rpmrs_level.latency_us;
3664 rpmrs_level =
3665 msm_rpmrs_levels[MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE];
3666 msm_hsic_pdata.standalone_latency = rpmrs_level.latency_us;
Hemant Kumarf1ca9192012-02-07 18:59:33 -08003667 if (machine_is_apq8064_mtp()) {
Hemant Kumar30d361c2012-08-20 14:44:40 -07003668 msm_hsic_pdata.log2_irq_thresh = 5,
Hemant Kumarf1ca9192012-02-07 18:59:33 -08003669 apq8064_device_hsic_host.dev.platform_data = &msm_hsic_pdata;
3670 device_initialize(&apq8064_device_hsic_host.dev);
3671 }
Jay Chokshie8741282012-01-25 15:22:55 -08003672 apq8064_pm8xxx_gpio_mpp_init();
Sahitya Tummala3586ed92011-08-03 09:13:23 +05303673 apq8064_init_mmc();
Swaminathan Sathappan144b4882012-02-06 17:01:20 -08003674
3675 if (machine_is_apq8064_mtp()) {
3676 mdm_8064_device.dev.platform_data = &mdm_platform_data;
Ameya Thakure155ece2012-07-09 12:08:37 -07003677 if (SOCINFO_VERSION_MINOR(platform_version) == 1) {
3678 i2s_mdm_8064_device.dev.platform_data =
3679 &mdm_platform_data;
3680 platform_device_register(&i2s_mdm_8064_device);
3681 } else {
3682 mdm_8064_device.dev.platform_data = &mdm_platform_data;
3683 platform_device_register(&mdm_8064_device);
3684 }
Swaminathan Sathappan144b4882012-02-06 17:01:20 -08003685 }
3686 platform_device_register(&apq8064_slim_ctrl);
Santosh Mardi344455a2012-09-07 13:22:16 +05303687 if (machine_is_mpq8064_hrd() || machine_is_mpq8064_dtv()) {
3688 apq8064_slim_devices[ARRAY_SIZE(apq8064_slim_devices) - 1].\
3689 slim_slave = &mpq8064_slim_ashiko20;
3690 }
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06003691 slim_register_board_info(apq8064_slim_devices,
3692 ARRAY_SIZE(apq8064_slim_devices));
Taniya Dasbbf633d2012-07-31 16:07:47 +05303693 if (!PLATFORM_IS_MPQ8064()) {
Taniya Das30cae292012-07-31 15:56:12 +05303694 apq8064_init_dsps();
Taniya Dasbbf633d2012-07-31 16:07:47 +05303695 platform_device_register(&msm_8960_riva);
3696 }
Praveen Chidambaramc3c90822012-11-07 15:43:49 -07003697 if (cpu_is_apq8064ab())
3698 apq8064ab_update_krait_spm();
Anji Jonnala1a1711a2013-01-29 13:34:10 +05303699 if (cpu_is_krait_v3()) {
Praveen Chidambaramf27a5152013-02-01 11:44:53 -07003700 struct msm_pm_init_data_type *pdata =
3701 msm8064_pm_8x60.dev.platform_data;
3702 pdata->retention_calls_tz = false;
Anji Jonnala1a1711a2013-01-29 13:34:10 +05303703 apq8064ab_update_retention_spm();
Anji Jonnala1a1711a2013-01-29 13:34:10 +05303704 }
Praveen Chidambaramf27a5152013-02-01 11:44:53 -07003705 platform_device_register(&msm8064_pm_8x60);
3706
Praveen Chidambaram78499012011-11-01 17:15:17 -06003707 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
3708 msm_spm_l2_init(msm_spm_l2_data);
Praveen Chidambaram78499012011-11-01 17:15:17 -06003709 BUG_ON(msm_pm_boot_init(&msm_pm_boot_pdata));
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08003710 apq8064_epm_adc_init();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003711}
3712
Huaibin Yang4a084e32011-12-15 15:25:52 -08003713static void __init apq8064_allocate_memory_regions(void)
3714{
3715 apq8064_allocate_fb_region();
3716}
3717
Joel King82b7e3f2012-01-05 10:03:27 -08003718static void __init apq8064_cdp_init(void)
3719{
Hanumant Singh50440d42012-04-23 19:27:16 -07003720 if (meminfo_init(SYS_MEMORY, SZ_256M) < 0)
3721 pr_err("meminfo_init() failed!\n");
Amy Maloche609bb5e2012-08-03 09:41:42 -07003722 if (machine_is_apq8064_mtp() &&
3723 SOCINFO_VERSION_MINOR(socinfo_get_platform_version()) == 1)
3724 cyttsp_pdata.sleep_gpio = CYTTSP_TS_GPIO_SLEEP_ALT;
Joel King82b7e3f2012-01-05 10:03:27 -08003725 apq8064_common_init();
Joel King8f839b92012-04-01 14:37:46 -07003726 if (machine_is_mpq8064_cdp() || machine_is_mpq8064_hrd() ||
3727 machine_is_mpq8064_dtv()) {
Ravi Kumar V16a614c2012-10-12 20:59:56 +05303728 gpio_ir_recv_pdata.swfi_latency =
3729 msm_rpmrs_levels[0].latency_us;
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07003730 enable_avc_i2c_bus();
Olav Hauganef95ae32012-05-15 09:50:30 -07003731 msm_rotator_set_split_iommu_domain();
Bar Weinerf82c5872012-10-23 14:31:26 +02003732
3733 mpq8064_device_qup_spi_gsbi6.dev.platform_data =
3734 &mpq8064_qup_spi_gsbi6_pdata;
3735
Joel King8f839b92012-04-01 14:37:46 -07003736 platform_add_devices(mpq_devices, ARRAY_SIZE(mpq_devices));
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06003737 mpq8064_pcie_init();
Bar Weinerf82c5872012-10-23 14:31:26 +02003738 spi_register_board_info(mpq8064_spi_board_info,
3739 ARRAY_SIZE(mpq8064_spi_board_info));
Joel King8f839b92012-04-01 14:37:46 -07003740 } else {
3741 ethernet_init();
Olav Hauganef95ae32012-05-15 09:50:30 -07003742 msm_rotator_set_split_iommu_domain();
Joel King8f839b92012-04-01 14:37:46 -07003743 platform_add_devices(cdp_devices, ARRAY_SIZE(cdp_devices));
3744 spi_register_board_info(spi_board_info,
3745 ARRAY_SIZE(spi_board_info));
3746 }
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08003747 apq8064_init_fb();
Jordan Crouseb3115fe2012-02-01 22:11:12 -07003748 apq8064_init_gpu();
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07003749 platform_add_devices(apq8064_footswitch, apq8064_num_footswitch);
Steve Mucklef132c6c2012-06-06 18:30:57 -07003750#ifdef CONFIG_MSM_CAMERA
Kevin Chand07220e2012-02-13 15:52:22 -08003751 apq8064_init_cam();
Steve Mucklef132c6c2012-06-06 18:30:57 -07003752#endif
Mohan Pallaka474b94b2012-01-25 12:59:58 +05303753
Mayank Rana262e9032012-05-10 15:14:00 -07003754 if (machine_is_mpq8064_hrd() || machine_is_mpq8064_dtv()) {
3755 platform_device_register(&mpq8064_device_uartdm_gsbi6);
3756#ifdef CONFIG_SERIAL_MSM_HS
3757 /* GSBI6(2) - UARTDM_RX */
3758 mpq8064_gsbi6_uartdm_pdata.wakeup_irq = gpio_to_irq(15);
3759 mpq8064_device_uartdm_gsbi6.dev.platform_data =
3760 &mpq8064_gsbi6_uartdm_pdata;
3761#endif
3762 }
3763
Ankit Verma6fe41b02012-09-13 16:12:11 +05303764#if defined(CONFIG_BT) && defined(CONFIG_MARIMBA_CORE)
3765 if (machine_is_mpq8064_hrd())
3766 apq8064_bt_power_init();
3767#endif
3768
Mohan Pallaka474b94b2012-01-25 12:59:58 +05303769 if (machine_is_apq8064_cdp() || machine_is_apq8064_liquid())
3770 platform_device_register(&cdp_kp_pdev);
3771
3772 if (machine_is_apq8064_mtp())
3773 platform_device_register(&mtp_kp_pdev);
Hanumant Singh50440d42012-04-23 19:27:16 -07003774
Anirudh Ghayal32ea6252012-04-26 16:39:50 +05303775 if (machine_is_mpq8064_cdp()) {
3776 platform_device_register(&mpq_gpio_keys_pdev);
3777 platform_device_register(&mpq_keypad_device);
Mohan Pallakab8aa8282012-10-04 14:26:21 +05303778 } else if (machine_is_mpq8064_hrd())
3779 platform_device_register(&mpq_hrd_keys_pdev);
Srikanth Uyyala7d4f7212012-10-12 17:45:36 +05303780 if (machine_is_mpq8064_cdp() || machine_is_mpq8064_hrd() ||
3781 machine_is_mpq8064_dtv())
3782 platform_device_register(&msm_dev_avtimer_device);
Sujit Reddy Thummab0d51e72012-12-31 15:37:16 +05303783
3784 if (machine_is_apq8064_cdp() || machine_is_mpq8064_hrd()) {
3785 int ret;
3786 struct pm8xxx_mpp_config_data sata_pwr_cfg = {
3787 .type = PM8XXX_MPP_TYPE_D_OUTPUT,
3788 .level = PM8921_MPP_DIG_LEVEL_VPH,
3789 .control = PM8XXX_MPP_DOUT_CTRL_HIGH,
3790 };
3791
3792 /* Apply MPP-4 init only when it is used to control SATA PWR */
3793 ret = pm8xxx_mpp_config(PM8921_MPP_PM_TO_SYS(4), &sata_pwr_cfg);
3794 if (ret)
3795 pr_err("%s: pm8921 MPP %d init config failed(%d)\n",
3796 __func__, PM8921_MPP_PM_TO_SYS(4), ret);
3797 platform_device_register(&apq8064_device_ext_3p3v_mpp4_vreg);
3798 platform_device_register(&apq8064_device_sata);
3799 }
Joel King82b7e3f2012-01-05 10:03:27 -08003800}
3801
Rohit Vaswani4375c802013-01-09 13:38:19 -08003802static void __init fsm8064_ep_init(void)
3803{
3804 if (meminfo_init(SYS_MEMORY, SZ_256M) < 0)
3805 pr_err("meminfo_init() failed!\n");
3806
3807 apq8064_common_init();
3808 ethernet_init();
Rohit Vaswani4375c802013-01-09 13:38:19 -08003809 fsm8064_ep_pcie_init();
3810 platform_add_devices(ep_devices, ARRAY_SIZE(ep_devices));
3811 spi_register_board_info(spi_board_info, ARRAY_SIZE(spi_board_info));
3812 apq8064_init_gpu();
Rohit Vaswani4375c802013-01-09 13:38:19 -08003813 platform_device_register(&cdp_kp_pdev);
3814#ifdef CONFIG_MSM_CAMERA
3815 apq8064_init_cam();
3816#endif
Rohit Vaswani4375c802013-01-09 13:38:19 -08003817}
3818
Joel King82b7e3f2012-01-05 10:03:27 -08003819MACHINE_START(APQ8064_CDP, "QCT APQ8064 CDP")
3820 .map_io = apq8064_map_io,
3821 .reserve = apq8064_reserve,
3822 .init_irq = apq8064_init_irq,
3823 .handle_irq = gic_handle_irq,
3824 .timer = &msm_timer,
3825 .init_machine = apq8064_cdp_init,
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08003826 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07003827 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003828 .restart = msm_restart,
Syed Rameez Mustafa9de46342012-11-30 11:00:08 -08003829 .smp = &msm8960_smp_ops,
Joel King82b7e3f2012-01-05 10:03:27 -08003830MACHINE_END
3831
Rohit Vaswani4375c802013-01-09 13:38:19 -08003832MACHINE_START(FSM8064_EP, "QCT FSM8064 EP")
3833 .map_io = apq8064_map_io,
3834 .reserve = apq8064_reserve,
3835 .init_irq = apq8064_init_irq,
3836 .handle_irq = gic_handle_irq,
3837 .timer = &msm_timer,
3838 .init_machine = fsm8064_ep_init,
3839 .init_early = apq8064_allocate_memory_regions,
3840 .init_very_early = apq8064_early_reserve,
3841 .restart = msm_restart,
Rohit Vaswanie836b132013-03-05 14:59:48 -08003842 .smp = &msm8960_smp_ops,
Rohit Vaswani4375c802013-01-09 13:38:19 -08003843MACHINE_END
3844
Joel King82b7e3f2012-01-05 10:03:27 -08003845MACHINE_START(APQ8064_MTP, "QCT APQ8064 MTP")
3846 .map_io = apq8064_map_io,
3847 .reserve = apq8064_reserve,
3848 .init_irq = apq8064_init_irq,
3849 .handle_irq = gic_handle_irq,
3850 .timer = &msm_timer,
3851 .init_machine = apq8064_cdp_init,
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08003852 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07003853 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003854 .restart = msm_restart,
Syed Rameez Mustafa9de46342012-11-30 11:00:08 -08003855 .smp = &msm8960_smp_ops,
Joel King82b7e3f2012-01-05 10:03:27 -08003856MACHINE_END
3857
3858MACHINE_START(APQ8064_LIQUID, "QCT APQ8064 LIQUID")
3859 .map_io = apq8064_map_io,
3860 .reserve = apq8064_reserve,
3861 .init_irq = apq8064_init_irq,
3862 .handle_irq = gic_handle_irq,
3863 .timer = &msm_timer,
3864 .init_machine = apq8064_cdp_init,
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08003865 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07003866 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003867 .restart = msm_restart,
Syed Rameez Mustafa9de46342012-11-30 11:00:08 -08003868 .smp = &msm8960_smp_ops,
Joel King82b7e3f2012-01-05 10:03:27 -08003869MACHINE_END
3870
Joel King064bbf82012-04-01 13:23:39 -07003871MACHINE_START(MPQ8064_CDP, "QCT MPQ8064 CDP")
3872 .map_io = apq8064_map_io,
3873 .reserve = apq8064_reserve,
3874 .init_irq = apq8064_init_irq,
3875 .handle_irq = gic_handle_irq,
3876 .timer = &msm_timer,
3877 .init_machine = apq8064_cdp_init,
3878 .init_early = apq8064_allocate_memory_regions,
3879 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003880 .restart = msm_restart,
Syed Rameez Mustafa9de46342012-11-30 11:00:08 -08003881 .smp = &msm8960_smp_ops,
Joel King064bbf82012-04-01 13:23:39 -07003882MACHINE_END
3883
Joel King11ca8202012-02-13 16:19:03 -08003884MACHINE_START(MPQ8064_HRD, "QCT MPQ8064 HRD")
3885 .map_io = apq8064_map_io,
3886 .reserve = apq8064_reserve,
3887 .init_irq = apq8064_init_irq,
3888 .handle_irq = gic_handle_irq,
3889 .timer = &msm_timer,
3890 .init_machine = apq8064_cdp_init,
Joel King3a57e772012-05-28 11:22:55 -07003891 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07003892 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003893 .restart = msm_restart,
Syed Rameez Mustafa9de46342012-11-30 11:00:08 -08003894 .smp = &msm8960_smp_ops,
Joel King11ca8202012-02-13 16:19:03 -08003895MACHINE_END
3896
3897MACHINE_START(MPQ8064_DTV, "QCT MPQ8064 DTV")
3898 .map_io = apq8064_map_io,
3899 .reserve = apq8064_reserve,
3900 .init_irq = apq8064_init_irq,
3901 .handle_irq = gic_handle_irq,
3902 .timer = &msm_timer,
3903 .init_machine = apq8064_cdp_init,
Joel King3a57e772012-05-28 11:22:55 -07003904 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07003905 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003906 .restart = msm_restart,
Syed Rameez Mustafa9de46342012-11-30 11:00:08 -08003907 .smp = &msm8960_smp_ops,
Joel King11ca8202012-02-13 16:19:03 -08003908MACHINE_END