blob: 84cc6512f081284e3ff5efe8a937633965d11e3e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/serial_core.h>
Paul Mundte108b2c2006-09-27 16:32:13 +09002#include <asm/io.h>
Magnus Damm69edbba2008-12-25 18:17:34 +09003#include <linux/gpio.h>
Markus Brunner3ea6bc32007-08-20 08:59:33 +09004
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#if defined(CONFIG_H83007) || defined(CONFIG_H83068)
6#include <asm/regs306x.h>
7#endif
8#if defined(CONFIG_H8S2678)
9#include <asm/regs267x.h>
10#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070011
Magnus Damm0fbde952007-07-26 10:14:16 +090012#if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
13 defined(CONFIG_CPU_SUBTYPE_SH7707) || \
14 defined(CONFIG_CPU_SUBTYPE_SH7708) || \
15 defined(CONFIG_CPU_SUBTYPE_SH7709)
Linus Torvalds1da177e2005-04-16 15:20:36 -070016# define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
17# define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
18# define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#elif defined(CONFIG_CPU_SUBTYPE_SH7705)
20# define SCIF0 0xA4400000
21# define SCIF2 0xA4410000
Paul Mundtb7a76e42006-02-01 03:06:06 -080022# define SCSMR_Ir 0xA44A0000
23# define IRDA_SCIF SCIF0
Linus Torvalds1da177e2005-04-16 15:20:36 -070024# define SCPCR 0xA4000116
25# define SCPDR 0xA4000136
26
27/* Set the clock source,
28 * SCIF2 (0xA4410000) -> External clock, SCK pin used as clock input
29 * SCIF0 (0xA4400000) -> Internal clock, SCK pin as serial clock output
30 */
31# define SCSCR_INIT(port) (port->mapbase == SCIF2) ? 0xF3 : 0xF0
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +090032#elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
33 defined(CONFIG_CPU_SUBTYPE_SH7721)
Markus Brunner3ea6bc32007-08-20 08:59:33 +090034# define SCSCR_INIT(port) 0x0030 /* TIE=0,RIE=0,TE=1,RE=1 */
Paul Mundtfd88cac2009-01-09 16:32:08 +090035# define PORT_PTCR 0xA405011EUL
36# define PORT_PVCR 0xA4050122UL
37# define SCIF_ORER 0x0200 /* overrun error bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#elif defined(CONFIG_SH_RTS7751R2D)
Matt Fleming7abc4042008-10-29 07:16:02 +000039# define SCSPTR1 0xFFE0001C /* 8 bit SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -070040# define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
41# define SCIF_ORER 0x0001 /* overrun error bit */
42# define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt05627482007-05-15 16:25:47 +090043#elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
44 defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
45 defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
46 defined(CONFIG_CPU_SUBTYPE_SH7091) || \
47 defined(CONFIG_CPU_SUBTYPE_SH7751) || \
48 defined(CONFIG_CPU_SUBTYPE_SH7751R)
Linus Torvalds1da177e2005-04-16 15:20:36 -070049# define SCSPTR1 0xffe0001c /* 8 bit SCI */
50# define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
51# define SCIF_ORER 0x0001 /* overrun error bit */
52# define SCSCR_INIT(port) (((port)->type == PORT_SCI) ? \
53 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
54 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */ )
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#elif defined(CONFIG_CPU_SUBTYPE_SH7760)
Paul Mundtb7a76e42006-02-01 03:06:06 -080056# define SCSPTR0 0xfe600024 /* 16 bit SCIF */
57# define SCSPTR1 0xfe610024 /* 16 bit SCIF */
58# define SCSPTR2 0xfe620024 /* 16 bit SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -070059# define SCIF_ORER 0x0001 /* overrun error bit */
60# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt2b1bd1a2007-06-20 18:27:10 +090061#elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
Paul Mundte108b2c2006-09-27 16:32:13 +090062# define SCSPTR0 0xA4400000 /* 16 bit SCIF */
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +090063# define SCIF_ORER 0x0001 /* overrun error bit */
64# define PACR 0xa4050100
65# define PBCR 0xa4050102
66# define SCSCR_INIT(port) 0x3B
Paul Mundte108b2c2006-09-27 16:32:13 +090067#elif defined(CONFIG_CPU_SUBTYPE_SH7343)
68# define SCSPTR0 0xffe00010 /* 16 bit SCIF */
69# define SCSPTR1 0xffe10010 /* 16 bit SCIF */
70# define SCSPTR2 0xffe20010 /* 16 bit SCIF */
71# define SCSPTR3 0xffe30010 /* 16 bit SCIF */
72# define SCSCR_INIT(port) 0x32 /* TIE=0,RIE=0,TE=1,RE=1,REIE=0,CKE=1 */
Paul Mundt41504c32006-12-11 20:28:03 +090073#elif defined(CONFIG_CPU_SUBTYPE_SH7722)
Magnus Damm346b7462008-04-23 21:25:29 +090074# define PADR 0xA4050120
75# define PSDR 0xA405013e
76# define PWDR 0xA4050166
77# define PSCR 0xA405011E
Paul Mundt41504c32006-12-11 20:28:03 +090078# define SCIF_ORER 0x0001 /* overrun error bit */
79# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Magnus Damm9109a302008-02-08 17:31:24 +090080#elif defined(CONFIG_CPU_SUBTYPE_SH7366)
81# define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
82# define SCSPTR0 SCPDR0
83# define SCIF_ORER 0x0001 /* overrun error bit */
84# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt178dd0c2008-04-09 17:56:18 +090085#elif defined(CONFIG_CPU_SUBTYPE_SH7723)
86# define SCSPTR0 0xa4050160
87# define SCSPTR1 0xa405013e
88# define SCSPTR2 0xa4050160
89# define SCSPTR3 0xa405013e
90# define SCSPTR4 0xa4050128
91# define SCSPTR5 0xa4050128
92# define SCIF_ORER 0x0001 /* overrun error bit */
93# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Kuninori Morimoto47948d22009-04-15 11:42:47 +090094#elif defined(CONFIG_CPU_SUBTYPE_SH7724)
95# define SCIF_ORER 0x0001 /* overrun error bit */
96# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070097#elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
Linus Torvalds1da177e2005-04-16 15:20:36 -070098# define SCSPTR2 0xffe80020 /* 16 bit SCIF */
99# define SCIF_ORER 0x0001 /* overrun error bit */
100# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101#elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102# define SCIF_BASE_ADDR 0x01030000
103# define SCIF_ADDR_SH5 PHYS_PERIPHERAL_BLOCK+SCIF_BASE_ADDR
104# define SCIF_PTR2_OFFS 0x0000020
105# define SCIF_LSR2_OFFS 0x0000024
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106# define SCSPTR2 ((port->mapbase)+SCIF_PTR2_OFFS) /* 16 bit SCIF */
107# define SCLSR2 ((port->mapbase)+SCIF_LSR2_OFFS) /* 16 bit SCIF */
Paul Mundtf9669182007-11-07 11:05:32 +0900108# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0, TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109#elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110# define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111# define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
112#elif defined(CONFIG_H8S2678)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113# define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114# define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900115#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
116# define SCSPTR0 0xffe00024 /* 16 bit SCIF */
117# define SCSPTR1 0xffe08024 /* 16 bit SCIF */
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900118# define SCSPTR2 0xffe10020 /* 16 bit SCIF/IRDA */
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900119# define SCIF_ORER 0x0001 /* overrun error bit */
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900120# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundtb7a76e42006-02-01 03:06:06 -0800121#elif defined(CONFIG_CPU_SUBTYPE_SH7770)
122# define SCSPTR0 0xff923020 /* 16 bit SCIF */
123# define SCSPTR1 0xff924020 /* 16 bit SCIF */
124# define SCSPTR2 0xff925020 /* 16 bit SCIF */
125# define SCIF_ORER 0x0001 /* overrun error bit */
126# define SCSCR_INIT(port) 0x3c /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,cke=2 */
Paul Mundtb7a76e42006-02-01 03:06:06 -0800127#elif defined(CONFIG_CPU_SUBTYPE_SH7780)
128# define SCSPTR0 0xffe00024 /* 16 bit SCIF */
129# define SCSPTR1 0xffe10024 /* 16 bit SCIF */
Paul Mundte108b2c2006-09-27 16:32:13 +0900130# define SCIF_ORER 0x0001 /* Overrun error bit */
Paul Mundtb7a76e42006-02-01 03:06:06 -0800131# define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Kuninori Morimoto55ba99e2009-03-03 15:40:25 +0900132#elif defined(CONFIG_CPU_SUBTYPE_SH7785) || \
133 defined(CONFIG_CPU_SUBTYPE_SH7786)
Paul Mundt32351a22007-03-12 14:38:59 +0900134# define SCSPTR0 0xffea0024 /* 16 bit SCIF */
135# define SCSPTR1 0xffeb0024 /* 16 bit SCIF */
136# define SCSPTR2 0xffec0024 /* 16 bit SCIF */
137# define SCSPTR3 0xffed0024 /* 16 bit SCIF */
138# define SCSPTR4 0xffee0024 /* 16 bit SCIF */
139# define SCSPTR5 0xffef0024 /* 16 bit SCIF */
Kuninori Morimoto34aeb432009-02-10 09:04:00 +0000140# define SCIF_ORER 0x0001 /* Overrun error bit */
Paul Mundt32351a22007-03-12 14:38:59 +0900141# define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Peter Griffin28259992008-11-28 22:48:20 +0900142#elif defined(CONFIG_CPU_SUBTYPE_SH7201) || \
143 defined(CONFIG_CPU_SUBTYPE_SH7203) || \
Paul Mundta8f67f42007-11-26 19:54:02 +0900144 defined(CONFIG_CPU_SUBTYPE_SH7206) || \
145 defined(CONFIG_CPU_SUBTYPE_SH7263)
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900146# define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
147# define SCSPTR1 0xfffe8820 /* 16 bit SCIF */
148# define SCSPTR2 0xfffe9020 /* 16 bit SCIF */
149# define SCSPTR3 0xfffe9820 /* 16 bit SCIF */
Peter Griffin28259992008-11-28 22:48:20 +0900150# if defined(CONFIG_CPU_SUBTYPE_SH7201)
151# define SCSPTR4 0xfffeA020 /* 16 bit SCIF */
152# define SCSPTR5 0xfffeA820 /* 16 bit SCIF */
153# define SCSPTR6 0xfffeB020 /* 16 bit SCIF */
154# define SCSPTR7 0xfffeB820 /* 16 bit SCIF */
155# endif
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900156# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900157#elif defined(CONFIG_CPU_SUBTYPE_SH7619)
158# define SCSPTR0 0xf8400020 /* 16 bit SCIF */
159# define SCSPTR1 0xf8410020 /* 16 bit SCIF */
160# define SCSPTR2 0xf8420020 /* 16 bit SCIF */
161# define SCIF_ORER 0x0001 /* overrun error bit */
162# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900163#elif defined(CONFIG_CPU_SUBTYPE_SHX3)
164# define SCSPTR0 0xffc30020 /* 16 bit SCIF */
165# define SCSPTR1 0xffc40020 /* 16 bit SCIF */
166# define SCSPTR2 0xffc50020 /* 16 bit SCIF */
167# define SCSPTR3 0xffc60020 /* 16 bit SCIF */
168# define SCIF_ORER 0x0001 /* Overrun error bit */
169# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170#else
171# error CPU subtype not defined
172#endif
173
174/* SCSCR */
175#define SCI_CTRL_FLAGS_TIE 0x80 /* all */
176#define SCI_CTRL_FLAGS_RIE 0x40 /* all */
177#define SCI_CTRL_FLAGS_TE 0x20 /* all */
178#define SCI_CTRL_FLAGS_RE 0x10 /* all */
Paul Mundt05627482007-05-15 16:25:47 +0900179#if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
180 defined(CONFIG_CPU_SUBTYPE_SH7091) || \
181 defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
Michael Trimarchia8884e32008-10-31 16:10:23 +0900182 defined(CONFIG_CPU_SUBTYPE_SH7722) || \
Paul Mundt05627482007-05-15 16:25:47 +0900183 defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
184 defined(CONFIG_CPU_SUBTYPE_SH7751) || \
185 defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900186 defined(CONFIG_CPU_SUBTYPE_SH7763) || \
Paul Mundt05627482007-05-15 16:25:47 +0900187 defined(CONFIG_CPU_SUBTYPE_SH7780) || \
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900188 defined(CONFIG_CPU_SUBTYPE_SH7785) || \
Kuninori Morimoto55ba99e2009-03-03 15:40:25 +0900189 defined(CONFIG_CPU_SUBTYPE_SH7786) || \
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900190 defined(CONFIG_CPU_SUBTYPE_SHX3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191#define SCI_CTRL_FLAGS_REIE 0x08 /* 7750 SCIF */
192#else
193#define SCI_CTRL_FLAGS_REIE 0
194#endif
195/* SCI_CTRL_FLAGS_MPIE 0x08 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
196/* SCI_CTRL_FLAGS_TEIE 0x04 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
197/* SCI_CTRL_FLAGS_CKE1 0x02 * all */
198/* SCI_CTRL_FLAGS_CKE0 0x01 * 7707 SCI/SCIF, 7708 SCI, 7709 SCI/SCIF, 7750 SCI */
199
200/* SCxSR SCI */
201#define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
202#define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
203#define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
204#define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
205#define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
206#define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
207/* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
208/* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
209
210#define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
211
212/* SCxSR SCIF */
213#define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
214#define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
215#define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
216#define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
217#define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
218#define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
219#define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
220#define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
221
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900222#if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900223 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
224 defined(CONFIG_CPU_SUBTYPE_SH7721)
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900225# define SCIF_ORER 0x0200
226# define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
227# define SCIF_RFDC_MASK 0x007f
228# define SCIF_TXROOM_MAX 64
229#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
230# define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK )
231# define SCIF_RFDC_MASK 0x007f
232# define SCIF_TXROOM_MAX 64
233/* SH7763 SCIF2 support */
234# define SCIF2_RFDC_MASK 0x001f
235# define SCIF2_TXROOM_MAX 16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#else
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900237# define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
238# define SCIF_RFDC_MASK 0x001f
239# define SCIF_TXROOM_MAX 16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240#endif
241
Paul Mundtd830fa42008-12-16 19:29:38 +0900242#ifndef SCIF_ORER
243#define SCIF_ORER 0x0000
244#endif
245
Paul Mundt15c73aa2008-10-02 19:47:12 +0900246#define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
247#define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
248#define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
249#define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
250#define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
251#define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
252#define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
Paul Mundtd830fa42008-12-16 19:29:38 +0900253#define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : SCIF_ORER)
Paul Mundt15c73aa2008-10-02 19:47:12 +0900254
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900255#if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900256 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
257 defined(CONFIG_CPU_SUBTYPE_SH7721)
Paul Mundt15c73aa2008-10-02 19:47:12 +0900258# define SCxSR_RDxF_CLEAR(port) (sci_in(port, SCxSR) & 0xfffc)
259# define SCxSR_ERROR_CLEAR(port) (sci_in(port, SCxSR) & 0xfd73)
260# define SCxSR_TDxE_CLEAR(port) (sci_in(port, SCxSR) & 0xffdf)
261# define SCxSR_BREAK_CLEAR(port) (sci_in(port, SCxSR) & 0xffe3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263# define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
264# define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
265# define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
266# define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
267#endif
268
269/* SCFCR */
270#define SCFCR_RFRST 0x0002
271#define SCFCR_TFRST 0x0004
272#define SCFCR_TCRST 0x4000
273#define SCFCR_MCE 0x0008
274
275#define SCI_MAJOR 204
276#define SCI_MINOR_START 8
277
278/* Generic serial flags */
279#define SCI_RX_THROTTLE 0x0000001
280
281#define SCI_MAGIC 0xbabeface
282
283/*
284 * Events are used to schedule things to happen at timer-interrupt
285 * time, instead of at rs interrupt time.
286 */
287#define SCI_EVENT_WRITE_WAKEUP 0
288
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289#define SCI_IN(size, offset) \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800290 if ((size) == 8) { \
Paul Mundt7ff731a2008-10-01 15:46:58 +0900291 return ioread8(port->membase + (offset)); \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800292 } else { \
Paul Mundt7ff731a2008-10-01 15:46:58 +0900293 return ioread16(port->membase + (offset)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 }
295#define SCI_OUT(size, offset, value) \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800296 if ((size) == 8) { \
Paul Mundt7ff731a2008-10-01 15:46:58 +0900297 iowrite8(value, port->membase + (offset)); \
Magnus Damm3d2c2f32008-04-23 21:37:39 +0900298 } else if ((size) == 16) { \
Paul Mundt7ff731a2008-10-01 15:46:58 +0900299 iowrite16(value, port->membase + (offset)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 }
301
302#define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
303 static inline unsigned int sci_##name##_in(struct uart_port *port) \
304 { \
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900305 if (port->type == PORT_SCIF) { \
306 SCI_IN(scif_size, scif_offset) \
307 } else { /* PORT_SCI or PORT_SCIFA */ \
308 SCI_IN(sci_size, sci_offset); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 } \
310 } \
311 static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
312 { \
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900313 if (port->type == PORT_SCIF) { \
314 SCI_OUT(scif_size, scif_offset, value) \
315 } else { /* PORT_SCI or PORT_SCIFA */ \
316 SCI_OUT(sci_size, sci_offset, value); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 } \
318 }
319
320#define CPU_SCIF_FNS(name, scif_offset, scif_size) \
321 static inline unsigned int sci_##name##_in(struct uart_port *port) \
322 { \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800323 SCI_IN(scif_size, scif_offset); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 } \
325 static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
326 { \
327 SCI_OUT(scif_size, scif_offset, value); \
328 }
329
330#define CPU_SCI_FNS(name, sci_offset, sci_size) \
331 static inline unsigned int sci_##name##_in(struct uart_port* port) \
332 { \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800333 SCI_IN(sci_size, sci_offset); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 } \
335 static inline void sci_##name##_out(struct uart_port* port, unsigned int value) \
336 { \
337 SCI_OUT(sci_size, sci_offset, value); \
338 }
339
340#ifdef CONFIG_CPU_SH3
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900341#if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
342#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
343 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
344 h8_sci_offset, h8_sci_size) \
345 CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
346#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
347 CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900348#elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900349 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
350 defined(CONFIG_CPU_SUBTYPE_SH7721)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351#define SCIF_FNS(name, scif_offset, scif_size) \
352 CPU_SCIF_FNS(name, scif_offset, scif_size)
353#else
354#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
355 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
356 h8_sci_offset, h8_sci_size) \
357 CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
358#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
359 CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
360#endif
361#elif defined(__H8300H__) || defined(__H8300S__)
362#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
363 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
364 h8_sci_offset, h8_sci_size) \
365 CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
366#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size)
Kuninori Morimoto47948d22009-04-15 11:42:47 +0900367#elif defined(CONFIG_CPU_SUBTYPE_SH7723) ||\
368 defined(CONFIG_CPU_SUBTYPE_SH7724)
Paul Mundt178dd0c2008-04-09 17:56:18 +0900369 #define SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size) \
370 CPU_SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size)
371 #define SCIF_FNS(name, sh4_scif_offset, sh4_scif_size) \
372 CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373#else
374#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
375 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
376 h8_sci_offset, h8_sci_size) \
377 CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
378#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
379 CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
380#endif
381
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900382#if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900383 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
384 defined(CONFIG_CPU_SUBTYPE_SH7721)
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386SCIF_FNS(SCSMR, 0x00, 16)
387SCIF_FNS(SCBRR, 0x04, 8)
388SCIF_FNS(SCSCR, 0x08, 16)
389SCIF_FNS(SCTDSR, 0x0c, 8)
390SCIF_FNS(SCFER, 0x10, 16)
391SCIF_FNS(SCxSR, 0x14, 16)
392SCIF_FNS(SCFCR, 0x18, 16)
393SCIF_FNS(SCFDR, 0x1c, 16)
394SCIF_FNS(SCxTDR, 0x20, 8)
395SCIF_FNS(SCxRDR, 0x24, 8)
396SCIF_FNS(SCLSR, 0x24, 16)
Kuninori Morimoto47948d22009-04-15 11:42:47 +0900397#elif defined(CONFIG_CPU_SUBTYPE_SH7723) ||\
398 defined(CONFIG_CPU_SUBTYPE_SH7724)
Paul Mundt178dd0c2008-04-09 17:56:18 +0900399SCIx_FNS(SCSMR, 0x00, 16, 0x00, 16)
400SCIx_FNS(SCBRR, 0x04, 8, 0x04, 8)
401SCIx_FNS(SCSCR, 0x08, 16, 0x08, 16)
402SCIx_FNS(SCxTDR, 0x20, 8, 0x0c, 8)
403SCIx_FNS(SCxSR, 0x14, 16, 0x10, 16)
404SCIx_FNS(SCxRDR, 0x24, 8, 0x14, 8)
Magnus Dammf6863592009-01-20 12:18:22 +0900405SCIx_FNS(SCSPTR, 0, 0, 0, 0)
Paul Mundt178dd0c2008-04-09 17:56:18 +0900406SCIF_FNS(SCTDSR, 0x0c, 8)
407SCIF_FNS(SCFER, 0x10, 16)
408SCIF_FNS(SCFCR, 0x18, 16)
409SCIF_FNS(SCFDR, 0x1c, 16)
410SCIF_FNS(SCLSR, 0x24, 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411#else
412/* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
413/* name off sz off sz off sz off sz off sz*/
414SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
415SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
416SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
417SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
418SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
419SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
420SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
Paul Mundt32351a22007-03-12 14:38:59 +0900421#if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
422 defined(CONFIG_CPU_SUBTYPE_SH7780) || \
Kuninori Morimoto55ba99e2009-03-03 15:40:25 +0900423 defined(CONFIG_CPU_SUBTYPE_SH7785) || \
424 defined(CONFIG_CPU_SUBTYPE_SH7786)
Paul Mundtc2697962008-07-30 00:56:39 +0900425SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800426SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
427SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
428SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
429SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
Paul Mundtc2697962008-07-30 00:56:39 +0900430#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900431SCIF_FNS(SCFDR, 0, 0, 0x1C, 16)
432SCIF_FNS(SCSPTR2, 0, 0, 0x20, 16)
Paul Mundtc2697962008-07-30 00:56:39 +0900433SCIF_FNS(SCLSR2, 0, 0, 0x24, 16)
434SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
435SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
436SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
437SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800438#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
Magnus Damm9b4e4662008-04-23 21:31:14 +0900440#if defined(CONFIG_CPU_SUBTYPE_SH7722)
441SCIF_FNS(SCSPTR, 0, 0, 0, 0)
442#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
Magnus Damm9b4e4662008-04-23 21:31:14 +0900444#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
446#endif
Paul Mundtb7a76e42006-02-01 03:06:06 -0800447#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448#define sci_in(port, reg) sci_##reg##_in(port)
449#define sci_out(port, reg, value) sci_##reg##_out(port, value)
450
451/* H8/300 series SCI pins assignment */
452#if defined(__H8300H__) || defined(__H8300S__)
453static const struct __attribute__((packed)) {
454 int port; /* GPIO port no */
455 unsigned short rx,tx; /* GPIO bit no */
456} h8300_sci_pins[] = {
457#if defined(CONFIG_H83007) || defined(CONFIG_H83068)
458 { /* SCI0 */
459 .port = H8300_GPIO_P9,
460 .rx = H8300_GPIO_B2,
461 .tx = H8300_GPIO_B0,
462 },
463 { /* SCI1 */
464 .port = H8300_GPIO_P9,
465 .rx = H8300_GPIO_B3,
466 .tx = H8300_GPIO_B1,
467 },
468 { /* SCI2 */
469 .port = H8300_GPIO_PB,
470 .rx = H8300_GPIO_B7,
471 .tx = H8300_GPIO_B6,
472 }
473#elif defined(CONFIG_H8S2678)
474 { /* SCI0 */
475 .port = H8300_GPIO_P3,
476 .rx = H8300_GPIO_B2,
477 .tx = H8300_GPIO_B0,
478 },
479 { /* SCI1 */
480 .port = H8300_GPIO_P3,
481 .rx = H8300_GPIO_B3,
482 .tx = H8300_GPIO_B1,
483 },
484 { /* SCI2 */
485 .port = H8300_GPIO_P5,
486 .rx = H8300_GPIO_B1,
487 .tx = H8300_GPIO_B0,
488 }
489#endif
490};
491#endif
492
Magnus Damm0fbde952007-07-26 10:14:16 +0900493#if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
494 defined(CONFIG_CPU_SUBTYPE_SH7707) || \
495 defined(CONFIG_CPU_SUBTYPE_SH7708) || \
496 defined(CONFIG_CPU_SUBTYPE_SH7709)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497static inline int sci_rxd_in(struct uart_port *port)
498{
499 if (port->mapbase == 0xfffffe80)
500 return ctrl_inb(SCPDR)&0x01 ? 1 : 0; /* SCI */
501 if (port->mapbase == 0xa4000150)
502 return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
503 if (port->mapbase == 0xa4000140)
504 return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
505 return 1;
506}
507#elif defined(CONFIG_CPU_SUBTYPE_SH7705)
508static inline int sci_rxd_in(struct uart_port *port)
509{
510 if (port->mapbase == SCIF0)
511 return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
512 if (port->mapbase == SCIF2)
513 return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
514 return 1;
515}
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900516#elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
Paul Mundte108b2c2006-09-27 16:32:13 +0900517static inline int sci_rxd_in(struct uart_port *port)
518{
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900519 return sci_in(port,SCxSR)&0x0010 ? 1 : 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900520}
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900521#elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
522 defined(CONFIG_CPU_SUBTYPE_SH7721)
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900523static inline int sci_rxd_in(struct uart_port *port)
524{
525 if (port->mapbase == 0xa4430000)
526 return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
527 else if (port->mapbase == 0xa4438000)
528 return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
529 return 1;
530}
Paul Mundt05627482007-05-15 16:25:47 +0900531#elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
532 defined(CONFIG_CPU_SUBTYPE_SH7751) || \
533 defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
534 defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
535 defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
Nobuhiro Iwamatsu961e9ff2008-10-29 13:33:45 +0900536 defined(CONFIG_CPU_SUBTYPE_SH7091)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537static inline int sci_rxd_in(struct uart_port *port)
538{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 if (port->mapbase == 0xffe00000)
540 return ctrl_inb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 if (port->mapbase == 0xffe80000)
542 return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 return 1;
544}
Nobuhiro Iwamatsu961e9ff2008-10-29 13:33:45 +0900545#elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
546static inline int sci_rxd_in(struct uart_port *port)
547{
548 if (port->mapbase == 0xffe80000)
549 return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
550 return 1;
551}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552#elif defined(CONFIG_CPU_SUBTYPE_SH7760)
553static inline int sci_rxd_in(struct uart_port *port)
554{
555 if (port->mapbase == 0xfe600000)
556 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
557 if (port->mapbase == 0xfe610000)
558 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
559 if (port->mapbase == 0xfe620000)
560 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900561 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562}
Paul Mundte108b2c2006-09-27 16:32:13 +0900563#elif defined(CONFIG_CPU_SUBTYPE_SH7343)
564static inline int sci_rxd_in(struct uart_port *port)
565{
566 if (port->mapbase == 0xffe00000)
567 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
568 if (port->mapbase == 0xffe10000)
569 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
570 if (port->mapbase == 0xffe20000)
571 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
572 if (port->mapbase == 0xffe30000)
573 return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
574 return 1;
575}
Magnus Damm346b7462008-04-23 21:25:29 +0900576#elif defined(CONFIG_CPU_SUBTYPE_SH7366)
Paul Mundt41504c32006-12-11 20:28:03 +0900577static inline int sci_rxd_in(struct uart_port *port)
578{
579 if (port->mapbase == 0xffe00000)
580 return ctrl_inb(SCPDR0) & 0x0001 ? 1 : 0; /* SCIF0 */
581 return 1;
582}
Magnus Damm346b7462008-04-23 21:25:29 +0900583#elif defined(CONFIG_CPU_SUBTYPE_SH7722)
584static inline int sci_rxd_in(struct uart_port *port)
585{
586 if (port->mapbase == 0xffe00000)
587 return ctrl_inb(PSDR) & 0x02 ? 1 : 0; /* SCIF0 */
588 if (port->mapbase == 0xffe10000)
589 return ctrl_inb(PADR) & 0x40 ? 1 : 0; /* SCIF1 */
590 if (port->mapbase == 0xffe20000)
591 return ctrl_inb(PWDR) & 0x04 ? 1 : 0; /* SCIF2 */
592
593 return 1;
594}
Paul Mundt178dd0c2008-04-09 17:56:18 +0900595#elif defined(CONFIG_CPU_SUBTYPE_SH7723)
596static inline int sci_rxd_in(struct uart_port *port)
597{
598 if (port->mapbase == 0xffe00000)
599 return ctrl_inb(SCSPTR0) & 0x0008 ? 1 : 0; /* SCIF0 */
600 if (port->mapbase == 0xffe10000)
601 return ctrl_inb(SCSPTR1) & 0x0020 ? 1 : 0; /* SCIF1 */
602 if (port->mapbase == 0xffe20000)
603 return ctrl_inb(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF2 */
604 if (port->mapbase == 0xa4e30000)
605 return ctrl_inb(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF3 */
606 if (port->mapbase == 0xa4e40000)
607 return ctrl_inb(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF4 */
608 if (port->mapbase == 0xa4e50000)
609 return ctrl_inb(SCSPTR5) & 0x0008 ? 1 : 0; /* SCIF5 */
610 return 1;
611}
Kuninori Morimoto47948d22009-04-15 11:42:47 +0900612#elif defined(CONFIG_CPU_SUBTYPE_SH7724)
613# define SCFSR 0x0010
614# define SCASSR 0x0014
615static inline int sci_rxd_in(struct uart_port *port)
616{
617 if (port->type == PORT_SCIF)
618 return ctrl_inw((port->mapbase + SCFSR)) & SCIF_BRK ? 1 : 0;
619 if (port->type == PORT_SCIFA)
620 return ctrl_inw((port->mapbase + SCASSR)) & SCIF_BRK ? 1 : 0;
621 return 1;
622}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623#elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
624static inline int sci_rxd_in(struct uart_port *port)
625{
Nobuhiro Iwamatsuaeffd542008-10-29 13:34:50 +0900626 return sci_in(port, SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627}
628#elif defined(__H8300H__) || defined(__H8300S__)
629static inline int sci_rxd_in(struct uart_port *port)
630{
631 int ch = (port->mapbase - SMR0) >> 3;
632 return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
633}
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900634#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
635static inline int sci_rxd_in(struct uart_port *port)
636{
637 if (port->mapbase == 0xffe00000)
638 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
639 if (port->mapbase == 0xffe08000)
640 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900641 if (port->mapbase == 0xffe10000)
642 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF/IRDA */
643
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900644 return 1;
645}
Paul Mundtb7a76e42006-02-01 03:06:06 -0800646#elif defined(CONFIG_CPU_SUBTYPE_SH7770)
647static inline int sci_rxd_in(struct uart_port *port)
648{
649 if (port->mapbase == 0xff923000)
650 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
651 if (port->mapbase == 0xff924000)
652 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
653 if (port->mapbase == 0xff925000)
654 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900655 return 1;
Paul Mundtb7a76e42006-02-01 03:06:06 -0800656}
657#elif defined(CONFIG_CPU_SUBTYPE_SH7780)
658static inline int sci_rxd_in(struct uart_port *port)
659{
660 if (port->mapbase == 0xffe00000)
661 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
662 if (port->mapbase == 0xffe10000)
663 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900664 return 1;
Paul Mundtb7a76e42006-02-01 03:06:06 -0800665}
Kuninori Morimoto55ba99e2009-03-03 15:40:25 +0900666#elif defined(CONFIG_CPU_SUBTYPE_SH7785) || \
667 defined(CONFIG_CPU_SUBTYPE_SH7786)
Paul Mundt32351a22007-03-12 14:38:59 +0900668static inline int sci_rxd_in(struct uart_port *port)
669{
670 if (port->mapbase == 0xffea0000)
671 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
672 if (port->mapbase == 0xffeb0000)
673 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
674 if (port->mapbase == 0xffec0000)
675 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
676 if (port->mapbase == 0xffed0000)
677 return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
678 if (port->mapbase == 0xffee0000)
679 return ctrl_inw(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF */
680 if (port->mapbase == 0xffef0000)
681 return ctrl_inw(SCSPTR5) & 0x0001 ? 1 : 0; /* SCIF */
682 return 1;
683}
Peter Griffin28259992008-11-28 22:48:20 +0900684#elif defined(CONFIG_CPU_SUBTYPE_SH7201) || \
685 defined(CONFIG_CPU_SUBTYPE_SH7203) || \
Paul Mundta8f67f42007-11-26 19:54:02 +0900686 defined(CONFIG_CPU_SUBTYPE_SH7206) || \
687 defined(CONFIG_CPU_SUBTYPE_SH7263)
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900688static inline int sci_rxd_in(struct uart_port *port)
689{
690 if (port->mapbase == 0xfffe8000)
691 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
692 if (port->mapbase == 0xfffe8800)
693 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
694 if (port->mapbase == 0xfffe9000)
695 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
696 if (port->mapbase == 0xfffe9800)
697 return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
Peter Griffin28259992008-11-28 22:48:20 +0900698#if defined(CONFIG_CPU_SUBTYPE_SH7201)
699 if (port->mapbase == 0xfffeA000)
700 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
701 if (port->mapbase == 0xfffeA800)
702 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
703 if (port->mapbase == 0xfffeB000)
704 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
705 if (port->mapbase == 0xfffeB800)
706 return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
707#endif
Paul Mundt31388752006-12-08 14:26:19 +0900708 return 1;
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900709}
710#elif defined(CONFIG_CPU_SUBTYPE_SH7619)
711static inline int sci_rxd_in(struct uart_port *port)
712{
713 if (port->mapbase == 0xf8400000)
714 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
715 if (port->mapbase == 0xf8410000)
716 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
717 if (port->mapbase == 0xf8420000)
718 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900719 return 1;
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900720}
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900721#elif defined(CONFIG_CPU_SUBTYPE_SHX3)
722static inline int sci_rxd_in(struct uart_port *port)
723{
724 if (port->mapbase == 0xffc30000)
725 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
726 if (port->mapbase == 0xffc40000)
727 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
728 if (port->mapbase == 0xffc50000)
729 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
730 if (port->mapbase == 0xffc60000)
731 return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt1760b7d72007-08-08 16:57:05 +0900732 return 1;
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900733}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734#endif
735
736/*
737 * Values for the BitRate Register (SCBRR)
738 *
739 * The values are actually divisors for a frequency which can
740 * be internal to the SH3 (14.7456MHz) or derived from an external
741 * clock source. This driver assumes the internal clock is used;
742 * to support using an external clock source, config options or
743 * possibly command-line options would need to be added.
744 *
745 * Also, to support speeds below 2400 (why?) the lower 2 bits of
746 * the SCSMR register would also need to be set to non-zero values.
747 *
748 * -- Greg Banks 27Feb2000
749 *
750 * Answer: The SCBRR register is only eight bits, and the value in
751 * it gets larger with lower baud rates. At around 2400 (depending on
752 * the peripherial module clock) you run out of bits. However the
753 * lower two bits of SCSMR allow the module clock to be divided down,
754 * scaling the value which is needed in SCBRR.
755 *
756 * -- Stuart Menefy - 23 May 2000
757 *
758 * I meant, why would anyone bother with bitrates below 2400.
759 *
760 * -- Greg Banks - 7Jul2000
761 *
762 * You "speedist"! How will I use my 110bps ASR-33 teletype with paper
763 * tape reader as a console!
764 *
765 * -- Mitch Davis - 15 Jul 2000
766 */
767
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900768#if defined(CONFIG_CPU_SUBTYPE_SH7780) || \
Kuninori Morimoto55ba99e2009-03-03 15:40:25 +0900769 defined(CONFIG_CPU_SUBTYPE_SH7785) || \
770 defined(CONFIG_CPU_SUBTYPE_SH7786)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800771#define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(16*bps)-1)
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900772#elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900773 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
774 defined(CONFIG_CPU_SUBTYPE_SH7721)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800775#define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(32*bps)-1)
Kuninori Morimoto47948d22009-04-15 11:42:47 +0900776#elif defined(CONFIG_CPU_SUBTYPE_SH7723) ||\
777 defined(CONFIG_CPU_SUBTYPE_SH7724)
Nobuhiro Iwamatsuba1d2812008-10-03 17:37:31 +0900778static inline int scbrr_calc(struct uart_port *port, int bps, int clk)
779{
780 if (port->type == PORT_SCIF)
781 return (clk+16*bps)/(32*bps)-1;
782 else
783 return ((clk*2)+16*bps)/(16*bps)-1;
784}
785#define SCBRR_VALUE(bps, clk) scbrr_calc(port, bps, clk)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800786#elif defined(__H8300H__) || defined(__H8300S__)
Paul Mundta2159b52008-10-02 19:09:13 +0900787#define SCBRR_VALUE(bps, clk) (((clk*1000/32)/bps)-1)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800788#else /* Generic SH */
789#define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(32*bps)-1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790#endif