Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2007 Ben Skeggs. |
| 3 | * |
| 4 | * All Rights Reserved. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining |
| 7 | * a copy of this software and associated documentation files (the |
| 8 | * "Software"), to deal in the Software without restriction, including |
| 9 | * without limitation the rights to use, copy, modify, merge, publish, |
| 10 | * distribute, sublicense, and/or sell copies of the Software, and to |
| 11 | * permit persons to whom the Software is furnished to do so, subject to |
| 12 | * the following conditions: |
| 13 | * |
| 14 | * The above copyright notice and this permission notice (including the |
| 15 | * next paragraph) shall be included in all copies or substantial |
| 16 | * portions of the Software. |
| 17 | * |
| 18 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 19 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 20 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. |
| 21 | * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE |
| 22 | * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION |
| 23 | * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION |
| 24 | * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | #include "drmP.h" |
| 29 | #include "drm.h" |
| 30 | #include "nouveau_drv.h" |
| 31 | |
| 32 | struct nv50_instmem_priv { |
| 33 | uint32_t save1700[5]; /* 0x1700->0x1710 */ |
| 34 | |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 35 | struct nouveau_gpuobj *pramin_pt; |
| 36 | struct nouveau_gpuobj *pramin_bar; |
| 37 | struct nouveau_gpuobj *fb_bar; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 38 | }; |
| 39 | |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 40 | static void |
| 41 | nv50_channel_del(struct nouveau_channel **pchan) |
| 42 | { |
| 43 | struct nouveau_channel *chan; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 44 | |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 45 | chan = *pchan; |
| 46 | *pchan = NULL; |
| 47 | if (!chan) |
| 48 | return; |
| 49 | |
| 50 | nouveau_gpuobj_ref(NULL, &chan->ramfc); |
| 51 | nouveau_gpuobj_ref(NULL, &chan->vm_pd); |
| 52 | if (chan->ramin_heap.free_stack.next) |
| 53 | drm_mm_takedown(&chan->ramin_heap); |
| 54 | nouveau_gpuobj_ref(NULL, &chan->ramin); |
| 55 | kfree(chan); |
| 56 | } |
| 57 | |
| 58 | static int |
| 59 | nv50_channel_new(struct drm_device *dev, u32 size, |
| 60 | struct nouveau_channel **pchan) |
| 61 | { |
| 62 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 63 | u32 pgd = (dev_priv->chipset == 0x50) ? 0x1400 : 0x0200; |
| 64 | u32 fc = (dev_priv->chipset == 0x50) ? 0x0000 : 0x4200; |
| 65 | struct nouveau_channel *chan; |
| 66 | int ret; |
| 67 | |
| 68 | chan = kzalloc(sizeof(*chan), GFP_KERNEL); |
| 69 | if (!chan) |
| 70 | return -ENOMEM; |
| 71 | chan->dev = dev; |
| 72 | |
| 73 | ret = nouveau_gpuobj_new(dev, NULL, size, 0x1000, 0, &chan->ramin); |
| 74 | if (ret) { |
| 75 | nv50_channel_del(&chan); |
| 76 | return ret; |
| 77 | } |
| 78 | |
| 79 | ret = drm_mm_init(&chan->ramin_heap, 0x6000, chan->ramin->size); |
| 80 | if (ret) { |
| 81 | nv50_channel_del(&chan); |
| 82 | return ret; |
| 83 | } |
| 84 | |
| 85 | ret = nouveau_gpuobj_new_fake(dev, chan->ramin->pinst == ~0 ? ~0 : |
| 86 | chan->ramin->pinst + pgd, |
| 87 | chan->ramin->vinst + pgd, |
| 88 | 0x4000, NVOBJ_FLAG_ZERO_ALLOC, |
| 89 | &chan->vm_pd); |
| 90 | if (ret) { |
| 91 | nv50_channel_del(&chan); |
| 92 | return ret; |
| 93 | } |
| 94 | |
| 95 | ret = nouveau_gpuobj_new_fake(dev, chan->ramin->pinst == ~0 ? ~0 : |
| 96 | chan->ramin->pinst + fc, |
| 97 | chan->ramin->vinst + fc, 0x100, |
| 98 | NVOBJ_FLAG_ZERO_ALLOC, &chan->ramfc); |
| 99 | if (ret) { |
| 100 | nv50_channel_del(&chan); |
| 101 | return ret; |
| 102 | } |
| 103 | |
| 104 | *pchan = chan; |
| 105 | return 0; |
| 106 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 107 | |
| 108 | int |
| 109 | nv50_instmem_init(struct drm_device *dev) |
| 110 | { |
| 111 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 112 | struct nv50_instmem_priv *priv; |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 113 | struct nouveau_channel *chan; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 114 | int ret, i; |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 115 | u32 tmp; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 116 | |
| 117 | priv = kzalloc(sizeof(*priv), GFP_KERNEL); |
| 118 | if (!priv) |
| 119 | return -ENOMEM; |
| 120 | dev_priv->engine.instmem.priv = priv; |
| 121 | |
| 122 | /* Save state, will restore at takedown. */ |
| 123 | for (i = 0x1700; i <= 0x1710; i += 4) |
| 124 | priv->save1700[(i-0x1700)/4] = nv_rd32(dev, i); |
| 125 | |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 126 | /* Global PRAMIN heap */ |
| 127 | ret = drm_mm_init(&dev_priv->ramin_heap, 0, dev_priv->ramin_size); |
| 128 | if (ret) { |
| 129 | NV_ERROR(dev, "Failed to init RAMIN heap\n"); |
| 130 | return -ENOMEM; |
| 131 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 132 | |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 133 | /* we need a channel to plug into the hw to control the BARs */ |
| 134 | ret = nv50_channel_new(dev, 128*1024, &dev_priv->fifos[0]); |
| 135 | if (ret) |
| 136 | return ret; |
| 137 | chan = dev_priv->fifos[127] = dev_priv->fifos[0]; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 138 | |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 139 | /* allocate page table for PRAMIN BAR */ |
| 140 | ret = nouveau_gpuobj_new(dev, chan, (dev_priv->ramin_size >> 12) * 8, |
| 141 | 0x1000, NVOBJ_FLAG_ZERO_ALLOC, |
| 142 | &priv->pramin_pt); |
| 143 | if (ret) |
| 144 | return ret; |
| 145 | |
| 146 | nv_wo32(chan->vm_pd, 0x0000, priv->pramin_pt->vinst | 0x63); |
| 147 | nv_wo32(chan->vm_pd, 0x0004, 0); |
| 148 | |
| 149 | /* DMA object for PRAMIN BAR */ |
| 150 | ret = nouveau_gpuobj_new(dev, chan, 6*4, 16, 0, &priv->pramin_bar); |
| 151 | if (ret) |
| 152 | return ret; |
| 153 | nv_wo32(priv->pramin_bar, 0x00, 0x7fc00000); |
| 154 | nv_wo32(priv->pramin_bar, 0x04, dev_priv->ramin_size - 1); |
| 155 | nv_wo32(priv->pramin_bar, 0x08, 0x00000000); |
| 156 | nv_wo32(priv->pramin_bar, 0x0c, 0x00000000); |
| 157 | nv_wo32(priv->pramin_bar, 0x10, 0x00000000); |
| 158 | nv_wo32(priv->pramin_bar, 0x14, 0x00000000); |
| 159 | |
| 160 | /* map channel into PRAMIN, gpuobj didn't do it for us */ |
| 161 | ret = nv50_instmem_bind(dev, chan->ramin); |
| 162 | if (ret) |
| 163 | return ret; |
| 164 | |
| 165 | /* poke regs... */ |
| 166 | nv_wr32(dev, 0x001704, 0x00000000 | (chan->ramin->vinst >> 12)); |
| 167 | nv_wr32(dev, 0x001704, 0x40000000 | (chan->ramin->vinst >> 12)); |
| 168 | nv_wr32(dev, 0x00170c, 0x80000000 | (priv->pramin_bar->cinst >> 4)); |
| 169 | |
| 170 | tmp = nv_ri32(dev, 0); |
| 171 | nv_wi32(dev, 0, ~tmp); |
| 172 | if (nv_ri32(dev, 0) != ~tmp) { |
| 173 | NV_ERROR(dev, "PRAMIN readback failed\n"); |
| 174 | return -EIO; |
| 175 | } |
| 176 | nv_wi32(dev, 0, tmp); |
| 177 | |
| 178 | dev_priv->ramin_available = true; |
| 179 | |
| 180 | /* Determine VM layout */ |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 181 | dev_priv->vm_gart_base = roundup(NV50_VM_BLOCK, NV50_VM_BLOCK); |
| 182 | dev_priv->vm_gart_size = NV50_VM_BLOCK; |
| 183 | |
| 184 | dev_priv->vm_vram_base = dev_priv->vm_gart_base + dev_priv->vm_gart_size; |
Ben Skeggs | a76fb4e | 2010-03-18 09:45:20 +1000 | [diff] [blame] | 185 | dev_priv->vm_vram_size = dev_priv->vram_size; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 186 | if (dev_priv->vm_vram_size > NV50_VM_MAX_VRAM) |
| 187 | dev_priv->vm_vram_size = NV50_VM_MAX_VRAM; |
| 188 | dev_priv->vm_vram_size = roundup(dev_priv->vm_vram_size, NV50_VM_BLOCK); |
| 189 | dev_priv->vm_vram_pt_nr = dev_priv->vm_vram_size / NV50_VM_BLOCK; |
| 190 | |
| 191 | dev_priv->vm_end = dev_priv->vm_vram_base + dev_priv->vm_vram_size; |
| 192 | |
| 193 | NV_DEBUG(dev, "NV50VM: GART 0x%016llx-0x%016llx\n", |
| 194 | dev_priv->vm_gart_base, |
| 195 | dev_priv->vm_gart_base + dev_priv->vm_gart_size - 1); |
| 196 | NV_DEBUG(dev, "NV50VM: VRAM 0x%016llx-0x%016llx\n", |
| 197 | dev_priv->vm_vram_base, |
| 198 | dev_priv->vm_vram_base + dev_priv->vm_vram_size - 1); |
| 199 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 200 | /* VRAM page table(s), mapped into VM at +1GiB */ |
| 201 | for (i = 0; i < dev_priv->vm_vram_pt_nr; i++) { |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 202 | ret = nouveau_gpuobj_new(dev, NULL, NV50_VM_BLOCK / 0x10000 * 8, |
| 203 | 0, NVOBJ_FLAG_ZERO_ALLOC, |
| 204 | &chan->vm_vram_pt[i]); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 205 | if (ret) { |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 206 | NV_ERROR(dev, "Error creating VRAM PGT: %d\n", ret); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 207 | dev_priv->vm_vram_pt_nr = i; |
| 208 | return ret; |
| 209 | } |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 210 | dev_priv->vm_vram_pt[i] = chan->vm_vram_pt[i]; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 211 | |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 212 | nv_wo32(chan->vm_pd, 0x10 + (i*8), |
| 213 | chan->vm_vram_pt[i]->vinst | 0x61); |
| 214 | nv_wo32(chan->vm_pd, 0x14 + (i*8), 0); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 215 | } |
| 216 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 217 | /* DMA object for FB BAR */ |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 218 | ret = nouveau_gpuobj_new(dev, chan, 6*4, 16, 0, &priv->fb_bar); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 219 | if (ret) |
| 220 | return ret; |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 221 | nv_wo32(priv->fb_bar, 0x00, 0x7fc00000); |
| 222 | nv_wo32(priv->fb_bar, 0x04, 0x40000000 + |
| 223 | pci_resource_len(dev->pdev, 1) - 1); |
| 224 | nv_wo32(priv->fb_bar, 0x08, 0x40000000); |
| 225 | nv_wo32(priv->fb_bar, 0x0c, 0x00000000); |
| 226 | nv_wo32(priv->fb_bar, 0x10, 0x00000000); |
| 227 | nv_wo32(priv->fb_bar, 0x14, 0x00000000); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 228 | |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 229 | nv_wr32(dev, 0x001708, 0x80000000 | (priv->fb_bar->cinst >> 4)); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 230 | for (i = 0; i < 8; i++) |
| 231 | nv_wr32(dev, 0x1900 + (i*4), 0); |
| 232 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 233 | return 0; |
| 234 | } |
| 235 | |
| 236 | void |
| 237 | nv50_instmem_takedown(struct drm_device *dev) |
| 238 | { |
| 239 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 240 | struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv; |
| 241 | struct nouveau_channel *chan = dev_priv->fifos[0]; |
| 242 | int i; |
| 243 | |
| 244 | NV_DEBUG(dev, "\n"); |
| 245 | |
| 246 | if (!priv) |
| 247 | return; |
| 248 | |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 249 | dev_priv->ramin_available = false; |
| 250 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 251 | /* Restore state from before init */ |
| 252 | for (i = 0x1700; i <= 0x1710; i += 4) |
| 253 | nv_wr32(dev, i, priv->save1700[(i - 0x1700) / 4]); |
| 254 | |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 255 | nouveau_gpuobj_ref(NULL, &priv->fb_bar); |
| 256 | nouveau_gpuobj_ref(NULL, &priv->pramin_bar); |
| 257 | nouveau_gpuobj_ref(NULL, &priv->pramin_pt); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 258 | |
| 259 | /* Destroy dummy channel */ |
| 260 | if (chan) { |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 261 | for (i = 0; i < dev_priv->vm_vram_pt_nr; i++) |
| 262 | nouveau_gpuobj_ref(NULL, &chan->vm_vram_pt[i]); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 263 | dev_priv->vm_vram_pt_nr = 0; |
| 264 | |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 265 | nv50_channel_del(&dev_priv->fifos[0]); |
| 266 | dev_priv->fifos[127] = NULL; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 267 | } |
| 268 | |
| 269 | dev_priv->engine.instmem.priv = NULL; |
| 270 | kfree(priv); |
| 271 | } |
| 272 | |
| 273 | int |
| 274 | nv50_instmem_suspend(struct drm_device *dev) |
| 275 | { |
| 276 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 277 | struct nouveau_channel *chan = dev_priv->fifos[0]; |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 278 | struct nouveau_gpuobj *ramin = chan->ramin; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 279 | int i; |
| 280 | |
Ben Skeggs | 43efc9c | 2010-09-01 15:24:32 +1000 | [diff] [blame] | 281 | ramin->im_backing_suspend = vmalloc(ramin->size); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 282 | if (!ramin->im_backing_suspend) |
| 283 | return -ENOMEM; |
| 284 | |
Ben Skeggs | 43efc9c | 2010-09-01 15:24:32 +1000 | [diff] [blame] | 285 | for (i = 0; i < ramin->size; i += 4) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 286 | ramin->im_backing_suspend[i/4] = nv_ri32(dev, i); |
| 287 | return 0; |
| 288 | } |
| 289 | |
| 290 | void |
| 291 | nv50_instmem_resume(struct drm_device *dev) |
| 292 | { |
| 293 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 294 | struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv; |
| 295 | struct nouveau_channel *chan = dev_priv->fifos[0]; |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 296 | struct nouveau_gpuobj *ramin = chan->ramin; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 297 | int i; |
| 298 | |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 299 | dev_priv->ramin_available = false; |
| 300 | dev_priv->ramin_base = ~0; |
Ben Skeggs | 43efc9c | 2010-09-01 15:24:32 +1000 | [diff] [blame] | 301 | for (i = 0; i < ramin->size; i += 4) |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 302 | nv_wo32(ramin, i, ramin->im_backing_suspend[i/4]); |
| 303 | dev_priv->ramin_available = true; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 304 | vfree(ramin->im_backing_suspend); |
| 305 | ramin->im_backing_suspend = NULL; |
| 306 | |
| 307 | /* Poke the relevant regs, and pray it works :) */ |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 308 | nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12)); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 309 | nv_wr32(dev, NV50_PUNK_UNK1710, 0); |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 310 | nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12) | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 311 | NV50_PUNK_BAR_CFG_BASE_VALID); |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 312 | nv_wr32(dev, NV50_PUNK_BAR1_CTXDMA, (priv->fb_bar->cinst >> 4) | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 313 | NV50_PUNK_BAR1_CTXDMA_VALID); |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 314 | nv_wr32(dev, NV50_PUNK_BAR3_CTXDMA, (priv->pramin_bar->cinst >> 4) | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 315 | NV50_PUNK_BAR3_CTXDMA_VALID); |
| 316 | |
| 317 | for (i = 0; i < 8; i++) |
| 318 | nv_wr32(dev, 0x1900 + (i*4), 0); |
| 319 | } |
| 320 | |
| 321 | int |
| 322 | nv50_instmem_populate(struct drm_device *dev, struct nouveau_gpuobj *gpuobj, |
| 323 | uint32_t *sz) |
| 324 | { |
| 325 | int ret; |
| 326 | |
| 327 | if (gpuobj->im_backing) |
| 328 | return -EINVAL; |
| 329 | |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 330 | *sz = ALIGN(*sz, 4096); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 331 | if (*sz == 0) |
| 332 | return -EINVAL; |
| 333 | |
| 334 | ret = nouveau_bo_new(dev, NULL, *sz, 0, TTM_PL_FLAG_VRAM, 0, 0x0000, |
| 335 | true, false, &gpuobj->im_backing); |
| 336 | if (ret) { |
| 337 | NV_ERROR(dev, "error getting PRAMIN backing pages: %d\n", ret); |
| 338 | return ret; |
| 339 | } |
| 340 | |
| 341 | ret = nouveau_bo_pin(gpuobj->im_backing, TTM_PL_FLAG_VRAM); |
| 342 | if (ret) { |
| 343 | NV_ERROR(dev, "error pinning PRAMIN backing VRAM: %d\n", ret); |
| 344 | nouveau_bo_ref(NULL, &gpuobj->im_backing); |
| 345 | return ret; |
| 346 | } |
| 347 | |
Ben Skeggs | 43efc9c | 2010-09-01 15:24:32 +1000 | [diff] [blame] | 348 | gpuobj->vinst = gpuobj->im_backing->bo.mem.mm_node->start << PAGE_SHIFT; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 349 | return 0; |
| 350 | } |
| 351 | |
| 352 | void |
| 353 | nv50_instmem_clear(struct drm_device *dev, struct nouveau_gpuobj *gpuobj) |
| 354 | { |
| 355 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 356 | |
| 357 | if (gpuobj && gpuobj->im_backing) { |
| 358 | if (gpuobj->im_bound) |
| 359 | dev_priv->engine.instmem.unbind(dev, gpuobj); |
| 360 | nouveau_bo_unpin(gpuobj->im_backing); |
| 361 | nouveau_bo_ref(NULL, &gpuobj->im_backing); |
| 362 | gpuobj->im_backing = NULL; |
| 363 | } |
| 364 | } |
| 365 | |
| 366 | int |
| 367 | nv50_instmem_bind(struct drm_device *dev, struct nouveau_gpuobj *gpuobj) |
| 368 | { |
| 369 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 370 | struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv; |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 371 | struct nouveau_gpuobj *pramin_pt = priv->pramin_pt; |
Ben Skeggs | 76befb8 | 2010-02-20 08:06:36 +1000 | [diff] [blame] | 372 | uint32_t pte, pte_end; |
| 373 | uint64_t vram; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 374 | |
| 375 | if (!gpuobj->im_backing || !gpuobj->im_pramin || gpuobj->im_bound) |
| 376 | return -EINVAL; |
| 377 | |
Ben Skeggs | b833ac2 | 2010-06-01 15:32:24 +1000 | [diff] [blame] | 378 | NV_DEBUG(dev, "st=0x%lx sz=0x%lx\n", |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 379 | gpuobj->im_pramin->start, gpuobj->im_pramin->size); |
| 380 | |
Ben Skeggs | 76befb8 | 2010-02-20 08:06:36 +1000 | [diff] [blame] | 381 | pte = (gpuobj->im_pramin->start >> 12) << 1; |
| 382 | pte_end = ((gpuobj->im_pramin->size >> 12) << 1) + pte; |
Ben Skeggs | 43efc9c | 2010-09-01 15:24:32 +1000 | [diff] [blame] | 383 | vram = gpuobj->vinst; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 384 | |
Ben Skeggs | b833ac2 | 2010-06-01 15:32:24 +1000 | [diff] [blame] | 385 | NV_DEBUG(dev, "pramin=0x%lx, pte=%d, pte_end=%d\n", |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 386 | gpuobj->im_pramin->start, pte, pte_end); |
Ben Skeggs | 43efc9c | 2010-09-01 15:24:32 +1000 | [diff] [blame] | 387 | NV_DEBUG(dev, "first vram page: 0x%010llx\n", gpuobj->vinst); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 388 | |
Ben Skeggs | 76befb8 | 2010-02-20 08:06:36 +1000 | [diff] [blame] | 389 | vram |= 1; |
| 390 | if (dev_priv->vram_sys_base) { |
| 391 | vram += dev_priv->vram_sys_base; |
| 392 | vram |= 0x30; |
| 393 | } |
| 394 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 395 | while (pte < pte_end) { |
Ben Skeggs | b3beb16 | 2010-09-01 15:24:29 +1000 | [diff] [blame] | 396 | nv_wo32(pramin_pt, (pte * 4) + 0, lower_32_bits(vram)); |
| 397 | nv_wo32(pramin_pt, (pte * 4) + 4, upper_32_bits(vram)); |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 398 | vram += 0x1000; |
Ben Skeggs | b3beb16 | 2010-09-01 15:24:29 +1000 | [diff] [blame] | 399 | pte += 2; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 400 | } |
Ben Skeggs | f56cb86 | 2010-07-08 11:29:10 +1000 | [diff] [blame] | 401 | dev_priv->engine.instmem.flush(dev); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 402 | |
Ben Skeggs | 6318721 | 2010-07-08 11:39:18 +1000 | [diff] [blame] | 403 | nv50_vm_flush(dev, 4); |
| 404 | nv50_vm_flush(dev, 6); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 405 | |
| 406 | gpuobj->im_bound = 1; |
| 407 | return 0; |
| 408 | } |
| 409 | |
| 410 | int |
| 411 | nv50_instmem_unbind(struct drm_device *dev, struct nouveau_gpuobj *gpuobj) |
| 412 | { |
| 413 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 414 | struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv; |
| 415 | uint32_t pte, pte_end; |
| 416 | |
| 417 | if (gpuobj->im_bound == 0) |
| 418 | return -EINVAL; |
| 419 | |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame] | 420 | /* can happen during late takedown */ |
| 421 | if (unlikely(!dev_priv->ramin_available)) |
| 422 | return 0; |
| 423 | |
Ben Skeggs | 76befb8 | 2010-02-20 08:06:36 +1000 | [diff] [blame] | 424 | pte = (gpuobj->im_pramin->start >> 12) << 1; |
| 425 | pte_end = ((gpuobj->im_pramin->size >> 12) << 1) + pte; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 426 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 427 | while (pte < pte_end) { |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 428 | nv_wo32(priv->pramin_pt, (pte * 4) + 0, 0x00000000); |
| 429 | nv_wo32(priv->pramin_pt, (pte * 4) + 4, 0x00000000); |
Ben Skeggs | b3beb16 | 2010-09-01 15:24:29 +1000 | [diff] [blame] | 430 | pte += 2; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 431 | } |
Ben Skeggs | f56cb86 | 2010-07-08 11:29:10 +1000 | [diff] [blame] | 432 | dev_priv->engine.instmem.flush(dev); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 433 | |
| 434 | gpuobj->im_bound = 0; |
| 435 | return 0; |
| 436 | } |
| 437 | |
| 438 | void |
Ben Skeggs | f56cb86 | 2010-07-08 11:29:10 +1000 | [diff] [blame] | 439 | nv50_instmem_flush(struct drm_device *dev) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 440 | { |
Ben Skeggs | 734ee83 | 2010-07-15 11:02:54 +1000 | [diff] [blame] | 441 | nv_wr32(dev, 0x00330c, 0x00000001); |
Francisco Jerez | 4b5c152 | 2010-09-07 17:34:44 +0200 | [diff] [blame^] | 442 | if (!nv_wait(dev, 0x00330c, 0x00000002, 0x00000000)) |
Ben Skeggs | 734ee83 | 2010-07-15 11:02:54 +1000 | [diff] [blame] | 443 | NV_ERROR(dev, "PRAMIN flush timeout\n"); |
| 444 | } |
| 445 | |
| 446 | void |
| 447 | nv84_instmem_flush(struct drm_device *dev) |
| 448 | { |
Ben Skeggs | f56cb86 | 2010-07-08 11:29:10 +1000 | [diff] [blame] | 449 | nv_wr32(dev, 0x070000, 0x00000001); |
Francisco Jerez | 4b5c152 | 2010-09-07 17:34:44 +0200 | [diff] [blame^] | 450 | if (!nv_wait(dev, 0x070000, 0x00000002, 0x00000000)) |
Ben Skeggs | f56cb86 | 2010-07-08 11:29:10 +1000 | [diff] [blame] | 451 | NV_ERROR(dev, "PRAMIN flush timeout\n"); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 452 | } |
| 453 | |
Ben Skeggs | 6318721 | 2010-07-08 11:39:18 +1000 | [diff] [blame] | 454 | void |
| 455 | nv50_vm_flush(struct drm_device *dev, int engine) |
| 456 | { |
| 457 | nv_wr32(dev, 0x100c80, (engine << 16) | 1); |
Francisco Jerez | 4b5c152 | 2010-09-07 17:34:44 +0200 | [diff] [blame^] | 458 | if (!nv_wait(dev, 0x100c80, 0x00000001, 0x00000000)) |
Ben Skeggs | 6318721 | 2010-07-08 11:39:18 +1000 | [diff] [blame] | 459 | NV_ERROR(dev, "vm flush timeout: engine %d\n", engine); |
| 460 | } |
| 461 | |