blob: 2c346f797285e973645dc893747288a4d4466e08 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) 2008 Maarten Maathuis.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining
6 * a copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sublicense, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial
15 * portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
25 */
26
27#include "drmP.h"
28#include "drm_mode.h"
29#include "drm_crtc_helper.h"
30
31#define NOUVEAU_DMA_DEBUG (nouveau_reg_debug & NOUVEAU_REG_DEBUG_EVO)
32#include "nouveau_reg.h"
33#include "nouveau_drv.h"
34#include "nouveau_hw.h"
35#include "nouveau_encoder.h"
36#include "nouveau_crtc.h"
37#include "nouveau_fb.h"
38#include "nouveau_connector.h"
39#include "nv50_display.h"
40
41static void
42nv50_crtc_lut_load(struct drm_crtc *crtc)
43{
44 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
45 void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
46 int i;
47
Maarten Maathuisef2bb502009-12-13 16:53:12 +010048 NV_DEBUG_KMS(crtc->dev, "\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +100049
50 for (i = 0; i < 256; i++) {
51 writew(nv_crtc->lut.r[i] >> 2, lut + 8*i + 0);
52 writew(nv_crtc->lut.g[i] >> 2, lut + 8*i + 2);
53 writew(nv_crtc->lut.b[i] >> 2, lut + 8*i + 4);
54 }
55
56 if (nv_crtc->lut.depth == 30) {
57 writew(nv_crtc->lut.r[i - 1] >> 2, lut + 8*i + 0);
58 writew(nv_crtc->lut.g[i - 1] >> 2, lut + 8*i + 2);
59 writew(nv_crtc->lut.b[i - 1] >> 2, lut + 8*i + 4);
60 }
61}
62
63int
64nv50_crtc_blank(struct nouveau_crtc *nv_crtc, bool blanked)
65{
66 struct drm_device *dev = nv_crtc->base.dev;
67 struct drm_nouveau_private *dev_priv = dev->dev_private;
68 struct nouveau_channel *evo = dev_priv->evo;
69 int index = nv_crtc->index, ret;
70
Maarten Maathuisef2bb502009-12-13 16:53:12 +010071 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
72 NV_DEBUG_KMS(dev, "%s\n", blanked ? "blanked" : "unblanked");
Ben Skeggs6ee73862009-12-11 19:24:15 +100073
74 if (blanked) {
75 nv_crtc->cursor.hide(nv_crtc, false);
76
77 ret = RING_SPACE(evo, dev_priv->chipset != 0x50 ? 7 : 5);
78 if (ret) {
79 NV_ERROR(dev, "no space while blanking crtc\n");
80 return ret;
81 }
82 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, CLUT_MODE), 2);
83 OUT_RING(evo, NV50_EVO_CRTC_CLUT_MODE_BLANK);
84 OUT_RING(evo, 0);
85 if (dev_priv->chipset != 0x50) {
86 BEGIN_RING(evo, 0, NV84_EVO_CRTC(index, CLUT_DMA), 1);
87 OUT_RING(evo, NV84_EVO_CRTC_CLUT_DMA_HANDLE_NONE);
88 }
89
90 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_DMA), 1);
91 OUT_RING(evo, NV50_EVO_CRTC_FB_DMA_HANDLE_NONE);
92 } else {
93 if (nv_crtc->cursor.visible)
94 nv_crtc->cursor.show(nv_crtc, false);
95 else
96 nv_crtc->cursor.hide(nv_crtc, false);
97
98 ret = RING_SPACE(evo, dev_priv->chipset != 0x50 ? 10 : 8);
99 if (ret) {
100 NV_ERROR(dev, "no space while unblanking crtc\n");
101 return ret;
102 }
103 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, CLUT_MODE), 2);
104 OUT_RING(evo, nv_crtc->lut.depth == 8 ?
105 NV50_EVO_CRTC_CLUT_MODE_OFF :
106 NV50_EVO_CRTC_CLUT_MODE_ON);
Ben Skeggsd961db72010-08-05 10:48:18 +1000107 OUT_RING(evo, (nv_crtc->lut.nvbo->bo.mem.start << PAGE_SHIFT) >> 8);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000108 if (dev_priv->chipset != 0x50) {
109 BEGIN_RING(evo, 0, NV84_EVO_CRTC(index, CLUT_DMA), 1);
110 OUT_RING(evo, NvEvoVRAM);
111 }
112
113 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_OFFSET), 2);
114 OUT_RING(evo, nv_crtc->fb.offset >> 8);
115 OUT_RING(evo, 0);
116 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_DMA), 1);
117 if (dev_priv->chipset != 0x50)
118 if (nv_crtc->fb.tile_flags == 0x7a00)
119 OUT_RING(evo, NvEvoFB32);
120 else
121 if (nv_crtc->fb.tile_flags == 0x7000)
122 OUT_RING(evo, NvEvoFB16);
123 else
124 OUT_RING(evo, NvEvoVRAM);
125 else
126 OUT_RING(evo, NvEvoVRAM);
127 }
128
129 nv_crtc->fb.blanked = blanked;
130 return 0;
131}
132
133static int
134nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool on, bool update)
135{
136 struct drm_device *dev = nv_crtc->base.dev;
137 struct drm_nouveau_private *dev_priv = dev->dev_private;
138 struct nouveau_channel *evo = dev_priv->evo;
139 int ret;
140
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100141 NV_DEBUG_KMS(dev, "\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000142
143 ret = RING_SPACE(evo, 2 + (update ? 2 : 0));
144 if (ret) {
145 NV_ERROR(dev, "no space while setting dither\n");
146 return ret;
147 }
148
149 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, DITHER_CTRL), 1);
150 if (on)
151 OUT_RING(evo, NV50_EVO_CRTC_DITHER_CTRL_ON);
152 else
153 OUT_RING(evo, NV50_EVO_CRTC_DITHER_CTRL_OFF);
154
155 if (update) {
156 BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
157 OUT_RING(evo, 0);
158 FIRE_RING(evo);
159 }
160
161 return 0;
162}
163
164struct nouveau_connector *
165nouveau_crtc_connector_get(struct nouveau_crtc *nv_crtc)
166{
167 struct drm_device *dev = nv_crtc->base.dev;
168 struct drm_connector *connector;
169 struct drm_crtc *crtc = to_drm_crtc(nv_crtc);
170
171 /* The safest approach is to find an encoder with the right crtc, that
172 * is also linked to a connector. */
173 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
174 if (connector->encoder)
175 if (connector->encoder->crtc == crtc)
176 return nouveau_connector(connector);
177 }
178
179 return NULL;
180}
181
182static int
183nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, int scaling_mode, bool update)
184{
185 struct nouveau_connector *nv_connector =
186 nouveau_crtc_connector_get(nv_crtc);
187 struct drm_device *dev = nv_crtc->base.dev;
188 struct drm_nouveau_private *dev_priv = dev->dev_private;
189 struct nouveau_channel *evo = dev_priv->evo;
190 struct drm_display_mode *native_mode = NULL;
191 struct drm_display_mode *mode = &nv_crtc->base.mode;
192 uint32_t outX, outY, horiz, vert;
193 int ret;
194
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100195 NV_DEBUG_KMS(dev, "\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000196
197 switch (scaling_mode) {
198 case DRM_MODE_SCALE_NONE:
199 break;
200 default:
201 if (!nv_connector || !nv_connector->native_mode) {
202 NV_ERROR(dev, "No native mode, forcing panel scaling\n");
203 scaling_mode = DRM_MODE_SCALE_NONE;
204 } else {
205 native_mode = nv_connector->native_mode;
206 }
207 break;
208 }
209
210 switch (scaling_mode) {
211 case DRM_MODE_SCALE_ASPECT:
212 horiz = (native_mode->hdisplay << 19) / mode->hdisplay;
213 vert = (native_mode->vdisplay << 19) / mode->vdisplay;
214
215 if (vert > horiz) {
216 outX = (mode->hdisplay * horiz) >> 19;
217 outY = (mode->vdisplay * horiz) >> 19;
218 } else {
219 outX = (mode->hdisplay * vert) >> 19;
220 outY = (mode->vdisplay * vert) >> 19;
221 }
222 break;
223 case DRM_MODE_SCALE_FULLSCREEN:
224 outX = native_mode->hdisplay;
225 outY = native_mode->vdisplay;
226 break;
227 case DRM_MODE_SCALE_CENTER:
228 case DRM_MODE_SCALE_NONE:
229 default:
230 outX = mode->hdisplay;
231 outY = mode->vdisplay;
232 break;
233 }
234
235 ret = RING_SPACE(evo, update ? 7 : 5);
236 if (ret)
237 return ret;
238
239 /* Got a better name for SCALER_ACTIVE? */
240 /* One day i've got to really figure out why this is needed. */
241 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_CTRL), 1);
242 if ((mode->flags & DRM_MODE_FLAG_DBLSCAN) ||
243 (mode->flags & DRM_MODE_FLAG_INTERLACE) ||
244 mode->hdisplay != outX || mode->vdisplay != outY) {
245 OUT_RING(evo, NV50_EVO_CRTC_SCALE_CTRL_ACTIVE);
246 } else {
247 OUT_RING(evo, NV50_EVO_CRTC_SCALE_CTRL_INACTIVE);
248 }
249
250 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_RES1), 2);
251 OUT_RING(evo, outY << 16 | outX);
252 OUT_RING(evo, outY << 16 | outX);
253
254 if (update) {
255 BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
256 OUT_RING(evo, 0);
257 FIRE_RING(evo);
258 }
259
260 return 0;
261}
262
263int
264nv50_crtc_set_clock(struct drm_device *dev, int head, int pclk)
265{
Ben Skeggs1ac7b522010-08-04 22:08:03 +1000266 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggse9ebb682010-04-28 14:07:06 +1000267 struct pll_lims pll;
Ben Skeggs5b321652010-09-24 09:17:02 +1000268 uint32_t reg1, reg2;
Ben Skeggse9ebb682010-04-28 14:07:06 +1000269 int ret, N1, M1, N2, M2, P;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000270
Ben Skeggs5b321652010-09-24 09:17:02 +1000271 ret = get_pll_limits(dev, PLL_VPLL0 + head, &pll);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000272 if (ret)
273 return ret;
274
Ben Skeggse9ebb682010-04-28 14:07:06 +1000275 if (pll.vco2.maxfreq) {
276 ret = nv50_calc_pll(dev, &pll, pclk, &N1, &M1, &N2, &M2, &P);
277 if (ret <= 0)
278 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000279
Ben Skeggs17b96cc2010-04-23 03:53:42 +1000280 NV_DEBUG(dev, "pclk %d out %d NM1 %d %d NM2 %d %d P %d\n",
Ben Skeggse9ebb682010-04-28 14:07:06 +1000281 pclk, ret, N1, M1, N2, M2, P);
Ben Skeggs17b96cc2010-04-23 03:53:42 +1000282
Ben Skeggs5b321652010-09-24 09:17:02 +1000283 reg1 = nv_rd32(dev, pll.reg + 4) & 0xff00ff00;
284 reg2 = nv_rd32(dev, pll.reg + 8) & 0x8000ff00;
285 nv_wr32(dev, pll.reg + 0, 0x10000611);
286 nv_wr32(dev, pll.reg + 4, reg1 | (M1 << 16) | N1);
287 nv_wr32(dev, pll.reg + 8, reg2 | (P << 28) | (M2 << 16) | N2);
Ben Skeggs1ac7b522010-08-04 22:08:03 +1000288 } else
289 if (dev_priv->chipset < NV_C0) {
Ben Skeggse9ebb682010-04-28 14:07:06 +1000290 ret = nv50_calc_pll2(dev, &pll, pclk, &N1, &N2, &M1, &P);
291 if (ret <= 0)
292 return 0;
Ben Skeggs17b96cc2010-04-23 03:53:42 +1000293
Ben Skeggse9ebb682010-04-28 14:07:06 +1000294 NV_DEBUG(dev, "pclk %d out %d N %d fN 0x%04x M %d P %d\n",
295 pclk, ret, N1, N2, M1, P);
296
Ben Skeggs5b321652010-09-24 09:17:02 +1000297 reg1 = nv_rd32(dev, pll.reg + 4) & 0xffc00000;
298 nv_wr32(dev, pll.reg + 0, 0x50000610);
299 nv_wr32(dev, pll.reg + 4, reg1 | (P << 16) | (M1 << 8) | N1);
300 nv_wr32(dev, pll.reg + 8, N2);
Ben Skeggs1ac7b522010-08-04 22:08:03 +1000301 } else {
302 ret = nv50_calc_pll2(dev, &pll, pclk, &N1, &N2, &M1, &P);
303 if (ret <= 0)
304 return 0;
305
306 NV_DEBUG(dev, "pclk %d out %d N %d fN 0x%04x M %d P %d\n",
307 pclk, ret, N1, N2, M1, P);
308
Ben Skeggs5b321652010-09-24 09:17:02 +1000309 nv_mask(dev, pll.reg + 0x0c, 0x00000000, 0x00000100);
310 nv_wr32(dev, pll.reg + 0x04, (P << 16) | (N1 << 8) | M1);
311 nv_wr32(dev, pll.reg + 0x10, N2 << 16);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000312 }
313
314 return 0;
315}
316
317static void
318nv50_crtc_destroy(struct drm_crtc *crtc)
319{
Marcin Slusarzdd19e442010-01-30 15:41:00 +0100320 struct drm_device *dev;
321 struct nouveau_crtc *nv_crtc;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000322
323 if (!crtc)
324 return;
325
Marcin Slusarzdd19e442010-01-30 15:41:00 +0100326 dev = crtc->dev;
327 nv_crtc = nouveau_crtc(crtc);
328
329 NV_DEBUG_KMS(dev, "\n");
330
Ben Skeggs6ee73862009-12-11 19:24:15 +1000331 drm_crtc_cleanup(&nv_crtc->base);
332
333 nv50_cursor_fini(nv_crtc);
334
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000335 nouveau_bo_unmap(nv_crtc->lut.nvbo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000336 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000337 nouveau_bo_unmap(nv_crtc->cursor.nvbo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000338 nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
339 kfree(nv_crtc->mode);
340 kfree(nv_crtc);
341}
342
343int
344nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
345 uint32_t buffer_handle, uint32_t width, uint32_t height)
346{
347 struct drm_device *dev = crtc->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000348 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
349 struct nouveau_bo *cursor = NULL;
350 struct drm_gem_object *gem;
351 int ret = 0, i;
352
353 if (width != 64 || height != 64)
354 return -EINVAL;
355
356 if (!buffer_handle) {
357 nv_crtc->cursor.hide(nv_crtc, true);
358 return 0;
359 }
360
361 gem = drm_gem_object_lookup(dev, file_priv, buffer_handle);
362 if (!gem)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100363 return -ENOENT;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000364 cursor = nouveau_gem_object(gem);
365
366 ret = nouveau_bo_map(cursor);
367 if (ret)
368 goto out;
369
370 /* The simple will do for now. */
371 for (i = 0; i < 64 * 64; i++)
372 nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, nouveau_bo_rd32(cursor, i));
373
374 nouveau_bo_unmap(cursor);
375
Ben Skeggs4c136142010-11-15 11:54:21 +1000376 nv_crtc->cursor.set_offset(nv_crtc, nv_crtc->cursor.nvbo->bo.mem.start << PAGE_SHIFT);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000377 nv_crtc->cursor.show(nv_crtc, true);
378
379out:
Luca Barbieribc9025b2010-02-09 05:49:12 +0000380 drm_gem_object_unreference_unlocked(gem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000381 return ret;
382}
383
384int
385nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
386{
387 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
388
389 nv_crtc->cursor.set_pos(nv_crtc, x, y);
390 return 0;
391}
392
393static void
394nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
James Simmons72034252010-08-03 01:33:19 +0100395 uint32_t start, uint32_t size)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000396{
James Simmons72034252010-08-03 01:33:19 +0100397 int end = (start + size > 256) ? 256 : start + size, i;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000398 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000399
James Simmons72034252010-08-03 01:33:19 +0100400 for (i = start; i < end; i++) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000401 nv_crtc->lut.r[i] = r[i];
402 nv_crtc->lut.g[i] = g[i];
403 nv_crtc->lut.b[i] = b[i];
404 }
405
406 /* We need to know the depth before we upload, but it's possible to
407 * get called before a framebuffer is bound. If this is the case,
408 * mark the lut values as dirty by setting depth==0, and it'll be
409 * uploaded on the first mode_set_base()
410 */
411 if (!nv_crtc->base.fb) {
412 nv_crtc->lut.depth = 0;
413 return;
414 }
415
416 nv50_crtc_lut_load(crtc);
417}
418
419static void
420nv50_crtc_save(struct drm_crtc *crtc)
421{
422 NV_ERROR(crtc->dev, "!!\n");
423}
424
425static void
426nv50_crtc_restore(struct drm_crtc *crtc)
427{
428 NV_ERROR(crtc->dev, "!!\n");
429}
430
431static const struct drm_crtc_funcs nv50_crtc_funcs = {
432 .save = nv50_crtc_save,
433 .restore = nv50_crtc_restore,
434 .cursor_set = nv50_crtc_cursor_set,
435 .cursor_move = nv50_crtc_cursor_move,
436 .gamma_set = nv50_crtc_gamma_set,
437 .set_config = drm_crtc_helper_set_config,
Francisco Jerez332b2422010-10-20 23:35:40 +0200438 .page_flip = nouveau_crtc_page_flip,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000439 .destroy = nv50_crtc_destroy,
440};
441
442static void
443nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
444{
445}
446
447static void
448nv50_crtc_prepare(struct drm_crtc *crtc)
449{
450 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
451 struct drm_device *dev = crtc->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000452
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100453 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000454
Francisco Jerez1c180fa2010-10-25 03:30:34 +0200455 drm_vblank_pre_modeset(dev, nv_crtc->index);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000456 nv50_crtc_blank(nv_crtc, true);
457}
458
459static void
460nv50_crtc_commit(struct drm_crtc *crtc)
461{
Ben Skeggs6ee73862009-12-11 19:24:15 +1000462 struct drm_device *dev = crtc->dev;
463 struct drm_nouveau_private *dev_priv = dev->dev_private;
464 struct nouveau_channel *evo = dev_priv->evo;
465 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
466 int ret;
467
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100468 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000469
470 nv50_crtc_blank(nv_crtc, false);
Francisco Jerez1c180fa2010-10-25 03:30:34 +0200471 drm_vblank_post_modeset(dev, nv_crtc->index);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000472
Ben Skeggs6ee73862009-12-11 19:24:15 +1000473 ret = RING_SPACE(evo, 2);
474 if (ret) {
475 NV_ERROR(dev, "no space while committing crtc\n");
476 return;
477 }
478 BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
Ben Skeggs835aadb2010-07-05 15:19:16 +1000479 OUT_RING (evo, 0);
480 FIRE_RING (evo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000481}
482
483static bool
484nv50_crtc_mode_fixup(struct drm_crtc *crtc, struct drm_display_mode *mode,
485 struct drm_display_mode *adjusted_mode)
486{
487 return true;
488}
489
490static int
Chris Ballbe64c2bb2010-09-26 06:47:24 -0500491nv50_crtc_do_mode_set_base(struct drm_crtc *crtc,
492 struct drm_framebuffer *passed_fb,
493 int x, int y, bool update, bool atomic)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000494{
495 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
496 struct drm_device *dev = nv_crtc->base.dev;
497 struct drm_nouveau_private *dev_priv = dev->dev_private;
498 struct nouveau_channel *evo = dev_priv->evo;
499 struct drm_framebuffer *drm_fb = nv_crtc->base.fb;
500 struct nouveau_framebuffer *fb = nouveau_framebuffer(drm_fb);
501 int ret, format;
502
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100503 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000504
Chris Ballbe64c2bb2010-09-26 06:47:24 -0500505 /* If atomic, we want to switch to the fb we were passed, so
506 * now we update pointers to do that. (We don't pin; just
507 * assume we're already pinned and update the base address.)
508 */
509 if (atomic) {
510 drm_fb = passed_fb;
511 fb = nouveau_framebuffer(passed_fb);
512 }
513 else {
514 /* If not atomic, we can go ahead and pin, and unpin the
515 * old fb we were passed.
516 */
517 ret = nouveau_bo_pin(fb->nvbo, TTM_PL_FLAG_VRAM);
518 if (ret)
519 return ret;
520
521 if (passed_fb) {
522 struct nouveau_framebuffer *ofb = nouveau_framebuffer(passed_fb);
523 nouveau_bo_unpin(ofb->nvbo);
524 }
525 }
526
Ben Skeggs6ee73862009-12-11 19:24:15 +1000527 switch (drm_fb->depth) {
528 case 8:
529 format = NV50_EVO_CRTC_FB_DEPTH_8;
530 break;
531 case 15:
532 format = NV50_EVO_CRTC_FB_DEPTH_15;
533 break;
534 case 16:
535 format = NV50_EVO_CRTC_FB_DEPTH_16;
536 break;
537 case 24:
538 case 32:
539 format = NV50_EVO_CRTC_FB_DEPTH_24;
540 break;
541 case 30:
542 format = NV50_EVO_CRTC_FB_DEPTH_30;
543 break;
544 default:
545 NV_ERROR(dev, "unknown depth %d\n", drm_fb->depth);
546 return -EINVAL;
547 }
548
Ben Skeggs4c136142010-11-15 11:54:21 +1000549 nv_crtc->fb.offset = fb->nvbo->bo.mem.start << PAGE_SHIFT;
Francisco Jerezf13b3262010-10-10 06:01:08 +0200550 nv_crtc->fb.tile_flags = nouveau_bo_tile_layout(fb->nvbo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000551 nv_crtc->fb.cpp = drm_fb->bits_per_pixel / 8;
552 if (!nv_crtc->fb.blanked && dev_priv->chipset != 0x50) {
553 ret = RING_SPACE(evo, 2);
554 if (ret)
555 return ret;
556
557 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_DMA), 1);
558 if (nv_crtc->fb.tile_flags == 0x7a00)
559 OUT_RING(evo, NvEvoFB32);
560 else
561 if (nv_crtc->fb.tile_flags == 0x7000)
562 OUT_RING(evo, NvEvoFB16);
563 else
564 OUT_RING(evo, NvEvoVRAM);
565 }
566
567 ret = RING_SPACE(evo, 12);
568 if (ret)
569 return ret;
570
571 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_OFFSET), 5);
572 OUT_RING(evo, nv_crtc->fb.offset >> 8);
573 OUT_RING(evo, 0);
574 OUT_RING(evo, (drm_fb->height << 16) | drm_fb->width);
575 if (!nv_crtc->fb.tile_flags) {
576 OUT_RING(evo, drm_fb->pitch | (1 << 20));
577 } else {
578 OUT_RING(evo, ((drm_fb->pitch / 4) << 4) |
579 fb->nvbo->tile_mode);
580 }
581 if (dev_priv->chipset == 0x50)
Francisco Jerezf13b3262010-10-10 06:01:08 +0200582 OUT_RING(evo, (nv_crtc->fb.tile_flags << 8) | format);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000583 else
584 OUT_RING(evo, format);
585
586 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, CLUT_MODE), 1);
587 OUT_RING(evo, fb->base.depth == 8 ?
588 NV50_EVO_CRTC_CLUT_MODE_OFF : NV50_EVO_CRTC_CLUT_MODE_ON);
589
590 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, COLOR_CTRL), 1);
591 OUT_RING(evo, NV50_EVO_CRTC_COLOR_CTRL_COLOR);
592 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_POS), 1);
593 OUT_RING(evo, (y << 16) | x);
594
595 if (nv_crtc->lut.depth != fb->base.depth) {
596 nv_crtc->lut.depth = fb->base.depth;
597 nv50_crtc_lut_load(crtc);
598 }
599
600 if (update) {
601 ret = RING_SPACE(evo, 2);
602 if (ret)
603 return ret;
604 BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
605 OUT_RING(evo, 0);
606 FIRE_RING(evo);
607 }
608
609 return 0;
610}
611
612static int
613nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *mode,
614 struct drm_display_mode *adjusted_mode, int x, int y,
615 struct drm_framebuffer *old_fb)
616{
617 struct drm_device *dev = crtc->dev;
618 struct drm_nouveau_private *dev_priv = dev->dev_private;
619 struct nouveau_channel *evo = dev_priv->evo;
620 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
621 struct nouveau_connector *nv_connector = NULL;
622 uint32_t hsync_dur, vsync_dur, hsync_start_to_end, vsync_start_to_end;
623 uint32_t hunk1, vunk1, vunk2a, vunk2b;
624 int ret;
625
626 /* Find the connector attached to this CRTC */
627 nv_connector = nouveau_crtc_connector_get(nv_crtc);
628
629 *nv_crtc->mode = *adjusted_mode;
630
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100631 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000632
633 hsync_dur = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
634 vsync_dur = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
635 hsync_start_to_end = adjusted_mode->htotal - adjusted_mode->hsync_start;
636 vsync_start_to_end = adjusted_mode->vtotal - adjusted_mode->vsync_start;
637 /* I can't give this a proper name, anyone else can? */
638 hunk1 = adjusted_mode->htotal -
639 adjusted_mode->hsync_start + adjusted_mode->hdisplay;
640 vunk1 = adjusted_mode->vtotal -
641 adjusted_mode->vsync_start + adjusted_mode->vdisplay;
642 /* Another strange value, this time only for interlaced adjusted_modes. */
643 vunk2a = 2 * adjusted_mode->vtotal -
644 adjusted_mode->vsync_start + adjusted_mode->vdisplay;
645 vunk2b = adjusted_mode->vtotal -
646 adjusted_mode->vsync_start + adjusted_mode->vtotal;
647
648 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
649 vsync_dur /= 2;
650 vsync_start_to_end /= 2;
651 vunk1 /= 2;
652 vunk2a /= 2;
653 vunk2b /= 2;
654 /* magic */
655 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN) {
656 vsync_start_to_end -= 1;
657 vunk1 -= 1;
658 vunk2a -= 1;
659 vunk2b -= 1;
660 }
661 }
662
663 ret = RING_SPACE(evo, 17);
664 if (ret)
665 return ret;
666
667 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, CLOCK), 2);
668 OUT_RING(evo, adjusted_mode->clock | 0x800000);
669 OUT_RING(evo, (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 0);
670
671 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, DISPLAY_START), 5);
672 OUT_RING(evo, 0);
673 OUT_RING(evo, (adjusted_mode->vtotal << 16) | adjusted_mode->htotal);
674 OUT_RING(evo, (vsync_dur - 1) << 16 | (hsync_dur - 1));
675 OUT_RING(evo, (vsync_start_to_end - 1) << 16 |
676 (hsync_start_to_end - 1));
677 OUT_RING(evo, (vunk1 - 1) << 16 | (hunk1 - 1));
678
679 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
680 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, UNK0824), 1);
681 OUT_RING(evo, (vunk2b - 1) << 16 | (vunk2a - 1));
682 } else {
683 OUT_RING(evo, 0);
684 OUT_RING(evo, 0);
685 }
686
687 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, UNK082C), 1);
688 OUT_RING(evo, 0);
689
690 /* This is the actual resolution of the mode. */
691 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, REAL_RES), 1);
692 OUT_RING(evo, (mode->vdisplay << 16) | mode->hdisplay);
693 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_CENTER_OFFSET), 1);
694 OUT_RING(evo, NV50_EVO_CRTC_SCALE_CENTER_OFFSET_VAL(0, 0));
695
696 nv_crtc->set_dither(nv_crtc, nv_connector->use_dithering, false);
697 nv_crtc->set_scale(nv_crtc, nv_connector->scaling_mode, false);
698
Chris Ballbe64c2bb2010-09-26 06:47:24 -0500699 return nv50_crtc_do_mode_set_base(crtc, old_fb, x, y, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000700}
701
702static int
703nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
704 struct drm_framebuffer *old_fb)
705{
Chris Ballbe64c2bb2010-09-26 06:47:24 -0500706 return nv50_crtc_do_mode_set_base(crtc, old_fb, x, y, true, false);
707}
708
709static int
710nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
711 struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -0500712 int x, int y, enum mode_set_atomic state)
Chris Ballbe64c2bb2010-09-26 06:47:24 -0500713{
714 return nv50_crtc_do_mode_set_base(crtc, fb, x, y, true, true);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000715}
716
717static const struct drm_crtc_helper_funcs nv50_crtc_helper_funcs = {
718 .dpms = nv50_crtc_dpms,
719 .prepare = nv50_crtc_prepare,
720 .commit = nv50_crtc_commit,
721 .mode_fixup = nv50_crtc_mode_fixup,
722 .mode_set = nv50_crtc_mode_set,
723 .mode_set_base = nv50_crtc_mode_set_base,
Chris Ballbe64c2bb2010-09-26 06:47:24 -0500724 .mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000725 .load_lut = nv50_crtc_lut_load,
726};
727
728int
729nv50_crtc_create(struct drm_device *dev, int index)
730{
731 struct nouveau_crtc *nv_crtc = NULL;
732 int ret, i;
733
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100734 NV_DEBUG_KMS(dev, "\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000735
736 nv_crtc = kzalloc(sizeof(*nv_crtc), GFP_KERNEL);
737 if (!nv_crtc)
738 return -ENOMEM;
739
740 nv_crtc->mode = kzalloc(sizeof(*nv_crtc->mode), GFP_KERNEL);
741 if (!nv_crtc->mode) {
742 kfree(nv_crtc);
743 return -ENOMEM;
744 }
745
746 /* Default CLUT parameters, will be activated on the hw upon
747 * first mode set.
748 */
749 for (i = 0; i < 256; i++) {
750 nv_crtc->lut.r[i] = i << 8;
751 nv_crtc->lut.g[i] = i << 8;
752 nv_crtc->lut.b[i] = i << 8;
753 }
754 nv_crtc->lut.depth = 0;
755
756 ret = nouveau_bo_new(dev, NULL, 4096, 0x100, TTM_PL_FLAG_VRAM,
757 0, 0x0000, false, true, &nv_crtc->lut.nvbo);
758 if (!ret) {
759 ret = nouveau_bo_pin(nv_crtc->lut.nvbo, TTM_PL_FLAG_VRAM);
760 if (!ret)
761 ret = nouveau_bo_map(nv_crtc->lut.nvbo);
762 if (ret)
763 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
764 }
765
766 if (ret) {
767 kfree(nv_crtc->mode);
768 kfree(nv_crtc);
769 return ret;
770 }
771
772 nv_crtc->index = index;
773
774 /* set function pointers */
775 nv_crtc->set_dither = nv50_crtc_set_dither;
776 nv_crtc->set_scale = nv50_crtc_set_scale;
777
778 drm_crtc_init(dev, &nv_crtc->base, &nv50_crtc_funcs);
779 drm_crtc_helper_add(&nv_crtc->base, &nv50_crtc_helper_funcs);
780 drm_mode_crtc_set_gamma_size(&nv_crtc->base, 256);
781
782 ret = nouveau_bo_new(dev, NULL, 64*64*4, 0x100, TTM_PL_FLAG_VRAM,
783 0, 0x0000, false, true, &nv_crtc->cursor.nvbo);
784 if (!ret) {
785 ret = nouveau_bo_pin(nv_crtc->cursor.nvbo, TTM_PL_FLAG_VRAM);
786 if (!ret)
787 ret = nouveau_bo_map(nv_crtc->cursor.nvbo);
788 if (ret)
789 nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
790 }
791
792 nv50_cursor_init(nv_crtc);
793 return 0;
794}