blob: 1f7d2ab8c4fcb4de415f046f09fd65fe966f9164 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
2 *
3 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
5 * All rights reserved.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the "Software"),
9 * to deal in the Software without restriction, including without limitation
10 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11 * and/or sell copies of the Software, and to permit persons to whom the
12 * Software is furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the next
15 * paragraph) shall be included in all copies or substantial portions of the
16 * Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
22 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
24 * DEALINGS IN THE SOFTWARE.
25 *
26 * Authors:
27 * Kevin E. Martin <martin@valinux.com>
28 * Gareth Hughes <gareth@valinux.com>
29 */
30
31#ifndef __RADEON_DRV_H__
32#define __RADEON_DRV_H__
33
34/* General customization:
35 */
36
37#define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
38
39#define DRIVER_NAME "radeon"
40#define DRIVER_DESC "ATI Radeon"
Dave Airlied985c102006-01-02 21:32:48 +110041#define DRIVER_DATE "20051229"
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
43/* Interface history:
44 *
45 * 1.1 - ??
46 * 1.2 - Add vertex2 ioctl (keith)
47 * - Add stencil capability to clear ioctl (gareth, keith)
48 * - Increase MAX_TEXTURE_LEVELS (brian)
49 * 1.3 - Add cmdbuf ioctl (keith)
50 * - Add support for new radeon packets (keith)
51 * - Add getparam ioctl (keith)
52 * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
53 * 1.4 - Add scratch registers to get_param ioctl.
54 * 1.5 - Add r200 packets to cmdbuf ioctl
55 * - Add r200 function to init ioctl
56 * - Add 'scalar2' instruction to cmdbuf
57 * 1.6 - Add static GART memory manager
58 * Add irq handler (won't be turned on unless X server knows to)
59 * Add irq ioctls and irq_active getparam.
60 * Add wait command for cmdbuf ioctl
61 * Add GART offset query for getparam
62 * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
63 * and R200_PP_CUBIC_OFFSET_F1_[0..5].
64 * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
65 * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
66 * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
67 * Add 'GET' queries for starting additional clients on different VT's.
68 * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
69 * Add texture rectangle support for r100.
70 * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
Dave Airlieb5e89ed2005-09-25 14:28:13 +100071 * clients use to tell the DRM where they think the framebuffer is
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 * located in the card's address space
73 * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
74 * and GL_EXT_blend_[func|equation]_separate on r200
75 * 1.12- Add R300 CP microcode support - this just loads the CP on r300
Dave Airlied985c102006-01-02 21:32:48 +110076 * (No 3D support yet - just microcode loading).
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
78 * - Add hyperz support, add hyperz flags to clear ioctl.
79 * 1.14- Add support for color tiling
80 * - Add R100/R200 surface allocation/free support
81 * 1.15- Add support for texture micro tiling
82 * - Add support for r100 cube maps
83 * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
84 * texture filtering on r200
Dave Airlie414ed532005-08-16 20:43:16 +100085 * 1.17- Add initial support for R300 (3D).
Dave Airlie9d176012005-09-11 19:55:53 +100086 * 1.18- Add support for GL_ATI_fragment_shader, new packets
87 * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
88 * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
89 * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
Dave Airlieea98a922005-09-11 20:28:11 +100090 * 1.19- Add support for gart table in FB memory and PCIE r300
Dave Airlied985c102006-01-02 21:32:48 +110091 * 1.20- Add support for r300 texrect
92 * 1.21- Add support for card type getparam
Dave Airlie4e5e2e22006-02-18 15:51:35 +110093 * 1.22- Add support for texture cache flushes (R300_TX_CNTL)
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 */
95#define DRIVER_MAJOR 1
Dave Airlie4e5e2e22006-02-18 15:51:35 +110096#define DRIVER_MINOR 22
Linus Torvalds1da177e2005-04-16 15:20:36 -070097#define DRIVER_PATCHLEVEL 0
98
Linus Torvalds1da177e2005-04-16 15:20:36 -070099/*
100 * Radeon chip families
101 */
102enum radeon_family {
103 CHIP_R100,
104 CHIP_RS100,
105 CHIP_RV100,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 CHIP_RV200,
Dave Airlie732052e2005-11-11 22:07:35 +1100107 CHIP_R200,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 CHIP_RS200,
109 CHIP_R250,
110 CHIP_RS250,
111 CHIP_RV250,
112 CHIP_RV280,
113 CHIP_R300,
114 CHIP_RS300,
Dave Airlie414ed532005-08-16 20:43:16 +1000115 CHIP_R350,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 CHIP_RV350,
Dave Airlie414ed532005-08-16 20:43:16 +1000117 CHIP_R420,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 CHIP_LAST,
119};
120
121enum radeon_cp_microcode_version {
122 UCODE_R100,
123 UCODE_R200,
124 UCODE_R300,
125};
126
127/*
128 * Chip flags
129 */
130enum radeon_chip_flags {
131 CHIP_FAMILY_MASK = 0x0000ffffUL,
132 CHIP_FLAGS_MASK = 0xffff0000UL,
133 CHIP_IS_MOBILITY = 0x00010000UL,
134 CHIP_IS_IGP = 0x00020000UL,
135 CHIP_SINGLE_CRTC = 0x00040000UL,
136 CHIP_IS_AGP = 0x00080000UL,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000137 CHIP_HAS_HIERZ = 0x00100000UL,
Dave Airlieea98a922005-09-11 20:28:11 +1000138 CHIP_IS_PCIE = 0x00200000UL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139};
140
Dave Airlied985c102006-01-02 21:32:48 +1100141#define GET_RING_HEAD(dev_priv) DRM_READ32( (dev_priv)->ring_rptr, 0 )
142#define SET_RING_HEAD(dev_priv,val) DRM_WRITE32( (dev_priv)->ring_rptr, 0, (val) )
143
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144typedef struct drm_radeon_freelist {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000145 unsigned int age;
146 drm_buf_t *buf;
147 struct drm_radeon_freelist *next;
148 struct drm_radeon_freelist *prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149} drm_radeon_freelist_t;
150
151typedef struct drm_radeon_ring_buffer {
152 u32 *start;
153 u32 *end;
154 int size;
155 int size_l2qw;
156
157 u32 tail;
158 u32 tail_mask;
159 int space;
160
161 int high_mark;
162} drm_radeon_ring_buffer_t;
163
164typedef struct drm_radeon_depth_clear_t {
165 u32 rb3d_cntl;
166 u32 rb3d_zstencilcntl;
167 u32 se_cntl;
168} drm_radeon_depth_clear_t;
169
170struct drm_radeon_driver_file_fields {
171 int64_t radeon_fb_delta;
172};
173
174struct mem_block {
175 struct mem_block *next;
176 struct mem_block *prev;
177 int start;
178 int size;
179 DRMFILE filp; /* 0: free, -1: heap, other: real files */
180};
181
182struct radeon_surface {
183 int refcount;
184 u32 lower;
185 u32 upper;
186 u32 flags;
187};
188
189struct radeon_virt_surface {
190 int surface_index;
191 u32 lower;
192 u32 upper;
193 u32 flags;
194 DRMFILE filp;
195};
196
197typedef struct drm_radeon_private {
198 drm_radeon_ring_buffer_t ring;
199 drm_radeon_sarea_t *sarea_priv;
200
201 u32 fb_location;
202
203 int gart_size;
204 u32 gart_vm_start;
205 unsigned long gart_buffers_offset;
206
207 int cp_mode;
208 int cp_running;
209
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000210 drm_radeon_freelist_t *head;
211 drm_radeon_freelist_t *tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 int last_buf;
213 volatile u32 *scratch;
214 int writeback_works;
215
216 int usec_timeout;
217
218 int microcode_version;
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 struct {
221 u32 boxes;
222 int freelist_timeouts;
223 int freelist_loops;
224 int requested_bufs;
225 int last_frame_reads;
226 int last_clear_reads;
227 int clears;
228 int texture_uploads;
229 } stats;
230
231 int do_boxes;
232 int page_flipping;
233 int current_page;
234
235 u32 color_fmt;
236 unsigned int front_offset;
237 unsigned int front_pitch;
238 unsigned int back_offset;
239 unsigned int back_pitch;
240
241 u32 depth_fmt;
242 unsigned int depth_offset;
243 unsigned int depth_pitch;
244
245 u32 front_pitch_offset;
246 u32 back_pitch_offset;
247 u32 depth_pitch_offset;
248
249 drm_radeon_depth_clear_t depth_clear;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 unsigned long ring_offset;
252 unsigned long ring_rptr_offset;
253 unsigned long buffers_offset;
254 unsigned long gart_textures_offset;
255
256 drm_local_map_t *sarea;
257 drm_local_map_t *mmio;
258 drm_local_map_t *cp_ring;
259 drm_local_map_t *ring_rptr;
260 drm_local_map_t *gart_textures;
261
262 struct mem_block *gart_heap;
263 struct mem_block *fb_heap;
264
265 /* SW interrupt */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000266 wait_queue_head_t swi_queue;
267 atomic_t swi_emitted;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
269 struct radeon_surface surfaces[RADEON_MAX_SURFACES];
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000270 struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000272 unsigned long pcigart_offset;
273 drm_ati_pcigart_info gart_info;
Dave Airlieea98a922005-09-11 20:28:11 +1000274
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 /* starting from here on, data is preserved accross an open */
276 uint32_t flags; /* see radeon_chip_flags */
277} drm_radeon_private_t;
278
279typedef struct drm_radeon_buf_priv {
280 u32 age;
281} drm_radeon_buf_priv_t;
282
Dave Airlieb3a83632005-09-30 18:37:36 +1000283typedef struct drm_radeon_kcmd_buffer {
284 int bufsz;
285 char *buf;
286 int nbox;
287 drm_clip_rect_t __user *boxes;
288} drm_radeon_kcmd_buffer_t;
289
Dave Airlie689b9d72005-09-30 17:09:07 +1000290extern int radeon_no_wb;
Dave Airlieb3a83632005-09-30 18:37:36 +1000291extern drm_ioctl_desc_t radeon_ioctls[];
292extern int radeon_max_ioctl;
293
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 /* radeon_cp.c */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000295extern int radeon_cp_init(DRM_IOCTL_ARGS);
296extern int radeon_cp_start(DRM_IOCTL_ARGS);
297extern int radeon_cp_stop(DRM_IOCTL_ARGS);
298extern int radeon_cp_reset(DRM_IOCTL_ARGS);
299extern int radeon_cp_idle(DRM_IOCTL_ARGS);
300extern int radeon_cp_resume(DRM_IOCTL_ARGS);
301extern int radeon_engine_reset(DRM_IOCTL_ARGS);
302extern int radeon_fullscreen(DRM_IOCTL_ARGS);
303extern int radeon_cp_buffers(DRM_IOCTL_ARGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000305extern void radeon_freelist_reset(drm_device_t * dev);
306extern drm_buf_t *radeon_freelist_get(drm_device_t * dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000308extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000310extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
312extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
Dave Airlie836cf042005-07-10 19:27:04 +1000313extern int radeon_presetup(struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314extern int radeon_driver_postcleanup(struct drm_device *dev);
315
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000316extern int radeon_mem_alloc(DRM_IOCTL_ARGS);
317extern int radeon_mem_free(DRM_IOCTL_ARGS);
318extern int radeon_mem_init_heap(DRM_IOCTL_ARGS);
319extern void radeon_mem_takedown(struct mem_block **heap);
320extern void radeon_mem_release(DRMFILE filp, struct mem_block *heap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
322 /* radeon_irq.c */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000323extern int radeon_irq_emit(DRM_IOCTL_ARGS);
324extern int radeon_irq_wait(DRM_IOCTL_ARGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000326extern void radeon_do_release(drm_device_t * dev);
327extern int radeon_driver_vblank_wait(drm_device_t * dev,
328 unsigned int *sequence);
329extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
330extern void radeon_driver_irq_preinstall(drm_device_t * dev);
331extern void radeon_driver_irq_postinstall(drm_device_t * dev);
332extern void radeon_driver_irq_uninstall(drm_device_t * dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Dave Airlie22eae942005-11-10 22:16:34 +1100334extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
335extern int radeon_driver_unload(struct drm_device *dev);
336extern int radeon_driver_firstopen(struct drm_device *dev);
337extern void radeon_driver_preclose(drm_device_t * dev, DRMFILE filp);
338extern void radeon_driver_postclose(drm_device_t * dev, drm_file_t * filp);
339extern void radeon_driver_lastclose(drm_device_t * dev);
340extern int radeon_driver_open(drm_device_t * dev, drm_file_t * filp_priv);
Dave Airlie9a186642005-06-23 21:29:18 +1000341extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
342 unsigned long arg);
343
Dave Airlie414ed532005-08-16 20:43:16 +1000344/* r300_cmdbuf.c */
345extern void r300_init_reg_flags(void);
346
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000347extern int r300_do_cp_cmdbuf(drm_device_t * dev, DRMFILE filp,
348 drm_file_t * filp_priv,
Dave Airlieb3a83632005-09-30 18:37:36 +1000349 drm_radeon_kcmd_buffer_t * cmdbuf);
Dave Airlie414ed532005-08-16 20:43:16 +1000350
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351/* Flags for stats.boxes
352 */
353#define RADEON_BOX_DMA_IDLE 0x1
354#define RADEON_BOX_RING_FULL 0x2
355#define RADEON_BOX_FLIP 0x4
356#define RADEON_BOX_WAIT_IDLE 0x8
357#define RADEON_BOX_TEXTURE_LOAD 0x10
358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359/* Register definitions, register access macros and drmAddMap constants
360 * for Radeon kernel driver.
361 */
362
363#define RADEON_AGP_COMMAND 0x0f60
Dave Airlied985c102006-01-02 21:32:48 +1100364#define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
365# define RADEON_AGP_ENABLE (1<<8)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366#define RADEON_AUX_SCISSOR_CNTL 0x26f0
367# define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
368# define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
369# define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
370# define RADEON_SCISSOR_0_ENABLE (1 << 28)
371# define RADEON_SCISSOR_1_ENABLE (1 << 29)
372# define RADEON_SCISSOR_2_ENABLE (1 << 30)
373
374#define RADEON_BUS_CNTL 0x0030
375# define RADEON_BUS_MASTER_DIS (1 << 6)
376
377#define RADEON_CLOCK_CNTL_DATA 0x000c
378# define RADEON_PLL_WR_EN (1 << 7)
379#define RADEON_CLOCK_CNTL_INDEX 0x0008
380#define RADEON_CONFIG_APER_SIZE 0x0108
Dave Airlied985c102006-01-02 21:32:48 +1100381#define RADEON_CONFIG_MEMSIZE 0x00f8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382#define RADEON_CRTC_OFFSET 0x0224
383#define RADEON_CRTC_OFFSET_CNTL 0x0228
384# define RADEON_CRTC_TILE_EN (1 << 15)
385# define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
386#define RADEON_CRTC2_OFFSET 0x0324
387#define RADEON_CRTC2_OFFSET_CNTL 0x0328
388
Dave Airlieea98a922005-09-11 20:28:11 +1000389#define RADEON_PCIE_INDEX 0x0030
390#define RADEON_PCIE_DATA 0x0034
391#define RADEON_PCIE_TX_GART_CNTL 0x10
392# define RADEON_PCIE_TX_GART_EN (1 << 0)
393# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0<<1)
394# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1<<1)
395# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3<<1)
396# define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0<<3)
397# define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1<<3)
398# define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1<<5)
399# define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1<<8)
400#define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
401#define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
402#define RADEON_PCIE_TX_GART_BASE 0x13
403#define RADEON_PCIE_TX_GART_START_LO 0x14
404#define RADEON_PCIE_TX_GART_START_HI 0x15
405#define RADEON_PCIE_TX_GART_END_LO 0x16
406#define RADEON_PCIE_TX_GART_END_HI 0x17
407
Dave Airlie414ed532005-08-16 20:43:16 +1000408#define RADEON_MPP_TB_CONFIG 0x01c0
409#define RADEON_MEM_CNTL 0x0140
410#define RADEON_MEM_SDRAM_MODE_REG 0x0158
411#define RADEON_AGP_BASE 0x0170
412
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413#define RADEON_RB3D_COLOROFFSET 0x1c40
414#define RADEON_RB3D_COLORPITCH 0x1c48
415
416#define RADEON_DP_GUI_MASTER_CNTL 0x146c
417# define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
418# define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
419# define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
420# define RADEON_GMC_BRUSH_NONE (15 << 4)
421# define RADEON_GMC_DST_16BPP (4 << 8)
422# define RADEON_GMC_DST_24BPP (5 << 8)
423# define RADEON_GMC_DST_32BPP (6 << 8)
424# define RADEON_GMC_DST_DATATYPE_SHIFT 8
425# define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
426# define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
427# define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
428# define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
429# define RADEON_GMC_WR_MSK_DIS (1 << 30)
430# define RADEON_ROP3_S 0x00cc0000
431# define RADEON_ROP3_P 0x00f00000
432#define RADEON_DP_WRITE_MASK 0x16cc
433#define RADEON_DST_PITCH_OFFSET 0x142c
434#define RADEON_DST_PITCH_OFFSET_C 0x1c80
435# define RADEON_DST_TILE_LINEAR (0 << 30)
436# define RADEON_DST_TILE_MACRO (1 << 30)
437# define RADEON_DST_TILE_MICRO (2 << 30)
438# define RADEON_DST_TILE_BOTH (3 << 30)
439
440#define RADEON_SCRATCH_REG0 0x15e0
441#define RADEON_SCRATCH_REG1 0x15e4
442#define RADEON_SCRATCH_REG2 0x15e8
443#define RADEON_SCRATCH_REG3 0x15ec
444#define RADEON_SCRATCH_REG4 0x15f0
445#define RADEON_SCRATCH_REG5 0x15f4
446#define RADEON_SCRATCH_UMSK 0x0770
447#define RADEON_SCRATCH_ADDR 0x0774
448
449#define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
450
451#define GET_SCRATCH( x ) (dev_priv->writeback_works \
452 ? DRM_READ32( dev_priv->ring_rptr, RADEON_SCRATCHOFF(x) ) \
453 : RADEON_READ( RADEON_SCRATCH_REG0 + 4*(x) ) )
454
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455#define RADEON_GEN_INT_CNTL 0x0040
456# define RADEON_CRTC_VBLANK_MASK (1 << 0)
457# define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
458# define RADEON_SW_INT_ENABLE (1 << 25)
459
460#define RADEON_GEN_INT_STATUS 0x0044
461# define RADEON_CRTC_VBLANK_STAT (1 << 0)
462# define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
463# define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
464# define RADEON_SW_INT_TEST (1 << 25)
465# define RADEON_SW_INT_TEST_ACK (1 << 25)
466# define RADEON_SW_INT_FIRE (1 << 26)
467
468#define RADEON_HOST_PATH_CNTL 0x0130
469# define RADEON_HDP_SOFT_RESET (1 << 26)
470# define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
471# define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
472
473#define RADEON_ISYNC_CNTL 0x1724
474# define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
475# define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
476# define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
477# define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
478# define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
479# define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
480
481#define RADEON_RBBM_GUICNTL 0x172c
482# define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
483# define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
484# define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
485# define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
486
487#define RADEON_MC_AGP_LOCATION 0x014c
488#define RADEON_MC_FB_LOCATION 0x0148
489#define RADEON_MCLK_CNTL 0x0012
490# define RADEON_FORCEON_MCLKA (1 << 16)
491# define RADEON_FORCEON_MCLKB (1 << 17)
492# define RADEON_FORCEON_YCLKA (1 << 18)
493# define RADEON_FORCEON_YCLKB (1 << 19)
494# define RADEON_FORCEON_MC (1 << 20)
495# define RADEON_FORCEON_AIC (1 << 21)
496
497#define RADEON_PP_BORDER_COLOR_0 0x1d40
498#define RADEON_PP_BORDER_COLOR_1 0x1d44
499#define RADEON_PP_BORDER_COLOR_2 0x1d48
500#define RADEON_PP_CNTL 0x1c38
501# define RADEON_SCISSOR_ENABLE (1 << 1)
502#define RADEON_PP_LUM_MATRIX 0x1d00
503#define RADEON_PP_MISC 0x1c14
504#define RADEON_PP_ROT_MATRIX_0 0x1d58
505#define RADEON_PP_TXFILTER_0 0x1c54
506#define RADEON_PP_TXOFFSET_0 0x1c5c
507#define RADEON_PP_TXFILTER_1 0x1c6c
508#define RADEON_PP_TXFILTER_2 0x1c84
509
510#define RADEON_RB2D_DSTCACHE_CTLSTAT 0x342c
511# define RADEON_RB2D_DC_FLUSH (3 << 0)
512# define RADEON_RB2D_DC_FREE (3 << 2)
513# define RADEON_RB2D_DC_FLUSH_ALL 0xf
514# define RADEON_RB2D_DC_BUSY (1 << 31)
515#define RADEON_RB3D_CNTL 0x1c3c
516# define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
517# define RADEON_PLANE_MASK_ENABLE (1 << 1)
518# define RADEON_DITHER_ENABLE (1 << 2)
519# define RADEON_ROUND_ENABLE (1 << 3)
520# define RADEON_SCALE_DITHER_ENABLE (1 << 4)
521# define RADEON_DITHER_INIT (1 << 5)
522# define RADEON_ROP_ENABLE (1 << 6)
523# define RADEON_STENCIL_ENABLE (1 << 7)
524# define RADEON_Z_ENABLE (1 << 8)
525# define RADEON_ZBLOCK16 (1 << 15)
526#define RADEON_RB3D_DEPTHOFFSET 0x1c24
527#define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
528#define RADEON_RB3D_DEPTHPITCH 0x1c28
529#define RADEON_RB3D_PLANEMASK 0x1d84
530#define RADEON_RB3D_STENCILREFMASK 0x1d7c
531#define RADEON_RB3D_ZCACHE_MODE 0x3250
532#define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
533# define RADEON_RB3D_ZC_FLUSH (1 << 0)
534# define RADEON_RB3D_ZC_FREE (1 << 2)
535# define RADEON_RB3D_ZC_FLUSH_ALL 0x5
536# define RADEON_RB3D_ZC_BUSY (1 << 31)
537#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
538# define RADEON_Z_TEST_MASK (7 << 4)
539# define RADEON_Z_TEST_ALWAYS (7 << 4)
540# define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
541# define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
542# define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
543# define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
544# define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
545# define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
546# define RADEON_FORCE_Z_DIRTY (1 << 29)
547# define RADEON_Z_WRITE_ENABLE (1 << 30)
548# define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
549#define RADEON_RBBM_SOFT_RESET 0x00f0
550# define RADEON_SOFT_RESET_CP (1 << 0)
551# define RADEON_SOFT_RESET_HI (1 << 1)
552# define RADEON_SOFT_RESET_SE (1 << 2)
553# define RADEON_SOFT_RESET_RE (1 << 3)
554# define RADEON_SOFT_RESET_PP (1 << 4)
555# define RADEON_SOFT_RESET_E2 (1 << 5)
556# define RADEON_SOFT_RESET_RB (1 << 6)
557# define RADEON_SOFT_RESET_HDP (1 << 7)
558#define RADEON_RBBM_STATUS 0x0e40
559# define RADEON_RBBM_FIFOCNT_MASK 0x007f
560# define RADEON_RBBM_ACTIVE (1 << 31)
561#define RADEON_RE_LINE_PATTERN 0x1cd0
562#define RADEON_RE_MISC 0x26c4
563#define RADEON_RE_TOP_LEFT 0x26c0
564#define RADEON_RE_WIDTH_HEIGHT 0x1c44
565#define RADEON_RE_STIPPLE_ADDR 0x1cc8
566#define RADEON_RE_STIPPLE_DATA 0x1ccc
567
568#define RADEON_SCISSOR_TL_0 0x1cd8
569#define RADEON_SCISSOR_BR_0 0x1cdc
570#define RADEON_SCISSOR_TL_1 0x1ce0
571#define RADEON_SCISSOR_BR_1 0x1ce4
572#define RADEON_SCISSOR_TL_2 0x1ce8
573#define RADEON_SCISSOR_BR_2 0x1cec
574#define RADEON_SE_COORD_FMT 0x1c50
575#define RADEON_SE_CNTL 0x1c4c
576# define RADEON_FFACE_CULL_CW (0 << 0)
577# define RADEON_BFACE_SOLID (3 << 1)
578# define RADEON_FFACE_SOLID (3 << 3)
579# define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
580# define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
581# define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
582# define RADEON_ALPHA_SHADE_FLAT (1 << 10)
583# define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
584# define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
585# define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
586# define RADEON_FOG_SHADE_FLAT (1 << 14)
587# define RADEON_FOG_SHADE_GOURAUD (2 << 14)
588# define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
589# define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
590# define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
591# define RADEON_ROUND_MODE_TRUNC (0 << 28)
592# define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
593#define RADEON_SE_CNTL_STATUS 0x2140
594#define RADEON_SE_LINE_WIDTH 0x1db8
595#define RADEON_SE_VPORT_XSCALE 0x1d98
596#define RADEON_SE_ZBIAS_FACTOR 0x1db0
597#define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
598#define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
599#define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
600# define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
601# define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
602#define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
603#define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
604# define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
605#define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
606#define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
607#define RADEON_SURFACE_ACCESS_CLR 0x0bfc
608#define RADEON_SURFACE_CNTL 0x0b00
609# define RADEON_SURF_TRANSLATION_DIS (1 << 8)
610# define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
611# define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
612# define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
613# define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
614# define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
615# define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
616# define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
617# define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
618#define RADEON_SURFACE0_INFO 0x0b0c
619# define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
620# define RADEON_SURF_TILE_MODE_MASK (3 << 16)
621# define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
622# define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
623# define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
624# define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
625#define RADEON_SURFACE0_LOWER_BOUND 0x0b04
626#define RADEON_SURFACE0_UPPER_BOUND 0x0b08
627# define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
628#define RADEON_SURFACE1_INFO 0x0b1c
629#define RADEON_SURFACE1_LOWER_BOUND 0x0b14
630#define RADEON_SURFACE1_UPPER_BOUND 0x0b18
631#define RADEON_SURFACE2_INFO 0x0b2c
632#define RADEON_SURFACE2_LOWER_BOUND 0x0b24
633#define RADEON_SURFACE2_UPPER_BOUND 0x0b28
634#define RADEON_SURFACE3_INFO 0x0b3c
635#define RADEON_SURFACE3_LOWER_BOUND 0x0b34
636#define RADEON_SURFACE3_UPPER_BOUND 0x0b38
637#define RADEON_SURFACE4_INFO 0x0b4c
638#define RADEON_SURFACE4_LOWER_BOUND 0x0b44
639#define RADEON_SURFACE4_UPPER_BOUND 0x0b48
640#define RADEON_SURFACE5_INFO 0x0b5c
641#define RADEON_SURFACE5_LOWER_BOUND 0x0b54
642#define RADEON_SURFACE5_UPPER_BOUND 0x0b58
643#define RADEON_SURFACE6_INFO 0x0b6c
644#define RADEON_SURFACE6_LOWER_BOUND 0x0b64
645#define RADEON_SURFACE6_UPPER_BOUND 0x0b68
646#define RADEON_SURFACE7_INFO 0x0b7c
647#define RADEON_SURFACE7_LOWER_BOUND 0x0b74
648#define RADEON_SURFACE7_UPPER_BOUND 0x0b78
649#define RADEON_SW_SEMAPHORE 0x013c
650
651#define RADEON_WAIT_UNTIL 0x1720
652# define RADEON_WAIT_CRTC_PFLIP (1 << 0)
Dave Airlied985c102006-01-02 21:32:48 +1100653# define RADEON_WAIT_2D_IDLE (1 << 14)
654# define RADEON_WAIT_3D_IDLE (1 << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655# define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
656# define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
657# define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
658
659#define RADEON_RB3D_ZMASKOFFSET 0x3234
660#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
661# define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
662# define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
663
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664/* CP registers */
665#define RADEON_CP_ME_RAM_ADDR 0x07d4
666#define RADEON_CP_ME_RAM_RADDR 0x07d8
667#define RADEON_CP_ME_RAM_DATAH 0x07dc
668#define RADEON_CP_ME_RAM_DATAL 0x07e0
669
670#define RADEON_CP_RB_BASE 0x0700
671#define RADEON_CP_RB_CNTL 0x0704
672# define RADEON_BUF_SWAP_32BIT (2 << 16)
673#define RADEON_CP_RB_RPTR_ADDR 0x070c
674#define RADEON_CP_RB_RPTR 0x0710
675#define RADEON_CP_RB_WPTR 0x0714
676
677#define RADEON_CP_RB_WPTR_DELAY 0x0718
678# define RADEON_PRE_WRITE_TIMER_SHIFT 0
679# define RADEON_PRE_WRITE_LIMIT_SHIFT 23
680
681#define RADEON_CP_IB_BASE 0x0738
682
683#define RADEON_CP_CSQ_CNTL 0x0740
684# define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
685# define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
686# define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
687# define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
688# define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
689# define RADEON_CSQ_PRIBM_INDBM (4 << 28)
690# define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
691
692#define RADEON_AIC_CNTL 0x01d0
693# define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
694#define RADEON_AIC_STAT 0x01d4
695#define RADEON_AIC_PT_BASE 0x01d8
696#define RADEON_AIC_LO_ADDR 0x01dc
697#define RADEON_AIC_HI_ADDR 0x01e0
698#define RADEON_AIC_TLB_ADDR 0x01e4
699#define RADEON_AIC_TLB_DATA 0x01e8
700
701/* CP command packets */
702#define RADEON_CP_PACKET0 0x00000000
703# define RADEON_ONE_REG_WR (1 << 15)
704#define RADEON_CP_PACKET1 0x40000000
705#define RADEON_CP_PACKET2 0x80000000
706#define RADEON_CP_PACKET3 0xC0000000
Dave Airlie414ed532005-08-16 20:43:16 +1000707# define RADEON_CP_NOP 0x00001000
708# define RADEON_CP_NEXT_CHAR 0x00001900
709# define RADEON_CP_PLY_NEXTSCAN 0x00001D00
710# define RADEON_CP_SET_SCISSORS 0x00001E00
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000711 /* GEN_INDX_PRIM is unsupported starting with R300 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712# define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
713# define RADEON_WAIT_FOR_IDLE 0x00002600
714# define RADEON_3D_DRAW_VBUF 0x00002800
715# define RADEON_3D_DRAW_IMMD 0x00002900
716# define RADEON_3D_DRAW_INDX 0x00002A00
Dave Airlie414ed532005-08-16 20:43:16 +1000717# define RADEON_CP_LOAD_PALETTE 0x00002C00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718# define RADEON_3D_LOAD_VBPNTR 0x00002F00
719# define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
720# define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
721# define RADEON_3D_CLEAR_ZMASK 0x00003200
Dave Airlie414ed532005-08-16 20:43:16 +1000722# define RADEON_CP_INDX_BUFFER 0x00003300
723# define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
724# define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
725# define RADEON_CP_3D_DRAW_INDX_2 0x00003600
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726# define RADEON_3D_CLEAR_HIZ 0x00003700
Dave Airlie414ed532005-08-16 20:43:16 +1000727# define RADEON_CP_3D_CLEAR_CMASK 0x00003802
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728# define RADEON_CNTL_HOSTDATA_BLT 0x00009400
729# define RADEON_CNTL_PAINT_MULTI 0x00009A00
730# define RADEON_CNTL_BITBLT_MULTI 0x00009B00
731# define RADEON_CNTL_SET_SCISSORS 0xC0001E00
732
733#define RADEON_CP_PACKET_MASK 0xC0000000
734#define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
735#define RADEON_CP_PACKET0_REG_MASK 0x000007ff
736#define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
737#define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
738
739#define RADEON_VTX_Z_PRESENT (1 << 31)
740#define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
741
742#define RADEON_PRIM_TYPE_NONE (0 << 0)
743#define RADEON_PRIM_TYPE_POINT (1 << 0)
744#define RADEON_PRIM_TYPE_LINE (2 << 0)
745#define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
746#define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
747#define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
748#define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
749#define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
750#define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
751#define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
752#define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
753#define RADEON_PRIM_TYPE_MASK 0xf
754#define RADEON_PRIM_WALK_IND (1 << 4)
755#define RADEON_PRIM_WALK_LIST (2 << 4)
756#define RADEON_PRIM_WALK_RING (3 << 4)
757#define RADEON_COLOR_ORDER_BGRA (0 << 6)
758#define RADEON_COLOR_ORDER_RGBA (1 << 6)
759#define RADEON_MAOS_ENABLE (1 << 7)
760#define RADEON_VTX_FMT_R128_MODE (0 << 8)
761#define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
762#define RADEON_NUM_VERTICES_SHIFT 16
763
764#define RADEON_COLOR_FORMAT_CI8 2
765#define RADEON_COLOR_FORMAT_ARGB1555 3
766#define RADEON_COLOR_FORMAT_RGB565 4
767#define RADEON_COLOR_FORMAT_ARGB8888 6
768#define RADEON_COLOR_FORMAT_RGB332 7
769#define RADEON_COLOR_FORMAT_RGB8 9
770#define RADEON_COLOR_FORMAT_ARGB4444 15
771
772#define RADEON_TXFORMAT_I8 0
773#define RADEON_TXFORMAT_AI88 1
774#define RADEON_TXFORMAT_RGB332 2
775#define RADEON_TXFORMAT_ARGB1555 3
776#define RADEON_TXFORMAT_RGB565 4
777#define RADEON_TXFORMAT_ARGB4444 5
778#define RADEON_TXFORMAT_ARGB8888 6
779#define RADEON_TXFORMAT_RGBA8888 7
780#define RADEON_TXFORMAT_Y8 8
781#define RADEON_TXFORMAT_VYUY422 10
782#define RADEON_TXFORMAT_YVYU422 11
783#define RADEON_TXFORMAT_DXT1 12
784#define RADEON_TXFORMAT_DXT23 14
785#define RADEON_TXFORMAT_DXT45 15
786
787#define R200_PP_TXCBLEND_0 0x2f00
788#define R200_PP_TXCBLEND_1 0x2f10
789#define R200_PP_TXCBLEND_2 0x2f20
790#define R200_PP_TXCBLEND_3 0x2f30
791#define R200_PP_TXCBLEND_4 0x2f40
792#define R200_PP_TXCBLEND_5 0x2f50
793#define R200_PP_TXCBLEND_6 0x2f60
794#define R200_PP_TXCBLEND_7 0x2f70
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000795#define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796#define R200_PP_TFACTOR_0 0x2ee0
797#define R200_SE_VTX_FMT_0 0x2088
798#define R200_SE_VAP_CNTL 0x2080
799#define R200_SE_TCL_MATRIX_SEL_0 0x2230
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000800#define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
801#define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
802#define R200_PP_TXFILTER_5 0x2ca0
803#define R200_PP_TXFILTER_4 0x2c80
804#define R200_PP_TXFILTER_3 0x2c60
805#define R200_PP_TXFILTER_2 0x2c40
806#define R200_PP_TXFILTER_1 0x2c20
807#define R200_PP_TXFILTER_0 0x2c00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808#define R200_PP_TXOFFSET_5 0x2d78
809#define R200_PP_TXOFFSET_4 0x2d60
810#define R200_PP_TXOFFSET_3 0x2d48
811#define R200_PP_TXOFFSET_2 0x2d30
812#define R200_PP_TXOFFSET_1 0x2d18
813#define R200_PP_TXOFFSET_0 0x2d00
814
815#define R200_PP_CUBIC_FACES_0 0x2c18
816#define R200_PP_CUBIC_FACES_1 0x2c38
817#define R200_PP_CUBIC_FACES_2 0x2c58
818#define R200_PP_CUBIC_FACES_3 0x2c78
819#define R200_PP_CUBIC_FACES_4 0x2c98
820#define R200_PP_CUBIC_FACES_5 0x2cb8
821#define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
822#define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
823#define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
824#define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
825#define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
826#define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
827#define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
828#define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
829#define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
830#define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
831#define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
832#define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
833#define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
834#define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
835#define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
836#define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
837#define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
838#define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
839#define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
840#define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
841#define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
842#define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
843#define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
844#define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
845#define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
846#define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
847#define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
848#define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
849#define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
850#define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
851
852#define R200_RE_AUX_SCISSOR_CNTL 0x26f0
853#define R200_SE_VTE_CNTL 0x20b0
854#define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
855#define R200_PP_TAM_DEBUG3 0x2d9c
856#define R200_PP_CNTL_X 0x2cc4
857#define R200_SE_VAP_CNTL_STATUS 0x2140
858#define R200_RE_SCISSOR_TL_0 0x1cd8
859#define R200_RE_SCISSOR_TL_1 0x1ce0
860#define R200_RE_SCISSOR_TL_2 0x1ce8
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000861#define R200_RB3D_DEPTHXY_OFFSET 0x1d60
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862#define R200_RE_AUX_SCISSOR_CNTL 0x26f0
863#define R200_SE_VTX_STATE_CNTL 0x2180
864#define R200_RE_POINTSIZE 0x2648
865#define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
866
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000867#define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868#define RADEON_PP_TEX_SIZE_1 0x1d0c
869#define RADEON_PP_TEX_SIZE_2 0x1d14
870
871#define RADEON_PP_CUBIC_FACES_0 0x1d24
872#define RADEON_PP_CUBIC_FACES_1 0x1d28
873#define RADEON_PP_CUBIC_FACES_2 0x1d2c
874#define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
875#define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
876#define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
877
878#define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
879#define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
880#define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
881#define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
882#define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
883#define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
884#define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
885#define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
886#define R200_3D_DRAW_IMMD_2 0xC0003500
887#define R200_SE_VTX_FMT_1 0x208c
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000888#define R200_RE_CNTL 0x1c50
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889
890#define R200_RB3D_BLENDCOLOR 0x3218
891
892#define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
893
894#define R200_PP_TRI_PERF 0x2cf8
895
Dave Airlie9d176012005-09-11 19:55:53 +1000896#define R200_PP_AFS_0 0x2f80
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000897#define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
Dave Airlie9d176012005-09-11 19:55:53 +1000898
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899/* Constants */
900#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
901
902#define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
903#define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
904#define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
905#define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
906#define RADEON_LAST_DISPATCH 1
907
908#define RADEON_MAX_VB_AGE 0x7fffffff
909#define RADEON_MAX_VB_VERTS (0xffff)
910
911#define RADEON_RING_HIGH_MARK 128
912
Dave Airlieea98a922005-09-11 20:28:11 +1000913#define RADEON_PCIGART_TABLE_SIZE (32*1024)
914
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915#define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
916#define RADEON_WRITE(reg,val) DRM_WRITE32( dev_priv->mmio, (reg), (val) )
917#define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
918#define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
919
920#define RADEON_WRITE_PLL( addr, val ) \
921do { \
922 RADEON_WRITE8( RADEON_CLOCK_CNTL_INDEX, \
923 ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
924 RADEON_WRITE( RADEON_CLOCK_CNTL_DATA, (val) ); \
925} while (0)
926
Dave Airlieea98a922005-09-11 20:28:11 +1000927#define RADEON_WRITE_PCIE( addr, val ) \
928do { \
929 RADEON_WRITE8( RADEON_PCIE_INDEX, \
930 ((addr) & 0xff)); \
931 RADEON_WRITE( RADEON_PCIE_DATA, (val) ); \
932} while (0)
933
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934#define CP_PACKET0( reg, n ) \
935 (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
936#define CP_PACKET0_TABLE( reg, n ) \
937 (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
938#define CP_PACKET1( reg0, reg1 ) \
939 (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
940#define CP_PACKET2() \
941 (RADEON_CP_PACKET2)
942#define CP_PACKET3( pkt, n ) \
943 (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
944
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945/* ================================================================
946 * Engine control helper macros
947 */
948
949#define RADEON_WAIT_UNTIL_2D_IDLE() do { \
950 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
951 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
952 RADEON_WAIT_HOST_IDLECLEAN) ); \
953} while (0)
954
955#define RADEON_WAIT_UNTIL_3D_IDLE() do { \
956 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
957 OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
958 RADEON_WAIT_HOST_IDLECLEAN) ); \
959} while (0)
960
961#define RADEON_WAIT_UNTIL_IDLE() do { \
962 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
963 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
964 RADEON_WAIT_3D_IDLECLEAN | \
965 RADEON_WAIT_HOST_IDLECLEAN) ); \
966} while (0)
967
968#define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
969 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
970 OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
971} while (0)
972
973#define RADEON_FLUSH_CACHE() do { \
974 OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
975 OUT_RING( RADEON_RB2D_DC_FLUSH ); \
976} while (0)
977
978#define RADEON_PURGE_CACHE() do { \
979 OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
980 OUT_RING( RADEON_RB2D_DC_FLUSH_ALL ); \
981} while (0)
982
983#define RADEON_FLUSH_ZCACHE() do { \
984 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
985 OUT_RING( RADEON_RB3D_ZC_FLUSH ); \
986} while (0)
987
988#define RADEON_PURGE_ZCACHE() do { \
989 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
990 OUT_RING( RADEON_RB3D_ZC_FLUSH_ALL ); \
991} while (0)
992
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993/* ================================================================
994 * Misc helper macros
995 */
996
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000997/* Perfbox functionality only.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 */
999#define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
1000do { \
1001 if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
1002 u32 head = GET_RING_HEAD( dev_priv ); \
1003 if (head == dev_priv->ring.tail) \
1004 dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
1005 } \
1006} while (0)
1007
1008#define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
1009do { \
1010 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv; \
1011 if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
1012 int __ret = radeon_do_cp_idle( dev_priv ); \
1013 if ( __ret ) return __ret; \
1014 sarea_priv->last_dispatch = 0; \
1015 radeon_freelist_reset( dev ); \
1016 } \
1017} while (0)
1018
1019#define RADEON_DISPATCH_AGE( age ) do { \
1020 OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
1021 OUT_RING( age ); \
1022} while (0)
1023
1024#define RADEON_FRAME_AGE( age ) do { \
1025 OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
1026 OUT_RING( age ); \
1027} while (0)
1028
1029#define RADEON_CLEAR_AGE( age ) do { \
1030 OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
1031 OUT_RING( age ); \
1032} while (0)
1033
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034/* ================================================================
1035 * Ring control
1036 */
1037
1038#define RADEON_VERBOSE 0
1039
1040#define RING_LOCALS int write, _nr; unsigned int mask; u32 *ring;
1041
1042#define BEGIN_RING( n ) do { \
1043 if ( RADEON_VERBOSE ) { \
1044 DRM_INFO( "BEGIN_RING( %d ) in %s\n", \
1045 n, __FUNCTION__ ); \
1046 } \
1047 if ( dev_priv->ring.space <= (n) * sizeof(u32) ) { \
1048 COMMIT_RING(); \
1049 radeon_wait_ring( dev_priv, (n) * sizeof(u32) ); \
1050 } \
1051 _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
1052 ring = dev_priv->ring.start; \
1053 write = dev_priv->ring.tail; \
1054 mask = dev_priv->ring.tail_mask; \
1055} while (0)
1056
1057#define ADVANCE_RING() do { \
1058 if ( RADEON_VERBOSE ) { \
1059 DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
1060 write, dev_priv->ring.tail ); \
1061 } \
1062 if (((dev_priv->ring.tail + _nr) & mask) != write) { \
1063 DRM_ERROR( \
1064 "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
1065 ((dev_priv->ring.tail + _nr) & mask), \
1066 write, __LINE__); \
1067 } else \
1068 dev_priv->ring.tail = write; \
1069} while (0)
1070
1071#define COMMIT_RING() do { \
1072 /* Flush writes to ring */ \
1073 DRM_MEMORYBARRIER(); \
1074 GET_RING_HEAD( dev_priv ); \
1075 RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail ); \
1076 /* read from PCI bus to ensure correct posting */ \
1077 RADEON_READ( RADEON_CP_RB_RPTR ); \
1078} while (0)
1079
1080#define OUT_RING( x ) do { \
1081 if ( RADEON_VERBOSE ) { \
1082 DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
1083 (unsigned int)(x), write ); \
1084 } \
1085 ring[write++] = (x); \
1086 write &= mask; \
1087} while (0)
1088
1089#define OUT_RING_REG( reg, val ) do { \
1090 OUT_RING( CP_PACKET0( reg, 0 ) ); \
1091 OUT_RING( val ); \
1092} while (0)
1093
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094#define OUT_RING_TABLE( tab, sz ) do { \
1095 int _size = (sz); \
1096 int *_tab = (int *)(tab); \
1097 \
1098 if (write + _size > mask) { \
1099 int _i = (mask+1) - write; \
1100 _size -= _i; \
1101 while (_i > 0 ) { \
1102 *(int *)(ring + write) = *_tab++; \
1103 write++; \
1104 _i--; \
1105 } \
1106 write = 0; \
1107 _tab += _i; \
1108 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 while (_size > 0) { \
1110 *(ring + write) = *_tab++; \
1111 write++; \
1112 _size--; \
1113 } \
1114 write &= mask; \
1115} while (0)
1116
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001117#endif /* __RADEON_DRV_H__ */