blob: 806d552299bfc7b60e9247a56f2cc313aee90c91 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include "drmP.h"
27#include "drm_crtc_helper.h"
28#include "radeon_drm.h"
29#include "radeon.h"
30#include "atom.h"
31
32extern int atom_debug;
33
Alex Deucher5a9bcac2009-10-08 15:09:31 -040034/* evil but including atombios.h is much worse */
35bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
36 struct drm_display_mode *mode);
37
Dave Airlie1f3b6a42009-10-13 14:10:37 +100038static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
39{
40 struct drm_device *dev = encoder->dev;
41 struct radeon_device *rdev = dev->dev_private;
42 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
43 struct drm_encoder *clone_encoder;
44 uint32_t index_mask = 0;
45 int count;
46
47 /* DIG routing gets problematic */
48 if (rdev->family >= CHIP_R600)
49 return index_mask;
50 /* LVDS/TV are too wacky */
51 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
52 return index_mask;
53 /* DVO requires 2x ppll clocks depending on tmds chip */
54 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
55 return index_mask;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050056
Dave Airlie1f3b6a42009-10-13 14:10:37 +100057 count = -1;
58 list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
59 struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
60 count++;
61
62 if (clone_encoder == encoder)
63 continue;
64 if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
65 continue;
66 if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
67 continue;
68 else
69 index_mask |= (1 << count);
70 }
71 return index_mask;
72}
73
74void radeon_setup_encoder_clones(struct drm_device *dev)
75{
76 struct drm_encoder *encoder;
77
78 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
79 encoder->possible_clones = radeon_encoder_clones(encoder);
80 }
81}
82
Jerome Glisse771fe6b2009-06-05 14:42:42 +020083uint32_t
Alex Deucher5137ee92010-08-12 18:58:47 -040084radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020085{
86 struct radeon_device *rdev = dev->dev_private;
87 uint32_t ret = 0;
88
89 switch (supported_device) {
90 case ATOM_DEVICE_CRT1_SUPPORT:
91 case ATOM_DEVICE_TV1_SUPPORT:
92 case ATOM_DEVICE_TV2_SUPPORT:
93 case ATOM_DEVICE_CRT2_SUPPORT:
94 case ATOM_DEVICE_CV_SUPPORT:
95 switch (dac) {
96 case 1: /* dac a */
97 if ((rdev->family == CHIP_RS300) ||
98 (rdev->family == CHIP_RS400) ||
99 (rdev->family == CHIP_RS480))
Alex Deucher5137ee92010-08-12 18:58:47 -0400100 ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400102 ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400104 ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105 break;
106 case 2: /* dac b */
107 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400108 ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109 else {
110 /*if (rdev->family == CHIP_R200)
Alex Deucher5137ee92010-08-12 18:58:47 -0400111 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112 else*/
Alex Deucher5137ee92010-08-12 18:58:47 -0400113 ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114 }
115 break;
116 case 3: /* external dac */
117 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400118 ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400120 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200121 break;
122 }
123 break;
124 case ATOM_DEVICE_LCD1_SUPPORT:
125 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400126 ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200127 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400128 ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129 break;
130 case ATOM_DEVICE_DFP1_SUPPORT:
131 if ((rdev->family == CHIP_RS300) ||
132 (rdev->family == CHIP_RS400) ||
133 (rdev->family == CHIP_RS480))
Alex Deucher5137ee92010-08-12 18:58:47 -0400134 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400136 ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400138 ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 break;
140 case ATOM_DEVICE_LCD2_SUPPORT:
141 case ATOM_DEVICE_DFP2_SUPPORT:
142 if ((rdev->family == CHIP_RS600) ||
143 (rdev->family == CHIP_RS690) ||
144 (rdev->family == CHIP_RS740))
Alex Deucher5137ee92010-08-12 18:58:47 -0400145 ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400147 ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200148 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400149 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200150 break;
151 case ATOM_DEVICE_DFP3_SUPPORT:
Alex Deucher5137ee92010-08-12 18:58:47 -0400152 ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 break;
154 }
155
156 return ret;
157}
158
Dave Airlief28cf332010-01-28 17:15:25 +1000159static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
160{
161 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
162 switch (radeon_encoder->encoder_id) {
163 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
164 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
165 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
166 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
167 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
168 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
169 case ENCODER_OBJECT_ID_INTERNAL_DDI:
170 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
171 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
172 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
173 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
174 return true;
175 default:
176 return false;
177 }
178}
Alex Deucher99999aa2010-11-16 12:09:41 -0500179
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180void
181radeon_link_encoder_connector(struct drm_device *dev)
182{
183 struct drm_connector *connector;
184 struct radeon_connector *radeon_connector;
185 struct drm_encoder *encoder;
186 struct radeon_encoder *radeon_encoder;
187
188 /* walk the list and link encoders to connectors */
189 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
190 radeon_connector = to_radeon_connector(connector);
191 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
192 radeon_encoder = to_radeon_encoder(encoder);
193 if (radeon_encoder->devices & radeon_connector->devices)
194 drm_mode_connector_attach_encoder(connector, encoder);
195 }
196 }
197}
198
Dave Airlie4ce001a2009-08-13 16:32:14 +1000199void radeon_encoder_set_active_device(struct drm_encoder *encoder)
200{
201 struct drm_device *dev = encoder->dev;
202 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
203 struct drm_connector *connector;
204
205 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
206 if (connector->encoder == encoder) {
207 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
208 radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000209 DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
Dave Airlief641e512009-09-08 11:17:38 +1000210 radeon_encoder->active_device, radeon_encoder->devices,
211 radeon_connector->devices, encoder->encoder_type);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000212 }
213 }
214}
215
Alex Deucher5b1714d2010-08-03 19:59:20 -0400216struct drm_connector *
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217radeon_get_connector_for_encoder(struct drm_encoder *encoder)
218{
219 struct drm_device *dev = encoder->dev;
220 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
221 struct drm_connector *connector;
222 struct radeon_connector *radeon_connector;
223
224 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
225 radeon_connector = to_radeon_connector(connector);
Dave Airlie43c33ed2010-01-29 15:55:30 +1000226 if (radeon_encoder->active_device & radeon_connector->devices)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227 return connector;
228 }
229 return NULL;
230}
231
Alex Deucher3e4b9982010-11-16 12:09:42 -0500232struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder)
233{
234 struct drm_device *dev = encoder->dev;
235 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
236 struct drm_encoder *other_encoder;
237 struct radeon_encoder *other_radeon_encoder;
238
239 if (radeon_encoder->is_ext_encoder)
240 return NULL;
241
242 list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
243 if (other_encoder == encoder)
244 continue;
245 other_radeon_encoder = to_radeon_encoder(other_encoder);
246 if (other_radeon_encoder->is_ext_encoder &&
247 (radeon_encoder->devices & other_radeon_encoder->devices))
248 return other_encoder;
249 }
250 return NULL;
251}
252
Alex Deucher35153872010-04-30 12:00:44 -0400253void radeon_panel_mode_fixup(struct drm_encoder *encoder,
254 struct drm_display_mode *adjusted_mode)
255{
256 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
257 struct drm_device *dev = encoder->dev;
258 struct radeon_device *rdev = dev->dev_private;
259 struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
260 unsigned hblank = native_mode->htotal - native_mode->hdisplay;
261 unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
262 unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
263 unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
264 unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
265 unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
266
267 adjusted_mode->clock = native_mode->clock;
268 adjusted_mode->flags = native_mode->flags;
269
270 if (ASIC_IS_AVIVO(rdev)) {
271 adjusted_mode->hdisplay = native_mode->hdisplay;
272 adjusted_mode->vdisplay = native_mode->vdisplay;
273 }
274
275 adjusted_mode->htotal = native_mode->hdisplay + hblank;
276 adjusted_mode->hsync_start = native_mode->hdisplay + hover;
277 adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
278
279 adjusted_mode->vtotal = native_mode->vdisplay + vblank;
280 adjusted_mode->vsync_start = native_mode->vdisplay + vover;
281 adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
282
283 drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
284
285 if (ASIC_IS_AVIVO(rdev)) {
286 adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
287 adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
288 }
289
290 adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
291 adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
292 adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
293
294 adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
295 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
296 adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
297
298}
299
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200300static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
301 struct drm_display_mode *mode,
302 struct drm_display_mode *adjusted_mode)
303{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400305 struct drm_device *dev = encoder->dev;
306 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307
Alex Deucher8c2a6d72009-10-14 02:00:42 -0400308 /* set the active encoder to connector routing */
309 radeon_encoder_set_active_device(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310 drm_mode_set_crtcinfo(adjusted_mode, 0);
311
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312 /* hw bug */
313 if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
314 && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
315 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
316
Alex Deucher80297e82009-11-12 14:55:14 -0500317 /* get the native mode for LVDS */
Alex Deucher35153872010-04-30 12:00:44 -0400318 if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
319 radeon_panel_mode_fixup(encoder, adjusted_mode);
Alex Deucher80297e82009-11-12 14:55:14 -0500320
321 /* get the native mode for TV */
Alex Deucherceefedd2009-10-13 23:57:47 -0400322 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400323 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
324 if (tv_dac) {
325 if (tv_dac->tv_std == TV_STD_NTSC ||
326 tv_dac->tv_std == TV_STD_NTSC_J ||
327 tv_dac->tv_std == TV_STD_PAL_M)
328 radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
329 else
330 radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
331 }
332 }
333
Alex Deucher5801ead2009-11-24 13:32:59 -0500334 if (ASIC_IS_DCE3(rdev) &&
Alex Deucher9f998ad2010-03-29 21:37:08 -0400335 (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
Alex Deucher5801ead2009-11-24 13:32:59 -0500336 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
337 radeon_dp_set_link_config(connector, mode);
338 }
339
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200340 return true;
341}
342
343static void
344atombios_dac_setup(struct drm_encoder *encoder, int action)
345{
346 struct drm_device *dev = encoder->dev;
347 struct radeon_device *rdev = dev->dev_private;
348 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
349 DAC_ENCODER_CONTROL_PS_ALLOCATION args;
Alex Deucheraffd8582010-04-06 01:22:41 -0400350 int index = 0;
Dave Airlie445282d2009-09-09 17:40:54 +1000351 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
Dave Airlie445282d2009-09-09 17:40:54 +1000352
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353 memset(&args, 0, sizeof(args));
354
355 switch (radeon_encoder->encoder_id) {
356 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
357 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
358 index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359 break;
360 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
361 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
362 index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363 break;
364 }
365
366 args.ucAction = action;
367
Dave Airlie4ce001a2009-08-13 16:32:14 +1000368 if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369 args.ucDacStandard = ATOM_DAC1_PS2;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000370 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371 args.ucDacStandard = ATOM_DAC1_CV;
372 else {
Alex Deucheraffd8582010-04-06 01:22:41 -0400373 switch (dac_info->tv_std) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200374 case TV_STD_PAL:
375 case TV_STD_PAL_M:
376 case TV_STD_SCART_PAL:
377 case TV_STD_SECAM:
378 case TV_STD_PAL_CN:
379 args.ucDacStandard = ATOM_DAC1_PAL;
380 break;
381 case TV_STD_NTSC:
382 case TV_STD_NTSC_J:
383 case TV_STD_PAL_60:
384 default:
385 args.ucDacStandard = ATOM_DAC1_NTSC;
386 break;
387 }
388 }
389 args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
390
391 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
392
393}
394
395static void
396atombios_tv_setup(struct drm_encoder *encoder, int action)
397{
398 struct drm_device *dev = encoder->dev;
399 struct radeon_device *rdev = dev->dev_private;
400 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
401 TV_ENCODER_CONTROL_PS_ALLOCATION args;
402 int index = 0;
Dave Airlie445282d2009-09-09 17:40:54 +1000403 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
Dave Airlie445282d2009-09-09 17:40:54 +1000404
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200405 memset(&args, 0, sizeof(args));
406
407 index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
408
409 args.sTVEncoder.ucAction = action;
410
Dave Airlie4ce001a2009-08-13 16:32:14 +1000411 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200412 args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
413 else {
Alex Deucheraffd8582010-04-06 01:22:41 -0400414 switch (dac_info->tv_std) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200415 case TV_STD_NTSC:
416 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
417 break;
418 case TV_STD_PAL:
419 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
420 break;
421 case TV_STD_PAL_M:
422 args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
423 break;
424 case TV_STD_PAL_60:
425 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
426 break;
427 case TV_STD_NTSC_J:
428 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
429 break;
430 case TV_STD_SCART_PAL:
431 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
432 break;
433 case TV_STD_SECAM:
434 args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
435 break;
436 case TV_STD_PAL_CN:
437 args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
438 break;
439 default:
440 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
441 break;
442 }
443 }
444
445 args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
446
447 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
448
449}
450
Alex Deucher99999aa2010-11-16 12:09:41 -0500451union dvo_encoder_control {
452 ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
453 DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
454 DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
455};
456
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200457void
Alex Deucher99999aa2010-11-16 12:09:41 -0500458atombios_dvo_setup(struct drm_encoder *encoder, int action)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200459{
460 struct drm_device *dev = encoder->dev;
461 struct radeon_device *rdev = dev->dev_private;
462 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher99999aa2010-11-16 12:09:41 -0500463 union dvo_encoder_control args;
464 int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200465
466 memset(&args, 0, sizeof(args));
467
Alex Deucher99999aa2010-11-16 12:09:41 -0500468 if (ASIC_IS_DCE3(rdev)) {
469 /* DCE3+ */
470 args.dvo_v3.ucAction = action;
471 args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
472 args.dvo_v3.ucDVOConfig = 0; /* XXX */
473 } else if (ASIC_IS_DCE2(rdev)) {
474 /* DCE2 (pre-DCE3 R6xx, RS600/690/740 */
475 args.dvo.sDVOEncoder.ucAction = action;
476 args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
477 /* DFP1, CRT1, TV1 depending on the type of port */
478 args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200479
Alex Deucher99999aa2010-11-16 12:09:41 -0500480 if (radeon_encoder->pixel_clock > 165000)
481 args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
482 } else {
483 /* R4xx, R5xx */
484 args.ext_tmds.sXTmdsEncoder.ucEnable = action;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200485
Alex Deucher99999aa2010-11-16 12:09:41 -0500486 if (radeon_encoder->pixel_clock > 165000)
487 args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200488
Alex Deucher99999aa2010-11-16 12:09:41 -0500489 /*if (pScrn->rgbBits == 8)*/
490 args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
491 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200492
493 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200494}
495
496union lvds_encoder_control {
497 LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
498 LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
499};
500
Alex Deucher32f48ff2009-11-30 01:54:16 -0500501void
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200502atombios_digital_setup(struct drm_encoder *encoder, int action)
503{
504 struct drm_device *dev = encoder->dev;
505 struct radeon_device *rdev = dev->dev_private;
506 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500507 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200508 union lvds_encoder_control args;
509 int index = 0;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200510 int hdmi_detected = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200511 uint8_t frev, crev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200512
Alex Deucher4aab97e2010-08-12 18:58:48 -0400513 if (!dig)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200514 return;
515
Alex Deucher9ae47862010-02-01 19:06:06 -0500516 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200517 hdmi_detected = 1;
518
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200519 memset(&args, 0, sizeof(args));
520
521 switch (radeon_encoder->encoder_id) {
522 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
523 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
524 break;
525 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
526 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
527 index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
528 break;
529 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
530 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
531 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
532 else
533 index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
534 break;
535 }
536
Alex Deuchera084e6e2010-03-18 01:04:01 -0400537 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
538 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539
540 switch (frev) {
541 case 1:
542 case 2:
543 switch (crev) {
544 case 1:
545 args.v1.ucMisc = 0;
546 args.v1.ucAction = action;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200547 if (hdmi_detected)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200548 args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
549 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
550 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400551 if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200552 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Alex Deucherba032a52010-10-04 17:13:01 -0400553 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
Alex Deucher99999aa2010-11-16 12:09:41 -0500554 args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200555 } else {
Alex Deucher5137ee92010-08-12 18:58:47 -0400556 if (dig->linkb)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200557 args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
558 if (radeon_encoder->pixel_clock > 165000)
559 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
560 /*if (pScrn->rgbBits == 8) */
Alex Deucher99999aa2010-11-16 12:09:41 -0500561 args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200562 }
563 break;
564 case 2:
565 case 3:
566 args.v2.ucMisc = 0;
567 args.v2.ucAction = action;
568 if (crev == 3) {
569 if (dig->coherent_mode)
570 args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
571 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200572 if (hdmi_detected)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200573 args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
574 args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
575 args.v2.ucTruncate = 0;
576 args.v2.ucSpatial = 0;
577 args.v2.ucTemporal = 0;
578 args.v2.ucFRC = 0;
579 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400580 if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200581 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Alex Deucherba032a52010-10-04 17:13:01 -0400582 if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583 args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
Alex Deucherba032a52010-10-04 17:13:01 -0400584 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200585 args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
586 }
Alex Deucherba032a52010-10-04 17:13:01 -0400587 if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200588 args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
Alex Deucherba032a52010-10-04 17:13:01 -0400589 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200590 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
Alex Deucherba032a52010-10-04 17:13:01 -0400591 if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200592 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
593 }
594 } else {
Alex Deucher5137ee92010-08-12 18:58:47 -0400595 if (dig->linkb)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200596 args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
597 if (radeon_encoder->pixel_clock > 165000)
598 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
599 }
600 break;
601 default:
602 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
603 break;
604 }
605 break;
606 default:
607 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
608 break;
609 }
610
611 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200612}
613
614int
615atombios_get_encoder_mode(struct drm_encoder *encoder)
616{
Alex Deucherc7a71fc2010-11-17 02:49:40 -0500617 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherd033af82010-08-20 01:09:22 -0400618 struct drm_device *dev = encoder->dev;
619 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620 struct drm_connector *connector;
621 struct radeon_connector *radeon_connector;
Alex Deucher9ae47862010-02-01 19:06:06 -0500622 struct radeon_connector_atom_dig *dig_connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200623
624 connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherc7a71fc2010-11-17 02:49:40 -0500625 if (!connector) {
626 switch (radeon_encoder->encoder_id) {
627 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
628 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
629 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
630 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
631 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
632 return ATOM_ENCODER_MODE_DVI;
633 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
634 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
635 default:
636 return ATOM_ENCODER_MODE_CRT;
637 }
638 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200639 radeon_connector = to_radeon_connector(connector);
640
641 switch (connector->connector_type) {
642 case DRM_MODE_CONNECTOR_DVII:
Alex Deucher705af9c2009-09-10 16:31:13 -0400643 case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
Alex Deucherd033af82010-08-20 01:09:22 -0400644 if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
645 /* fix me */
646 if (ASIC_IS_DCE4(rdev))
647 return ATOM_ENCODER_MODE_DVI;
648 else
649 return ATOM_ENCODER_MODE_HDMI;
650 } else if (radeon_connector->use_digital)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651 return ATOM_ENCODER_MODE_DVI;
652 else
653 return ATOM_ENCODER_MODE_CRT;
654 break;
655 case DRM_MODE_CONNECTOR_DVID:
656 case DRM_MODE_CONNECTOR_HDMIA:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200657 default:
Alex Deucherd033af82010-08-20 01:09:22 -0400658 if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
659 /* fix me */
660 if (ASIC_IS_DCE4(rdev))
661 return ATOM_ENCODER_MODE_DVI;
662 else
663 return ATOM_ENCODER_MODE_HDMI;
664 } else
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200665 return ATOM_ENCODER_MODE_DVI;
666 break;
667 case DRM_MODE_CONNECTOR_LVDS:
668 return ATOM_ENCODER_MODE_LVDS;
669 break;
670 case DRM_MODE_CONNECTOR_DisplayPort:
Alex Deucher196c58d2010-01-07 14:22:32 -0500671 case DRM_MODE_CONNECTOR_eDP:
Alex Deucher9ae47862010-02-01 19:06:06 -0500672 dig_connector = radeon_connector->con_priv;
673 if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
674 (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
Alex Deucherf92a8b62009-11-23 18:40:40 -0500675 return ATOM_ENCODER_MODE_DP;
Alex Deucherd033af82010-08-20 01:09:22 -0400676 else if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
677 /* fix me */
678 if (ASIC_IS_DCE4(rdev))
679 return ATOM_ENCODER_MODE_DVI;
680 else
681 return ATOM_ENCODER_MODE_HDMI;
682 } else
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200683 return ATOM_ENCODER_MODE_DVI;
684 break;
Alex Deuchera5899fc2010-01-07 14:19:47 -0500685 case DRM_MODE_CONNECTOR_DVIA:
686 case DRM_MODE_CONNECTOR_VGA:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200687 return ATOM_ENCODER_MODE_CRT;
688 break;
Alex Deuchera5899fc2010-01-07 14:19:47 -0500689 case DRM_MODE_CONNECTOR_Composite:
690 case DRM_MODE_CONNECTOR_SVIDEO:
691 case DRM_MODE_CONNECTOR_9PinDIN:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200692 /* fix me */
693 return ATOM_ENCODER_MODE_TV;
694 /*return ATOM_ENCODER_MODE_CV;*/
695 break;
696 }
697}
698
Alex Deucher1a66c952009-11-20 19:40:13 -0500699/*
700 * DIG Encoder/Transmitter Setup
701 *
702 * DCE 3.0/3.1
703 * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
704 * Supports up to 3 digital outputs
705 * - 2 DIG encoder blocks.
706 * DIG1 can drive UNIPHY link A or link B
707 * DIG2 can drive UNIPHY link B or LVTMA
708 *
709 * DCE 3.2
710 * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
711 * Supports up to 5 digital outputs
712 * - 2 DIG encoder blocks.
713 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
714 *
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500715 * DCE 4.0
Alex Deucher4e8c65a2010-11-22 17:56:23 -0500716 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500717 * Supports up to 6 digital outputs
718 * - 6 DIG encoder blocks.
719 * - DIG to PHY mapping is hardcoded
720 * DIG1 drives UNIPHY0 link A, A+B
721 * DIG2 drives UNIPHY0 link B
722 * DIG3 drives UNIPHY1 link A, A+B
723 * DIG4 drives UNIPHY1 link B
724 * DIG5 drives UNIPHY2 link A, A+B
725 * DIG6 drives UNIPHY2 link B
726 *
Alex Deucher4e8c65a2010-11-22 17:56:23 -0500727 * DCE 4.1
728 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
729 * Supports up to 6 digital outputs
730 * - 2 DIG encoder blocks.
731 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
732 *
Alex Deucher1a66c952009-11-20 19:40:13 -0500733 * Routing
734 * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
735 * Examples:
736 * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
737 * crtc1 -> dig1 -> UNIPHY0 link B -> DP
738 * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
739 * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
740 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500741
742union dig_encoder_control {
743 DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
744 DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
745 DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
746};
747
748void
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200749atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
750{
751 struct drm_device *dev = encoder->dev;
752 struct radeon_device *rdev = dev->dev_private;
753 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500754 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400755 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500756 union dig_encoder_control args;
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400757 int index = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200758 uint8_t frev, crev;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400759 int dp_clock = 0;
760 int dp_lane_count = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200761
Alex Deucher4aab97e2010-08-12 18:58:48 -0400762 if (connector) {
763 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
764 struct radeon_connector_atom_dig *dig_connector =
765 radeon_connector->con_priv;
766
767 dp_clock = dig_connector->dp_clock;
768 dp_lane_count = dig_connector->dp_lane_count;
769 }
770
771 /* no dig encoder assigned */
772 if (dig->dig_encoder == -1)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200773 return;
774
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200775 memset(&args, 0, sizeof(args));
776
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500777 if (ASIC_IS_DCE4(rdev))
778 index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
779 else {
780 if (dig->dig_encoder)
781 index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
782 else
783 index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
784 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200785
Alex Deuchera084e6e2010-03-18 01:04:01 -0400786 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
787 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200788
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500789 args.v1.ucAction = action;
790 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
791 args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200792
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500793 if (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
Alex Deucher4aab97e2010-08-12 18:58:48 -0400794 if (dp_clock == 270000)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500795 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400796 args.v1.ucLaneNum = dp_lane_count;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500797 } else if (radeon_encoder->pixel_clock > 165000)
798 args.v1.ucLaneNum = 8;
799 else
800 args.v1.ucLaneNum = 4;
801
802 if (ASIC_IS_DCE4(rdev)) {
803 args.v3.acConfig.ucDigSel = dig->dig_encoder;
804 args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200805 } else {
806 switch (radeon_encoder->encoder_id) {
807 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500808 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200809 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500810 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200811 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500812 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
813 break;
814 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
815 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200816 break;
817 }
Alex Deucher5137ee92010-08-12 18:58:47 -0400818 if (dig->linkb)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500819 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
820 else
821 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200822 }
823
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200824 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
825
826}
827
828union dig_transmitter_control {
829 DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
830 DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500831 DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200832};
833
Alex Deucher5801ead2009-11-24 13:32:59 -0500834void
Alex Deucher1a66c952009-11-20 19:40:13 -0500835atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200836{
837 struct drm_device *dev = encoder->dev;
838 struct radeon_device *rdev = dev->dev_private;
839 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500840 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400841 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200842 union dig_transmitter_control args;
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400843 int index = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200844 uint8_t frev, crev;
Alex Deucherf92a8b62009-11-23 18:40:40 -0500845 bool is_dp = false;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500846 int pll_id = 0;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400847 int dp_clock = 0;
848 int dp_lane_count = 0;
849 int connector_object_id = 0;
850 int igp_lane_info = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200851
Alex Deucher4aab97e2010-08-12 18:58:48 -0400852 if (connector) {
853 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
854 struct radeon_connector_atom_dig *dig_connector =
855 radeon_connector->con_priv;
856
857 dp_clock = dig_connector->dp_clock;
858 dp_lane_count = dig_connector->dp_lane_count;
859 connector_object_id =
860 (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
861 igp_lane_info = dig_connector->igp_lane_info;
862 }
863
864 /* no dig encoder assigned */
865 if (dig->dig_encoder == -1)
Alex Deucher9ae47862010-02-01 19:06:06 -0500866 return;
867
Alex Deucherf92a8b62009-11-23 18:40:40 -0500868 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
869 is_dp = true;
870
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200871 memset(&args, 0, sizeof(args));
872
Alex Deucher4aab97e2010-08-12 18:58:48 -0400873 switch (radeon_encoder->encoder_id) {
Alex Deucher99999aa2010-11-16 12:09:41 -0500874 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
875 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
876 break;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400877 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
878 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
879 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200880 index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
Alex Deucher4aab97e2010-08-12 18:58:48 -0400881 break;
882 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
883 index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
884 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885 }
886
Alex Deuchera084e6e2010-03-18 01:04:01 -0400887 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
888 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200889
890 args.v1.ucAction = action;
Alex Deucherf95a9f02009-11-05 02:21:06 -0500891 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
Alex Deucher4aab97e2010-08-12 18:58:48 -0400892 args.v1.usInitInfo = connector_object_id;
Alex Deucher1a66c952009-11-20 19:40:13 -0500893 } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
894 args.v1.asMode.ucLaneSel = lane_num;
895 args.v1.asMode.ucLaneSet = lane_set;
Alex Deucherf95a9f02009-11-05 02:21:06 -0500896 } else {
Alex Deucherf92a8b62009-11-23 18:40:40 -0500897 if (is_dp)
898 args.v1.usPixelClock =
Alex Deucher4aab97e2010-08-12 18:58:48 -0400899 cpu_to_le16(dp_clock / 10);
Alex Deucherf92a8b62009-11-23 18:40:40 -0500900 else if (radeon_encoder->pixel_clock > 165000)
Alex Deucherf95a9f02009-11-05 02:21:06 -0500901 args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
902 else
903 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
904 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500905 if (ASIC_IS_DCE4(rdev)) {
906 if (is_dp)
Alex Deucher4aab97e2010-08-12 18:58:48 -0400907 args.v3.ucLaneNum = dp_lane_count;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500908 else if (radeon_encoder->pixel_clock > 165000)
909 args.v3.ucLaneNum = 8;
910 else
911 args.v3.ucLaneNum = 4;
912
Alex Deucher4e8c65a2010-11-22 17:56:23 -0500913 if (ASIC_IS_DCE41(rdev)) {
914 args.v3.acConfig.ucEncoderSel = dig->dig_encoder;
915 if (dig->linkb)
916 args.v3.acConfig.ucLinkSel = 1;
917 } else {
918 if (dig->linkb) {
919 args.v3.acConfig.ucLinkSel = 1;
920 args.v3.acConfig.ucEncoderSel = 1;
921 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500922 }
923
924 /* Select the PLL for the PHY
925 * DP PHY should be clocked from external src if there is
926 * one.
927 */
928 if (encoder->crtc) {
929 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
930 pll_id = radeon_crtc->pll_id;
931 }
932 if (is_dp && rdev->clock.dp_extclk)
933 args.v3.acConfig.ucRefClkSource = 2; /* external src */
934 else
935 args.v3.acConfig.ucRefClkSource = pll_id;
936
937 switch (radeon_encoder->encoder_id) {
938 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
939 args.v3.acConfig.ucTransmitterSel = 0;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500940 break;
941 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
942 args.v3.acConfig.ucTransmitterSel = 1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500943 break;
944 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
945 args.v3.acConfig.ucTransmitterSel = 2;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500946 break;
947 }
948
949 if (is_dp)
950 args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
951 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
952 if (dig->coherent_mode)
953 args.v3.acConfig.fCoherentMode = 1;
Alex Deucherb317a9ce2010-04-15 16:54:38 -0400954 if (radeon_encoder->pixel_clock > 165000)
955 args.v3.acConfig.fDualLinkConnector = 1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500956 }
957 } else if (ASIC_IS_DCE32(rdev)) {
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400958 args.v2.acConfig.ucEncoderSel = dig->dig_encoder;
Alex Deucher5137ee92010-08-12 18:58:47 -0400959 if (dig->linkb)
Alex Deucher1a66c952009-11-20 19:40:13 -0500960 args.v2.acConfig.ucLinkSel = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200961
962 switch (radeon_encoder->encoder_id) {
963 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
964 args.v2.acConfig.ucTransmitterSel = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200965 break;
966 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
967 args.v2.acConfig.ucTransmitterSel = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200968 break;
969 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
970 args.v2.acConfig.ucTransmitterSel = 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200971 break;
972 }
973
Alex Deucherf92a8b62009-11-23 18:40:40 -0500974 if (is_dp)
975 args.v2.acConfig.fCoherentMode = 1;
976 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200977 if (dig->coherent_mode)
978 args.v2.acConfig.fCoherentMode = 1;
Alex Deucherb317a9ce2010-04-15 16:54:38 -0400979 if (radeon_encoder->pixel_clock > 165000)
980 args.v2.acConfig.fDualLinkConnector = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200981 }
982 } else {
983 args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200984
Dave Airlief28cf332010-01-28 17:15:25 +1000985 if (dig->dig_encoder)
986 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
987 else
988 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
989
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400990 if ((rdev->flags & RADEON_IS_IGP) &&
991 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
992 if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
Alex Deucher4aab97e2010-08-12 18:58:48 -0400993 if (igp_lane_info & 0x1)
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400994 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400995 else if (igp_lane_info & 0x2)
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400996 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400997 else if (igp_lane_info & 0x4)
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400998 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400999 else if (igp_lane_info & 0x8)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001000 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
1001 } else {
Alex Deucher4aab97e2010-08-12 18:58:48 -04001002 if (igp_lane_info & 0x3)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001003 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
Alex Deucher4aab97e2010-08-12 18:58:48 -04001004 else if (igp_lane_info & 0xc)
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001005 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001006 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001007 }
1008
Alex Deucher5137ee92010-08-12 18:58:47 -04001009 if (dig->linkb)
Alex Deucher1a66c952009-11-20 19:40:13 -05001010 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
1011 else
1012 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
1013
Alex Deucherf92a8b62009-11-23 18:40:40 -05001014 if (is_dp)
1015 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
1016 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001017 if (dig->coherent_mode)
1018 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
Alex Deucherd9c9fe32010-03-29 17:39:44 -04001019 if (radeon_encoder->pixel_clock > 165000)
1020 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001021 }
1022 }
1023
1024 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001025}
1026
Alex Deucher8b834852010-11-17 02:54:42 -05001027void
1028atombios_set_edp_panel_power(struct drm_connector *connector, int action)
1029{
1030 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1031 struct drm_device *dev = radeon_connector->base.dev;
1032 struct radeon_device *rdev = dev->dev_private;
1033 union dig_transmitter_control args;
1034 int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1035 uint8_t frev, crev;
1036
1037 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
1038 return;
1039
1040 if (!ASIC_IS_DCE4(rdev))
1041 return;
1042
1043 if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) ||
1044 (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
1045 return;
1046
1047 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1048 return;
1049
1050 memset(&args, 0, sizeof(args));
1051
1052 args.v1.ucAction = action;
1053
1054 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1055}
1056
Alex Deucher3e4b9982010-11-16 12:09:42 -05001057union external_encoder_control {
1058 EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
1059};
1060
1061static void
1062atombios_external_encoder_setup(struct drm_encoder *encoder,
1063 struct drm_encoder *ext_encoder,
1064 int action)
1065{
1066 struct drm_device *dev = encoder->dev;
1067 struct radeon_device *rdev = dev->dev_private;
1068 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1069 union external_encoder_control args;
1070 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1071 int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
1072 u8 frev, crev;
1073 int dp_clock = 0;
1074 int dp_lane_count = 0;
1075 int connector_object_id = 0;
1076
1077 if (connector) {
1078 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1079 struct radeon_connector_atom_dig *dig_connector =
1080 radeon_connector->con_priv;
1081
1082 dp_clock = dig_connector->dp_clock;
1083 dp_lane_count = dig_connector->dp_lane_count;
1084 connector_object_id =
1085 (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
1086 }
1087
1088 memset(&args, 0, sizeof(args));
1089
1090 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1091 return;
1092
1093 switch (frev) {
1094 case 1:
1095 /* no params on frev 1 */
1096 break;
1097 case 2:
1098 switch (crev) {
1099 case 1:
1100 case 2:
1101 args.v1.sDigEncoder.ucAction = action;
1102 args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1103 args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1104
1105 if (args.v1.sDigEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
1106 if (dp_clock == 270000)
1107 args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
1108 args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
1109 } else if (radeon_encoder->pixel_clock > 165000)
1110 args.v1.sDigEncoder.ucLaneNum = 8;
1111 else
1112 args.v1.sDigEncoder.ucLaneNum = 4;
1113 break;
1114 default:
1115 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1116 return;
1117 }
1118 break;
1119 default:
1120 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1121 return;
1122 }
1123 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1124}
1125
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001126static void
1127atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
1128{
1129 struct drm_device *dev = encoder->dev;
1130 struct radeon_device *rdev = dev->dev_private;
1131 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1132 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1133 ENABLE_YUV_PS_ALLOCATION args;
1134 int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
1135 uint32_t temp, reg;
1136
1137 memset(&args, 0, sizeof(args));
1138
1139 if (rdev->family >= CHIP_R600)
1140 reg = R600_BIOS_3_SCRATCH;
1141 else
1142 reg = RADEON_BIOS_3_SCRATCH;
1143
1144 /* XXX: fix up scratch reg handling */
1145 temp = RREG32(reg);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001146 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001147 WREG32(reg, (ATOM_S3_TV1_ACTIVE |
1148 (radeon_crtc->crtc_id << 18)));
Dave Airlie4ce001a2009-08-13 16:32:14 +10001149 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001150 WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
1151 else
1152 WREG32(reg, 0);
1153
1154 if (enable)
1155 args.ucEnable = ATOM_ENABLE;
1156 args.ucCRTC = radeon_crtc->crtc_id;
1157
1158 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1159
1160 WREG32(reg, temp);
1161}
1162
1163static void
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001164radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
1165{
1166 struct drm_device *dev = encoder->dev;
1167 struct radeon_device *rdev = dev->dev_private;
1168 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001169 struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001170 DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
1171 int index = 0;
1172 bool is_dig = false;
1173
1174 memset(&args, 0, sizeof(args));
1175
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001176 DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
Dave Airlief641e512009-09-08 11:17:38 +10001177 radeon_encoder->encoder_id, mode, radeon_encoder->devices,
1178 radeon_encoder->active_device);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001179 switch (radeon_encoder->encoder_id) {
1180 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1181 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1182 index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
1183 break;
1184 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1185 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1186 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1187 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1188 is_dig = true;
1189 break;
1190 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1191 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001192 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1193 break;
Alex Deucher99999aa2010-11-16 12:09:41 -05001194 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1195 if (ASIC_IS_DCE3(rdev))
1196 is_dig = true;
1197 else
1198 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1199 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001200 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1201 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1202 break;
1203 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1204 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1205 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1206 else
1207 index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
1208 break;
1209 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1210 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001211 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001212 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001213 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001214 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1215 else
1216 index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
1217 break;
1218 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1219 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001220 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001221 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001222 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001223 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1224 else
1225 index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
1226 break;
1227 }
1228
1229 if (is_dig) {
1230 switch (mode) {
1231 case DRM_MODE_DPMS_ON:
Alex Deuchere13b2ac2010-08-12 18:58:46 -04001232 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
Alex Deucherfb668c22010-03-31 14:42:11 -04001233 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
Dave Airlie58682f12009-11-26 08:56:35 +10001234 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherfb668c22010-03-31 14:42:11 -04001235
Alex Deucher8b834852010-11-17 02:54:42 -05001236 if (connector &&
1237 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
1238 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1239 struct radeon_connector_atom_dig *radeon_dig_connector =
1240 radeon_connector->con_priv;
1241 atombios_set_edp_panel_power(connector,
1242 ATOM_TRANSMITTER_ACTION_POWER_ON);
1243 radeon_dig_connector->edp_on = true;
1244 }
Dave Airlie58682f12009-11-26 08:56:35 +10001245 dp_link_train(encoder, connector);
Alex Deucherfb668c22010-03-31 14:42:11 -04001246 if (ASIC_IS_DCE4(rdev))
1247 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON);
Dave Airlie58682f12009-11-26 08:56:35 +10001248 }
Alex Deucherba251bd2010-11-16 12:09:39 -05001249 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1250 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001251 break;
1252 case DRM_MODE_DPMS_STANDBY:
1253 case DRM_MODE_DPMS_SUSPEND:
1254 case DRM_MODE_DPMS_OFF:
Alex Deuchere13b2ac2010-08-12 18:58:46 -04001255 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
Alex Deucherfb668c22010-03-31 14:42:11 -04001256 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
Alex Deucher8b834852010-11-17 02:54:42 -05001257 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1258
Alex Deucherfb668c22010-03-31 14:42:11 -04001259 if (ASIC_IS_DCE4(rdev))
1260 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF);
Alex Deucher8b834852010-11-17 02:54:42 -05001261 if (connector &&
1262 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
1263 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1264 struct radeon_connector_atom_dig *radeon_dig_connector =
1265 radeon_connector->con_priv;
1266 atombios_set_edp_panel_power(connector,
1267 ATOM_TRANSMITTER_ACTION_POWER_OFF);
1268 radeon_dig_connector->edp_on = false;
1269 }
Alex Deucherfb668c22010-03-31 14:42:11 -04001270 }
Alex Deucherba251bd2010-11-16 12:09:39 -05001271 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1272 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001273 break;
1274 }
1275 } else {
1276 switch (mode) {
1277 case DRM_MODE_DPMS_ON:
1278 args.ucAction = ATOM_ENABLE;
Alex Deucherba251bd2010-11-16 12:09:39 -05001279 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1280 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1281 args.ucAction = ATOM_LCD_BLON;
1282 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1283 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001284 break;
1285 case DRM_MODE_DPMS_STANDBY:
1286 case DRM_MODE_DPMS_SUSPEND:
1287 case DRM_MODE_DPMS_OFF:
1288 args.ucAction = ATOM_DISABLE;
Alex Deucherba251bd2010-11-16 12:09:39 -05001289 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1290 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1291 args.ucAction = ATOM_LCD_BLOFF;
1292 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1293 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001294 break;
1295 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001296 }
Alex Deucher3e4b9982010-11-16 12:09:42 -05001297
1298 if (ext_encoder) {
1299 int action;
1300
1301 switch (mode) {
1302 case DRM_MODE_DPMS_ON:
1303 default:
1304 action = ATOM_ENABLE;
1305 break;
1306 case DRM_MODE_DPMS_STANDBY:
1307 case DRM_MODE_DPMS_SUSPEND:
1308 case DRM_MODE_DPMS_OFF:
1309 action = ATOM_DISABLE;
1310 break;
1311 }
1312 atombios_external_encoder_setup(encoder, ext_encoder, action);
1313 }
1314
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001315 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001316
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001317}
1318
Alex Deucher9ae47862010-02-01 19:06:06 -05001319union crtc_source_param {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001320 SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
1321 SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
1322};
1323
1324static void
1325atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
1326{
1327 struct drm_device *dev = encoder->dev;
1328 struct radeon_device *rdev = dev->dev_private;
1329 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1330 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
Alex Deucher9ae47862010-02-01 19:06:06 -05001331 union crtc_source_param args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001332 int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
1333 uint8_t frev, crev;
Dave Airlief28cf332010-01-28 17:15:25 +10001334 struct radeon_encoder_atom_dig *dig;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001335
1336 memset(&args, 0, sizeof(args));
1337
Alex Deuchera084e6e2010-03-18 01:04:01 -04001338 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1339 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001340
1341 switch (frev) {
1342 case 1:
1343 switch (crev) {
1344 case 1:
1345 default:
1346 if (ASIC_IS_AVIVO(rdev))
1347 args.v1.ucCRTC = radeon_crtc->crtc_id;
1348 else {
1349 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
1350 args.v1.ucCRTC = radeon_crtc->crtc_id;
1351 } else {
1352 args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
1353 }
1354 }
1355 switch (radeon_encoder->encoder_id) {
1356 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1357 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1358 args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
1359 break;
1360 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1361 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1362 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
1363 args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
1364 else
1365 args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
1366 break;
1367 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1368 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1369 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1370 args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
1371 break;
1372 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1373 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001374 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001375 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001376 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001377 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1378 else
1379 args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
1380 break;
1381 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1382 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001383 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001384 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001385 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001386 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1387 else
1388 args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
1389 break;
1390 }
1391 break;
1392 case 2:
1393 args.v2.ucCRTC = radeon_crtc->crtc_id;
1394 args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1395 switch (radeon_encoder->encoder_id) {
1396 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1397 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1398 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Dave Airlief28cf332010-01-28 17:15:25 +10001399 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1400 dig = radeon_encoder->enc_priv;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001401 switch (dig->dig_encoder) {
1402 case 0:
Dave Airlief28cf332010-01-28 17:15:25 +10001403 args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001404 break;
1405 case 1:
1406 args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
1407 break;
1408 case 2:
1409 args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
1410 break;
1411 case 3:
1412 args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
1413 break;
1414 case 4:
1415 args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
1416 break;
1417 case 5:
1418 args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
1419 break;
1420 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001421 break;
1422 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1423 args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
1424 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001425 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001426 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001427 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001428 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001429 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1430 else
1431 args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
1432 break;
1433 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001434 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001435 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001436 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001437 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1438 else
1439 args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
1440 break;
1441 }
1442 break;
1443 }
1444 break;
1445 default:
1446 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
Alex Deucher99999aa2010-11-16 12:09:41 -05001447 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001448 }
1449
1450 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucher267364a2010-03-08 17:10:41 -05001451
1452 /* update scratch regs with new routing */
1453 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001454}
1455
1456static void
1457atombios_apply_encoder_quirks(struct drm_encoder *encoder,
1458 struct drm_display_mode *mode)
1459{
1460 struct drm_device *dev = encoder->dev;
1461 struct radeon_device *rdev = dev->dev_private;
1462 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1463 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1464
1465 /* Funky macbooks */
1466 if ((dev->pdev->device == 0x71C5) &&
1467 (dev->pdev->subsystem_vendor == 0x106b) &&
1468 (dev->pdev->subsystem_device == 0x0080)) {
1469 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
1470 uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
1471
1472 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
1473 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
1474
1475 WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
1476 }
1477 }
1478
1479 /* set scaler clears this on some chips */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001480 /* XXX check DCE4 */
Alex Deucherceefedd2009-10-13 23:57:47 -04001481 if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
1482 if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
1483 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
1484 AVIVO_D1MODE_INTERLEAVE_EN);
1485 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001486}
1487
Dave Airlief28cf332010-01-28 17:15:25 +10001488static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
1489{
1490 struct drm_device *dev = encoder->dev;
1491 struct radeon_device *rdev = dev->dev_private;
1492 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1493 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1494 struct drm_encoder *test_encoder;
1495 struct radeon_encoder_atom_dig *dig;
1496 uint32_t dig_enc_in_use = 0;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001497
Alex Deucher4e8c65a2010-11-22 17:56:23 -05001498 /* on DCE41 and encoder can driver any phy so just crtc id */
1499 if (ASIC_IS_DCE41(rdev)) {
1500 return radeon_crtc->crtc_id;
1501 }
1502
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001503 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher5137ee92010-08-12 18:58:47 -04001504 dig = radeon_encoder->enc_priv;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001505 switch (radeon_encoder->encoder_id) {
1506 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
Alex Deucher5137ee92010-08-12 18:58:47 -04001507 if (dig->linkb)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001508 return 1;
1509 else
1510 return 0;
1511 break;
1512 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
Alex Deucher5137ee92010-08-12 18:58:47 -04001513 if (dig->linkb)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001514 return 3;
1515 else
1516 return 2;
1517 break;
1518 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deucher5137ee92010-08-12 18:58:47 -04001519 if (dig->linkb)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001520 return 5;
1521 else
1522 return 4;
1523 break;
1524 }
1525 }
1526
Dave Airlief28cf332010-01-28 17:15:25 +10001527 /* on DCE32 and encoder can driver any block so just crtc id */
1528 if (ASIC_IS_DCE32(rdev)) {
1529 return radeon_crtc->crtc_id;
1530 }
1531
1532 /* on DCE3 - LVTMA can only be driven by DIGB */
1533 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1534 struct radeon_encoder *radeon_test_encoder;
1535
1536 if (encoder == test_encoder)
1537 continue;
1538
1539 if (!radeon_encoder_is_digital(test_encoder))
1540 continue;
1541
1542 radeon_test_encoder = to_radeon_encoder(test_encoder);
1543 dig = radeon_test_encoder->enc_priv;
1544
1545 if (dig->dig_encoder >= 0)
1546 dig_enc_in_use |= (1 << dig->dig_encoder);
1547 }
1548
1549 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
1550 if (dig_enc_in_use & 0x2)
1551 DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
1552 return 1;
1553 }
1554 if (!(dig_enc_in_use & 1))
1555 return 0;
1556 return 1;
1557}
1558
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001559static void
1560radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
1561 struct drm_display_mode *mode,
1562 struct drm_display_mode *adjusted_mode)
1563{
1564 struct drm_device *dev = encoder->dev;
1565 struct radeon_device *rdev = dev->dev_private;
1566 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05001567 struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001568
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001569 radeon_encoder->pixel_clock = adjusted_mode->clock;
1570
Alex Deucherc6f85052010-04-23 02:26:55 -04001571 if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
Dave Airlie4ce001a2009-08-13 16:32:14 +10001572 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001573 atombios_yuv_setup(encoder, true);
1574 else
1575 atombios_yuv_setup(encoder, false);
1576 }
1577
1578 switch (radeon_encoder->encoder_id) {
1579 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1580 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1581 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1582 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1583 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
1584 break;
1585 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1586 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1587 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1588 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001589 if (ASIC_IS_DCE4(rdev)) {
1590 /* disable the transmitter */
1591 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1592 /* setup and enable the encoder */
1593 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001594
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001595 /* init and enable the transmitter */
1596 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
1597 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1598 } else {
1599 /* disable the encoder and transmitter */
1600 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1601 atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
1602
1603 /* setup and enable the encoder and transmitter */
1604 atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
1605 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
1606 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
1607 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1608 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001609 break;
1610 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001611 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1612 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deucher99999aa2010-11-16 12:09:41 -05001613 atombios_dvo_setup(encoder, ATOM_ENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001614 break;
1615 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1616 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1617 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1618 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1619 atombios_dac_setup(encoder, ATOM_ENABLE);
Alex Deucherd3a67a42010-04-13 11:21:59 -04001620 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
1621 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
1622 atombios_tv_setup(encoder, ATOM_ENABLE);
1623 else
1624 atombios_tv_setup(encoder, ATOM_DISABLE);
1625 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001626 break;
1627 }
Alex Deucher3e4b9982010-11-16 12:09:42 -05001628
1629 if (ext_encoder) {
1630 atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
1631 }
1632
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001633 atombios_apply_encoder_quirks(encoder, adjusted_mode);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001634
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001635 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
1636 r600_hdmi_enable(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001637 r600_hdmi_setmode(encoder, adjusted_mode);
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001638 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001639}
1640
1641static bool
Dave Airlie4ce001a2009-08-13 16:32:14 +10001642atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001643{
1644 struct drm_device *dev = encoder->dev;
1645 struct radeon_device *rdev = dev->dev_private;
1646 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001647 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001648
1649 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
1650 ATOM_DEVICE_CV_SUPPORT |
1651 ATOM_DEVICE_CRT_SUPPORT)) {
1652 DAC_LOAD_DETECTION_PS_ALLOCATION args;
1653 int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
1654 uint8_t frev, crev;
1655
1656 memset(&args, 0, sizeof(args));
1657
Alex Deuchera084e6e2010-03-18 01:04:01 -04001658 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1659 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001660
1661 args.sDacload.ucMisc = 0;
1662
1663 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
1664 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
1665 args.sDacload.ucDacType = ATOM_DAC_A;
1666 else
1667 args.sDacload.ucDacType = ATOM_DAC_B;
1668
Dave Airlie4ce001a2009-08-13 16:32:14 +10001669 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001670 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001671 else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001672 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001673 else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001674 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
1675 if (crev >= 3)
1676 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001677 } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001678 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
1679 if (crev >= 3)
1680 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
1681 }
1682
1683 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1684
1685 return true;
1686 } else
1687 return false;
1688}
1689
1690static enum drm_connector_status
1691radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1692{
1693 struct drm_device *dev = encoder->dev;
1694 struct radeon_device *rdev = dev->dev_private;
1695 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001696 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001697 uint32_t bios_0_scratch;
1698
Dave Airlie4ce001a2009-08-13 16:32:14 +10001699 if (!atombios_dac_load_detect(encoder, connector)) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001700 DRM_DEBUG_KMS("detect returned false \n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001701 return connector_status_unknown;
1702 }
1703
1704 if (rdev->family >= CHIP_R600)
1705 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
1706 else
1707 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
1708
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001709 DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001710 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001711 if (bios_0_scratch & ATOM_S0_CRT1_MASK)
1712 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001713 }
1714 if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001715 if (bios_0_scratch & ATOM_S0_CRT2_MASK)
1716 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001717 }
1718 if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001719 if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
1720 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001721 }
1722 if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001723 if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
1724 return connector_status_connected; /* CTV */
1725 else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
1726 return connector_status_connected; /* STV */
1727 }
1728 return connector_status_disconnected;
1729}
1730
1731static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
1732{
Alex Deucher267364a2010-03-08 17:10:41 -05001733 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherfb939df2010-11-08 16:08:29 +00001734 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucher267364a2010-03-08 17:10:41 -05001735
1736 if (radeon_encoder->active_device &
1737 (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
1738 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1739 if (dig)
1740 dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
1741 }
1742
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001743 radeon_atom_output_lock(encoder, true);
1744 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
Alex Deucher267364a2010-03-08 17:10:41 -05001745
Alex Deucherfb939df2010-11-08 16:08:29 +00001746 /* select the clock/data port if it uses a router */
1747 if (connector) {
1748 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1749 if (radeon_connector->router.cd_valid)
1750 radeon_router_select_cd_port(radeon_connector);
1751 }
1752
Alex Deucher267364a2010-03-08 17:10:41 -05001753 /* this is needed for the pll/ss setup to work correctly in some cases */
1754 atombios_set_encoder_crtc_source(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001755}
1756
1757static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
1758{
1759 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
1760 radeon_atom_output_lock(encoder, false);
1761}
1762
Dave Airlie4ce001a2009-08-13 16:32:14 +10001763static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
1764{
Alex Deucheraa961392010-05-07 17:05:22 -04001765 struct drm_device *dev = encoder->dev;
1766 struct radeon_device *rdev = dev->dev_private;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001767 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlief28cf332010-01-28 17:15:25 +10001768 struct radeon_encoder_atom_dig *dig;
Alex Deuchera0ae5862010-11-02 05:26:48 +00001769
1770 /* check for pre-DCE3 cards with shared encoders;
1771 * can't really use the links individually, so don't disable
1772 * the encoder if it's in use by another connector
1773 */
1774 if (!ASIC_IS_DCE3(rdev)) {
1775 struct drm_encoder *other_encoder;
1776 struct radeon_encoder *other_radeon_encoder;
1777
1778 list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
1779 other_radeon_encoder = to_radeon_encoder(other_encoder);
1780 if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
1781 drm_helper_encoder_in_use(other_encoder))
1782 goto disable_done;
1783 }
1784 }
1785
Dave Airlie4ce001a2009-08-13 16:32:14 +10001786 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
Dave Airlief28cf332010-01-28 17:15:25 +10001787
Alex Deucheraa961392010-05-07 17:05:22 -04001788 switch (radeon_encoder->encoder_id) {
1789 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1790 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1791 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1792 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1793 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
1794 break;
1795 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1796 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1797 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1798 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1799 if (ASIC_IS_DCE4(rdev))
1800 /* disable the transmitter */
1801 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1802 else {
1803 /* disable the encoder and transmitter */
1804 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1805 atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
1806 }
1807 break;
1808 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Alex Deucheraa961392010-05-07 17:05:22 -04001809 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1810 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deucher99999aa2010-11-16 12:09:41 -05001811 atombios_dvo_setup(encoder, ATOM_DISABLE);
Alex Deucheraa961392010-05-07 17:05:22 -04001812 break;
1813 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1814 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1815 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1816 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1817 atombios_dac_setup(encoder, ATOM_DISABLE);
Alex Deucher8bf3aae2010-05-07 23:17:20 -04001818 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
Alex Deucheraa961392010-05-07 17:05:22 -04001819 atombios_tv_setup(encoder, ATOM_DISABLE);
1820 break;
1821 }
1822
Alex Deuchera0ae5862010-11-02 05:26:48 +00001823disable_done:
Dave Airlief28cf332010-01-28 17:15:25 +10001824 if (radeon_encoder_is_digital(encoder)) {
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001825 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
1826 r600_hdmi_disable(encoder);
Dave Airlief28cf332010-01-28 17:15:25 +10001827 dig = radeon_encoder->enc_priv;
1828 dig->dig_encoder = -1;
1829 }
Dave Airlie4ce001a2009-08-13 16:32:14 +10001830 radeon_encoder->active_device = 0;
1831}
1832
Alex Deucher3e4b9982010-11-16 12:09:42 -05001833/* these are handled by the primary encoders */
1834static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
1835{
1836
1837}
1838
1839static void radeon_atom_ext_commit(struct drm_encoder *encoder)
1840{
1841
1842}
1843
1844static void
1845radeon_atom_ext_mode_set(struct drm_encoder *encoder,
1846 struct drm_display_mode *mode,
1847 struct drm_display_mode *adjusted_mode)
1848{
1849
1850}
1851
1852static void radeon_atom_ext_disable(struct drm_encoder *encoder)
1853{
1854
1855}
1856
1857static void
1858radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
1859{
1860
1861}
1862
1863static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
1864 struct drm_display_mode *mode,
1865 struct drm_display_mode *adjusted_mode)
1866{
1867 return true;
1868}
1869
1870static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
1871 .dpms = radeon_atom_ext_dpms,
1872 .mode_fixup = radeon_atom_ext_mode_fixup,
1873 .prepare = radeon_atom_ext_prepare,
1874 .mode_set = radeon_atom_ext_mode_set,
1875 .commit = radeon_atom_ext_commit,
1876 .disable = radeon_atom_ext_disable,
1877 /* no detect for TMDS/LVDS yet */
1878};
1879
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001880static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
1881 .dpms = radeon_atom_encoder_dpms,
1882 .mode_fixup = radeon_atom_mode_fixup,
1883 .prepare = radeon_atom_encoder_prepare,
1884 .mode_set = radeon_atom_encoder_mode_set,
1885 .commit = radeon_atom_encoder_commit,
Dave Airlie4ce001a2009-08-13 16:32:14 +10001886 .disable = radeon_atom_encoder_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001887 /* no detect for TMDS/LVDS yet */
1888};
1889
1890static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
1891 .dpms = radeon_atom_encoder_dpms,
1892 .mode_fixup = radeon_atom_mode_fixup,
1893 .prepare = radeon_atom_encoder_prepare,
1894 .mode_set = radeon_atom_encoder_mode_set,
1895 .commit = radeon_atom_encoder_commit,
1896 .detect = radeon_atom_dac_detect,
1897};
1898
1899void radeon_enc_destroy(struct drm_encoder *encoder)
1900{
1901 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1902 kfree(radeon_encoder->enc_priv);
1903 drm_encoder_cleanup(encoder);
1904 kfree(radeon_encoder);
1905}
1906
1907static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
1908 .destroy = radeon_enc_destroy,
1909};
1910
Dave Airlie4ce001a2009-08-13 16:32:14 +10001911struct radeon_encoder_atom_dac *
1912radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
1913{
Alex Deucheraffd8582010-04-06 01:22:41 -04001914 struct drm_device *dev = radeon_encoder->base.dev;
1915 struct radeon_device *rdev = dev->dev_private;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001916 struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
1917
1918 if (!dac)
1919 return NULL;
1920
Alex Deucheraffd8582010-04-06 01:22:41 -04001921 dac->tv_std = radeon_atombios_get_tv_info(rdev);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001922 return dac;
1923}
1924
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001925struct radeon_encoder_atom_dig *
1926radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
1927{
Alex Deucher5137ee92010-08-12 18:58:47 -04001928 int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001929 struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
1930
1931 if (!dig)
1932 return NULL;
1933
1934 /* coherent mode by default */
1935 dig->coherent_mode = true;
Dave Airlief28cf332010-01-28 17:15:25 +10001936 dig->dig_encoder = -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001937
Alex Deucher5137ee92010-08-12 18:58:47 -04001938 if (encoder_enum == 2)
1939 dig->linkb = true;
1940 else
1941 dig->linkb = false;
1942
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001943 return dig;
1944}
1945
1946void
Alex Deucher5137ee92010-08-12 18:58:47 -04001947radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001948{
Dave Airliedfee5612009-10-02 09:19:09 +10001949 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001950 struct drm_encoder *encoder;
1951 struct radeon_encoder *radeon_encoder;
1952
1953 /* see if we already added it */
1954 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1955 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5137ee92010-08-12 18:58:47 -04001956 if (radeon_encoder->encoder_enum == encoder_enum) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001957 radeon_encoder->devices |= supported_device;
1958 return;
1959 }
1960
1961 }
1962
1963 /* add a new one */
1964 radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
1965 if (!radeon_encoder)
1966 return;
1967
1968 encoder = &radeon_encoder->base;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001969 switch (rdev->num_crtc) {
1970 case 1:
Dave Airliedfee5612009-10-02 09:19:09 +10001971 encoder->possible_crtcs = 0x1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001972 break;
1973 case 2:
1974 default:
Dave Airliedfee5612009-10-02 09:19:09 +10001975 encoder->possible_crtcs = 0x3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001976 break;
1977 case 6:
1978 encoder->possible_crtcs = 0x3f;
1979 break;
1980 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001981
1982 radeon_encoder->enc_priv = NULL;
1983
Alex Deucher5137ee92010-08-12 18:58:47 -04001984 radeon_encoder->encoder_enum = encoder_enum;
1985 radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001986 radeon_encoder->devices = supported_device;
Jerome Glissec93bb852009-07-13 21:04:08 +02001987 radeon_encoder->rmx_type = RMX_OFF;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001988 radeon_encoder->underscan_type = UNDERSCAN_OFF;
Alex Deucher3e4b9982010-11-16 12:09:42 -05001989 radeon_encoder->is_ext_encoder = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001990
1991 switch (radeon_encoder->encoder_id) {
1992 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1993 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1994 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1995 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1996 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1997 radeon_encoder->rmx_type = RMX_FULL;
1998 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
1999 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2000 } else {
2001 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2002 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
Alex Deucher430f70d2010-08-04 03:45:04 -04002003 if (ASIC_IS_AVIVO(rdev))
2004 radeon_encoder->underscan_type = UNDERSCAN_AUTO;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002005 }
2006 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2007 break;
2008 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2009 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
Alex Deucheraffd8582010-04-06 01:22:41 -04002010 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002011 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2012 break;
2013 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2014 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2015 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2016 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
Dave Airlie4ce001a2009-08-13 16:32:14 +10002017 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002018 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2019 break;
2020 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2021 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2022 case ENCODER_OBJECT_ID_INTERNAL_DDI:
2023 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2024 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2025 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2026 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deucher60d15f52009-09-08 14:22:45 -04002027 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2028 radeon_encoder->rmx_type = RMX_FULL;
2029 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2030 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
Alex Deucher3e4b9982010-11-16 12:09:42 -05002031 } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
2032 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
2033 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
Alex Deucher60d15f52009-09-08 14:22:45 -04002034 } else {
2035 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2036 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
Alex Deucher430f70d2010-08-04 03:45:04 -04002037 if (ASIC_IS_AVIVO(rdev))
2038 radeon_encoder->underscan_type = UNDERSCAN_AUTO;
Alex Deucher60d15f52009-09-08 14:22:45 -04002039 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002040 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2041 break;
Alex Deucher3e4b9982010-11-16 12:09:42 -05002042 case ENCODER_OBJECT_ID_SI170B:
2043 case ENCODER_OBJECT_ID_CH7303:
2044 case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
2045 case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
2046 case ENCODER_OBJECT_ID_TITFP513:
2047 case ENCODER_OBJECT_ID_VT1623:
2048 case ENCODER_OBJECT_ID_HDMI_SI1930:
2049 /* these are handled by the primary encoders */
2050 radeon_encoder->is_ext_encoder = true;
2051 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2052 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2053 else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
2054 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
2055 else
2056 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2057 drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
2058 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002059 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002060}