blob: 3b7078453e7fbf9a8e2b4e5e3e3badbcc2655031 [file] [log] [blame]
Arnd Bergmannae209cf2005-06-23 09:43:54 +10001/*
Arnd Bergmannf3f66f52005-10-31 20:08:37 -05002 * IOMMU implementation for Cell Broadband Processor Architecture
Arnd Bergmannae209cf2005-06-23 09:43:54 +10003 *
Michael Ellerman99e139122008-01-30 11:03:44 +11004 * (C) Copyright IBM Corporation 2006-2008
Arnd Bergmannae209cf2005-06-23 09:43:54 +10005 *
Jeremy Kerr165785e2006-11-11 17:25:18 +11006 * Author: Jeremy Kerr <jk@ozlabs.org>
Arnd Bergmannae209cf2005-06-23 09:43:54 +10007 *
Jeremy Kerr165785e2006-11-11 17:25:18 +11008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
Arnd Bergmannae209cf2005-06-23 09:43:54 +100021 */
22
23#undef DEBUG
24
25#include <linux/kernel.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100026#include <linux/init.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110027#include <linux/interrupt.h>
28#include <linux/notifier.h>
Michael Ellermanccd05d02008-02-08 16:37:02 +110029#include <linux/of.h>
Jon Loeligerd8caf742007-11-13 11:10:58 -060030#include <linux/of_platform.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080031#include <linux/lmb.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100032
Arnd Bergmannae209cf2005-06-23 09:43:54 +100033#include <asm/prom.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110034#include <asm/iommu.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100035#include <asm/machdep.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110036#include <asm/pci-bridge.h>
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +010037#include <asm/udbg.h>
Ishizaki Kou9858ee82007-12-04 19:38:24 +110038#include <asm/firmware.h>
Benjamin Herrenschmidteef686a02007-10-04 15:40:42 +100039#include <asm/cell-regs.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100040
Jeremy Kerr165785e2006-11-11 17:25:18 +110041#include "interrupt.h"
Arnd Bergmannae209cf2005-06-23 09:43:54 +100042
Jeremy Kerr165785e2006-11-11 17:25:18 +110043/* Define CELL_IOMMU_REAL_UNMAP to actually unmap non-used pages
44 * instead of leaving them mapped to some dummy page. This can be
45 * enabled once the appropriate workarounds for spider bugs have
46 * been enabled
47 */
48#define CELL_IOMMU_REAL_UNMAP
Arnd Bergmannae209cf2005-06-23 09:43:54 +100049
Jeremy Kerr165785e2006-11-11 17:25:18 +110050/* Define CELL_IOMMU_STRICT_PROTECTION to enforce protection of
51 * IO PTEs based on the transfer direction. That can be enabled
52 * once spider-net has been fixed to pass the correct direction
53 * to the DMA mapping functions
54 */
55#define CELL_IOMMU_STRICT_PROTECTION
Arnd Bergmannae209cf2005-06-23 09:43:54 +100056
Arnd Bergmannae209cf2005-06-23 09:43:54 +100057
Jeremy Kerr165785e2006-11-11 17:25:18 +110058#define NR_IOMMUS 2
Arnd Bergmannae209cf2005-06-23 09:43:54 +100059
Jeremy Kerr165785e2006-11-11 17:25:18 +110060/* IOC mmap registers */
61#define IOC_Reg_Size 0x2000
Arnd Bergmannae209cf2005-06-23 09:43:54 +100062
Jeremy Kerr165785e2006-11-11 17:25:18 +110063#define IOC_IOPT_CacheInvd 0x908
64#define IOC_IOPT_CacheInvd_NE_Mask 0xffe0000000000000ul
65#define IOC_IOPT_CacheInvd_IOPTE_Mask 0x000003fffffffff8ul
66#define IOC_IOPT_CacheInvd_Busy 0x0000000000000001ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100067
Jeremy Kerr165785e2006-11-11 17:25:18 +110068#define IOC_IOST_Origin 0x918
69#define IOC_IOST_Origin_E 0x8000000000000000ul
70#define IOC_IOST_Origin_HW 0x0000000000000800ul
71#define IOC_IOST_Origin_HL 0x0000000000000400ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100072
Jeremy Kerr165785e2006-11-11 17:25:18 +110073#define IOC_IO_ExcpStat 0x920
74#define IOC_IO_ExcpStat_V 0x8000000000000000ul
75#define IOC_IO_ExcpStat_SPF_Mask 0x6000000000000000ul
76#define IOC_IO_ExcpStat_SPF_S 0x6000000000000000ul
77#define IOC_IO_ExcpStat_SPF_P 0x4000000000000000ul
78#define IOC_IO_ExcpStat_ADDR_Mask 0x00000007fffff000ul
79#define IOC_IO_ExcpStat_RW_Mask 0x0000000000000800ul
80#define IOC_IO_ExcpStat_IOID_Mask 0x00000000000007fful
Arnd Bergmannae209cf2005-06-23 09:43:54 +100081
Jeremy Kerr165785e2006-11-11 17:25:18 +110082#define IOC_IO_ExcpMask 0x928
83#define IOC_IO_ExcpMask_SFE 0x4000000000000000ul
84#define IOC_IO_ExcpMask_PFE 0x2000000000000000ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100085
Jeremy Kerr165785e2006-11-11 17:25:18 +110086#define IOC_IOCmd_Offset 0x1000
Arnd Bergmannae209cf2005-06-23 09:43:54 +100087
Jeremy Kerr165785e2006-11-11 17:25:18 +110088#define IOC_IOCmd_Cfg 0xc00
89#define IOC_IOCmd_Cfg_TE 0x0000800000000000ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100090
Arnd Bergmannae209cf2005-06-23 09:43:54 +100091
Jeremy Kerr165785e2006-11-11 17:25:18 +110092/* Segment table entries */
93#define IOSTE_V 0x8000000000000000ul /* valid */
94#define IOSTE_H 0x4000000000000000ul /* cache hint */
95#define IOSTE_PT_Base_RPN_Mask 0x3ffffffffffff000ul /* base RPN of IOPT */
96#define IOSTE_NPPT_Mask 0x0000000000000fe0ul /* no. pages in IOPT */
97#define IOSTE_PS_Mask 0x0000000000000007ul /* page size */
98#define IOSTE_PS_4K 0x0000000000000001ul /* - 4kB */
99#define IOSTE_PS_64K 0x0000000000000003ul /* - 64kB */
100#define IOSTE_PS_1M 0x0000000000000005ul /* - 1MB */
101#define IOSTE_PS_16M 0x0000000000000007ul /* - 16MB */
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000102
Jeremy Kerr165785e2006-11-11 17:25:18 +1100103/* Page table entries */
104#define IOPTE_PP_W 0x8000000000000000ul /* protection: write */
105#define IOPTE_PP_R 0x4000000000000000ul /* protection: read */
106#define IOPTE_M 0x2000000000000000ul /* coherency required */
107#define IOPTE_SO_R 0x1000000000000000ul /* ordering: writes */
108#define IOPTE_SO_RW 0x1800000000000000ul /* ordering: r & w */
109#define IOPTE_RPN_Mask 0x07fffffffffff000ul /* RPN */
110#define IOPTE_H 0x0000000000000800ul /* cache hint */
111#define IOPTE_IOID_Mask 0x00000000000007fful /* ioid */
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000112
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000113
Jeremy Kerr165785e2006-11-11 17:25:18 +1100114/* IOMMU sizing */
115#define IO_SEGMENT_SHIFT 28
Michael Ellerman225d4902008-02-29 18:33:27 +1100116#define IO_PAGENO_BITS(shift) (IO_SEGMENT_SHIFT - (shift))
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000117
Jeremy Kerr165785e2006-11-11 17:25:18 +1100118/* The high bit needs to be set on every DMA address */
119#define SPIDER_DMA_OFFSET 0x80000000ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000120
Jeremy Kerr165785e2006-11-11 17:25:18 +1100121struct iommu_window {
122 struct list_head list;
123 struct cbe_iommu *iommu;
124 unsigned long offset;
125 unsigned long size;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100126 unsigned int ioid;
127 struct iommu_table table;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100128};
129
Jeremy Kerr165785e2006-11-11 17:25:18 +1100130#define NAMESIZE 8
131struct cbe_iommu {
132 int nid;
133 char name[NAMESIZE];
134 void __iomem *xlate_regs;
135 void __iomem *cmd_regs;
136 unsigned long *stab;
137 unsigned long *ptab;
138 void *pad_page;
139 struct list_head windows;
140};
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000141
Jeremy Kerr165785e2006-11-11 17:25:18 +1100142/* Static array of iommus, one per node
143 * each contains a list of windows, keyed from dma_window property
144 * - on bus setup, look for a matching window, or create one
145 * - on dev setup, assign iommu_table ptr
146 */
147static struct cbe_iommu iommus[NR_IOMMUS];
148static int cbe_nr_iommus;
149
150static void invalidate_tce_cache(struct cbe_iommu *iommu, unsigned long *pte,
151 long n_ptes)
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000152{
Al Viro9340b0d2007-02-09 16:38:15 +0000153 unsigned long __iomem *reg;
154 unsigned long val;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100155 long n;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000156
Jeremy Kerr165785e2006-11-11 17:25:18 +1100157 reg = iommu->xlate_regs + IOC_IOPT_CacheInvd;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000158
Jeremy Kerr165785e2006-11-11 17:25:18 +1100159 while (n_ptes > 0) {
160 /* we can invalidate up to 1 << 11 PTEs at once */
161 n = min(n_ptes, 1l << 11);
162 val = (((n /*- 1*/) << 53) & IOC_IOPT_CacheInvd_NE_Mask)
163 | (__pa(pte) & IOC_IOPT_CacheInvd_IOPTE_Mask)
164 | IOC_IOPT_CacheInvd_Busy;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000165
Jeremy Kerr165785e2006-11-11 17:25:18 +1100166 out_be64(reg, val);
167 while (in_be64(reg) & IOC_IOPT_CacheInvd_Busy)
168 ;
169
170 n_ptes -= n;
171 pte += n;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000172 }
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000173}
174
Jeremy Kerr165785e2006-11-11 17:25:18 +1100175static void tce_build_cell(struct iommu_table *tbl, long index, long npages,
Mark Nelson4f3dd8a2008-07-16 05:51:47 +1000176 unsigned long uaddr, enum dma_data_direction direction,
177 struct dma_attrs *attrs)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100178{
Jeremy Kerr165785e2006-11-11 17:25:18 +1100179 int i;
180 unsigned long *io_pte, base_pte;
181 struct iommu_window *window =
182 container_of(tbl, struct iommu_window, table);
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +1100183
Jeremy Kerr165785e2006-11-11 17:25:18 +1100184 /* implementing proper protection causes problems with the spidernet
185 * driver - check mapping directions later, but allow read & write by
186 * default for now.*/
187#ifdef CELL_IOMMU_STRICT_PROTECTION
188 /* to avoid referencing a global, we use a trick here to setup the
189 * protection bit. "prot" is setup to be 3 fields of 4 bits apprended
190 * together for each of the 3 supported direction values. It is then
191 * shifted left so that the fields matching the desired direction
192 * lands on the appropriate bits, and other bits are masked out.
193 */
194 const unsigned long prot = 0xc48;
195 base_pte =
196 ((prot << (52 + 4 * direction)) & (IOPTE_PP_W | IOPTE_PP_R))
197 | IOPTE_M | IOPTE_SO_RW | (window->ioid & IOPTE_IOID_Mask);
198#else
199 base_pte = IOPTE_PP_W | IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW |
200 (window->ioid & IOPTE_IOID_Mask);
201#endif
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100202
Michael Ellerman0d7386e2008-02-29 18:33:23 +1100203 io_pte = (unsigned long *)tbl->it_base + (index - tbl->it_offset);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100204
Jeremy Kerr165785e2006-11-11 17:25:18 +1100205 for (i = 0; i < npages; i++, uaddr += IOMMU_PAGE_SIZE)
206 io_pte[i] = base_pte | (__pa(uaddr) & IOPTE_RPN_Mask);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100207
Jeremy Kerr165785e2006-11-11 17:25:18 +1100208 mb();
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100209
Jeremy Kerr165785e2006-11-11 17:25:18 +1100210 invalidate_tce_cache(window->iommu, io_pte, npages);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100211
Jeremy Kerr165785e2006-11-11 17:25:18 +1100212 pr_debug("tce_build_cell(index=%lx,n=%lx,dir=%d,base_pte=%lx)\n",
213 index, npages, direction, base_pte);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100214}
215
Jeremy Kerr165785e2006-11-11 17:25:18 +1100216static void tce_free_cell(struct iommu_table *tbl, long index, long npages)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100217{
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100218
Jeremy Kerr165785e2006-11-11 17:25:18 +1100219 int i;
220 unsigned long *io_pte, pte;
221 struct iommu_window *window =
222 container_of(tbl, struct iommu_window, table);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100223
Jeremy Kerr165785e2006-11-11 17:25:18 +1100224 pr_debug("tce_free_cell(index=%lx,n=%lx)\n", index, npages);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100225
Jeremy Kerr165785e2006-11-11 17:25:18 +1100226#ifdef CELL_IOMMU_REAL_UNMAP
227 pte = 0;
228#else
229 /* spider bridge does PCI reads after freeing - insert a mapping
230 * to a scratch page instead of an invalid entry */
231 pte = IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW | __pa(window->iommu->pad_page)
232 | (window->ioid & IOPTE_IOID_Mask);
233#endif
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100234
Michael Ellerman0d7386e2008-02-29 18:33:23 +1100235 io_pte = (unsigned long *)tbl->it_base + (index - tbl->it_offset);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100236
Jeremy Kerr165785e2006-11-11 17:25:18 +1100237 for (i = 0; i < npages; i++)
238 io_pte[i] = pte;
239
240 mb();
241
242 invalidate_tce_cache(window->iommu, io_pte, npages);
243}
244
245static irqreturn_t ioc_interrupt(int irq, void *data)
246{
247 unsigned long stat;
248 struct cbe_iommu *iommu = data;
249
250 stat = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
251
252 /* Might want to rate limit it */
253 printk(KERN_ERR "iommu: DMA exception 0x%016lx\n", stat);
254 printk(KERN_ERR " V=%d, SPF=[%c%c], RW=%s, IOID=0x%04x\n",
255 !!(stat & IOC_IO_ExcpStat_V),
256 (stat & IOC_IO_ExcpStat_SPF_S) ? 'S' : ' ',
257 (stat & IOC_IO_ExcpStat_SPF_P) ? 'P' : ' ',
258 (stat & IOC_IO_ExcpStat_RW_Mask) ? "Read" : "Write",
259 (unsigned int)(stat & IOC_IO_ExcpStat_IOID_Mask));
260 printk(KERN_ERR " page=0x%016lx\n",
261 stat & IOC_IO_ExcpStat_ADDR_Mask);
262
263 /* clear interrupt */
264 stat &= ~IOC_IO_ExcpStat_V;
265 out_be64(iommu->xlate_regs + IOC_IO_ExcpStat, stat);
266
267 return IRQ_HANDLED;
268}
269
270static int cell_iommu_find_ioc(int nid, unsigned long *base)
271{
272 struct device_node *np;
273 struct resource r;
274
275 *base = 0;
276
277 /* First look for new style /be nodes */
278 for_each_node_by_name(np, "ioc") {
279 if (of_node_to_nid(np) != nid)
280 continue;
281 if (of_address_to_resource(np, 0, &r)) {
282 printk(KERN_ERR "iommu: can't get address for %s\n",
283 np->full_name);
284 continue;
285 }
286 *base = r.start;
287 of_node_put(np);
288 return 0;
289 }
290
291 /* Ok, let's try the old way */
292 for_each_node_by_type(np, "cpu") {
293 const unsigned int *nidp;
294 const unsigned long *tmp;
295
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000296 nidp = of_get_property(np, "node-id", NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100297 if (nidp && *nidp == nid) {
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000298 tmp = of_get_property(np, "ioc-translation", NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100299 if (tmp) {
300 *base = *tmp;
301 of_node_put(np);
302 return 0;
303 }
304 }
305 }
306
307 return -ENODEV;
308}
309
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100310static void cell_iommu_setup_stab(struct cbe_iommu *iommu,
Michael Ellerman41347912008-01-30 01:14:01 +1100311 unsigned long dbase, unsigned long dsize,
312 unsigned long fbase, unsigned long fsize)
Jeremy Kerr165785e2006-11-11 17:25:18 +1100313{
314 struct page *page;
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100315 unsigned long segments, stab_size;
Michael Ellerman41347912008-01-30 01:14:01 +1100316
317 segments = max(dbase + dsize, fbase + fsize) >> IO_SEGMENT_SHIFT;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100318
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100319 pr_debug("%s: iommu[%d]: segments: %lu\n",
Harvey Harrisone48b1b42008-03-29 08:21:07 +1100320 __func__, iommu->nid, segments);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100321
322 /* set up the segment table */
Michael Ellerman3ca66442008-01-21 18:01:43 +1100323 stab_size = segments * sizeof(unsigned long);
324 page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(stab_size));
Jeremy Kerr165785e2006-11-11 17:25:18 +1100325 BUG_ON(!page);
326 iommu->stab = page_address(page);
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100327 memset(iommu->stab, 0, stab_size);
328}
Jeremy Kerr165785e2006-11-11 17:25:18 +1100329
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100330static unsigned long *cell_iommu_alloc_ptab(struct cbe_iommu *iommu,
331 unsigned long base, unsigned long size, unsigned long gap_base,
Michael Ellerman225d4902008-02-29 18:33:27 +1100332 unsigned long gap_size, unsigned long page_shift)
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100333{
334 struct page *page;
335 int i;
336 unsigned long reg, segments, pages_per_segment, ptab_size,
337 n_pte_pages, start_seg, *ptab;
338
339 start_seg = base >> IO_SEGMENT_SHIFT;
340 segments = size >> IO_SEGMENT_SHIFT;
Michael Ellerman225d4902008-02-29 18:33:27 +1100341 pages_per_segment = 1ull << IO_PAGENO_BITS(page_shift);
342 /* PTEs for each segment must start on a 4K bounday */
343 pages_per_segment = max(pages_per_segment,
344 (1 << 12) / sizeof(unsigned long));
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100345
Jeremy Kerr165785e2006-11-11 17:25:18 +1100346 ptab_size = segments * pages_per_segment * sizeof(unsigned long);
Harvey Harrisone48b1b42008-03-29 08:21:07 +1100347 pr_debug("%s: iommu[%d]: ptab_size: %lu, order: %d\n", __func__,
Jeremy Kerr165785e2006-11-11 17:25:18 +1100348 iommu->nid, ptab_size, get_order(ptab_size));
349 page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(ptab_size));
350 BUG_ON(!page);
351
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100352 ptab = page_address(page);
353 memset(ptab, 0, ptab_size);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100354
Michael Ellerman3d3e6da2008-02-29 18:33:26 +1100355 /* number of 4K pages needed for a page table */
356 n_pte_pages = (pages_per_segment * sizeof(unsigned long)) >> 12;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100357
358 pr_debug("%s: iommu[%d]: stab at %p, ptab at %p, n_pte_pages: %lu\n",
Harvey Harrisone48b1b42008-03-29 08:21:07 +1100359 __func__, iommu->nid, iommu->stab, ptab,
Jeremy Kerr165785e2006-11-11 17:25:18 +1100360 n_pte_pages);
361
362 /* initialise the STEs */
363 reg = IOSTE_V | ((n_pte_pages - 1) << 5);
364
Michael Ellerman225d4902008-02-29 18:33:27 +1100365 switch (page_shift) {
366 case 12: reg |= IOSTE_PS_4K; break;
367 case 16: reg |= IOSTE_PS_64K; break;
368 case 20: reg |= IOSTE_PS_1M; break;
369 case 24: reg |= IOSTE_PS_16M; break;
370 default: BUG();
Jeremy Kerr165785e2006-11-11 17:25:18 +1100371 }
372
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100373 gap_base = gap_base >> IO_SEGMENT_SHIFT;
374 gap_size = gap_size >> IO_SEGMENT_SHIFT;
375
Jeremy Kerr165785e2006-11-11 17:25:18 +1100376 pr_debug("Setting up IOMMU stab:\n");
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100377 for (i = start_seg; i < (start_seg + segments); i++) {
378 if (i >= gap_base && i < (gap_base + gap_size)) {
379 pr_debug("\toverlap at %d, skipping\n", i);
380 continue;
381 }
Michael Ellerman3d3e6da2008-02-29 18:33:26 +1100382 iommu->stab[i] = reg | (__pa(ptab) + (n_pte_pages << 12) *
383 (i - start_seg));
Jeremy Kerr165785e2006-11-11 17:25:18 +1100384 pr_debug("\t[%d] 0x%016lx\n", i, iommu->stab[i]);
385 }
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100386
387 return ptab;
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100388}
389
390static void cell_iommu_enable_hardware(struct cbe_iommu *iommu)
391{
392 int ret;
393 unsigned long reg, xlate_base;
394 unsigned int virq;
395
396 if (cell_iommu_find_ioc(iommu->nid, &xlate_base))
397 panic("%s: missing IOC register mappings for node %d\n",
Harvey Harrisone48b1b42008-03-29 08:21:07 +1100398 __func__, iommu->nid);
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100399
400 iommu->xlate_regs = ioremap(xlate_base, IOC_Reg_Size);
401 iommu->cmd_regs = iommu->xlate_regs + IOC_IOCmd_Offset;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100402
403 /* ensure that the STEs have updated */
404 mb();
405
406 /* setup interrupts for the iommu. */
407 reg = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
408 out_be64(iommu->xlate_regs + IOC_IO_ExcpStat,
409 reg & ~IOC_IO_ExcpStat_V);
410 out_be64(iommu->xlate_regs + IOC_IO_ExcpMask,
411 IOC_IO_ExcpMask_PFE | IOC_IO_ExcpMask_SFE);
412
413 virq = irq_create_mapping(NULL,
414 IIC_IRQ_IOEX_ATI | (iommu->nid << IIC_IRQ_NODE_SHIFT));
415 BUG_ON(virq == NO_IRQ);
416
417 ret = request_irq(virq, ioc_interrupt, IRQF_DISABLED,
418 iommu->name, iommu);
419 BUG_ON(ret);
420
421 /* set the IOC segment table origin register (and turn on the iommu) */
422 reg = IOC_IOST_Origin_E | __pa(iommu->stab) | IOC_IOST_Origin_HW;
423 out_be64(iommu->xlate_regs + IOC_IOST_Origin, reg);
424 in_be64(iommu->xlate_regs + IOC_IOST_Origin);
425
426 /* turn on IO translation */
427 reg = in_be64(iommu->cmd_regs + IOC_IOCmd_Cfg) | IOC_IOCmd_Cfg_TE;
428 out_be64(iommu->cmd_regs + IOC_IOCmd_Cfg, reg);
429}
430
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100431static void cell_iommu_setup_hardware(struct cbe_iommu *iommu,
432 unsigned long base, unsigned long size)
433{
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100434 cell_iommu_setup_stab(iommu, base, size, 0, 0);
Michael Ellerman225d4902008-02-29 18:33:27 +1100435 iommu->ptab = cell_iommu_alloc_ptab(iommu, base, size, 0, 0,
436 IOMMU_PAGE_SHIFT);
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100437 cell_iommu_enable_hardware(iommu);
438}
439
Jeremy Kerr165785e2006-11-11 17:25:18 +1100440#if 0/* Unused for now */
441static struct iommu_window *find_window(struct cbe_iommu *iommu,
442 unsigned long offset, unsigned long size)
443{
444 struct iommu_window *window;
445
446 /* todo: check for overlapping (but not equal) windows) */
447
448 list_for_each_entry(window, &(iommu->windows), list) {
449 if (window->offset == offset && window->size == size)
450 return window;
451 }
452
453 return NULL;
454}
455#endif
456
Michael Ellermanc96b5122008-01-30 01:14:02 +1100457static inline u32 cell_iommu_get_ioid(struct device_node *np)
458{
459 const u32 *ioid;
460
461 ioid = of_get_property(np, "ioid", NULL);
462 if (ioid == NULL) {
463 printk(KERN_WARNING "iommu: missing ioid for %s using 0\n",
464 np->full_name);
465 return 0;
466 }
467
468 return *ioid;
469}
470
Jeremy Kerr165785e2006-11-11 17:25:18 +1100471static struct iommu_window * __init
472cell_iommu_setup_window(struct cbe_iommu *iommu, struct device_node *np,
473 unsigned long offset, unsigned long size,
474 unsigned long pte_offset)
475{
476 struct iommu_window *window;
Michael Ellermanedf441f2008-02-29 18:33:24 +1100477 struct page *page;
Michael Ellermanc96b5122008-01-30 01:14:02 +1100478 u32 ioid;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100479
Michael Ellermanc96b5122008-01-30 01:14:02 +1100480 ioid = cell_iommu_get_ioid(np);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100481
482 window = kmalloc_node(sizeof(*window), GFP_KERNEL, iommu->nid);
483 BUG_ON(window == NULL);
484
485 window->offset = offset;
486 window->size = size;
Michael Ellermanc96b5122008-01-30 01:14:02 +1100487 window->ioid = ioid;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100488 window->iommu = iommu;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100489
490 window->table.it_blocksize = 16;
491 window->table.it_base = (unsigned long)iommu->ptab;
492 window->table.it_index = iommu->nid;
Michael Ellerman08e024272008-02-29 18:33:23 +1100493 window->table.it_offset = (offset >> IOMMU_PAGE_SHIFT) + pte_offset;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100494 window->table.it_size = size >> IOMMU_PAGE_SHIFT;
495
496 iommu_init_table(&window->table, iommu->nid);
497
498 pr_debug("\tioid %d\n", window->ioid);
499 pr_debug("\tblocksize %ld\n", window->table.it_blocksize);
500 pr_debug("\tbase 0x%016lx\n", window->table.it_base);
501 pr_debug("\toffset 0x%lx\n", window->table.it_offset);
502 pr_debug("\tsize %ld\n", window->table.it_size);
503
504 list_add(&window->list, &iommu->windows);
505
506 if (offset != 0)
507 return window;
508
509 /* We need to map and reserve the first IOMMU page since it's used
510 * by the spider workaround. In theory, we only need to do that when
511 * running on spider but it doesn't really matter.
512 *
513 * This code also assumes that we have a window that starts at 0,
514 * which is the case on all spider based blades.
515 */
Michael Ellermanedf441f2008-02-29 18:33:24 +1100516 page = alloc_pages_node(iommu->nid, GFP_KERNEL, 0);
517 BUG_ON(!page);
518 iommu->pad_page = page_address(page);
519 clear_page(iommu->pad_page);
520
Jeremy Kerr165785e2006-11-11 17:25:18 +1100521 __set_bit(0, window->table.it_map);
522 tce_build_cell(&window->table, window->table.it_offset, 1,
Mark Nelson4f3dd8a2008-07-16 05:51:47 +1000523 (unsigned long)iommu->pad_page, DMA_TO_DEVICE, NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100524 window->table.it_hint = window->table.it_blocksize;
525
526 return window;
527}
528
529static struct cbe_iommu *cell_iommu_for_node(int nid)
530{
531 int i;
532
533 for (i = 0; i < cbe_nr_iommus; i++)
534 if (iommus[i].nid == nid)
535 return &iommus[i];
536 return NULL;
537}
538
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100539static unsigned long cell_dma_direct_offset;
540
Michael Ellerman99e139122008-01-30 11:03:44 +1100541static unsigned long dma_iommu_fixed_base;
542struct dma_mapping_ops dma_iommu_fixed_ops;
543
Mark Nelson7e5f8102008-07-05 05:05:44 +1000544static struct iommu_table *cell_get_iommu_table(struct device *dev)
Jeremy Kerr165785e2006-11-11 17:25:18 +1100545{
546 struct iommu_window *window;
547 struct cbe_iommu *iommu;
548 struct dev_archdata *archdata = &dev->archdata;
549
Jeremy Kerr165785e2006-11-11 17:25:18 +1100550 /* Current implementation uses the first window available in that
551 * node's iommu. We -might- do something smarter later though it may
552 * never be necessary
553 */
554 iommu = cell_iommu_for_node(archdata->numa_node);
555 if (iommu == NULL || list_empty(&iommu->windows)) {
556 printk(KERN_ERR "iommu: missing iommu for %s (node %d)\n",
557 archdata->of_node ? archdata->of_node->full_name : "?",
558 archdata->numa_node);
Mark Nelson7e5f8102008-07-05 05:05:44 +1000559 return NULL;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100560 }
561 window = list_entry(iommu->windows.next, struct iommu_window, list);
562
Mark Nelson7e5f8102008-07-05 05:05:44 +1000563 return &window->table;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100564}
565
Michael Ellermanf9660e82008-02-29 18:33:22 +1100566static void cell_dma_dev_setup_fixed(struct device *dev);
Michael Ellerman99e139122008-01-30 11:03:44 +1100567
Michael Ellerman86865772008-01-30 01:14:01 +1100568static void cell_dma_dev_setup(struct device *dev)
569{
570 struct dev_archdata *archdata = &dev->archdata;
571
Michael Ellerman99e139122008-01-30 11:03:44 +1100572 /* Order is important here, these are not mutually exclusive */
573 if (get_dma_ops(dev) == &dma_iommu_fixed_ops)
Michael Ellermanf9660e82008-02-29 18:33:22 +1100574 cell_dma_dev_setup_fixed(dev);
Michael Ellerman99e139122008-01-30 11:03:44 +1100575 else if (get_pci_dma_ops() == &dma_iommu_ops)
Mark Nelson7e5f8102008-07-05 05:05:44 +1000576 archdata->dma_data = cell_get_iommu_table(dev);
Michael Ellerman86865772008-01-30 01:14:01 +1100577 else if (get_pci_dma_ops() == &dma_direct_ops)
578 archdata->dma_data = (void *)cell_dma_direct_offset;
579 else
580 BUG();
581}
582
Jeremy Kerr165785e2006-11-11 17:25:18 +1100583static void cell_pci_dma_dev_setup(struct pci_dev *dev)
584{
585 cell_dma_dev_setup(&dev->dev);
586}
587
588static int cell_of_bus_notify(struct notifier_block *nb, unsigned long action,
589 void *data)
590{
591 struct device *dev = data;
592
593 /* We are only intereted in device addition */
594 if (action != BUS_NOTIFY_ADD_DEVICE)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100595 return 0;
596
Jeremy Kerr165785e2006-11-11 17:25:18 +1100597 /* We use the PCI DMA ops */
Stephen Rothwell57190702007-03-04 17:02:41 +1100598 dev->archdata.dma_ops = get_pci_dma_ops();
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100599
Jeremy Kerr165785e2006-11-11 17:25:18 +1100600 cell_dma_dev_setup(dev);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100601
602 return 0;
603}
604
Jeremy Kerr165785e2006-11-11 17:25:18 +1100605static struct notifier_block cell_of_bus_notifier = {
606 .notifier_call = cell_of_bus_notify
607};
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100608
Jeremy Kerr165785e2006-11-11 17:25:18 +1100609static int __init cell_iommu_get_window(struct device_node *np,
610 unsigned long *base,
611 unsigned long *size)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100612{
Jeremy Kerr165785e2006-11-11 17:25:18 +1100613 const void *dma_window;
614 unsigned long index;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100615
Jeremy Kerr165785e2006-11-11 17:25:18 +1100616 /* Use ibm,dma-window if available, else, hard code ! */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000617 dma_window = of_get_property(np, "ibm,dma-window", NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100618 if (dma_window == NULL) {
619 *base = 0;
620 *size = 0x80000000u;
621 return -ENODEV;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100622 }
623
Jeremy Kerr165785e2006-11-11 17:25:18 +1100624 of_parse_dma_window(np, dma_window, &index, base, size);
625 return 0;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100626}
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000627
Michael Ellerman209bfbb2008-01-30 01:13:59 +1100628static struct cbe_iommu * __init cell_iommu_alloc(struct device_node *np)
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000629{
Jeremy Kerr165785e2006-11-11 17:25:18 +1100630 struct cbe_iommu *iommu;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100631 int nid, i;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000632
Jeremy Kerr165785e2006-11-11 17:25:18 +1100633 /* Get node ID */
634 nid = of_node_to_nid(np);
635 if (nid < 0) {
636 printk(KERN_ERR "iommu: failed to get node for %s\n",
637 np->full_name);
Michael Ellerman209bfbb2008-01-30 01:13:59 +1100638 return NULL;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100639 }
640 pr_debug("iommu: setting up iommu for node %d (%s)\n",
641 nid, np->full_name);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100642
Jeremy Kerr165785e2006-11-11 17:25:18 +1100643 /* XXX todo: If we can have multiple windows on the same IOMMU, which
644 * isn't the case today, we probably want here to check wether the
645 * iommu for that node is already setup.
646 * However, there might be issue with getting the size right so let's
647 * ignore that for now. We might want to completely get rid of the
648 * multiple window support since the cell iommu supports per-page ioids
649 */
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100650
Jeremy Kerr165785e2006-11-11 17:25:18 +1100651 if (cbe_nr_iommus >= NR_IOMMUS) {
652 printk(KERN_ERR "iommu: too many IOMMUs detected ! (%s)\n",
653 np->full_name);
Michael Ellerman209bfbb2008-01-30 01:13:59 +1100654 return NULL;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100655 }
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000656
Jeremy Kerr165785e2006-11-11 17:25:18 +1100657 /* Init base fields */
658 i = cbe_nr_iommus++;
659 iommu = &iommus[i];
Al Viro9340b0d2007-02-09 16:38:15 +0000660 iommu->stab = NULL;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100661 iommu->nid = nid;
662 snprintf(iommu->name, sizeof(iommu->name), "iommu%d", i);
663 INIT_LIST_HEAD(&iommu->windows);
664
Michael Ellerman209bfbb2008-01-30 01:13:59 +1100665 return iommu;
666}
667
668static void __init cell_iommu_init_one(struct device_node *np,
669 unsigned long offset)
670{
671 struct cbe_iommu *iommu;
672 unsigned long base, size;
673
674 iommu = cell_iommu_alloc(np);
675 if (!iommu)
676 return;
677
Jeremy Kerr165785e2006-11-11 17:25:18 +1100678 /* Obtain a window for it */
679 cell_iommu_get_window(np, &base, &size);
680
681 pr_debug("\ttranslating window 0x%lx...0x%lx\n",
682 base, base + size - 1);
683
684 /* Initialize the hardware */
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100685 cell_iommu_setup_hardware(iommu, base, size);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100686
687 /* Setup the iommu_table */
688 cell_iommu_setup_window(iommu, np, base, size,
689 offset >> IOMMU_PAGE_SHIFT);
690}
691
692static void __init cell_disable_iommus(void)
693{
694 int node;
695 unsigned long base, val;
696 void __iomem *xregs, *cregs;
697
698 /* Make sure IOC translation is disabled on all nodes */
699 for_each_online_node(node) {
700 if (cell_iommu_find_ioc(node, &base))
701 continue;
702 xregs = ioremap(base, IOC_Reg_Size);
703 if (xregs == NULL)
704 continue;
705 cregs = xregs + IOC_IOCmd_Offset;
706
707 pr_debug("iommu: cleaning up iommu on node %d\n", node);
708
709 out_be64(xregs + IOC_IOST_Origin, 0);
710 (void)in_be64(xregs + IOC_IOST_Origin);
711 val = in_be64(cregs + IOC_IOCmd_Cfg);
712 val &= ~IOC_IOCmd_Cfg_TE;
713 out_be64(cregs + IOC_IOCmd_Cfg, val);
714 (void)in_be64(cregs + IOC_IOCmd_Cfg);
715
716 iounmap(xregs);
717 }
718}
719
720static int __init cell_iommu_init_disabled(void)
721{
722 struct device_node *np = NULL;
723 unsigned long base = 0, size;
724
725 /* When no iommu is present, we use direct DMA ops */
Stephen Rothwell98747772007-03-04 16:58:39 +1100726 set_pci_dma_ops(&dma_direct_ops);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100727
728 /* First make sure all IOC translation is turned off */
729 cell_disable_iommus();
730
731 /* If we have no Axon, we set up the spider DMA magic offset */
732 if (of_find_node_by_name(NULL, "axon") == NULL)
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100733 cell_dma_direct_offset = SPIDER_DMA_OFFSET;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100734
735 /* Now we need to check to see where the memory is mapped
736 * in PCI space. We assume that all busses use the same dma
737 * window which is always the case so far on Cell, thus we
738 * pick up the first pci-internal node we can find and check
739 * the DMA window from there.
740 */
741 for_each_node_by_name(np, "axon") {
742 if (np->parent == NULL || np->parent->parent != NULL)
743 continue;
744 if (cell_iommu_get_window(np, &base, &size) == 0)
745 break;
746 }
747 if (np == NULL) {
748 for_each_node_by_name(np, "pci-internal") {
749 if (np->parent == NULL || np->parent->parent != NULL)
750 continue;
751 if (cell_iommu_get_window(np, &base, &size) == 0)
752 break;
753 }
754 }
755 of_node_put(np);
756
757 /* If we found a DMA window, we check if it's big enough to enclose
758 * all of physical memory. If not, we force enable IOMMU
759 */
760 if (np && size < lmb_end_of_DRAM()) {
761 printk(KERN_WARNING "iommu: force-enabled, dma window"
762 " (%ldMB) smaller than total memory (%ldMB)\n",
763 size >> 20, lmb_end_of_DRAM() >> 20);
764 return -ENODEV;
765 }
766
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100767 cell_dma_direct_offset += base;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100768
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100769 if (cell_dma_direct_offset != 0)
Michael Ellerman110f95c2008-01-21 16:42:41 +1100770 ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup;
771
Jeremy Kerr165785e2006-11-11 17:25:18 +1100772 printk("iommu: disabled, direct DMA offset is 0x%lx\n",
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100773 cell_dma_direct_offset);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100774
775 return 0;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000776}
Jeremy Kerr165785e2006-11-11 17:25:18 +1100777
Michael Ellerman99e139122008-01-30 11:03:44 +1100778/*
779 * Fixed IOMMU mapping support
780 *
781 * This code adds support for setting up a fixed IOMMU mapping on certain
782 * cell machines. For 64-bit devices this avoids the performance overhead of
783 * mapping and unmapping pages at runtime. 32-bit devices are unable to use
784 * the fixed mapping.
785 *
786 * The fixed mapping is established at boot, and maps all of physical memory
787 * 1:1 into device space at some offset. On machines with < 30 GB of memory
788 * we setup the fixed mapping immediately above the normal IOMMU window.
789 *
790 * For example a machine with 4GB of memory would end up with the normal
791 * IOMMU window from 0-2GB and the fixed mapping window from 2GB to 6GB. In
792 * this case a 64-bit device wishing to DMA to 1GB would be told to DMA to
793 * 3GB, plus any offset required by firmware. The firmware offset is encoded
794 * in the "dma-ranges" property.
795 *
796 * On machines with 30GB or more of memory, we are unable to place the fixed
797 * mapping above the normal IOMMU window as we would run out of address space.
798 * Instead we move the normal IOMMU window to coincide with the hash page
799 * table, this region does not need to be part of the fixed mapping as no
800 * device should ever be DMA'ing to it. We then setup the fixed mapping
801 * from 0 to 32GB.
802 */
803
804static u64 cell_iommu_get_fixed_address(struct device *dev)
805{
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100806 u64 cpu_addr, size, best_size, dev_addr = OF_BAD_ADDR;
Michael Ellermanccd05d02008-02-08 16:37:02 +1100807 struct device_node *np;
Michael Ellerman99e139122008-01-30 11:03:44 +1100808 const u32 *ranges = NULL;
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100809 int i, len, best, naddr, nsize, pna, range_size;
Michael Ellerman99e139122008-01-30 11:03:44 +1100810
Michael Ellermanccd05d02008-02-08 16:37:02 +1100811 np = of_node_get(dev->archdata.of_node);
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100812 while (1) {
813 naddr = of_n_addr_cells(np);
814 nsize = of_n_size_cells(np);
Michael Ellermanccd05d02008-02-08 16:37:02 +1100815 np = of_get_next_parent(np);
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100816 if (!np)
817 break;
818
819 ranges = of_get_property(np, "dma-ranges", &len);
820
821 /* Ignore empty ranges, they imply no translation required */
822 if (ranges && len > 0)
823 break;
Michael Ellerman99e139122008-01-30 11:03:44 +1100824 }
825
826 if (!ranges) {
827 dev_dbg(dev, "iommu: no dma-ranges found\n");
828 goto out;
829 }
830
831 len /= sizeof(u32);
832
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100833 pna = of_n_addr_cells(np);
834 range_size = naddr + nsize + pna;
835
Michael Ellerman99e139122008-01-30 11:03:44 +1100836 /* dma-ranges format:
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100837 * child addr : naddr cells
838 * parent addr : pna cells
839 * size : nsize cells
Michael Ellerman99e139122008-01-30 11:03:44 +1100840 */
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100841 for (i = 0, best = -1, best_size = 0; i < len; i += range_size) {
842 cpu_addr = of_translate_dma_address(np, ranges + i + naddr);
843 size = of_read_number(ranges + i + naddr + pna, nsize);
Michael Ellerman99e139122008-01-30 11:03:44 +1100844
845 if (cpu_addr == 0 && size > best_size) {
846 best = i;
847 best_size = size;
848 }
849 }
850
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100851 if (best >= 0) {
852 dev_addr = of_read_number(ranges + best, naddr);
853 } else
Michael Ellerman99e139122008-01-30 11:03:44 +1100854 dev_dbg(dev, "iommu: no suitable range found!\n");
855
856out:
857 of_node_put(np);
858
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100859 return dev_addr;
Michael Ellerman99e139122008-01-30 11:03:44 +1100860}
861
862static int dma_set_mask_and_switch(struct device *dev, u64 dma_mask)
863{
864 if (!dev->dma_mask || !dma_supported(dev, dma_mask))
865 return -EIO;
866
Michael Ellerman4a8df152008-02-08 16:37:04 +1100867 if (dma_mask == DMA_BIT_MASK(64) &&
868 cell_iommu_get_fixed_address(dev) != OF_BAD_ADDR)
869 {
870 dev_dbg(dev, "iommu: 64-bit OK, using fixed ops\n");
871 set_dma_ops(dev, &dma_iommu_fixed_ops);
Michael Ellerman99e139122008-01-30 11:03:44 +1100872 } else {
873 dev_dbg(dev, "iommu: not 64-bit, using default ops\n");
874 set_dma_ops(dev, get_pci_dma_ops());
875 }
876
Michael Ellerman4a8df152008-02-08 16:37:04 +1100877 cell_dma_dev_setup(dev);
878
Michael Ellerman99e139122008-01-30 11:03:44 +1100879 *dev->dma_mask = dma_mask;
880
881 return 0;
882}
883
Michael Ellermanf9660e82008-02-29 18:33:22 +1100884static void cell_dma_dev_setup_fixed(struct device *dev)
Michael Ellerman99e139122008-01-30 11:03:44 +1100885{
886 struct dev_archdata *archdata = &dev->archdata;
887 u64 addr;
888
889 addr = cell_iommu_get_fixed_address(dev) + dma_iommu_fixed_base;
890 archdata->dma_data = (void *)addr;
891
892 dev_dbg(dev, "iommu: fixed addr = %lx\n", addr);
893}
894
Michael Ellermanda404512008-02-29 18:33:29 +1100895static void insert_16M_pte(unsigned long addr, unsigned long *ptab,
896 unsigned long base_pte)
897{
898 unsigned long segment, offset;
899
900 segment = addr >> IO_SEGMENT_SHIFT;
901 offset = (addr >> 24) - (segment << IO_PAGENO_BITS(24));
902 ptab = ptab + (segment * (1 << 12) / sizeof(unsigned long));
903
904 pr_debug("iommu: addr %lx ptab %p segment %lx offset %lx\n",
905 addr, ptab, segment, offset);
906
907 ptab[offset] = base_pte | (__pa(addr) & IOPTE_RPN_Mask);
908}
909
Michael Ellerman99e139122008-01-30 11:03:44 +1100910static void cell_iommu_setup_fixed_ptab(struct cbe_iommu *iommu,
911 struct device_node *np, unsigned long dbase, unsigned long dsize,
912 unsigned long fbase, unsigned long fsize)
913{
Michael Ellermanda404512008-02-29 18:33:29 +1100914 unsigned long base_pte, uaddr, ioaddr, *ptab;
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100915
Michael Ellermanda404512008-02-29 18:33:29 +1100916 ptab = cell_iommu_alloc_ptab(iommu, fbase, fsize, dbase, dsize, 24);
Michael Ellerman99e139122008-01-30 11:03:44 +1100917
918 dma_iommu_fixed_base = fbase;
919
Michael Ellerman99e139122008-01-30 11:03:44 +1100920 pr_debug("iommu: mapping 0x%lx pages from 0x%lx\n", fsize, fbase);
921
Michael Ellerman99e139122008-01-30 11:03:44 +1100922 base_pte = IOPTE_PP_W | IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW
923 | (cell_iommu_get_ioid(np) & IOPTE_IOID_Mask);
924
Michael Ellermanda404512008-02-29 18:33:29 +1100925 for (uaddr = 0; uaddr < fsize; uaddr += (1 << 24)) {
Michael Ellerman99e139122008-01-30 11:03:44 +1100926 /* Don't touch the dynamic region */
Michael Ellermanda404512008-02-29 18:33:29 +1100927 ioaddr = uaddr + fbase;
928 if (ioaddr >= dbase && ioaddr < (dbase + dsize)) {
Michael Ellermanf9660e82008-02-29 18:33:22 +1100929 pr_debug("iommu: fixed/dynamic overlap, skipping\n");
Michael Ellerman99e139122008-01-30 11:03:44 +1100930 continue;
931 }
Michael Ellermanda404512008-02-29 18:33:29 +1100932
933 insert_16M_pte(uaddr, ptab, base_pte);
Michael Ellerman99e139122008-01-30 11:03:44 +1100934 }
935
936 mb();
937}
938
939static int __init cell_iommu_fixed_mapping_init(void)
940{
941 unsigned long dbase, dsize, fbase, fsize, hbase, hend;
942 struct cbe_iommu *iommu;
943 struct device_node *np;
944
945 /* The fixed mapping is only supported on axon machines */
946 np = of_find_node_by_name(NULL, "axon");
947 if (!np) {
948 pr_debug("iommu: fixed mapping disabled, no axons found\n");
949 return -1;
950 }
951
Michael Ellerman0e0b47a2008-02-08 16:37:03 +1100952 /* We must have dma-ranges properties for fixed mapping to work */
953 for (np = NULL; (np = of_find_all_nodes(np));) {
954 if (of_find_property(np, "dma-ranges", NULL))
955 break;
956 }
957 of_node_put(np);
958
959 if (!np) {
960 pr_debug("iommu: no dma-ranges found, no fixed mapping\n");
961 return -1;
962 }
963
Michael Ellerman99e139122008-01-30 11:03:44 +1100964 /* The default setup is to have the fixed mapping sit after the
965 * dynamic region, so find the top of the largest IOMMU window
966 * on any axon, then add the size of RAM and that's our max value.
967 * If that is > 32GB we have to do other shennanigans.
968 */
969 fbase = 0;
970 for_each_node_by_name(np, "axon") {
971 cell_iommu_get_window(np, &dbase, &dsize);
972 fbase = max(fbase, dbase + dsize);
973 }
974
975 fbase = _ALIGN_UP(fbase, 1 << IO_SEGMENT_SHIFT);
976 fsize = lmb_phys_mem_size();
977
978 if ((fbase + fsize) <= 0x800000000)
979 hbase = 0; /* use the device tree window */
980 else {
981 /* If we're over 32 GB we need to cheat. We can't map all of
982 * RAM with the fixed mapping, and also fit the dynamic
983 * region. So try to place the dynamic region where the hash
984 * table sits, drivers never need to DMA to it, we don't
985 * need a fixed mapping for that area.
986 */
987 if (!htab_address) {
988 pr_debug("iommu: htab is NULL, on LPAR? Huh?\n");
989 return -1;
990 }
991 hbase = __pa(htab_address);
992 hend = hbase + htab_size_bytes;
993
994 /* The window must start and end on a segment boundary */
995 if ((hbase != _ALIGN_UP(hbase, 1 << IO_SEGMENT_SHIFT)) ||
996 (hend != _ALIGN_UP(hend, 1 << IO_SEGMENT_SHIFT))) {
997 pr_debug("iommu: hash window not segment aligned\n");
998 return -1;
999 }
1000
1001 /* Check the hash window fits inside the real DMA window */
1002 for_each_node_by_name(np, "axon") {
1003 cell_iommu_get_window(np, &dbase, &dsize);
1004
1005 if (hbase < dbase || (hend > (dbase + dsize))) {
1006 pr_debug("iommu: hash window doesn't fit in"
1007 "real DMA window\n");
1008 return -1;
1009 }
1010 }
1011
1012 fbase = 0;
1013 }
1014
1015 /* Setup the dynamic regions */
1016 for_each_node_by_name(np, "axon") {
1017 iommu = cell_iommu_alloc(np);
1018 BUG_ON(!iommu);
1019
1020 if (hbase == 0)
1021 cell_iommu_get_window(np, &dbase, &dsize);
1022 else {
1023 dbase = hbase;
1024 dsize = htab_size_bytes;
1025 }
1026
Michael Ellerman44621be2008-02-08 16:37:04 +11001027 printk(KERN_DEBUG "iommu: node %d, dynamic window 0x%lx-0x%lx "
1028 "fixed window 0x%lx-0x%lx\n", iommu->nid, dbase,
Michael Ellerman99e139122008-01-30 11:03:44 +11001029 dbase + dsize, fbase, fbase + fsize);
1030
Michael Ellerman7d432ff2008-02-29 18:33:25 +11001031 cell_iommu_setup_stab(iommu, dbase, dsize, fbase, fsize);
Michael Ellerman225d4902008-02-29 18:33:27 +11001032 iommu->ptab = cell_iommu_alloc_ptab(iommu, dbase, dsize, 0, 0,
1033 IOMMU_PAGE_SHIFT);
Michael Ellerman99e139122008-01-30 11:03:44 +11001034 cell_iommu_setup_fixed_ptab(iommu, np, dbase, dsize,
1035 fbase, fsize);
1036 cell_iommu_enable_hardware(iommu);
1037 cell_iommu_setup_window(iommu, np, dbase, dsize, 0);
1038 }
1039
1040 dma_iommu_fixed_ops = dma_direct_ops;
1041 dma_iommu_fixed_ops.set_dma_mask = dma_set_mask_and_switch;
1042
1043 dma_iommu_ops.set_dma_mask = dma_set_mask_and_switch;
1044 set_pci_dma_ops(&dma_iommu_ops);
1045
Michael Ellerman99e139122008-01-30 11:03:44 +11001046 return 0;
1047}
1048
1049static int iommu_fixed_disabled;
1050
1051static int __init setup_iommu_fixed(char *str)
1052{
1053 if (strcmp(str, "off") == 0)
1054 iommu_fixed_disabled = 1;
1055
1056 return 1;
1057}
1058__setup("iommu_fixed=", setup_iommu_fixed);
1059
Jeremy Kerr165785e2006-11-11 17:25:18 +11001060static int __init cell_iommu_init(void)
1061{
1062 struct device_node *np;
1063
Jeremy Kerr165785e2006-11-11 17:25:18 +11001064 /* If IOMMU is disabled or we have little enough RAM to not need
1065 * to enable it, we setup a direct mapping.
1066 *
1067 * Note: should we make sure we have the IOMMU actually disabled ?
1068 */
1069 if (iommu_is_off ||
1070 (!iommu_force_on && lmb_end_of_DRAM() <= 0x80000000ull))
1071 if (cell_iommu_init_disabled() == 0)
1072 goto bail;
1073
1074 /* Setup various ppc_md. callbacks */
1075 ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup;
1076 ppc_md.tce_build = tce_build_cell;
1077 ppc_md.tce_free = tce_free_cell;
1078
Michael Ellerman99e139122008-01-30 11:03:44 +11001079 if (!iommu_fixed_disabled && cell_iommu_fixed_mapping_init() == 0)
1080 goto bail;
1081
Jeremy Kerr165785e2006-11-11 17:25:18 +11001082 /* Create an iommu for each /axon node. */
1083 for_each_node_by_name(np, "axon") {
1084 if (np->parent == NULL || np->parent->parent != NULL)
1085 continue;
1086 cell_iommu_init_one(np, 0);
1087 }
1088
1089 /* Create an iommu for each toplevel /pci-internal node for
1090 * old hardware/firmware
1091 */
1092 for_each_node_by_name(np, "pci-internal") {
1093 if (np->parent == NULL || np->parent->parent != NULL)
1094 continue;
1095 cell_iommu_init_one(np, SPIDER_DMA_OFFSET);
1096 }
1097
1098 /* Setup default PCI iommu ops */
Stephen Rothwell98747772007-03-04 16:58:39 +11001099 set_pci_dma_ops(&dma_iommu_ops);
Jeremy Kerr165785e2006-11-11 17:25:18 +11001100
1101 bail:
1102 /* Register callbacks on OF platform device addition/removal
1103 * to handle linking them to the right DMA operations
1104 */
1105 bus_register_notifier(&of_platform_bus_type, &cell_of_bus_notifier);
1106
1107 return 0;
1108}
Grant Likelye25c47f2008-01-03 06:14:36 +11001109machine_arch_initcall(cell, cell_iommu_init);
1110machine_arch_initcall(celleb_native, cell_iommu_init);
Jeremy Kerr165785e2006-11-11 17:25:18 +11001111