blob: ca6b3cbf44d5a160d4eedca0def96e442ecb2042 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
Matt Carlsonba5b0bf2010-01-12 10:11:40 +00007 * Copyright (C) 2005-2010 Broadcom Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Firmware is:
Michael Chan49cabf42005-06-06 15:15:17 -070010 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <linux/module.h>
20#include <linux/moduleparam.h>
Matt Carlson6867c842010-07-11 09:31:44 +000021#include <linux/stringify.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020027#include <linux/in.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/init.h>
29#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
35#include <linux/mii.h>
Matt Carlson158d7ab2008-05-29 01:37:54 -070036#include <linux/phy.h>
Matt Carlsona9daf362008-05-25 23:49:44 -070037#include <linux/brcmphy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/if_vlan.h>
39#include <linux/ip.h>
40#include <linux/tcp.h>
41#include <linux/workqueue.h>
Michael Chan61487482005-09-05 17:53:19 -070042#include <linux/prefetch.h>
Tobias Klauserf9a5f7d2005-10-29 15:09:26 +020043#include <linux/dma-mapping.h>
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080044#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46#include <net/checksum.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030047#include <net/ip.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#include <asm/system.h>
50#include <asm/io.h>
51#include <asm/byteorder.h>
52#include <asm/uaccess.h>
53
David S. Miller49b6e95f2007-03-29 01:38:42 -070054#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/idprom.h>
David S. Miller49b6e95f2007-03-29 01:38:42 -070056#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#endif
58
Matt Carlson63532392008-11-03 16:49:57 -080059#define BAR_0 0
60#define BAR_2 2
61
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
63#define TG3_VLAN_TAG_USED 1
64#else
65#define TG3_VLAN_TAG_USED 0
66#endif
67
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#include "tg3.h"
69
70#define DRV_MODULE_NAME "tg3"
Matt Carlson6867c842010-07-11 09:31:44 +000071#define TG3_MAJ_NUM 3
Matt Carlson7c1a96a2010-10-14 10:37:45 +000072#define TG3_MIN_NUM 115
Matt Carlson6867c842010-07-11 09:31:44 +000073#define DRV_MODULE_VERSION \
74 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
Matt Carlson7c1a96a2010-10-14 10:37:45 +000075#define DRV_MODULE_RELDATE "October 14, 2010"
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
77#define TG3_DEF_MAC_MODE 0
78#define TG3_DEF_RX_MODE 0
79#define TG3_DEF_TX_MODE 0
80#define TG3_DEF_MSG_ENABLE \
81 (NETIF_MSG_DRV | \
82 NETIF_MSG_PROBE | \
83 NETIF_MSG_LINK | \
84 NETIF_MSG_TIMER | \
85 NETIF_MSG_IFDOWN | \
86 NETIF_MSG_IFUP | \
87 NETIF_MSG_RX_ERR | \
88 NETIF_MSG_TX_ERR)
89
90/* length of time before we decide the hardware is borked,
91 * and dev->tx_timeout() should be called to fix the problem
92 */
93#define TG3_TX_TIMEOUT (5 * HZ)
94
95/* hardware minimum and maximum for a single frame's data payload */
96#define TG3_MIN_MTU 60
97#define TG3_MAX_MTU(tp) \
Matt Carlson8f666b02009-08-28 13:58:24 +000098 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
100/* These numbers seem to be hard coded in the NIC firmware somehow.
101 * You can't change the ring sizes, but you can change where you place
102 * them in the NIC onboard memory.
103 */
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000104#define TG3_RX_STD_RING_SIZE(tp) \
105 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
106 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
107 RX_STD_MAX_SIZE_5717 : 512)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108#define TG3_DEF_RX_RING_PENDING 200
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000109#define TG3_RX_JMB_RING_SIZE(tp) \
110 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
111 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
112 1024 : 256)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113#define TG3_DEF_RX_JUMBO_RING_PENDING 100
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000114#define TG3_RSS_INDIR_TBL_SIZE 128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115
116/* Do not place this n-ring entries value into the tp struct itself,
117 * we really want to expose these constants to GCC so that modulo et
118 * al. operations are done with shifts and masks instead of with
119 * hw multiply/modulo instructions. Another solution would be to
120 * replace things like '% foo' with '& (foo - 1)'.
121 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123#define TG3_TX_RING_SIZE 512
124#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
125
Matt Carlson2c49a442010-09-30 10:34:35 +0000126#define TG3_RX_STD_RING_BYTES(tp) \
127 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
128#define TG3_RX_JMB_RING_BYTES(tp) \
129 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
130#define TG3_RX_RCB_RING_BYTES(tp) \
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000131 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
133 TG3_TX_RING_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
135
Matt Carlson9dc7a112010-04-12 06:58:28 +0000136#define TG3_RX_DMA_ALIGN 16
137#define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
138
Matt Carlson287be122009-08-28 13:58:46 +0000139#define TG3_DMA_BYTE_ENAB 64
140
141#define TG3_RX_STD_DMA_SZ 1536
142#define TG3_RX_JMB_DMA_SZ 9046
143
144#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
145
146#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
147#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
Matt Carlson2c49a442010-09-30 10:34:35 +0000149#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
150 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000151
Matt Carlson2c49a442010-09-30 10:34:35 +0000152#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
153 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000154
Matt Carlsond2757fc2010-04-12 06:58:27 +0000155/* Due to a hardware bug, the 5701 can only DMA to memory addresses
156 * that are at least dword aligned when used in PCIX mode. The driver
157 * works around this bug by double copying the packet. This workaround
158 * is built into the normal double copy length check for efficiency.
159 *
160 * However, the double copy is only necessary on those architectures
161 * where unaligned memory accesses are inefficient. For those architectures
162 * where unaligned memory accesses incur little penalty, we can reintegrate
163 * the 5701 in the normal rx path. Doing so saves a device structure
164 * dereference by hardcoding the double copy threshold in place.
165 */
166#define TG3_RX_COPY_THRESHOLD 256
167#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
168 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
169#else
170 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
171#endif
172
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173/* minimum number of free TX descriptors required to wake up TX process */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000174#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
Matt Carlsonad829262008-11-21 17:16:16 -0800176#define TG3_RAW_IP_ALIGN 2
177
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178/* number of ETHTOOL_GSTATS u64's */
179#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
180
Michael Chan4cafd3f2005-05-29 14:56:34 -0700181#define TG3_NUM_TEST 6
182
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000183#define TG3_FW_UPDATE_TIMEOUT_SEC 5
184
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800185#define FIRMWARE_TG3 "tigon/tg3.bin"
186#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
187#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
188
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189static char version[] __devinitdata =
Joe Perches05dbe002010-02-17 19:44:19 +0000190 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
192MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
193MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
194MODULE_LICENSE("GPL");
195MODULE_VERSION(DRV_MODULE_VERSION);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800196MODULE_FIRMWARE(FIRMWARE_TG3);
197MODULE_FIRMWARE(FIRMWARE_TG3TSO);
198MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
199
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
201module_param(tg3_debug, int, 0);
202MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
203
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000204static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
Michael Chan126a3362006-09-27 16:03:07 -0700228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
Michael Chan126a3362006-09-27 16:03:07 -0700241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
Michael Chan676917d2006-12-07 00:20:22 -0800245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
Michael Chanb5d37722006-09-27 16:06:21 -0700253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
Matt Carlsond30cdd22007-10-07 23:28:35 -0700255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
Matt Carlson6c7af272007-10-21 16:12:02 -0700257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
Matt Carlson9936bcf2007-10-10 18:03:07 -0700258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
Matt Carlsonc88e6682008-11-03 16:49:18 -0800260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
Matt Carlson2befdce2009-08-28 12:28:45 +0000262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
Matt Carlson321d32a2008-11-21 17:22:19 -0800264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
Matt Carlson5e7ccf22009-08-25 10:08:42 +0000267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
Matt Carlson5001e2f2009-11-13 13:03:51 +0000268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
Matt Carlsonb0f75222010-01-20 16:58:11 +0000270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
Matt Carlson302b5002010-06-05 17:24:38 +0000276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700277 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
278 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
279 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
280 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
281 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
282 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
283 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
284 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285};
286
287MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
288
Andreas Mohr50da8592006-08-14 23:54:30 -0700289static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 const char string[ETH_GSTRING_LEN];
291} ethtool_stats_keys[TG3_NUM_STATS] = {
292 { "rx_octets" },
293 { "rx_fragments" },
294 { "rx_ucast_packets" },
295 { "rx_mcast_packets" },
296 { "rx_bcast_packets" },
297 { "rx_fcs_errors" },
298 { "rx_align_errors" },
299 { "rx_xon_pause_rcvd" },
300 { "rx_xoff_pause_rcvd" },
301 { "rx_mac_ctrl_rcvd" },
302 { "rx_xoff_entered" },
303 { "rx_frame_too_long_errors" },
304 { "rx_jabbers" },
305 { "rx_undersize_packets" },
306 { "rx_in_length_errors" },
307 { "rx_out_length_errors" },
308 { "rx_64_or_less_octet_packets" },
309 { "rx_65_to_127_octet_packets" },
310 { "rx_128_to_255_octet_packets" },
311 { "rx_256_to_511_octet_packets" },
312 { "rx_512_to_1023_octet_packets" },
313 { "rx_1024_to_1522_octet_packets" },
314 { "rx_1523_to_2047_octet_packets" },
315 { "rx_2048_to_4095_octet_packets" },
316 { "rx_4096_to_8191_octet_packets" },
317 { "rx_8192_to_9022_octet_packets" },
318
319 { "tx_octets" },
320 { "tx_collisions" },
321
322 { "tx_xon_sent" },
323 { "tx_xoff_sent" },
324 { "tx_flow_control" },
325 { "tx_mac_errors" },
326 { "tx_single_collisions" },
327 { "tx_mult_collisions" },
328 { "tx_deferred" },
329 { "tx_excessive_collisions" },
330 { "tx_late_collisions" },
331 { "tx_collide_2times" },
332 { "tx_collide_3times" },
333 { "tx_collide_4times" },
334 { "tx_collide_5times" },
335 { "tx_collide_6times" },
336 { "tx_collide_7times" },
337 { "tx_collide_8times" },
338 { "tx_collide_9times" },
339 { "tx_collide_10times" },
340 { "tx_collide_11times" },
341 { "tx_collide_12times" },
342 { "tx_collide_13times" },
343 { "tx_collide_14times" },
344 { "tx_collide_15times" },
345 { "tx_ucast_packets" },
346 { "tx_mcast_packets" },
347 { "tx_bcast_packets" },
348 { "tx_carrier_sense_errors" },
349 { "tx_discards" },
350 { "tx_errors" },
351
352 { "dma_writeq_full" },
353 { "dma_write_prioq_full" },
354 { "rxbds_empty" },
355 { "rx_discards" },
356 { "rx_errors" },
357 { "rx_threshold_hit" },
358
359 { "dma_readq_full" },
360 { "dma_read_prioq_full" },
361 { "tx_comp_queue_full" },
362
363 { "ring_set_send_prod_index" },
364 { "ring_status_update" },
365 { "nic_irqs" },
366 { "nic_avoided_irqs" },
367 { "nic_tx_threshold_hit" }
368};
369
Andreas Mohr50da8592006-08-14 23:54:30 -0700370static const struct {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700371 const char string[ETH_GSTRING_LEN];
372} ethtool_test_keys[TG3_NUM_TEST] = {
373 { "nvram test (online) " },
374 { "link test (online) " },
375 { "register test (offline)" },
376 { "memory test (offline)" },
377 { "loopback test (offline)" },
378 { "interrupt test (offline)" },
379};
380
Michael Chanb401e9e2005-12-19 16:27:04 -0800381static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
382{
383 writel(val, tp->regs + off);
384}
385
386static u32 tg3_read32(struct tg3 *tp, u32 off)
387{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000388 return readl(tp->regs + off);
Michael Chanb401e9e2005-12-19 16:27:04 -0800389}
390
Matt Carlson0d3031d2007-10-10 18:02:43 -0700391static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
392{
393 writel(val, tp->aperegs + off);
394}
395
396static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
397{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000398 return readl(tp->aperegs + off);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700399}
400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
402{
Michael Chan68929142005-08-09 20:17:14 -0700403 unsigned long flags;
404
405 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700406 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
407 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
Michael Chan68929142005-08-09 20:17:14 -0700408 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700409}
410
411static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
412{
413 writel(val, tp->regs + off);
414 readl(tp->regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415}
416
Michael Chan68929142005-08-09 20:17:14 -0700417static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
418{
419 unsigned long flags;
420 u32 val;
421
422 spin_lock_irqsave(&tp->indirect_lock, flags);
423 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
424 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
425 spin_unlock_irqrestore(&tp->indirect_lock, flags);
426 return val;
427}
428
429static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
430{
431 unsigned long flags;
432
433 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
434 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
435 TG3_64BIT_REG_LOW, val);
436 return;
437 }
Matt Carlson66711e62009-11-13 13:03:49 +0000438 if (off == TG3_RX_STD_PROD_IDX_REG) {
Michael Chan68929142005-08-09 20:17:14 -0700439 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
440 TG3_64BIT_REG_LOW, val);
441 return;
442 }
443
444 spin_lock_irqsave(&tp->indirect_lock, flags);
445 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
446 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
447 spin_unlock_irqrestore(&tp->indirect_lock, flags);
448
449 /* In indirect mode when disabling interrupts, we also need
450 * to clear the interrupt bit in the GRC local ctrl register.
451 */
452 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
453 (val == 0x1)) {
454 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
455 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
456 }
457}
458
459static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
460{
461 unsigned long flags;
462 u32 val;
463
464 spin_lock_irqsave(&tp->indirect_lock, flags);
465 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
466 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
467 spin_unlock_irqrestore(&tp->indirect_lock, flags);
468 return val;
469}
470
Michael Chanb401e9e2005-12-19 16:27:04 -0800471/* usec_wait specifies the wait time in usec when writing to certain registers
472 * where it is unsafe to read back the register without some delay.
473 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
474 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
475 */
476static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477{
Michael Chanb401e9e2005-12-19 16:27:04 -0800478 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
479 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
480 /* Non-posted methods */
481 tp->write32(tp, off, val);
482 else {
483 /* Posted method */
484 tg3_write32(tp, off, val);
485 if (usec_wait)
486 udelay(usec_wait);
487 tp->read32(tp, off);
488 }
489 /* Wait again after the read for the posted method to guarantee that
490 * the wait time is met.
491 */
492 if (usec_wait)
493 udelay(usec_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494}
495
Michael Chan09ee9292005-08-09 20:17:00 -0700496static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
497{
498 tp->write32_mbox(tp, off, val);
Michael Chan68929142005-08-09 20:17:14 -0700499 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
500 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
501 tp->read32_mbox(tp, off);
Michael Chan09ee9292005-08-09 20:17:00 -0700502}
503
Michael Chan20094932005-08-09 20:16:32 -0700504static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505{
506 void __iomem *mbox = tp->regs + off;
507 writel(val, mbox);
508 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
509 writel(val, mbox);
510 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
511 readl(mbox);
512}
513
Michael Chanb5d37722006-09-27 16:06:21 -0700514static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
515{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000516 return readl(tp->regs + off + GRCMBOX_BASE);
Michael Chanb5d37722006-09-27 16:06:21 -0700517}
518
519static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
520{
521 writel(val, tp->regs + off + GRCMBOX_BASE);
522}
523
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000524#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700525#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000526#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
527#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
528#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
Michael Chan20094932005-08-09 20:16:32 -0700529
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000530#define tw32(reg, val) tp->write32(tp, reg, val)
531#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
532#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
533#define tr32(reg) tp->read32(tp, reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
535static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
536{
Michael Chan68929142005-08-09 20:17:14 -0700537 unsigned long flags;
538
Michael Chanb5d37722006-09-27 16:06:21 -0700539 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
540 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
541 return;
542
Michael Chan68929142005-08-09 20:17:14 -0700543 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chanbbadf502006-04-06 21:46:34 -0700544 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
545 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
546 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
Michael Chanbbadf502006-04-06 21:46:34 -0700548 /* Always leave this as zero. */
549 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
550 } else {
551 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
552 tw32_f(TG3PCI_MEM_WIN_DATA, val);
553
554 /* Always leave this as zero. */
555 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
556 }
Michael Chan68929142005-08-09 20:17:14 -0700557 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558}
559
560static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
561{
Michael Chan68929142005-08-09 20:17:14 -0700562 unsigned long flags;
563
Michael Chanb5d37722006-09-27 16:06:21 -0700564 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
565 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
566 *val = 0;
567 return;
568 }
569
Michael Chan68929142005-08-09 20:17:14 -0700570 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chanbbadf502006-04-06 21:46:34 -0700571 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
572 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
573 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
Michael Chanbbadf502006-04-06 21:46:34 -0700575 /* Always leave this as zero. */
576 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
577 } else {
578 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
579 *val = tr32(TG3PCI_MEM_WIN_DATA);
580
581 /* Always leave this as zero. */
582 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 }
Michael Chan68929142005-08-09 20:17:14 -0700584 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585}
586
Matt Carlson0d3031d2007-10-10 18:02:43 -0700587static void tg3_ape_lock_init(struct tg3 *tp)
588{
589 int i;
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000590 u32 regbase;
591
592 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
593 regbase = TG3_APE_LOCK_GRANT;
594 else
595 regbase = TG3_APE_PER_LOCK_GRANT;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700596
597 /* Make sure the driver hasn't any stale locks. */
598 for (i = 0; i < 8; i++)
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000599 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700600}
601
602static int tg3_ape_lock(struct tg3 *tp, int locknum)
603{
604 int i, off;
605 int ret = 0;
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000606 u32 status, req, gnt;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700607
608 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
609 return 0;
610
611 switch (locknum) {
Matt Carlson33f401a2010-04-05 10:19:27 +0000612 case TG3_APE_LOCK_GRC:
613 case TG3_APE_LOCK_MEM:
614 break;
615 default:
616 return -EINVAL;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700617 }
618
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000619 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
620 req = TG3_APE_LOCK_REQ;
621 gnt = TG3_APE_LOCK_GRANT;
622 } else {
623 req = TG3_APE_PER_LOCK_REQ;
624 gnt = TG3_APE_PER_LOCK_GRANT;
625 }
626
Matt Carlson0d3031d2007-10-10 18:02:43 -0700627 off = 4 * locknum;
628
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000629 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700630
631 /* Wait for up to 1 millisecond to acquire lock. */
632 for (i = 0; i < 100; i++) {
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000633 status = tg3_ape_read32(tp, gnt + off);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700634 if (status == APE_LOCK_GRANT_DRIVER)
635 break;
636 udelay(10);
637 }
638
639 if (status != APE_LOCK_GRANT_DRIVER) {
640 /* Revoke the lock request. */
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000641 tg3_ape_write32(tp, gnt + off,
Matt Carlson0d3031d2007-10-10 18:02:43 -0700642 APE_LOCK_GRANT_DRIVER);
643
644 ret = -EBUSY;
645 }
646
647 return ret;
648}
649
650static void tg3_ape_unlock(struct tg3 *tp, int locknum)
651{
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000652 u32 gnt;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700653
654 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
655 return;
656
657 switch (locknum) {
Matt Carlson33f401a2010-04-05 10:19:27 +0000658 case TG3_APE_LOCK_GRC:
659 case TG3_APE_LOCK_MEM:
660 break;
661 default:
662 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700663 }
664
Matt Carlsonf92d9dc2010-06-05 17:24:30 +0000665 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
666 gnt = TG3_APE_LOCK_GRANT;
667 else
668 gnt = TG3_APE_PER_LOCK_GRANT;
669
670 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700671}
672
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673static void tg3_disable_ints(struct tg3 *tp)
674{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000675 int i;
676
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 tw32(TG3PCI_MISC_HOST_CTRL,
678 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000679 for (i = 0; i < tp->irq_max; i++)
680 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681}
682
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683static void tg3_enable_ints(struct tg3 *tp)
684{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000685 int i;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000686
Michael Chanbbe832c2005-06-24 20:20:04 -0700687 tp->irq_sync = 0;
688 wmb();
689
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 tw32(TG3PCI_MISC_HOST_CTRL,
691 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000692
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000693 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000694 for (i = 0; i < tp->irq_cnt; i++) {
695 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000696
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000697 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
698 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
699 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
700
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000701 tp->coal_now |= tnapi->coal_now;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000702 }
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000703
704 /* Force an initial interrupt */
705 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
706 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
707 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
708 else
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000709 tw32(HOSTCC_MODE, tp->coal_now);
710
711 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712}
713
Matt Carlson17375d22009-08-28 14:02:18 +0000714static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
Michael Chan04237dd2005-04-25 15:17:17 -0700715{
Matt Carlson17375d22009-08-28 14:02:18 +0000716 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +0000717 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan04237dd2005-04-25 15:17:17 -0700718 unsigned int work_exists = 0;
719
720 /* check for phy events */
721 if (!(tp->tg3_flags &
722 (TG3_FLAG_USE_LINKCHG_REG |
723 TG3_FLAG_POLL_SERDES))) {
724 if (sblk->status & SD_STATUS_LINK_CHG)
725 work_exists = 1;
726 }
727 /* check for RX/TX work to do */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000728 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
Matt Carlson8d9d7cf2009-09-01 13:19:05 +0000729 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Michael Chan04237dd2005-04-25 15:17:17 -0700730 work_exists = 1;
731
732 return work_exists;
733}
734
Matt Carlson17375d22009-08-28 14:02:18 +0000735/* tg3_int_reenable
Michael Chan04237dd2005-04-25 15:17:17 -0700736 * similar to tg3_enable_ints, but it accurately determines whether there
737 * is new work pending and can return without flushing the PIO write
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400738 * which reenables interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 */
Matt Carlson17375d22009-08-28 14:02:18 +0000740static void tg3_int_reenable(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741{
Matt Carlson17375d22009-08-28 14:02:18 +0000742 struct tg3 *tp = tnapi->tp;
743
Matt Carlson898a56f2009-08-28 14:02:40 +0000744 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 mmiowb();
746
David S. Millerfac9b832005-05-18 22:46:34 -0700747 /* When doing tagged status, this work check is unnecessary.
748 * The last_tag we write above tells the chip which piece of
749 * work we've completed.
750 */
751 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
Matt Carlson17375d22009-08-28 14:02:18 +0000752 tg3_has_work(tnapi))
Michael Chan04237dd2005-04-25 15:17:17 -0700753 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +0000754 HOSTCC_MODE_ENABLE | tnapi->coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755}
756
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757static void tg3_switch_clocks(struct tg3 *tp)
758{
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000759 u32 clock_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 u32 orig_clock_ctrl;
761
Matt Carlson795d01c2007-10-07 23:28:17 -0700762 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
763 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -0700764 return;
765
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000766 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
767
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 orig_clock_ctrl = clock_ctrl;
769 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
770 CLOCK_CTRL_CLKRUN_OENABLE |
771 0x1f);
772 tp->pci_clock_ctrl = clock_ctrl;
773
774 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
775 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800776 tw32_wait_f(TG3PCI_CLOCK_CTRL,
777 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 }
779 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800780 tw32_wait_f(TG3PCI_CLOCK_CTRL,
781 clock_ctrl |
782 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
783 40);
784 tw32_wait_f(TG3PCI_CLOCK_CTRL,
785 clock_ctrl | (CLOCK_CTRL_ALTCLK),
786 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 }
Michael Chanb401e9e2005-12-19 16:27:04 -0800788 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789}
790
791#define PHY_BUSY_LOOPS 5000
792
793static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
794{
795 u32 frame_val;
796 unsigned int loops;
797 int ret;
798
799 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
800 tw32_f(MAC_MI_MODE,
801 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
802 udelay(80);
803 }
804
805 *val = 0x0;
806
Matt Carlson882e9792009-09-01 13:21:36 +0000807 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 MI_COM_PHY_ADDR_MASK);
809 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
810 MI_COM_REG_ADDR_MASK);
811 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400812
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 tw32_f(MAC_MI_COM, frame_val);
814
815 loops = PHY_BUSY_LOOPS;
816 while (loops != 0) {
817 udelay(10);
818 frame_val = tr32(MAC_MI_COM);
819
820 if ((frame_val & MI_COM_BUSY) == 0) {
821 udelay(5);
822 frame_val = tr32(MAC_MI_COM);
823 break;
824 }
825 loops -= 1;
826 }
827
828 ret = -EBUSY;
829 if (loops != 0) {
830 *val = frame_val & MI_COM_DATA_MASK;
831 ret = 0;
832 }
833
834 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
835 tw32_f(MAC_MI_MODE, tp->mi_mode);
836 udelay(80);
837 }
838
839 return ret;
840}
841
842static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
843{
844 u32 frame_val;
845 unsigned int loops;
846 int ret;
847
Matt Carlsonf07e9af2010-08-02 11:26:07 +0000848 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Michael Chanb5d37722006-09-27 16:06:21 -0700849 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
850 return 0;
851
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
853 tw32_f(MAC_MI_MODE,
854 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
855 udelay(80);
856 }
857
Matt Carlson882e9792009-09-01 13:21:36 +0000858 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 MI_COM_PHY_ADDR_MASK);
860 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
861 MI_COM_REG_ADDR_MASK);
862 frame_val |= (val & MI_COM_DATA_MASK);
863 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400864
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 tw32_f(MAC_MI_COM, frame_val);
866
867 loops = PHY_BUSY_LOOPS;
868 while (loops != 0) {
869 udelay(10);
870 frame_val = tr32(MAC_MI_COM);
871 if ((frame_val & MI_COM_BUSY) == 0) {
872 udelay(5);
873 frame_val = tr32(MAC_MI_COM);
874 break;
875 }
876 loops -= 1;
877 }
878
879 ret = -EBUSY;
880 if (loops != 0)
881 ret = 0;
882
883 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
884 tw32_f(MAC_MI_MODE, tp->mi_mode);
885 udelay(80);
886 }
887
888 return ret;
889}
890
Matt Carlson95e28692008-05-25 23:44:14 -0700891static int tg3_bmcr_reset(struct tg3 *tp)
892{
893 u32 phy_control;
894 int limit, err;
895
896 /* OK, reset it, and poll the BMCR_RESET bit until it
897 * clears or we time out.
898 */
899 phy_control = BMCR_RESET;
900 err = tg3_writephy(tp, MII_BMCR, phy_control);
901 if (err != 0)
902 return -EBUSY;
903
904 limit = 5000;
905 while (limit--) {
906 err = tg3_readphy(tp, MII_BMCR, &phy_control);
907 if (err != 0)
908 return -EBUSY;
909
910 if ((phy_control & BMCR_RESET) == 0) {
911 udelay(40);
912 break;
913 }
914 udelay(10);
915 }
Roel Kluind4675b52009-02-12 16:33:27 -0800916 if (limit < 0)
Matt Carlson95e28692008-05-25 23:44:14 -0700917 return -EBUSY;
918
919 return 0;
920}
921
Matt Carlson158d7ab2008-05-29 01:37:54 -0700922static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
923{
Francois Romieu3d165432009-01-19 16:56:50 -0800924 struct tg3 *tp = bp->priv;
Matt Carlson158d7ab2008-05-29 01:37:54 -0700925 u32 val;
926
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000927 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -0700928
929 if (tg3_readphy(tp, reg, &val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000930 val = -EIO;
931
932 spin_unlock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -0700933
934 return val;
935}
936
937static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
938{
Francois Romieu3d165432009-01-19 16:56:50 -0800939 struct tg3 *tp = bp->priv;
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000940 u32 ret = 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -0700941
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000942 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -0700943
944 if (tg3_writephy(tp, reg, val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000945 ret = -EIO;
Matt Carlson158d7ab2008-05-29 01:37:54 -0700946
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000947 spin_unlock_bh(&tp->lock);
948
949 return ret;
Matt Carlson158d7ab2008-05-29 01:37:54 -0700950}
951
952static int tg3_mdio_reset(struct mii_bus *bp)
953{
954 return 0;
955}
956
Matt Carlson9c61d6b2008-11-03 16:54:56 -0800957static void tg3_mdio_config_5785(struct tg3 *tp)
Matt Carlsona9daf362008-05-25 23:49:44 -0700958{
959 u32 val;
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800960 struct phy_device *phydev;
Matt Carlsona9daf362008-05-25 23:49:44 -0700961
Matt Carlson3f0e3ad2009-11-02 14:24:36 +0000962 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800963 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +0000964 case PHY_ID_BCM50610:
965 case PHY_ID_BCM50610M:
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800966 val = MAC_PHYCFG2_50610_LED_MODES;
967 break;
Matt Carlson6a443a02010-02-17 15:17:04 +0000968 case PHY_ID_BCMAC131:
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800969 val = MAC_PHYCFG2_AC131_LED_MODES;
970 break;
Matt Carlson6a443a02010-02-17 15:17:04 +0000971 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800972 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
973 break;
Matt Carlson6a443a02010-02-17 15:17:04 +0000974 case PHY_ID_RTL8201E:
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800975 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
976 break;
977 default:
Matt Carlsona9daf362008-05-25 23:49:44 -0700978 return;
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800979 }
980
981 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
982 tw32(MAC_PHYCFG2, val);
983
984 val = tr32(MAC_PHYCFG1);
Matt Carlsonbb85fbb2009-08-25 10:09:07 +0000985 val &= ~(MAC_PHYCFG1_RGMII_INT |
986 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
987 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800988 tw32(MAC_PHYCFG1, val);
989
990 return;
991 }
992
Matt Carlson14417062010-02-17 15:16:59 +0000993 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800994 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
995 MAC_PHYCFG2_FMODE_MASK_MASK |
996 MAC_PHYCFG2_GMODE_MASK_MASK |
997 MAC_PHYCFG2_ACT_MASK_MASK |
998 MAC_PHYCFG2_QUAL_MASK_MASK |
999 MAC_PHYCFG2_INBAND_ENABLE;
1000
1001 tw32(MAC_PHYCFG2, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001002
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001003 val = tr32(MAC_PHYCFG1);
1004 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1005 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
Matt Carlson14417062010-02-17 15:16:59 +00001006 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
Matt Carlsona9daf362008-05-25 23:49:44 -07001007 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1008 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1009 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1010 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1011 }
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001012 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1013 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1014 tw32(MAC_PHYCFG1, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001015
Matt Carlsona9daf362008-05-25 23:49:44 -07001016 val = tr32(MAC_EXT_RGMII_MODE);
1017 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1018 MAC_RGMII_MODE_RX_QUALITY |
1019 MAC_RGMII_MODE_RX_ACTIVITY |
1020 MAC_RGMII_MODE_RX_ENG_DET |
1021 MAC_RGMII_MODE_TX_ENABLE |
1022 MAC_RGMII_MODE_TX_LOWPWR |
1023 MAC_RGMII_MODE_TX_RESET);
Matt Carlson14417062010-02-17 15:16:59 +00001024 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
Matt Carlsona9daf362008-05-25 23:49:44 -07001025 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1026 val |= MAC_RGMII_MODE_RX_INT_B |
1027 MAC_RGMII_MODE_RX_QUALITY |
1028 MAC_RGMII_MODE_RX_ACTIVITY |
1029 MAC_RGMII_MODE_RX_ENG_DET;
1030 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1031 val |= MAC_RGMII_MODE_TX_ENABLE |
1032 MAC_RGMII_MODE_TX_LOWPWR |
1033 MAC_RGMII_MODE_TX_RESET;
1034 }
1035 tw32(MAC_EXT_RGMII_MODE, val);
1036}
1037
Matt Carlson158d7ab2008-05-29 01:37:54 -07001038static void tg3_mdio_start(struct tg3 *tp)
1039{
Matt Carlson158d7ab2008-05-29 01:37:54 -07001040 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1041 tw32_f(MAC_MI_MODE, tp->mi_mode);
1042 udelay(80);
Matt Carlsona9daf362008-05-25 23:49:44 -07001043
Matt Carlson9ea48182010-02-17 15:17:01 +00001044 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1045 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1046 tg3_mdio_config_5785(tp);
1047}
1048
1049static int tg3_mdio_init(struct tg3 *tp)
1050{
1051 int i;
1052 u32 reg;
1053 struct phy_device *phydev;
1054
Matt Carlsona50d0792010-06-05 17:24:37 +00001055 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1056 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
Matt Carlson9c7df912010-06-05 17:24:36 +00001057 u32 is_serdes;
Matt Carlson882e9792009-09-01 13:21:36 +00001058
Matt Carlson9c7df912010-06-05 17:24:36 +00001059 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
Matt Carlson882e9792009-09-01 13:21:36 +00001060
Matt Carlsond1ec96a2010-01-12 10:11:38 +00001061 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1062 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1063 else
1064 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1065 TG3_CPMU_PHY_STRAP_IS_SERDES;
Matt Carlson882e9792009-09-01 13:21:36 +00001066 if (is_serdes)
1067 tp->phy_addr += 7;
1068 } else
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001069 tp->phy_addr = TG3_PHY_MII_ADDR;
Matt Carlson882e9792009-09-01 13:21:36 +00001070
Matt Carlson158d7ab2008-05-29 01:37:54 -07001071 tg3_mdio_start(tp);
1072
1073 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1074 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1075 return 0;
1076
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001077 tp->mdio_bus = mdiobus_alloc();
1078 if (tp->mdio_bus == NULL)
1079 return -ENOMEM;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001080
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001081 tp->mdio_bus->name = "tg3 mdio bus";
1082 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
Matt Carlson158d7ab2008-05-29 01:37:54 -07001083 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001084 tp->mdio_bus->priv = tp;
1085 tp->mdio_bus->parent = &tp->pdev->dev;
1086 tp->mdio_bus->read = &tg3_mdio_read;
1087 tp->mdio_bus->write = &tg3_mdio_write;
1088 tp->mdio_bus->reset = &tg3_mdio_reset;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001089 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001090 tp->mdio_bus->irq = &tp->mdio_irq[0];
Matt Carlson158d7ab2008-05-29 01:37:54 -07001091
1092 for (i = 0; i < PHY_MAX_ADDR; i++)
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001093 tp->mdio_bus->irq[i] = PHY_POLL;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001094
1095 /* The bus registration will look for all the PHYs on the mdio bus.
1096 * Unfortunately, it does not ensure the PHY is powered up before
1097 * accessing the PHY ID registers. A chip reset is the
1098 * quickest way to bring the device back to an operational state..
1099 */
1100 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1101 tg3_bmcr_reset(tp);
1102
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001103 i = mdiobus_register(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001104 if (i) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001105 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001106 mdiobus_free(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001107 return i;
1108 }
Matt Carlson158d7ab2008-05-29 01:37:54 -07001109
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001110 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsona9daf362008-05-25 23:49:44 -07001111
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001112 if (!phydev || !phydev->drv) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001113 dev_warn(&tp->pdev->dev, "No PHY devices\n");
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001114 mdiobus_unregister(tp->mdio_bus);
1115 mdiobus_free(tp->mdio_bus);
1116 return -ENODEV;
1117 }
1118
1119 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001120 case PHY_ID_BCM57780:
Matt Carlson321d32a2008-11-21 17:22:19 -08001121 phydev->interface = PHY_INTERFACE_MODE_GMII;
Matt Carlsonc704dc22009-11-02 14:32:12 +00001122 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08001123 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001124 case PHY_ID_BCM50610:
1125 case PHY_ID_BCM50610M:
Matt Carlson32e5a8d2009-11-02 14:31:39 +00001126 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001127 PHY_BRCM_RX_REFCLK_UNUSED |
Matt Carlson52fae082009-11-02 14:32:38 +00001128 PHY_BRCM_DIS_TXCRXC_NOENRGY |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001129 PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson14417062010-02-17 15:16:59 +00001130 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
Matt Carlsona9daf362008-05-25 23:49:44 -07001131 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1132 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1133 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1134 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1135 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001136 /* fallthru */
Matt Carlson6a443a02010-02-17 15:17:04 +00001137 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001138 phydev->interface = PHY_INTERFACE_MODE_RGMII;
Matt Carlsona9daf362008-05-25 23:49:44 -07001139 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001140 case PHY_ID_RTL8201E:
1141 case PHY_ID_BCMAC131:
Matt Carlsona9daf362008-05-25 23:49:44 -07001142 phydev->interface = PHY_INTERFACE_MODE_MII;
Matt Carlsoncdd4e092009-11-02 14:31:11 +00001143 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001144 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlsona9daf362008-05-25 23:49:44 -07001145 break;
1146 }
1147
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001148 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1149
1150 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1151 tg3_mdio_config_5785(tp);
Matt Carlsona9daf362008-05-25 23:49:44 -07001152
1153 return 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001154}
1155
1156static void tg3_mdio_fini(struct tg3 *tp)
1157{
1158 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1159 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001160 mdiobus_unregister(tp->mdio_bus);
1161 mdiobus_free(tp->mdio_bus);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001162 }
1163}
1164
Matt Carlsonddfc87b2010-10-14 10:37:40 +00001165static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1166{
1167 int err;
1168
1169 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1170 if (err)
1171 goto done;
1172
1173 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1174 if (err)
1175 goto done;
1176
1177 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1178 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1179 if (err)
1180 goto done;
1181
1182 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1183
1184done:
1185 return err;
1186}
1187
1188static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1189{
1190 int err;
1191
1192 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1193 if (err)
1194 goto done;
1195
1196 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1197 if (err)
1198 goto done;
1199
1200 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1201 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1202 if (err)
1203 goto done;
1204
1205 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1206
1207done:
1208 return err;
1209}
1210
Matt Carlson95e28692008-05-25 23:44:14 -07001211/* tp->lock is held. */
Matt Carlson4ba526c2008-08-15 14:10:04 -07001212static inline void tg3_generate_fw_event(struct tg3 *tp)
1213{
1214 u32 val;
1215
1216 val = tr32(GRC_RX_CPU_EVENT);
1217 val |= GRC_RX_CPU_DRIVER_EVENT;
1218 tw32_f(GRC_RX_CPU_EVENT, val);
1219
1220 tp->last_event_jiffies = jiffies;
1221}
1222
1223#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1224
1225/* tp->lock is held. */
Matt Carlson95e28692008-05-25 23:44:14 -07001226static void tg3_wait_for_event_ack(struct tg3 *tp)
1227{
1228 int i;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001229 unsigned int delay_cnt;
1230 long time_remain;
Matt Carlson95e28692008-05-25 23:44:14 -07001231
Matt Carlson4ba526c2008-08-15 14:10:04 -07001232 /* If enough time has passed, no wait is necessary. */
1233 time_remain = (long)(tp->last_event_jiffies + 1 +
1234 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1235 (long)jiffies;
1236 if (time_remain < 0)
1237 return;
1238
1239 /* Check if we can shorten the wait time. */
1240 delay_cnt = jiffies_to_usecs(time_remain);
1241 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1242 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1243 delay_cnt = (delay_cnt >> 3) + 1;
1244
1245 for (i = 0; i < delay_cnt; i++) {
Matt Carlson95e28692008-05-25 23:44:14 -07001246 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1247 break;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001248 udelay(8);
Matt Carlson95e28692008-05-25 23:44:14 -07001249 }
1250}
1251
1252/* tp->lock is held. */
1253static void tg3_ump_link_report(struct tg3 *tp)
1254{
1255 u32 reg;
1256 u32 val;
1257
1258 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1259 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1260 return;
1261
1262 tg3_wait_for_event_ack(tp);
1263
1264 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1265
1266 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1267
1268 val = 0;
1269 if (!tg3_readphy(tp, MII_BMCR, &reg))
1270 val = reg << 16;
1271 if (!tg3_readphy(tp, MII_BMSR, &reg))
1272 val |= (reg & 0xffff);
1273 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1274
1275 val = 0;
1276 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1277 val = reg << 16;
1278 if (!tg3_readphy(tp, MII_LPA, &reg))
1279 val |= (reg & 0xffff);
1280 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1281
1282 val = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001283 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
Matt Carlson95e28692008-05-25 23:44:14 -07001284 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1285 val = reg << 16;
1286 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1287 val |= (reg & 0xffff);
1288 }
1289 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1290
1291 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1292 val = reg << 16;
1293 else
1294 val = 0;
1295 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1296
Matt Carlson4ba526c2008-08-15 14:10:04 -07001297 tg3_generate_fw_event(tp);
Matt Carlson95e28692008-05-25 23:44:14 -07001298}
1299
1300static void tg3_link_report(struct tg3 *tp)
1301{
1302 if (!netif_carrier_ok(tp->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001303 netif_info(tp, link, tp->dev, "Link is down\n");
Matt Carlson95e28692008-05-25 23:44:14 -07001304 tg3_ump_link_report(tp);
1305 } else if (netif_msg_link(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001306 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1307 (tp->link_config.active_speed == SPEED_1000 ?
1308 1000 :
1309 (tp->link_config.active_speed == SPEED_100 ?
1310 100 : 10)),
1311 (tp->link_config.active_duplex == DUPLEX_FULL ?
1312 "full" : "half"));
Matt Carlson95e28692008-05-25 23:44:14 -07001313
Joe Perches05dbe002010-02-17 19:44:19 +00001314 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1315 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1316 "on" : "off",
1317 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1318 "on" : "off");
Matt Carlson95e28692008-05-25 23:44:14 -07001319 tg3_ump_link_report(tp);
1320 }
1321}
1322
1323static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1324{
1325 u16 miireg;
1326
Steve Glendinninge18ce342008-12-16 02:00:00 -08001327 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001328 miireg = ADVERTISE_PAUSE_CAP;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001329 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001330 miireg = ADVERTISE_PAUSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001331 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001332 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1333 else
1334 miireg = 0;
1335
1336 return miireg;
1337}
1338
1339static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1340{
1341 u16 miireg;
1342
Steve Glendinninge18ce342008-12-16 02:00:00 -08001343 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001344 miireg = ADVERTISE_1000XPAUSE;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001345 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001346 miireg = ADVERTISE_1000XPSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001347 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001348 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1349 else
1350 miireg = 0;
1351
1352 return miireg;
1353}
1354
Matt Carlson95e28692008-05-25 23:44:14 -07001355static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1356{
1357 u8 cap = 0;
1358
1359 if (lcladv & ADVERTISE_1000XPAUSE) {
1360 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1361 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001362 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001363 else if (rmtadv & LPA_1000XPAUSE_ASYM)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001364 cap = FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001365 } else {
1366 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001367 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001368 }
1369 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1370 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
Steve Glendinninge18ce342008-12-16 02:00:00 -08001371 cap = FLOW_CTRL_TX;
Matt Carlson95e28692008-05-25 23:44:14 -07001372 }
1373
1374 return cap;
1375}
1376
Matt Carlsonf51f3562008-05-25 23:45:08 -07001377static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
Matt Carlson95e28692008-05-25 23:44:14 -07001378{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001379 u8 autoneg;
Matt Carlsonf51f3562008-05-25 23:45:08 -07001380 u8 flowctrl = 0;
Matt Carlson95e28692008-05-25 23:44:14 -07001381 u32 old_rx_mode = tp->rx_mode;
1382 u32 old_tx_mode = tp->tx_mode;
1383
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001384 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001385 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001386 else
1387 autoneg = tp->link_config.autoneg;
1388
1389 if (autoneg == AUTONEG_ENABLE &&
Matt Carlson95e28692008-05-25 23:44:14 -07001390 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001391 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Matt Carlsonf51f3562008-05-25 23:45:08 -07001392 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
Matt Carlson95e28692008-05-25 23:44:14 -07001393 else
Steve Glendinningbc02ff92008-12-16 02:00:48 -08001394 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
Matt Carlsonf51f3562008-05-25 23:45:08 -07001395 } else
1396 flowctrl = tp->link_config.flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001397
Matt Carlsonf51f3562008-05-25 23:45:08 -07001398 tp->link_config.active_flowctrl = flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001399
Steve Glendinninge18ce342008-12-16 02:00:00 -08001400 if (flowctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001401 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1402 else
1403 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1404
Matt Carlsonf51f3562008-05-25 23:45:08 -07001405 if (old_rx_mode != tp->rx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001406 tw32_f(MAC_RX_MODE, tp->rx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001407
Steve Glendinninge18ce342008-12-16 02:00:00 -08001408 if (flowctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001409 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1410 else
1411 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1412
Matt Carlsonf51f3562008-05-25 23:45:08 -07001413 if (old_tx_mode != tp->tx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001414 tw32_f(MAC_TX_MODE, tp->tx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001415}
1416
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001417static void tg3_adjust_link(struct net_device *dev)
1418{
1419 u8 oldflowctrl, linkmesg = 0;
1420 u32 mac_mode, lcl_adv, rmt_adv;
1421 struct tg3 *tp = netdev_priv(dev);
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001422 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001423
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001424 spin_lock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001425
1426 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1427 MAC_MODE_HALF_DUPLEX);
1428
1429 oldflowctrl = tp->link_config.active_flowctrl;
1430
1431 if (phydev->link) {
1432 lcl_adv = 0;
1433 rmt_adv = 0;
1434
1435 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1436 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001437 else if (phydev->speed == SPEED_1000 ||
1438 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001439 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001440 else
1441 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001442
1443 if (phydev->duplex == DUPLEX_HALF)
1444 mac_mode |= MAC_MODE_HALF_DUPLEX;
1445 else {
1446 lcl_adv = tg3_advert_flowctrl_1000T(
1447 tp->link_config.flowctrl);
1448
1449 if (phydev->pause)
1450 rmt_adv = LPA_PAUSE_CAP;
1451 if (phydev->asym_pause)
1452 rmt_adv |= LPA_PAUSE_ASYM;
1453 }
1454
1455 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1456 } else
1457 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1458
1459 if (mac_mode != tp->mac_mode) {
1460 tp->mac_mode = mac_mode;
1461 tw32_f(MAC_MODE, tp->mac_mode);
1462 udelay(40);
1463 }
1464
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001465 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1466 if (phydev->speed == SPEED_10)
1467 tw32(MAC_MI_STAT,
1468 MAC_MI_STAT_10MBPS_MODE |
1469 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1470 else
1471 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1472 }
1473
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001474 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1475 tw32(MAC_TX_LENGTHS,
1476 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1477 (6 << TX_LENGTHS_IPG_SHIFT) |
1478 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1479 else
1480 tw32(MAC_TX_LENGTHS,
1481 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1482 (6 << TX_LENGTHS_IPG_SHIFT) |
1483 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1484
1485 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1486 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1487 phydev->speed != tp->link_config.active_speed ||
1488 phydev->duplex != tp->link_config.active_duplex ||
1489 oldflowctrl != tp->link_config.active_flowctrl)
Matt Carlsonc6cdf432010-04-05 10:19:26 +00001490 linkmesg = 1;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001491
1492 tp->link_config.active_speed = phydev->speed;
1493 tp->link_config.active_duplex = phydev->duplex;
1494
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001495 spin_unlock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001496
1497 if (linkmesg)
1498 tg3_link_report(tp);
1499}
1500
1501static int tg3_phy_init(struct tg3 *tp)
1502{
1503 struct phy_device *phydev;
1504
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001505 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001506 return 0;
1507
1508 /* Bring the PHY back to a known state. */
1509 tg3_bmcr_reset(tp);
1510
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001511 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001512
1513 /* Attach the MAC to the PHY. */
Kay Sieversfb28ad32008-11-10 13:55:14 -08001514 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
Matt Carlsona9daf362008-05-25 23:49:44 -07001515 phydev->dev_flags, phydev->interface);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001516 if (IS_ERR(phydev)) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001517 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001518 return PTR_ERR(phydev);
1519 }
1520
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001521 /* Mask with MAC supported features. */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001522 switch (phydev->interface) {
1523 case PHY_INTERFACE_MODE_GMII:
1524 case PHY_INTERFACE_MODE_RGMII:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001525 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Matt Carlson321d32a2008-11-21 17:22:19 -08001526 phydev->supported &= (PHY_GBIT_FEATURES |
1527 SUPPORTED_Pause |
1528 SUPPORTED_Asym_Pause);
1529 break;
1530 }
1531 /* fallthru */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001532 case PHY_INTERFACE_MODE_MII:
1533 phydev->supported &= (PHY_BASIC_FEATURES |
1534 SUPPORTED_Pause |
1535 SUPPORTED_Asym_Pause);
1536 break;
1537 default:
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001538 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001539 return -EINVAL;
1540 }
1541
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001542 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001543
1544 phydev->advertising = phydev->supported;
1545
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001546 return 0;
1547}
1548
1549static void tg3_phy_start(struct tg3 *tp)
1550{
1551 struct phy_device *phydev;
1552
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001553 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001554 return;
1555
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001556 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001557
Matt Carlson80096062010-08-02 11:26:06 +00001558 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1559 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001560 phydev->speed = tp->link_config.orig_speed;
1561 phydev->duplex = tp->link_config.orig_duplex;
1562 phydev->autoneg = tp->link_config.orig_autoneg;
1563 phydev->advertising = tp->link_config.orig_advertising;
1564 }
1565
1566 phy_start(phydev);
1567
1568 phy_start_aneg(phydev);
1569}
1570
1571static void tg3_phy_stop(struct tg3 *tp)
1572{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001573 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001574 return;
1575
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001576 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001577}
1578
1579static void tg3_phy_fini(struct tg3 *tp)
1580{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001581 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001582 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001583 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001584 }
1585}
1586
Matt Carlson52b02d02010-10-14 10:37:41 +00001587static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1588{
1589 int err;
1590
1591 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1592 if (!err)
1593 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1594
1595 return err;
1596}
1597
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00001598static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001599{
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00001600 int err;
1601
1602 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1603 if (!err)
1604 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1605
1606 return err;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001607}
1608
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001609static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1610{
1611 u32 phytest;
1612
1613 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1614 u32 phy;
1615
1616 tg3_writephy(tp, MII_TG3_FET_TEST,
1617 phytest | MII_TG3_FET_SHADOW_EN);
1618 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1619 if (enable)
1620 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1621 else
1622 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1623 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1624 }
1625 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1626 }
1627}
1628
Matt Carlson6833c042008-11-21 17:18:59 -08001629static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1630{
1631 u32 reg;
1632
Matt Carlsonecf14102010-01-20 16:58:05 +00001633 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
Matt Carlsona50d0792010-06-05 17:24:37 +00001634 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1635 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001636 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Matt Carlson6833c042008-11-21 17:18:59 -08001637 return;
1638
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001639 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001640 tg3_phy_fet_toggle_apd(tp, enable);
1641 return;
1642 }
1643
Matt Carlson6833c042008-11-21 17:18:59 -08001644 reg = MII_TG3_MISC_SHDW_WREN |
1645 MII_TG3_MISC_SHDW_SCR5_SEL |
1646 MII_TG3_MISC_SHDW_SCR5_LPED |
1647 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1648 MII_TG3_MISC_SHDW_SCR5_SDTL |
1649 MII_TG3_MISC_SHDW_SCR5_C125OE;
1650 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1651 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1652
1653 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1654
1655
1656 reg = MII_TG3_MISC_SHDW_WREN |
1657 MII_TG3_MISC_SHDW_APD_SEL |
1658 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1659 if (enable)
1660 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1661
1662 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1663}
1664
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001665static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1666{
1667 u32 phy;
1668
1669 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001670 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001671 return;
1672
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001673 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001674 u32 ephy;
1675
Matt Carlson535ef6e2009-08-25 10:09:36 +00001676 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1677 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1678
1679 tg3_writephy(tp, MII_TG3_FET_TEST,
1680 ephy | MII_TG3_FET_SHADOW_EN);
1681 if (!tg3_readphy(tp, reg, &phy)) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001682 if (enable)
Matt Carlson535ef6e2009-08-25 10:09:36 +00001683 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001684 else
Matt Carlson535ef6e2009-08-25 10:09:36 +00001685 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1686 tg3_writephy(tp, reg, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001687 }
Matt Carlson535ef6e2009-08-25 10:09:36 +00001688 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001689 }
1690 } else {
1691 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1692 MII_TG3_AUXCTL_SHDWSEL_MISC;
1693 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1694 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1695 if (enable)
1696 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1697 else
1698 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1699 phy |= MII_TG3_AUXCTL_MISC_WREN;
1700 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1701 }
1702 }
1703}
1704
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705static void tg3_phy_set_wirespeed(struct tg3 *tp)
1706{
1707 u32 val;
1708
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001709 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 return;
1711
1712 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1713 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1714 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1715 (val | (1 << 15) | (1 << 4)));
1716}
1717
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001718static void tg3_phy_apply_otp(struct tg3 *tp)
1719{
1720 u32 otp, phy;
1721
1722 if (!tp->phy_otp)
1723 return;
1724
1725 otp = tp->phy_otp;
1726
1727 /* Enable SM_DSP clock and tx 6dB coding. */
1728 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1729 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1730 MII_TG3_AUXCTL_ACTL_TX_6DB;
1731 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1732
1733 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1734 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1735 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1736
1737 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1738 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1739 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1740
1741 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1742 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1743 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1744
1745 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1746 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1747
1748 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1749 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1750
1751 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1752 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1753 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1754
1755 /* Turn off SM_DSP clock. */
1756 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1757 MII_TG3_AUXCTL_ACTL_TX_6DB;
1758 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1759}
1760
Matt Carlson52b02d02010-10-14 10:37:41 +00001761static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1762{
1763 u32 val;
1764
1765 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1766 return;
1767
1768 tp->setlpicnt = 0;
1769
1770 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1771 current_link_up == 1 &&
1772 (tp->link_config.active_speed == SPEED_1000 ||
1773 (tp->link_config.active_speed == SPEED_100 &&
1774 tp->link_config.active_duplex == DUPLEX_FULL))) {
1775 u32 eeectl;
1776
1777 if (tp->link_config.active_speed == SPEED_1000)
1778 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1779 else
1780 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1781
1782 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1783
1784 tg3_phy_cl45_read(tp, 0x7, TG3_CL45_D7_EEERES_STAT, &val);
1785
1786 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
1787 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
1788 tp->setlpicnt = 2;
1789 }
1790
1791 if (!tp->setlpicnt) {
1792 val = tr32(TG3_CPMU_EEE_MODE);
1793 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1794 }
1795}
1796
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797static int tg3_wait_macro_done(struct tg3 *tp)
1798{
1799 int limit = 100;
1800
1801 while (limit--) {
1802 u32 tmp32;
1803
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001804 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805 if ((tmp32 & 0x1000) == 0)
1806 break;
1807 }
1808 }
Roel Kluind4675b52009-02-12 16:33:27 -08001809 if (limit < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810 return -EBUSY;
1811
1812 return 0;
1813}
1814
1815static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1816{
1817 static const u32 test_pat[4][6] = {
1818 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1819 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1820 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1821 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1822 };
1823 int chan;
1824
1825 for (chan = 0; chan < 4; chan++) {
1826 int i;
1827
1828 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1829 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001830 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831
1832 for (i = 0; i < 6; i++)
1833 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1834 test_pat[chan][i]);
1835
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001836 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837 if (tg3_wait_macro_done(tp)) {
1838 *resetp = 1;
1839 return -EBUSY;
1840 }
1841
1842 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1843 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001844 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845 if (tg3_wait_macro_done(tp)) {
1846 *resetp = 1;
1847 return -EBUSY;
1848 }
1849
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001850 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851 if (tg3_wait_macro_done(tp)) {
1852 *resetp = 1;
1853 return -EBUSY;
1854 }
1855
1856 for (i = 0; i < 6; i += 2) {
1857 u32 low, high;
1858
1859 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1860 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1861 tg3_wait_macro_done(tp)) {
1862 *resetp = 1;
1863 return -EBUSY;
1864 }
1865 low &= 0x7fff;
1866 high &= 0x000f;
1867 if (low != test_pat[chan][i] ||
1868 high != test_pat[chan][i+1]) {
1869 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1870 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1871 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1872
1873 return -EBUSY;
1874 }
1875 }
1876 }
1877
1878 return 0;
1879}
1880
1881static int tg3_phy_reset_chanpat(struct tg3 *tp)
1882{
1883 int chan;
1884
1885 for (chan = 0; chan < 4; chan++) {
1886 int i;
1887
1888 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1889 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001890 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891 for (i = 0; i < 6; i++)
1892 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001893 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 if (tg3_wait_macro_done(tp))
1895 return -EBUSY;
1896 }
1897
1898 return 0;
1899}
1900
1901static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1902{
1903 u32 reg32, phy9_orig;
1904 int retries, do_phy_reset, err;
1905
1906 retries = 10;
1907 do_phy_reset = 1;
1908 do {
1909 if (do_phy_reset) {
1910 err = tg3_bmcr_reset(tp);
1911 if (err)
1912 return err;
1913 do_phy_reset = 0;
1914 }
1915
1916 /* Disable transmitter and interrupt. */
1917 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1918 continue;
1919
1920 reg32 |= 0x3000;
1921 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1922
1923 /* Set full-duplex, 1000 mbps. */
1924 tg3_writephy(tp, MII_BMCR,
1925 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1926
1927 /* Set to master mode. */
1928 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1929 continue;
1930
1931 tg3_writephy(tp, MII_TG3_CTRL,
1932 (MII_TG3_CTRL_AS_MASTER |
1933 MII_TG3_CTRL_ENABLE_AS_MASTER));
1934
1935 /* Enable SM_DSP_CLOCK and 6dB. */
1936 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1937
1938 /* Block the PHY control access. */
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00001939 tg3_phydsp_write(tp, 0x8005, 0x0800);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940
1941 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1942 if (!err)
1943 break;
1944 } while (--retries);
1945
1946 err = tg3_phy_reset_chanpat(tp);
1947 if (err)
1948 return err;
1949
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00001950 tg3_phydsp_write(tp, 0x8005, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951
1952 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001953 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954
1955 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1956 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1957 /* Set Extended packet length bit for jumbo frames */
1958 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
Matt Carlson859a5882010-04-05 10:19:28 +00001959 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1961 }
1962
1963 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1964
1965 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1966 reg32 &= ~0x3000;
1967 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1968 } else if (!err)
1969 err = -EBUSY;
1970
1971 return err;
1972}
1973
1974/* This will reset the tigon3 PHY if there is no valid
1975 * link unless the FORCE argument is non-zero.
1976 */
1977static int tg3_phy_reset(struct tg3 *tp)
1978{
Matt Carlsonf833c4c2010-09-15 09:00:01 +00001979 u32 val, cpmuctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 int err;
1981
Michael Chan60189dd2006-12-17 17:08:07 -08001982 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08001983 val = tr32(GRC_MISC_CFG);
1984 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1985 udelay(40);
1986 }
Matt Carlsonf833c4c2010-09-15 09:00:01 +00001987 err = tg3_readphy(tp, MII_BMSR, &val);
1988 err |= tg3_readphy(tp, MII_BMSR, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989 if (err != 0)
1990 return -EBUSY;
1991
Michael Chanc8e1e822006-04-29 18:55:17 -07001992 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
1993 netif_carrier_off(tp->dev);
1994 tg3_link_report(tp);
1995 }
1996
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1998 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
1999 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2000 err = tg3_phy_reset_5703_4_5(tp);
2001 if (err)
2002 return err;
2003 goto out;
2004 }
2005
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002006 cpmuctrl = 0;
2007 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2008 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2009 cpmuctrl = tr32(TG3_CPMU_CTRL);
2010 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2011 tw32(TG3_CPMU_CTRL,
2012 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2013 }
2014
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015 err = tg3_bmcr_reset(tp);
2016 if (err)
2017 return err;
2018
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002019 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002020 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2021 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002022
2023 tw32(TG3_CPMU_CTRL, cpmuctrl);
2024 }
2025
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002026 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2027 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002028 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2029 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2030 CPMU_LSPD_1000MB_MACCLK_12_5) {
2031 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2032 udelay(40);
2033 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2034 }
2035 }
2036
Matt Carlsona50d0792010-06-05 17:24:37 +00002037 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2038 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002039 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
Matt Carlsonecf14102010-01-20 16:58:05 +00002040 return 0;
2041
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002042 tg3_phy_apply_otp(tp);
2043
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002044 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -08002045 tg3_phy_toggle_apd(tp, true);
2046 else
2047 tg3_phy_toggle_apd(tp, false);
2048
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049out:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002050 if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002052 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2053 tg3_phydsp_write(tp, 0x000a, 0x0323);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2055 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002056 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002057 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2058 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002060 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002062 tg3_phydsp_write(tp, 0x000a, 0x310b);
2063 tg3_phydsp_write(tp, 0x201f, 0x9506);
2064 tg3_phydsp_write(tp, 0x401f, 0x14e2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002066 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
Michael Chanc424cb22006-04-29 18:56:34 -07002067 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2068 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002069 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
Michael Chanc1d2a192007-01-08 19:57:20 -08002070 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2071 tg3_writephy(tp, MII_TG3_TEST1,
2072 MII_TG3_TEST1_TRIM_EN | 0x4);
2073 } else
2074 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
Michael Chanc424cb22006-04-29 18:56:34 -07002075 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2076 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 /* Set Extended packet length bit (bit 14) on all chips that */
2078 /* support jumbo frames */
Matt Carlson79eb6902010-02-17 15:17:03 +00002079 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 /* Cannot do read-modify-write on 5401 */
2081 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
Matt Carlson8f666b02009-08-28 13:58:24 +00002082 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083 /* Set bit 14 with read-modify-write to preserve other bits */
2084 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002085 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
2086 tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 }
2088
2089 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2090 * jumbo frames transmission.
2091 */
Matt Carlson8f666b02009-08-28 13:58:24 +00002092 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002093 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +00002094 tg3_writephy(tp, MII_TG3_EXT_CTRL,
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002095 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096 }
2097
Michael Chan715116a2006-09-27 16:09:25 -07002098 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan715116a2006-09-27 16:09:25 -07002099 /* adjust output voltage */
Matt Carlson535ef6e2009-08-25 10:09:36 +00002100 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
Michael Chan715116a2006-09-27 16:09:25 -07002101 }
2102
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002103 tg3_phy_toggle_automdix(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104 tg3_phy_set_wirespeed(tp);
2105 return 0;
2106}
2107
2108static void tg3_frob_aux_power(struct tg3 *tp)
2109{
2110 struct tg3 *tp_peer = tp;
2111
Matt Carlson334355a2010-01-20 16:58:10 +00002112 /* The GPIOs do something completely different on 57765. */
2113 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
Matt Carlsona50d0792010-06-05 17:24:37 +00002114 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
Matt Carlson334355a2010-01-20 16:58:10 +00002115 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116 return;
2117
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00002118 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2119 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
2120 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002121 struct net_device *dev_peer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002123 dev_peer = pci_get_drvdata(tp->pdev_peer);
Michael Chanbc1c7562006-03-20 17:48:03 -08002124 /* remove_one() may have been run on the peer. */
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002125 if (!dev_peer)
Michael Chanbc1c7562006-03-20 17:48:03 -08002126 tp_peer = tp;
2127 else
2128 tp_peer = netdev_priv(dev_peer);
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002129 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130
2131 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
Michael Chan6921d202005-12-13 21:15:53 -08002132 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
2133 (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
2134 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2136 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
Michael Chanb401e9e2005-12-19 16:27:04 -08002137 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2138 (GRC_LCLCTRL_GPIO_OE0 |
2139 GRC_LCLCTRL_GPIO_OE1 |
2140 GRC_LCLCTRL_GPIO_OE2 |
2141 GRC_LCLCTRL_GPIO_OUTPUT0 |
2142 GRC_LCLCTRL_GPIO_OUTPUT1),
2143 100);
Matt Carlson8d519ab2009-04-20 06:58:01 +00002144 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2145 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -07002146 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2147 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2148 GRC_LCLCTRL_GPIO_OE1 |
2149 GRC_LCLCTRL_GPIO_OE2 |
2150 GRC_LCLCTRL_GPIO_OUTPUT0 |
2151 GRC_LCLCTRL_GPIO_OUTPUT1 |
2152 tp->grc_local_ctrl;
2153 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2154
2155 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2156 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2157
2158 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2159 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160 } else {
2161 u32 no_gpio2;
Michael Chandc56b7d2005-12-19 16:26:28 -08002162 u32 grc_local_ctrl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163
2164 if (tp_peer != tp &&
2165 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2166 return;
2167
Michael Chandc56b7d2005-12-19 16:26:28 -08002168 /* Workaround to prevent overdrawing Amps. */
2169 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2170 ASIC_REV_5714) {
2171 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chanb401e9e2005-12-19 16:27:04 -08002172 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2173 grc_local_ctrl, 100);
Michael Chandc56b7d2005-12-19 16:26:28 -08002174 }
2175
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176 /* On 5753 and variants, GPIO2 cannot be used. */
2177 no_gpio2 = tp->nic_sram_data_cfg &
2178 NIC_SRAM_DATA_CFG_NO_GPIO2;
2179
Michael Chandc56b7d2005-12-19 16:26:28 -08002180 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181 GRC_LCLCTRL_GPIO_OE1 |
2182 GRC_LCLCTRL_GPIO_OE2 |
2183 GRC_LCLCTRL_GPIO_OUTPUT1 |
2184 GRC_LCLCTRL_GPIO_OUTPUT2;
2185 if (no_gpio2) {
2186 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2187 GRC_LCLCTRL_GPIO_OUTPUT2);
2188 }
Michael Chanb401e9e2005-12-19 16:27:04 -08002189 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2190 grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191
2192 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2193
Michael Chanb401e9e2005-12-19 16:27:04 -08002194 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2195 grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196
2197 if (!no_gpio2) {
2198 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chanb401e9e2005-12-19 16:27:04 -08002199 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2200 grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201 }
2202 }
2203 } else {
2204 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2205 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
2206 if (tp_peer != tp &&
2207 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2208 return;
2209
Michael Chanb401e9e2005-12-19 16:27:04 -08002210 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2211 (GRC_LCLCTRL_GPIO_OE1 |
2212 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213
Michael Chanb401e9e2005-12-19 16:27:04 -08002214 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2215 GRC_LCLCTRL_GPIO_OE1, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216
Michael Chanb401e9e2005-12-19 16:27:04 -08002217 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2218 (GRC_LCLCTRL_GPIO_OE1 |
2219 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002220 }
2221 }
2222}
2223
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002224static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2225{
2226 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2227 return 1;
Matt Carlson79eb6902010-02-17 15:17:03 +00002228 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002229 if (speed != SPEED_10)
2230 return 1;
2231 } else if (speed == SPEED_10)
2232 return 1;
2233
2234 return 0;
2235}
2236
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237static int tg3_setup_phy(struct tg3 *, int);
2238
2239#define RESET_KIND_SHUTDOWN 0
2240#define RESET_KIND_INIT 1
2241#define RESET_KIND_SUSPEND 2
2242
2243static void tg3_write_sig_post_reset(struct tg3 *, int);
2244static int tg3_halt_cpu(struct tg3 *, u32);
2245
Matt Carlson0a459aa2008-11-03 16:54:15 -08002246static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
Michael Chan15c3b692006-03-22 01:06:52 -08002247{
Matt Carlsonce057f02007-11-12 21:08:03 -08002248 u32 val;
2249
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002250 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Michael Chan51297242007-02-13 12:17:57 -08002251 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2252 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2253 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2254
2255 sg_dig_ctrl |=
2256 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2257 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2258 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2259 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002260 return;
Michael Chan51297242007-02-13 12:17:57 -08002261 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002262
Michael Chan60189dd2006-12-17 17:08:07 -08002263 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002264 tg3_bmcr_reset(tp);
2265 val = tr32(GRC_MISC_CFG);
2266 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2267 udelay(40);
2268 return;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002269 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson0e5f7842009-11-02 14:26:38 +00002270 u32 phytest;
2271 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2272 u32 phy;
2273
2274 tg3_writephy(tp, MII_ADVERTISE, 0);
2275 tg3_writephy(tp, MII_BMCR,
2276 BMCR_ANENABLE | BMCR_ANRESTART);
2277
2278 tg3_writephy(tp, MII_TG3_FET_TEST,
2279 phytest | MII_TG3_FET_SHADOW_EN);
2280 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2281 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2282 tg3_writephy(tp,
2283 MII_TG3_FET_SHDW_AUXMODE4,
2284 phy);
2285 }
2286 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2287 }
2288 return;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002289 } else if (do_low_power) {
Michael Chan715116a2006-09-27 16:09:25 -07002290 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2291 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002292
2293 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2294 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2295 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2296 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2297 MII_TG3_AUXCTL_PCTL_VREG_11V);
Michael Chan715116a2006-09-27 16:09:25 -07002298 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002299
Michael Chan15c3b692006-03-22 01:06:52 -08002300 /* The PHY should not be powered down on some chips because
2301 * of bugs.
2302 */
2303 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2304 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2305 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002306 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Michael Chan15c3b692006-03-22 01:06:52 -08002307 return;
Matt Carlsonce057f02007-11-12 21:08:03 -08002308
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002309 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2310 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002311 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2312 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2313 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2314 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2315 }
2316
Michael Chan15c3b692006-03-22 01:06:52 -08002317 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2318}
2319
Matt Carlson3f007892008-11-03 16:51:36 -08002320/* tp->lock is held. */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002321static int tg3_nvram_lock(struct tg3 *tp)
2322{
2323 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2324 int i;
2325
2326 if (tp->nvram_lock_cnt == 0) {
2327 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2328 for (i = 0; i < 8000; i++) {
2329 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2330 break;
2331 udelay(20);
2332 }
2333 if (i == 8000) {
2334 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2335 return -ENODEV;
2336 }
2337 }
2338 tp->nvram_lock_cnt++;
2339 }
2340 return 0;
2341}
2342
2343/* tp->lock is held. */
2344static void tg3_nvram_unlock(struct tg3 *tp)
2345{
2346 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2347 if (tp->nvram_lock_cnt > 0)
2348 tp->nvram_lock_cnt--;
2349 if (tp->nvram_lock_cnt == 0)
2350 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2351 }
2352}
2353
2354/* tp->lock is held. */
2355static void tg3_enable_nvram_access(struct tg3 *tp)
2356{
2357 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
Matt Carlsonf66a29b2009-11-13 13:03:36 +00002358 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002359 u32 nvaccess = tr32(NVRAM_ACCESS);
2360
2361 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2362 }
2363}
2364
2365/* tp->lock is held. */
2366static void tg3_disable_nvram_access(struct tg3 *tp)
2367{
2368 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
Matt Carlsonf66a29b2009-11-13 13:03:36 +00002369 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002370 u32 nvaccess = tr32(NVRAM_ACCESS);
2371
2372 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2373 }
2374}
2375
2376static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2377 u32 offset, u32 *val)
2378{
2379 u32 tmp;
2380 int i;
2381
2382 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2383 return -EINVAL;
2384
2385 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2386 EEPROM_ADDR_DEVID_MASK |
2387 EEPROM_ADDR_READ);
2388 tw32(GRC_EEPROM_ADDR,
2389 tmp |
2390 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2391 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2392 EEPROM_ADDR_ADDR_MASK) |
2393 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2394
2395 for (i = 0; i < 1000; i++) {
2396 tmp = tr32(GRC_EEPROM_ADDR);
2397
2398 if (tmp & EEPROM_ADDR_COMPLETE)
2399 break;
2400 msleep(1);
2401 }
2402 if (!(tmp & EEPROM_ADDR_COMPLETE))
2403 return -EBUSY;
2404
Matt Carlson62cedd12009-04-20 14:52:29 -07002405 tmp = tr32(GRC_EEPROM_DATA);
2406
2407 /*
2408 * The data will always be opposite the native endian
2409 * format. Perform a blind byteswap to compensate.
2410 */
2411 *val = swab32(tmp);
2412
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002413 return 0;
2414}
2415
2416#define NVRAM_CMD_TIMEOUT 10000
2417
2418static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2419{
2420 int i;
2421
2422 tw32(NVRAM_CMD, nvram_cmd);
2423 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2424 udelay(10);
2425 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2426 udelay(10);
2427 break;
2428 }
2429 }
2430
2431 if (i == NVRAM_CMD_TIMEOUT)
2432 return -EBUSY;
2433
2434 return 0;
2435}
2436
2437static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2438{
2439 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2440 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2441 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2442 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2443 (tp->nvram_jedecnum == JEDEC_ATMEL))
2444
2445 addr = ((addr / tp->nvram_pagesize) <<
2446 ATMEL_AT45DB0X1B_PAGE_POS) +
2447 (addr % tp->nvram_pagesize);
2448
2449 return addr;
2450}
2451
2452static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2453{
2454 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2455 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2456 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2457 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2458 (tp->nvram_jedecnum == JEDEC_ATMEL))
2459
2460 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2461 tp->nvram_pagesize) +
2462 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2463
2464 return addr;
2465}
2466
Matt Carlsone4f34112009-02-25 14:25:00 +00002467/* NOTE: Data read in from NVRAM is byteswapped according to
2468 * the byteswapping settings for all other register accesses.
2469 * tg3 devices are BE devices, so on a BE machine, the data
2470 * returned will be exactly as it is seen in NVRAM. On a LE
2471 * machine, the 32-bit value will be byteswapped.
2472 */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002473static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2474{
2475 int ret;
2476
2477 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2478 return tg3_nvram_read_using_eeprom(tp, offset, val);
2479
2480 offset = tg3_nvram_phys_addr(tp, offset);
2481
2482 if (offset > NVRAM_ADDR_MSK)
2483 return -EINVAL;
2484
2485 ret = tg3_nvram_lock(tp);
2486 if (ret)
2487 return ret;
2488
2489 tg3_enable_nvram_access(tp);
2490
2491 tw32(NVRAM_ADDR, offset);
2492 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2493 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2494
2495 if (ret == 0)
Matt Carlsone4f34112009-02-25 14:25:00 +00002496 *val = tr32(NVRAM_RDDATA);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002497
2498 tg3_disable_nvram_access(tp);
2499
2500 tg3_nvram_unlock(tp);
2501
2502 return ret;
2503}
2504
Matt Carlsona9dc5292009-02-25 14:25:30 +00002505/* Ensures NVRAM data is in bytestream format. */
2506static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002507{
2508 u32 v;
Matt Carlsona9dc5292009-02-25 14:25:30 +00002509 int res = tg3_nvram_read(tp, offset, &v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002510 if (!res)
Matt Carlsona9dc5292009-02-25 14:25:30 +00002511 *val = cpu_to_be32(v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002512 return res;
2513}
2514
2515/* tp->lock is held. */
Matt Carlson3f007892008-11-03 16:51:36 -08002516static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2517{
2518 u32 addr_high, addr_low;
2519 int i;
2520
2521 addr_high = ((tp->dev->dev_addr[0] << 8) |
2522 tp->dev->dev_addr[1]);
2523 addr_low = ((tp->dev->dev_addr[2] << 24) |
2524 (tp->dev->dev_addr[3] << 16) |
2525 (tp->dev->dev_addr[4] << 8) |
2526 (tp->dev->dev_addr[5] << 0));
2527 for (i = 0; i < 4; i++) {
2528 if (i == 1 && skip_mac_1)
2529 continue;
2530 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2531 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2532 }
2533
2534 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2535 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2536 for (i = 0; i < 12; i++) {
2537 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2538 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2539 }
2540 }
2541
2542 addr_high = (tp->dev->dev_addr[0] +
2543 tp->dev->dev_addr[1] +
2544 tp->dev->dev_addr[2] +
2545 tp->dev->dev_addr[3] +
2546 tp->dev->dev_addr[4] +
2547 tp->dev->dev_addr[5]) &
2548 TX_BACKOFF_SEED_MASK;
2549 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2550}
2551
Michael Chanbc1c7562006-03-20 17:48:03 -08002552static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553{
2554 u32 misc_host_ctrl;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002555 bool device_should_wake, do_low_power;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002556
2557 /* Make sure register accesses (indirect or otherwise)
2558 * will function correctly.
2559 */
2560 pci_write_config_dword(tp->pdev,
2561 TG3PCI_MISC_HOST_CTRL,
2562 tp->misc_host_ctrl);
2563
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564 switch (state) {
Michael Chanbc1c7562006-03-20 17:48:03 -08002565 case PCI_D0:
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07002566 pci_enable_wake(tp->pdev, state, false);
2567 pci_set_power_state(tp->pdev, PCI_D0);
Michael Chan8c6bda12005-04-21 17:09:08 -07002568
Michael Chan9d26e212006-12-07 00:21:14 -08002569 /* Switch out of Vaux if it is a NIC */
2570 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
Michael Chanb401e9e2005-12-19 16:27:04 -08002571 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002572
2573 return 0;
2574
Michael Chanbc1c7562006-03-20 17:48:03 -08002575 case PCI_D1:
Michael Chanbc1c7562006-03-20 17:48:03 -08002576 case PCI_D2:
Michael Chanbc1c7562006-03-20 17:48:03 -08002577 case PCI_D3hot:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578 break;
2579
2580 default:
Joe Perches05dbe002010-02-17 19:44:19 +00002581 netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
2582 state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002583 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07002584 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002585
2586 /* Restore the CLKREQ setting. */
2587 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2588 u16 lnkctl;
2589
2590 pci_read_config_word(tp->pdev,
2591 tp->pcie_cap + PCI_EXP_LNKCTL,
2592 &lnkctl);
2593 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2594 pci_write_config_word(tp->pdev,
2595 tp->pcie_cap + PCI_EXP_LNKCTL,
2596 lnkctl);
2597 }
2598
Linus Torvalds1da177e2005-04-16 15:20:36 -07002599 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2600 tw32(TG3PCI_MISC_HOST_CTRL,
2601 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2602
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002603 device_should_wake = pci_pme_capable(tp->pdev, state) &&
2604 device_may_wakeup(&tp->pdev->dev) &&
2605 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2606
Matt Carlsondd477002008-05-25 23:45:58 -07002607 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08002608 do_low_power = false;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002609 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
Matt Carlson80096062010-08-02 11:26:06 +00002610 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002611 struct phy_device *phydev;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002612 u32 phyid, advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002613
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00002614 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002615
Matt Carlson80096062010-08-02 11:26:06 +00002616 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002617
2618 tp->link_config.orig_speed = phydev->speed;
2619 tp->link_config.orig_duplex = phydev->duplex;
2620 tp->link_config.orig_autoneg = phydev->autoneg;
2621 tp->link_config.orig_advertising = phydev->advertising;
2622
2623 advertising = ADVERTISED_TP |
2624 ADVERTISED_Pause |
2625 ADVERTISED_Autoneg |
2626 ADVERTISED_10baseT_Half;
2627
2628 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002629 device_should_wake) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002630 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2631 advertising |=
2632 ADVERTISED_100baseT_Half |
2633 ADVERTISED_100baseT_Full |
2634 ADVERTISED_10baseT_Full;
2635 else
2636 advertising |= ADVERTISED_10baseT_Full;
2637 }
2638
2639 phydev->advertising = advertising;
2640
2641 phy_start_aneg(phydev);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002642
2643 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
Matt Carlson6a443a02010-02-17 15:17:04 +00002644 if (phyid != PHY_ID_BCMAC131) {
2645 phyid &= PHY_BCM_OUI_MASK;
2646 if (phyid == PHY_BCM_OUI_1 ||
2647 phyid == PHY_BCM_OUI_2 ||
2648 phyid == PHY_BCM_OUI_3)
Matt Carlson0a459aa2008-11-03 16:54:15 -08002649 do_low_power = true;
2650 }
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002651 }
Matt Carlsondd477002008-05-25 23:45:58 -07002652 } else {
Matt Carlson20232762008-12-21 20:18:56 -08002653 do_low_power = true;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002654
Matt Carlson80096062010-08-02 11:26:06 +00002655 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2656 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07002657 tp->link_config.orig_speed = tp->link_config.speed;
2658 tp->link_config.orig_duplex = tp->link_config.duplex;
2659 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2660 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002661
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002662 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Matt Carlsondd477002008-05-25 23:45:58 -07002663 tp->link_config.speed = SPEED_10;
2664 tp->link_config.duplex = DUPLEX_HALF;
2665 tp->link_config.autoneg = AUTONEG_ENABLE;
2666 tg3_setup_phy(tp, 0);
2667 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668 }
2669
Michael Chanb5d37722006-09-27 16:06:21 -07002670 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2671 u32 val;
2672
2673 val = tr32(GRC_VCPU_EXT_CTRL);
2674 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2675 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
Michael Chan6921d202005-12-13 21:15:53 -08002676 int i;
2677 u32 val;
2678
2679 for (i = 0; i < 200; i++) {
2680 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2681 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2682 break;
2683 msleep(1);
2684 }
2685 }
Gary Zambranoa85feb82007-05-05 11:52:19 -07002686 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2687 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2688 WOL_DRV_STATE_SHUTDOWN |
2689 WOL_DRV_WOL |
2690 WOL_SET_MAGIC_PKT);
Michael Chan6921d202005-12-13 21:15:53 -08002691
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002692 if (device_should_wake) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693 u32 mac_mode;
2694
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002695 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08002696 if (do_low_power) {
Matt Carlsondd477002008-05-25 23:45:58 -07002697 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2698 udelay(40);
2699 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002701 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan3f7045c2006-09-27 16:02:29 -07002702 mac_mode = MAC_MODE_PORT_MODE_GMII;
2703 else
2704 mac_mode = MAC_MODE_PORT_MODE_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002706 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2707 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2708 ASIC_REV_5700) {
2709 u32 speed = (tp->tg3_flags &
2710 TG3_FLAG_WOL_SPEED_100MB) ?
2711 SPEED_100 : SPEED_10;
2712 if (tg3_5700_link_polarity(tp, speed))
2713 mac_mode |= MAC_MODE_LINK_POLARITY;
2714 else
2715 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2716 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002717 } else {
2718 mac_mode = MAC_MODE_PORT_MODE_TBI;
2719 }
2720
John W. Linvillecbf46852005-04-21 17:01:29 -07002721 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722 tw32(MAC_LED_CTRL, tp->led_ctrl);
2723
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002724 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2725 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2726 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2727 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2728 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2729 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730
Matt Carlson3bda1252008-08-15 14:08:22 -07002731 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
2732 mac_mode |= tp->mac_mode &
2733 (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
2734 if (mac_mode & MAC_MODE_APE_TX_EN)
2735 mac_mode |= MAC_MODE_TDE_ENABLE;
2736 }
2737
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738 tw32_f(MAC_MODE, mac_mode);
2739 udelay(100);
2740
2741 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2742 udelay(10);
2743 }
2744
2745 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2746 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2747 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2748 u32 base_val;
2749
2750 base_val = tp->pci_clock_ctrl;
2751 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2752 CLOCK_CTRL_TXCLK_DISABLE);
2753
Michael Chanb401e9e2005-12-19 16:27:04 -08002754 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2755 CLOCK_CTRL_PWRDOWN_PLL133, 40);
Michael Chand7b0a852007-02-13 12:17:38 -08002756 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
Matt Carlson795d01c2007-10-07 23:28:17 -07002757 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
Michael Chand7b0a852007-02-13 12:17:38 -08002758 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
Michael Chan4cf78e42005-07-25 12:29:19 -07002759 /* do nothing */
Michael Chan85e94ce2005-04-21 17:05:28 -07002760 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002761 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2762 u32 newbits1, newbits2;
2763
2764 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2765 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2766 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2767 CLOCK_CTRL_TXCLK_DISABLE |
2768 CLOCK_CTRL_ALTCLK);
2769 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2770 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2771 newbits1 = CLOCK_CTRL_625_CORE;
2772 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2773 } else {
2774 newbits1 = CLOCK_CTRL_ALTCLK;
2775 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2776 }
2777
Michael Chanb401e9e2005-12-19 16:27:04 -08002778 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2779 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002780
Michael Chanb401e9e2005-12-19 16:27:04 -08002781 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2782 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002783
2784 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2785 u32 newbits3;
2786
2787 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2788 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2789 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2790 CLOCK_CTRL_TXCLK_DISABLE |
2791 CLOCK_CTRL_44MHZ_CORE);
2792 } else {
2793 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2794 }
2795
Michael Chanb401e9e2005-12-19 16:27:04 -08002796 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2797 tp->pci_clock_ctrl | newbits3, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002798 }
2799 }
2800
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002801 if (!(device_should_wake) &&
Matt Carlson22435842008-11-21 17:21:13 -08002802 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
Matt Carlson0a459aa2008-11-03 16:54:15 -08002803 tg3_power_down_phy(tp, do_low_power);
Michael Chan6921d202005-12-13 21:15:53 -08002804
Linus Torvalds1da177e2005-04-16 15:20:36 -07002805 tg3_frob_aux_power(tp);
2806
2807 /* Workaround for unstable PLL clock */
2808 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2809 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2810 u32 val = tr32(0x7d00);
2811
2812 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2813 tw32(0x7d00, val);
Michael Chan6921d202005-12-13 21:15:53 -08002814 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
Michael Chanec41c7d2006-01-17 02:40:55 -08002815 int err;
2816
2817 err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002818 tg3_halt_cpu(tp, RX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -08002819 if (!err)
2820 tg3_nvram_unlock(tp);
Michael Chan6921d202005-12-13 21:15:53 -08002821 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002822 }
2823
Michael Chanbbadf502006-04-06 21:46:34 -07002824 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2825
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002826 if (device_should_wake)
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07002827 pci_enable_wake(tp->pdev, state, true);
2828
Linus Torvalds1da177e2005-04-16 15:20:36 -07002829 /* Finally, set the new power state. */
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07002830 pci_set_power_state(tp->pdev, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002831
Linus Torvalds1da177e2005-04-16 15:20:36 -07002832 return 0;
2833}
2834
Linus Torvalds1da177e2005-04-16 15:20:36 -07002835static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2836{
2837 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2838 case MII_TG3_AUX_STAT_10HALF:
2839 *speed = SPEED_10;
2840 *duplex = DUPLEX_HALF;
2841 break;
2842
2843 case MII_TG3_AUX_STAT_10FULL:
2844 *speed = SPEED_10;
2845 *duplex = DUPLEX_FULL;
2846 break;
2847
2848 case MII_TG3_AUX_STAT_100HALF:
2849 *speed = SPEED_100;
2850 *duplex = DUPLEX_HALF;
2851 break;
2852
2853 case MII_TG3_AUX_STAT_100FULL:
2854 *speed = SPEED_100;
2855 *duplex = DUPLEX_FULL;
2856 break;
2857
2858 case MII_TG3_AUX_STAT_1000HALF:
2859 *speed = SPEED_1000;
2860 *duplex = DUPLEX_HALF;
2861 break;
2862
2863 case MII_TG3_AUX_STAT_1000FULL:
2864 *speed = SPEED_1000;
2865 *duplex = DUPLEX_FULL;
2866 break;
2867
2868 default:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002869 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Michael Chan715116a2006-09-27 16:09:25 -07002870 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2871 SPEED_10;
2872 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2873 DUPLEX_HALF;
2874 break;
2875 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002876 *speed = SPEED_INVALID;
2877 *duplex = DUPLEX_INVALID;
2878 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07002879 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002880}
2881
2882static void tg3_phy_copper_begin(struct tg3 *tp)
2883{
2884 u32 new_adv;
2885 int i;
2886
Matt Carlson80096062010-08-02 11:26:06 +00002887 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888 /* Entering low power mode. Disable gigabit and
2889 * 100baseT advertisements.
2890 */
2891 tg3_writephy(tp, MII_TG3_CTRL, 0);
2892
2893 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2894 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2895 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2896 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2897
2898 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2899 } else if (tp->link_config.speed == SPEED_INVALID) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002900 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002901 tp->link_config.advertising &=
2902 ~(ADVERTISED_1000baseT_Half |
2903 ADVERTISED_1000baseT_Full);
2904
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002905 new_adv = ADVERTISE_CSMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2907 new_adv |= ADVERTISE_10HALF;
2908 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2909 new_adv |= ADVERTISE_10FULL;
2910 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2911 new_adv |= ADVERTISE_100HALF;
2912 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2913 new_adv |= ADVERTISE_100FULL;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002914
2915 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2916
Linus Torvalds1da177e2005-04-16 15:20:36 -07002917 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2918
2919 if (tp->link_config.advertising &
2920 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2921 new_adv = 0;
2922 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2923 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2924 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2925 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002926 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002927 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2928 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2929 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2930 MII_TG3_CTRL_ENABLE_AS_MASTER);
2931 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2932 } else {
2933 tg3_writephy(tp, MII_TG3_CTRL, 0);
2934 }
2935 } else {
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002936 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2937 new_adv |= ADVERTISE_CSMA;
2938
Linus Torvalds1da177e2005-04-16 15:20:36 -07002939 /* Asking for a specific link mode. */
2940 if (tp->link_config.speed == SPEED_1000) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2942
2943 if (tp->link_config.duplex == DUPLEX_FULL)
2944 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2945 else
2946 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2947 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2948 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2949 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2950 MII_TG3_CTRL_ENABLE_AS_MASTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002951 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002952 if (tp->link_config.speed == SPEED_100) {
2953 if (tp->link_config.duplex == DUPLEX_FULL)
2954 new_adv |= ADVERTISE_100FULL;
2955 else
2956 new_adv |= ADVERTISE_100HALF;
2957 } else {
2958 if (tp->link_config.duplex == DUPLEX_FULL)
2959 new_adv |= ADVERTISE_10FULL;
2960 else
2961 new_adv |= ADVERTISE_10HALF;
2962 }
2963 tg3_writephy(tp, MII_ADVERTISE, new_adv);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002964
2965 new_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002966 }
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002967
2968 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002969 }
2970
Matt Carlson52b02d02010-10-14 10:37:41 +00002971 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
2972 u32 val = 0;
2973
2974 tw32(TG3_CPMU_EEE_MODE,
2975 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2976
2977 /* Enable SM_DSP clock and tx 6dB coding. */
2978 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
2979 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
2980 MII_TG3_AUXCTL_ACTL_TX_6DB;
2981 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
2982
2983 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2984 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
2985 !tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
2986 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2,
2987 val | MII_TG3_DSP_CH34TP2_HIBW01);
2988
2989 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
2990 /* Advertise 100-BaseTX EEE ability */
2991 if (tp->link_config.advertising &
2992 (ADVERTISED_100baseT_Half |
2993 ADVERTISED_100baseT_Full))
2994 val |= TG3_CL45_D7_EEEADV_CAP_100TX;
2995 /* Advertise 1000-BaseT EEE ability */
2996 if (tp->link_config.advertising &
2997 (ADVERTISED_1000baseT_Half |
2998 ADVERTISED_1000baseT_Full))
2999 val |= TG3_CL45_D7_EEEADV_CAP_1000T;
3000 }
3001 tg3_phy_cl45_write(tp, 0x7, TG3_CL45_D7_EEEADV_CAP, val);
3002
3003 /* Turn off SM_DSP clock. */
3004 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
3005 MII_TG3_AUXCTL_ACTL_TX_6DB;
3006 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3007 }
3008
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3010 tp->link_config.speed != SPEED_INVALID) {
3011 u32 bmcr, orig_bmcr;
3012
3013 tp->link_config.active_speed = tp->link_config.speed;
3014 tp->link_config.active_duplex = tp->link_config.duplex;
3015
3016 bmcr = 0;
3017 switch (tp->link_config.speed) {
3018 default:
3019 case SPEED_10:
3020 break;
3021
3022 case SPEED_100:
3023 bmcr |= BMCR_SPEED100;
3024 break;
3025
3026 case SPEED_1000:
3027 bmcr |= TG3_BMCR_SPEED1000;
3028 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003029 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003030
3031 if (tp->link_config.duplex == DUPLEX_FULL)
3032 bmcr |= BMCR_FULLDPLX;
3033
3034 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3035 (bmcr != orig_bmcr)) {
3036 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3037 for (i = 0; i < 1500; i++) {
3038 u32 tmp;
3039
3040 udelay(10);
3041 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3042 tg3_readphy(tp, MII_BMSR, &tmp))
3043 continue;
3044 if (!(tmp & BMSR_LSTATUS)) {
3045 udelay(40);
3046 break;
3047 }
3048 }
3049 tg3_writephy(tp, MII_BMCR, bmcr);
3050 udelay(40);
3051 }
3052 } else {
3053 tg3_writephy(tp, MII_BMCR,
3054 BMCR_ANENABLE | BMCR_ANRESTART);
3055 }
3056}
3057
3058static int tg3_init_5401phy_dsp(struct tg3 *tp)
3059{
3060 int err;
3061
3062 /* Turn off tap power management. */
3063 /* Set Extended packet length bit */
3064 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
3065
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00003066 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3067 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3068 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3069 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3070 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003071
3072 udelay(40);
3073
3074 return err;
3075}
3076
Michael Chan3600d912006-12-07 00:21:48 -08003077static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003078{
Michael Chan3600d912006-12-07 00:21:48 -08003079 u32 adv_reg, all_mask = 0;
3080
3081 if (mask & ADVERTISED_10baseT_Half)
3082 all_mask |= ADVERTISE_10HALF;
3083 if (mask & ADVERTISED_10baseT_Full)
3084 all_mask |= ADVERTISE_10FULL;
3085 if (mask & ADVERTISED_100baseT_Half)
3086 all_mask |= ADVERTISE_100HALF;
3087 if (mask & ADVERTISED_100baseT_Full)
3088 all_mask |= ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003089
3090 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3091 return 0;
3092
Linus Torvalds1da177e2005-04-16 15:20:36 -07003093 if ((adv_reg & all_mask) != all_mask)
3094 return 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003095 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003096 u32 tg3_ctrl;
3097
Michael Chan3600d912006-12-07 00:21:48 -08003098 all_mask = 0;
3099 if (mask & ADVERTISED_1000baseT_Half)
3100 all_mask |= ADVERTISE_1000HALF;
3101 if (mask & ADVERTISED_1000baseT_Full)
3102 all_mask |= ADVERTISE_1000FULL;
3103
Linus Torvalds1da177e2005-04-16 15:20:36 -07003104 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
3105 return 0;
3106
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107 if ((tg3_ctrl & all_mask) != all_mask)
3108 return 0;
3109 }
3110 return 1;
3111}
3112
Matt Carlsonef167e22007-12-20 20:10:01 -08003113static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3114{
3115 u32 curadv, reqadv;
3116
3117 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3118 return 1;
3119
3120 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3121 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3122
3123 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3124 if (curadv != reqadv)
3125 return 0;
3126
3127 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3128 tg3_readphy(tp, MII_LPA, rmtadv);
3129 } else {
3130 /* Reprogram the advertisement register, even if it
3131 * does not affect the current link. If the link
3132 * gets renegotiated in the future, we can save an
3133 * additional renegotiation cycle by advertising
3134 * it correctly in the first place.
3135 */
3136 if (curadv != reqadv) {
3137 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3138 ADVERTISE_PAUSE_ASYM);
3139 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3140 }
3141 }
3142
3143 return 1;
3144}
3145
Linus Torvalds1da177e2005-04-16 15:20:36 -07003146static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3147{
3148 int current_link_up;
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003149 u32 bmsr, val;
Matt Carlsonef167e22007-12-20 20:10:01 -08003150 u32 lcl_adv, rmt_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003151 u16 current_speed;
3152 u8 current_duplex;
3153 int i, err;
3154
3155 tw32(MAC_EVENT, 0);
3156
3157 tw32_f(MAC_STATUS,
3158 (MAC_STATUS_SYNC_CHANGED |
3159 MAC_STATUS_CFG_CHANGED |
3160 MAC_STATUS_MI_COMPLETION |
3161 MAC_STATUS_LNKSTATE_CHANGED));
3162 udelay(40);
3163
Matt Carlson8ef21422008-05-02 16:47:53 -07003164 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3165 tw32_f(MAC_MI_MODE,
3166 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3167 udelay(80);
3168 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003169
3170 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3171
3172 /* Some third-party PHYs need to be reset on link going
3173 * down.
3174 */
3175 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3176 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3177 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3178 netif_carrier_ok(tp->dev)) {
3179 tg3_readphy(tp, MII_BMSR, &bmsr);
3180 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3181 !(bmsr & BMSR_LSTATUS))
3182 force_reset = 1;
3183 }
3184 if (force_reset)
3185 tg3_phy_reset(tp);
3186
Matt Carlson79eb6902010-02-17 15:17:03 +00003187 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003188 tg3_readphy(tp, MII_BMSR, &bmsr);
3189 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3190 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3191 bmsr = 0;
3192
3193 if (!(bmsr & BMSR_LSTATUS)) {
3194 err = tg3_init_5401phy_dsp(tp);
3195 if (err)
3196 return err;
3197
3198 tg3_readphy(tp, MII_BMSR, &bmsr);
3199 for (i = 0; i < 1000; i++) {
3200 udelay(10);
3201 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3202 (bmsr & BMSR_LSTATUS)) {
3203 udelay(40);
3204 break;
3205 }
3206 }
3207
Matt Carlson79eb6902010-02-17 15:17:03 +00003208 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3209 TG3_PHY_REV_BCM5401_B0 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003210 !(bmsr & BMSR_LSTATUS) &&
3211 tp->link_config.active_speed == SPEED_1000) {
3212 err = tg3_phy_reset(tp);
3213 if (!err)
3214 err = tg3_init_5401phy_dsp(tp);
3215 if (err)
3216 return err;
3217 }
3218 }
3219 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3220 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3221 /* 5701 {A0,B0} CRC bug workaround */
3222 tg3_writephy(tp, 0x15, 0x0a75);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00003223 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3224 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3225 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003226 }
3227
3228 /* Clear pending interrupts... */
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003229 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3230 tg3_readphy(tp, MII_TG3_ISTAT, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003231
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003232 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003233 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003234 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003235 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3236
3237 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3238 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3239 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3240 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3241 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3242 else
3243 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3244 }
3245
3246 current_link_up = 0;
3247 current_speed = SPEED_INVALID;
3248 current_duplex = DUPLEX_INVALID;
3249
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003250 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003251 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3252 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3253 if (!(val & (1 << 10))) {
3254 val |= (1 << 10);
3255 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3256 goto relink;
3257 }
3258 }
3259
3260 bmsr = 0;
3261 for (i = 0; i < 100; i++) {
3262 tg3_readphy(tp, MII_BMSR, &bmsr);
3263 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3264 (bmsr & BMSR_LSTATUS))
3265 break;
3266 udelay(40);
3267 }
3268
3269 if (bmsr & BMSR_LSTATUS) {
3270 u32 aux_stat, bmcr;
3271
3272 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3273 for (i = 0; i < 2000; i++) {
3274 udelay(10);
3275 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3276 aux_stat)
3277 break;
3278 }
3279
3280 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3281 &current_speed,
3282 &current_duplex);
3283
3284 bmcr = 0;
3285 for (i = 0; i < 200; i++) {
3286 tg3_readphy(tp, MII_BMCR, &bmcr);
3287 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3288 continue;
3289 if (bmcr && bmcr != 0x7fff)
3290 break;
3291 udelay(10);
3292 }
3293
Matt Carlsonef167e22007-12-20 20:10:01 -08003294 lcl_adv = 0;
3295 rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003296
Matt Carlsonef167e22007-12-20 20:10:01 -08003297 tp->link_config.active_speed = current_speed;
3298 tp->link_config.active_duplex = current_duplex;
3299
3300 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3301 if ((bmcr & BMCR_ANENABLE) &&
3302 tg3_copper_is_advertising_all(tp,
3303 tp->link_config.advertising)) {
3304 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3305 &rmt_adv))
3306 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003307 }
3308 } else {
3309 if (!(bmcr & BMCR_ANENABLE) &&
3310 tp->link_config.speed == current_speed &&
Matt Carlsonef167e22007-12-20 20:10:01 -08003311 tp->link_config.duplex == current_duplex &&
3312 tp->link_config.flowctrl ==
3313 tp->link_config.active_flowctrl) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003314 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003315 }
3316 }
3317
Matt Carlsonef167e22007-12-20 20:10:01 -08003318 if (current_link_up == 1 &&
3319 tp->link_config.active_duplex == DUPLEX_FULL)
3320 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003321 }
3322
Linus Torvalds1da177e2005-04-16 15:20:36 -07003323relink:
Matt Carlson80096062010-08-02 11:26:06 +00003324 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003325 tg3_phy_copper_begin(tp);
3326
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003327 tg3_readphy(tp, MII_BMSR, &bmsr);
3328 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3329 (bmsr & BMSR_LSTATUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003330 current_link_up = 1;
3331 }
3332
3333 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3334 if (current_link_up == 1) {
3335 if (tp->link_config.active_speed == SPEED_100 ||
3336 tp->link_config.active_speed == SPEED_10)
3337 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3338 else
3339 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003340 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
Matt Carlson7f97a4b2009-08-25 10:10:03 +00003341 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3342 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003343 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3344
3345 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3346 if (tp->link_config.active_duplex == DUPLEX_HALF)
3347 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3348
Linus Torvalds1da177e2005-04-16 15:20:36 -07003349 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003350 if (current_link_up == 1 &&
3351 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003352 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003353 else
3354 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003355 }
3356
3357 /* ??? Without this setting Netgear GA302T PHY does not
3358 * ??? send/receive packets...
3359 */
Matt Carlson79eb6902010-02-17 15:17:03 +00003360 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003361 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3362 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3363 tw32_f(MAC_MI_MODE, tp->mi_mode);
3364 udelay(80);
3365 }
3366
3367 tw32_f(MAC_MODE, tp->mac_mode);
3368 udelay(40);
3369
Matt Carlson52b02d02010-10-14 10:37:41 +00003370 tg3_phy_eee_adjust(tp, current_link_up);
3371
Linus Torvalds1da177e2005-04-16 15:20:36 -07003372 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3373 /* Polled via timer. */
3374 tw32_f(MAC_EVENT, 0);
3375 } else {
3376 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3377 }
3378 udelay(40);
3379
3380 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3381 current_link_up == 1 &&
3382 tp->link_config.active_speed == SPEED_1000 &&
3383 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3384 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3385 udelay(120);
3386 tw32_f(MAC_STATUS,
3387 (MAC_STATUS_SYNC_CHANGED |
3388 MAC_STATUS_CFG_CHANGED));
3389 udelay(40);
3390 tg3_write_mem(tp,
3391 NIC_SRAM_FIRMWARE_MBOX,
3392 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3393 }
3394
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003395 /* Prevent send BD corruption. */
3396 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3397 u16 oldlnkctl, newlnkctl;
3398
3399 pci_read_config_word(tp->pdev,
3400 tp->pcie_cap + PCI_EXP_LNKCTL,
3401 &oldlnkctl);
3402 if (tp->link_config.active_speed == SPEED_100 ||
3403 tp->link_config.active_speed == SPEED_10)
3404 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3405 else
3406 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3407 if (newlnkctl != oldlnkctl)
3408 pci_write_config_word(tp->pdev,
3409 tp->pcie_cap + PCI_EXP_LNKCTL,
3410 newlnkctl);
3411 }
3412
Linus Torvalds1da177e2005-04-16 15:20:36 -07003413 if (current_link_up != netif_carrier_ok(tp->dev)) {
3414 if (current_link_up)
3415 netif_carrier_on(tp->dev);
3416 else
3417 netif_carrier_off(tp->dev);
3418 tg3_link_report(tp);
3419 }
3420
3421 return 0;
3422}
3423
3424struct tg3_fiber_aneginfo {
3425 int state;
3426#define ANEG_STATE_UNKNOWN 0
3427#define ANEG_STATE_AN_ENABLE 1
3428#define ANEG_STATE_RESTART_INIT 2
3429#define ANEG_STATE_RESTART 3
3430#define ANEG_STATE_DISABLE_LINK_OK 4
3431#define ANEG_STATE_ABILITY_DETECT_INIT 5
3432#define ANEG_STATE_ABILITY_DETECT 6
3433#define ANEG_STATE_ACK_DETECT_INIT 7
3434#define ANEG_STATE_ACK_DETECT 8
3435#define ANEG_STATE_COMPLETE_ACK_INIT 9
3436#define ANEG_STATE_COMPLETE_ACK 10
3437#define ANEG_STATE_IDLE_DETECT_INIT 11
3438#define ANEG_STATE_IDLE_DETECT 12
3439#define ANEG_STATE_LINK_OK 13
3440#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3441#define ANEG_STATE_NEXT_PAGE_WAIT 15
3442
3443 u32 flags;
3444#define MR_AN_ENABLE 0x00000001
3445#define MR_RESTART_AN 0x00000002
3446#define MR_AN_COMPLETE 0x00000004
3447#define MR_PAGE_RX 0x00000008
3448#define MR_NP_LOADED 0x00000010
3449#define MR_TOGGLE_TX 0x00000020
3450#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3451#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3452#define MR_LP_ADV_SYM_PAUSE 0x00000100
3453#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3454#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3455#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3456#define MR_LP_ADV_NEXT_PAGE 0x00001000
3457#define MR_TOGGLE_RX 0x00002000
3458#define MR_NP_RX 0x00004000
3459
3460#define MR_LINK_OK 0x80000000
3461
3462 unsigned long link_time, cur_time;
3463
3464 u32 ability_match_cfg;
3465 int ability_match_count;
3466
3467 char ability_match, idle_match, ack_match;
3468
3469 u32 txconfig, rxconfig;
3470#define ANEG_CFG_NP 0x00000080
3471#define ANEG_CFG_ACK 0x00000040
3472#define ANEG_CFG_RF2 0x00000020
3473#define ANEG_CFG_RF1 0x00000010
3474#define ANEG_CFG_PS2 0x00000001
3475#define ANEG_CFG_PS1 0x00008000
3476#define ANEG_CFG_HD 0x00004000
3477#define ANEG_CFG_FD 0x00002000
3478#define ANEG_CFG_INVAL 0x00001f06
3479
3480};
3481#define ANEG_OK 0
3482#define ANEG_DONE 1
3483#define ANEG_TIMER_ENAB 2
3484#define ANEG_FAILED -1
3485
3486#define ANEG_STATE_SETTLE_TIME 10000
3487
3488static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3489 struct tg3_fiber_aneginfo *ap)
3490{
Matt Carlson5be73b42007-12-20 20:09:29 -08003491 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003492 unsigned long delta;
3493 u32 rx_cfg_reg;
3494 int ret;
3495
3496 if (ap->state == ANEG_STATE_UNKNOWN) {
3497 ap->rxconfig = 0;
3498 ap->link_time = 0;
3499 ap->cur_time = 0;
3500 ap->ability_match_cfg = 0;
3501 ap->ability_match_count = 0;
3502 ap->ability_match = 0;
3503 ap->idle_match = 0;
3504 ap->ack_match = 0;
3505 }
3506 ap->cur_time++;
3507
3508 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3509 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3510
3511 if (rx_cfg_reg != ap->ability_match_cfg) {
3512 ap->ability_match_cfg = rx_cfg_reg;
3513 ap->ability_match = 0;
3514 ap->ability_match_count = 0;
3515 } else {
3516 if (++ap->ability_match_count > 1) {
3517 ap->ability_match = 1;
3518 ap->ability_match_cfg = rx_cfg_reg;
3519 }
3520 }
3521 if (rx_cfg_reg & ANEG_CFG_ACK)
3522 ap->ack_match = 1;
3523 else
3524 ap->ack_match = 0;
3525
3526 ap->idle_match = 0;
3527 } else {
3528 ap->idle_match = 1;
3529 ap->ability_match_cfg = 0;
3530 ap->ability_match_count = 0;
3531 ap->ability_match = 0;
3532 ap->ack_match = 0;
3533
3534 rx_cfg_reg = 0;
3535 }
3536
3537 ap->rxconfig = rx_cfg_reg;
3538 ret = ANEG_OK;
3539
Matt Carlson33f401a2010-04-05 10:19:27 +00003540 switch (ap->state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003541 case ANEG_STATE_UNKNOWN:
3542 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3543 ap->state = ANEG_STATE_AN_ENABLE;
3544
3545 /* fallthru */
3546 case ANEG_STATE_AN_ENABLE:
3547 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3548 if (ap->flags & MR_AN_ENABLE) {
3549 ap->link_time = 0;
3550 ap->cur_time = 0;
3551 ap->ability_match_cfg = 0;
3552 ap->ability_match_count = 0;
3553 ap->ability_match = 0;
3554 ap->idle_match = 0;
3555 ap->ack_match = 0;
3556
3557 ap->state = ANEG_STATE_RESTART_INIT;
3558 } else {
3559 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3560 }
3561 break;
3562
3563 case ANEG_STATE_RESTART_INIT:
3564 ap->link_time = ap->cur_time;
3565 ap->flags &= ~(MR_NP_LOADED);
3566 ap->txconfig = 0;
3567 tw32(MAC_TX_AUTO_NEG, 0);
3568 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3569 tw32_f(MAC_MODE, tp->mac_mode);
3570 udelay(40);
3571
3572 ret = ANEG_TIMER_ENAB;
3573 ap->state = ANEG_STATE_RESTART;
3574
3575 /* fallthru */
3576 case ANEG_STATE_RESTART:
3577 delta = ap->cur_time - ap->link_time;
Matt Carlson859a5882010-04-05 10:19:28 +00003578 if (delta > ANEG_STATE_SETTLE_TIME)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003579 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
Matt Carlson859a5882010-04-05 10:19:28 +00003580 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003581 ret = ANEG_TIMER_ENAB;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003582 break;
3583
3584 case ANEG_STATE_DISABLE_LINK_OK:
3585 ret = ANEG_DONE;
3586 break;
3587
3588 case ANEG_STATE_ABILITY_DETECT_INIT:
3589 ap->flags &= ~(MR_TOGGLE_TX);
Matt Carlson5be73b42007-12-20 20:09:29 -08003590 ap->txconfig = ANEG_CFG_FD;
3591 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3592 if (flowctrl & ADVERTISE_1000XPAUSE)
3593 ap->txconfig |= ANEG_CFG_PS1;
3594 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3595 ap->txconfig |= ANEG_CFG_PS2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003596 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3597 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3598 tw32_f(MAC_MODE, tp->mac_mode);
3599 udelay(40);
3600
3601 ap->state = ANEG_STATE_ABILITY_DETECT;
3602 break;
3603
3604 case ANEG_STATE_ABILITY_DETECT:
Matt Carlson859a5882010-04-05 10:19:28 +00003605 if (ap->ability_match != 0 && ap->rxconfig != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003606 ap->state = ANEG_STATE_ACK_DETECT_INIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003607 break;
3608
3609 case ANEG_STATE_ACK_DETECT_INIT:
3610 ap->txconfig |= ANEG_CFG_ACK;
3611 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3612 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3613 tw32_f(MAC_MODE, tp->mac_mode);
3614 udelay(40);
3615
3616 ap->state = ANEG_STATE_ACK_DETECT;
3617
3618 /* fallthru */
3619 case ANEG_STATE_ACK_DETECT:
3620 if (ap->ack_match != 0) {
3621 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3622 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3623 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3624 } else {
3625 ap->state = ANEG_STATE_AN_ENABLE;
3626 }
3627 } else if (ap->ability_match != 0 &&
3628 ap->rxconfig == 0) {
3629 ap->state = ANEG_STATE_AN_ENABLE;
3630 }
3631 break;
3632
3633 case ANEG_STATE_COMPLETE_ACK_INIT:
3634 if (ap->rxconfig & ANEG_CFG_INVAL) {
3635 ret = ANEG_FAILED;
3636 break;
3637 }
3638 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3639 MR_LP_ADV_HALF_DUPLEX |
3640 MR_LP_ADV_SYM_PAUSE |
3641 MR_LP_ADV_ASYM_PAUSE |
3642 MR_LP_ADV_REMOTE_FAULT1 |
3643 MR_LP_ADV_REMOTE_FAULT2 |
3644 MR_LP_ADV_NEXT_PAGE |
3645 MR_TOGGLE_RX |
3646 MR_NP_RX);
3647 if (ap->rxconfig & ANEG_CFG_FD)
3648 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3649 if (ap->rxconfig & ANEG_CFG_HD)
3650 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3651 if (ap->rxconfig & ANEG_CFG_PS1)
3652 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3653 if (ap->rxconfig & ANEG_CFG_PS2)
3654 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3655 if (ap->rxconfig & ANEG_CFG_RF1)
3656 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3657 if (ap->rxconfig & ANEG_CFG_RF2)
3658 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3659 if (ap->rxconfig & ANEG_CFG_NP)
3660 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3661
3662 ap->link_time = ap->cur_time;
3663
3664 ap->flags ^= (MR_TOGGLE_TX);
3665 if (ap->rxconfig & 0x0008)
3666 ap->flags |= MR_TOGGLE_RX;
3667 if (ap->rxconfig & ANEG_CFG_NP)
3668 ap->flags |= MR_NP_RX;
3669 ap->flags |= MR_PAGE_RX;
3670
3671 ap->state = ANEG_STATE_COMPLETE_ACK;
3672 ret = ANEG_TIMER_ENAB;
3673 break;
3674
3675 case ANEG_STATE_COMPLETE_ACK:
3676 if (ap->ability_match != 0 &&
3677 ap->rxconfig == 0) {
3678 ap->state = ANEG_STATE_AN_ENABLE;
3679 break;
3680 }
3681 delta = ap->cur_time - ap->link_time;
3682 if (delta > ANEG_STATE_SETTLE_TIME) {
3683 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3684 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3685 } else {
3686 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3687 !(ap->flags & MR_NP_RX)) {
3688 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3689 } else {
3690 ret = ANEG_FAILED;
3691 }
3692 }
3693 }
3694 break;
3695
3696 case ANEG_STATE_IDLE_DETECT_INIT:
3697 ap->link_time = ap->cur_time;
3698 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3699 tw32_f(MAC_MODE, tp->mac_mode);
3700 udelay(40);
3701
3702 ap->state = ANEG_STATE_IDLE_DETECT;
3703 ret = ANEG_TIMER_ENAB;
3704 break;
3705
3706 case ANEG_STATE_IDLE_DETECT:
3707 if (ap->ability_match != 0 &&
3708 ap->rxconfig == 0) {
3709 ap->state = ANEG_STATE_AN_ENABLE;
3710 break;
3711 }
3712 delta = ap->cur_time - ap->link_time;
3713 if (delta > ANEG_STATE_SETTLE_TIME) {
3714 /* XXX another gem from the Broadcom driver :( */
3715 ap->state = ANEG_STATE_LINK_OK;
3716 }
3717 break;
3718
3719 case ANEG_STATE_LINK_OK:
3720 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3721 ret = ANEG_DONE;
3722 break;
3723
3724 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3725 /* ??? unimplemented */
3726 break;
3727
3728 case ANEG_STATE_NEXT_PAGE_WAIT:
3729 /* ??? unimplemented */
3730 break;
3731
3732 default:
3733 ret = ANEG_FAILED;
3734 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003735 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003736
3737 return ret;
3738}
3739
Matt Carlson5be73b42007-12-20 20:09:29 -08003740static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003741{
3742 int res = 0;
3743 struct tg3_fiber_aneginfo aninfo;
3744 int status = ANEG_FAILED;
3745 unsigned int tick;
3746 u32 tmp;
3747
3748 tw32_f(MAC_TX_AUTO_NEG, 0);
3749
3750 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3751 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3752 udelay(40);
3753
3754 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3755 udelay(40);
3756
3757 memset(&aninfo, 0, sizeof(aninfo));
3758 aninfo.flags |= MR_AN_ENABLE;
3759 aninfo.state = ANEG_STATE_UNKNOWN;
3760 aninfo.cur_time = 0;
3761 tick = 0;
3762 while (++tick < 195000) {
3763 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3764 if (status == ANEG_DONE || status == ANEG_FAILED)
3765 break;
3766
3767 udelay(1);
3768 }
3769
3770 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3771 tw32_f(MAC_MODE, tp->mac_mode);
3772 udelay(40);
3773
Matt Carlson5be73b42007-12-20 20:09:29 -08003774 *txflags = aninfo.txconfig;
3775 *rxflags = aninfo.flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003776
3777 if (status == ANEG_DONE &&
3778 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3779 MR_LP_ADV_FULL_DUPLEX)))
3780 res = 1;
3781
3782 return res;
3783}
3784
3785static void tg3_init_bcm8002(struct tg3 *tp)
3786{
3787 u32 mac_status = tr32(MAC_STATUS);
3788 int i;
3789
3790 /* Reset when initting first time or we have a link. */
3791 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3792 !(mac_status & MAC_STATUS_PCS_SYNCED))
3793 return;
3794
3795 /* Set PLL lock range. */
3796 tg3_writephy(tp, 0x16, 0x8007);
3797
3798 /* SW reset */
3799 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3800
3801 /* Wait for reset to complete. */
3802 /* XXX schedule_timeout() ... */
3803 for (i = 0; i < 500; i++)
3804 udelay(10);
3805
3806 /* Config mode; select PMA/Ch 1 regs. */
3807 tg3_writephy(tp, 0x10, 0x8411);
3808
3809 /* Enable auto-lock and comdet, select txclk for tx. */
3810 tg3_writephy(tp, 0x11, 0x0a10);
3811
3812 tg3_writephy(tp, 0x18, 0x00a0);
3813 tg3_writephy(tp, 0x16, 0x41ff);
3814
3815 /* Assert and deassert POR. */
3816 tg3_writephy(tp, 0x13, 0x0400);
3817 udelay(40);
3818 tg3_writephy(tp, 0x13, 0x0000);
3819
3820 tg3_writephy(tp, 0x11, 0x0a50);
3821 udelay(40);
3822 tg3_writephy(tp, 0x11, 0x0a10);
3823
3824 /* Wait for signal to stabilize */
3825 /* XXX schedule_timeout() ... */
3826 for (i = 0; i < 15000; i++)
3827 udelay(10);
3828
3829 /* Deselect the channel register so we can read the PHYID
3830 * later.
3831 */
3832 tg3_writephy(tp, 0x10, 0x8011);
3833}
3834
3835static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3836{
Matt Carlson82cd3d12007-12-20 20:09:00 -08003837 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003838 u32 sg_dig_ctrl, sg_dig_status;
3839 u32 serdes_cfg, expected_sg_dig_ctrl;
3840 int workaround, port_a;
3841 int current_link_up;
3842
3843 serdes_cfg = 0;
3844 expected_sg_dig_ctrl = 0;
3845 workaround = 0;
3846 port_a = 1;
3847 current_link_up = 0;
3848
3849 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3850 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3851 workaround = 1;
3852 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3853 port_a = 0;
3854
3855 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3856 /* preserve bits 20-23 for voltage regulator */
3857 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3858 }
3859
3860 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3861
3862 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003863 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003864 if (workaround) {
3865 u32 val = serdes_cfg;
3866
3867 if (port_a)
3868 val |= 0xc010000;
3869 else
3870 val |= 0x4010000;
3871 tw32_f(MAC_SERDES_CFG, val);
3872 }
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003873
3874 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003875 }
3876 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3877 tg3_setup_flow_control(tp, 0, 0);
3878 current_link_up = 1;
3879 }
3880 goto out;
3881 }
3882
3883 /* Want auto-negotiation. */
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003884 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003885
Matt Carlson82cd3d12007-12-20 20:09:00 -08003886 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3887 if (flowctrl & ADVERTISE_1000XPAUSE)
3888 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3889 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3890 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003891
3892 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003893 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
Michael Chan3d3ebe72006-09-27 15:59:15 -07003894 tp->serdes_counter &&
3895 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3896 MAC_STATUS_RCVD_CFG)) ==
3897 MAC_STATUS_PCS_SYNCED)) {
3898 tp->serdes_counter--;
3899 current_link_up = 1;
3900 goto out;
3901 }
3902restart_autoneg:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003903 if (workaround)
3904 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003905 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003906 udelay(5);
3907 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3908
Michael Chan3d3ebe72006-09-27 15:59:15 -07003909 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003910 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003911 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3912 MAC_STATUS_SIGNAL_DET)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07003913 sg_dig_status = tr32(SG_DIG_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003914 mac_status = tr32(MAC_STATUS);
3915
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003916 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003917 (mac_status & MAC_STATUS_PCS_SYNCED)) {
Matt Carlson82cd3d12007-12-20 20:09:00 -08003918 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003919
Matt Carlson82cd3d12007-12-20 20:09:00 -08003920 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3921 local_adv |= ADVERTISE_1000XPAUSE;
3922 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3923 local_adv |= ADVERTISE_1000XPSE_ASYM;
3924
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003925 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08003926 remote_adv |= LPA_1000XPAUSE;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003927 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08003928 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003929
3930 tg3_setup_flow_control(tp, local_adv, remote_adv);
3931 current_link_up = 1;
Michael Chan3d3ebe72006-09-27 15:59:15 -07003932 tp->serdes_counter = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003933 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003934 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07003935 if (tp->serdes_counter)
3936 tp->serdes_counter--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003937 else {
3938 if (workaround) {
3939 u32 val = serdes_cfg;
3940
3941 if (port_a)
3942 val |= 0xc010000;
3943 else
3944 val |= 0x4010000;
3945
3946 tw32_f(MAC_SERDES_CFG, val);
3947 }
3948
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003949 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003950 udelay(40);
3951
3952 /* Link parallel detection - link is up */
3953 /* only if we have PCS_SYNC and not */
3954 /* receiving config code words */
3955 mac_status = tr32(MAC_STATUS);
3956 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3957 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3958 tg3_setup_flow_control(tp, 0, 0);
3959 current_link_up = 1;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003960 tp->phy_flags |=
3961 TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan3d3ebe72006-09-27 15:59:15 -07003962 tp->serdes_counter =
3963 SERDES_PARALLEL_DET_TIMEOUT;
3964 } else
3965 goto restart_autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003966 }
3967 }
Michael Chan3d3ebe72006-09-27 15:59:15 -07003968 } else {
3969 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003970 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003971 }
3972
3973out:
3974 return current_link_up;
3975}
3976
3977static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3978{
3979 int current_link_up = 0;
3980
Michael Chan5cf64b82007-05-05 12:11:21 -07003981 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003982 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003983
3984 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson5be73b42007-12-20 20:09:29 -08003985 u32 txflags, rxflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003986 int i;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003987
Matt Carlson5be73b42007-12-20 20:09:29 -08003988 if (fiber_autoneg(tp, &txflags, &rxflags)) {
3989 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003990
Matt Carlson5be73b42007-12-20 20:09:29 -08003991 if (txflags & ANEG_CFG_PS1)
3992 local_adv |= ADVERTISE_1000XPAUSE;
3993 if (txflags & ANEG_CFG_PS2)
3994 local_adv |= ADVERTISE_1000XPSE_ASYM;
3995
3996 if (rxflags & MR_LP_ADV_SYM_PAUSE)
3997 remote_adv |= LPA_1000XPAUSE;
3998 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
3999 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004000
4001 tg3_setup_flow_control(tp, local_adv, remote_adv);
4002
Linus Torvalds1da177e2005-04-16 15:20:36 -07004003 current_link_up = 1;
4004 }
4005 for (i = 0; i < 30; i++) {
4006 udelay(20);
4007 tw32_f(MAC_STATUS,
4008 (MAC_STATUS_SYNC_CHANGED |
4009 MAC_STATUS_CFG_CHANGED));
4010 udelay(40);
4011 if ((tr32(MAC_STATUS) &
4012 (MAC_STATUS_SYNC_CHANGED |
4013 MAC_STATUS_CFG_CHANGED)) == 0)
4014 break;
4015 }
4016
4017 mac_status = tr32(MAC_STATUS);
4018 if (current_link_up == 0 &&
4019 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4020 !(mac_status & MAC_STATUS_RCVD_CFG))
4021 current_link_up = 1;
4022 } else {
Matt Carlson5be73b42007-12-20 20:09:29 -08004023 tg3_setup_flow_control(tp, 0, 0);
4024
Linus Torvalds1da177e2005-04-16 15:20:36 -07004025 /* Forcing 1000FD link up. */
4026 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004027
4028 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4029 udelay(40);
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004030
4031 tw32_f(MAC_MODE, tp->mac_mode);
4032 udelay(40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004033 }
4034
4035out:
4036 return current_link_up;
4037}
4038
4039static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4040{
4041 u32 orig_pause_cfg;
4042 u16 orig_active_speed;
4043 u8 orig_active_duplex;
4044 u32 mac_status;
4045 int current_link_up;
4046 int i;
4047
Matt Carlson8d018622007-12-20 20:05:44 -08004048 orig_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004049 orig_active_speed = tp->link_config.active_speed;
4050 orig_active_duplex = tp->link_config.active_duplex;
4051
4052 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
4053 netif_carrier_ok(tp->dev) &&
4054 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
4055 mac_status = tr32(MAC_STATUS);
4056 mac_status &= (MAC_STATUS_PCS_SYNCED |
4057 MAC_STATUS_SIGNAL_DET |
4058 MAC_STATUS_CFG_CHANGED |
4059 MAC_STATUS_RCVD_CFG);
4060 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4061 MAC_STATUS_SIGNAL_DET)) {
4062 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4063 MAC_STATUS_CFG_CHANGED));
4064 return 0;
4065 }
4066 }
4067
4068 tw32_f(MAC_TX_AUTO_NEG, 0);
4069
4070 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4071 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4072 tw32_f(MAC_MODE, tp->mac_mode);
4073 udelay(40);
4074
Matt Carlson79eb6902010-02-17 15:17:03 +00004075 if (tp->phy_id == TG3_PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004076 tg3_init_bcm8002(tp);
4077
4078 /* Enable link change event even when serdes polling. */
4079 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4080 udelay(40);
4081
4082 current_link_up = 0;
4083 mac_status = tr32(MAC_STATUS);
4084
4085 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
4086 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4087 else
4088 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4089
Matt Carlson898a56f2009-08-28 14:02:40 +00004090 tp->napi[0].hw_status->status =
Linus Torvalds1da177e2005-04-16 15:20:36 -07004091 (SD_STATUS_UPDATED |
Matt Carlson898a56f2009-08-28 14:02:40 +00004092 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004093
4094 for (i = 0; i < 100; i++) {
4095 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4096 MAC_STATUS_CFG_CHANGED));
4097 udelay(5);
4098 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
Michael Chan3d3ebe72006-09-27 15:59:15 -07004099 MAC_STATUS_CFG_CHANGED |
4100 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004101 break;
4102 }
4103
4104 mac_status = tr32(MAC_STATUS);
4105 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4106 current_link_up = 0;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004107 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4108 tp->serdes_counter == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004109 tw32_f(MAC_MODE, (tp->mac_mode |
4110 MAC_MODE_SEND_CONFIGS));
4111 udelay(1);
4112 tw32_f(MAC_MODE, tp->mac_mode);
4113 }
4114 }
4115
4116 if (current_link_up == 1) {
4117 tp->link_config.active_speed = SPEED_1000;
4118 tp->link_config.active_duplex = DUPLEX_FULL;
4119 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4120 LED_CTRL_LNKLED_OVERRIDE |
4121 LED_CTRL_1000MBPS_ON));
4122 } else {
4123 tp->link_config.active_speed = SPEED_INVALID;
4124 tp->link_config.active_duplex = DUPLEX_INVALID;
4125 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4126 LED_CTRL_LNKLED_OVERRIDE |
4127 LED_CTRL_TRAFFIC_OVERRIDE));
4128 }
4129
4130 if (current_link_up != netif_carrier_ok(tp->dev)) {
4131 if (current_link_up)
4132 netif_carrier_on(tp->dev);
4133 else
4134 netif_carrier_off(tp->dev);
4135 tg3_link_report(tp);
4136 } else {
Matt Carlson8d018622007-12-20 20:05:44 -08004137 u32 now_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004138 if (orig_pause_cfg != now_pause_cfg ||
4139 orig_active_speed != tp->link_config.active_speed ||
4140 orig_active_duplex != tp->link_config.active_duplex)
4141 tg3_link_report(tp);
4142 }
4143
4144 return 0;
4145}
4146
Michael Chan747e8f82005-07-25 12:33:22 -07004147static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4148{
4149 int current_link_up, err = 0;
4150 u32 bmsr, bmcr;
4151 u16 current_speed;
4152 u8 current_duplex;
Matt Carlsonef167e22007-12-20 20:10:01 -08004153 u32 local_adv, remote_adv;
Michael Chan747e8f82005-07-25 12:33:22 -07004154
4155 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4156 tw32_f(MAC_MODE, tp->mac_mode);
4157 udelay(40);
4158
4159 tw32(MAC_EVENT, 0);
4160
4161 tw32_f(MAC_STATUS,
4162 (MAC_STATUS_SYNC_CHANGED |
4163 MAC_STATUS_CFG_CHANGED |
4164 MAC_STATUS_MI_COMPLETION |
4165 MAC_STATUS_LNKSTATE_CHANGED));
4166 udelay(40);
4167
4168 if (force_reset)
4169 tg3_phy_reset(tp);
4170
4171 current_link_up = 0;
4172 current_speed = SPEED_INVALID;
4173 current_duplex = DUPLEX_INVALID;
4174
4175 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4176 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004177 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4178 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4179 bmsr |= BMSR_LSTATUS;
4180 else
4181 bmsr &= ~BMSR_LSTATUS;
4182 }
Michael Chan747e8f82005-07-25 12:33:22 -07004183
4184 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4185
4186 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004187 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004188 /* do nothing, just check for link up at the end */
4189 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4190 u32 adv, new_adv;
4191
4192 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4193 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4194 ADVERTISE_1000XPAUSE |
4195 ADVERTISE_1000XPSE_ASYM |
4196 ADVERTISE_SLCT);
4197
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004198 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
Michael Chan747e8f82005-07-25 12:33:22 -07004199
4200 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4201 new_adv |= ADVERTISE_1000XHALF;
4202 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4203 new_adv |= ADVERTISE_1000XFULL;
4204
4205 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4206 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4207 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4208 tg3_writephy(tp, MII_BMCR, bmcr);
4209
4210 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
Michael Chan3d3ebe72006-09-27 15:59:15 -07004211 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004212 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004213
4214 return err;
4215 }
4216 } else {
4217 u32 new_bmcr;
4218
4219 bmcr &= ~BMCR_SPEED1000;
4220 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4221
4222 if (tp->link_config.duplex == DUPLEX_FULL)
4223 new_bmcr |= BMCR_FULLDPLX;
4224
4225 if (new_bmcr != bmcr) {
4226 /* BMCR_SPEED1000 is a reserved bit that needs
4227 * to be set on write.
4228 */
4229 new_bmcr |= BMCR_SPEED1000;
4230
4231 /* Force a linkdown */
4232 if (netif_carrier_ok(tp->dev)) {
4233 u32 adv;
4234
4235 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4236 adv &= ~(ADVERTISE_1000XFULL |
4237 ADVERTISE_1000XHALF |
4238 ADVERTISE_SLCT);
4239 tg3_writephy(tp, MII_ADVERTISE, adv);
4240 tg3_writephy(tp, MII_BMCR, bmcr |
4241 BMCR_ANRESTART |
4242 BMCR_ANENABLE);
4243 udelay(10);
4244 netif_carrier_off(tp->dev);
4245 }
4246 tg3_writephy(tp, MII_BMCR, new_bmcr);
4247 bmcr = new_bmcr;
4248 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4249 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004250 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4251 ASIC_REV_5714) {
4252 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4253 bmsr |= BMSR_LSTATUS;
4254 else
4255 bmsr &= ~BMSR_LSTATUS;
4256 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004257 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004258 }
4259 }
4260
4261 if (bmsr & BMSR_LSTATUS) {
4262 current_speed = SPEED_1000;
4263 current_link_up = 1;
4264 if (bmcr & BMCR_FULLDPLX)
4265 current_duplex = DUPLEX_FULL;
4266 else
4267 current_duplex = DUPLEX_HALF;
4268
Matt Carlsonef167e22007-12-20 20:10:01 -08004269 local_adv = 0;
4270 remote_adv = 0;
4271
Michael Chan747e8f82005-07-25 12:33:22 -07004272 if (bmcr & BMCR_ANENABLE) {
Matt Carlsonef167e22007-12-20 20:10:01 -08004273 u32 common;
Michael Chan747e8f82005-07-25 12:33:22 -07004274
4275 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4276 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4277 common = local_adv & remote_adv;
4278 if (common & (ADVERTISE_1000XHALF |
4279 ADVERTISE_1000XFULL)) {
4280 if (common & ADVERTISE_1000XFULL)
4281 current_duplex = DUPLEX_FULL;
4282 else
4283 current_duplex = DUPLEX_HALF;
Matt Carlson57d8b882010-06-05 17:24:35 +00004284 } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
4285 /* Link is up via parallel detect */
Matt Carlson859a5882010-04-05 10:19:28 +00004286 } else {
Michael Chan747e8f82005-07-25 12:33:22 -07004287 current_link_up = 0;
Matt Carlson859a5882010-04-05 10:19:28 +00004288 }
Michael Chan747e8f82005-07-25 12:33:22 -07004289 }
4290 }
4291
Matt Carlsonef167e22007-12-20 20:10:01 -08004292 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4293 tg3_setup_flow_control(tp, local_adv, remote_adv);
4294
Michael Chan747e8f82005-07-25 12:33:22 -07004295 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4296 if (tp->link_config.active_duplex == DUPLEX_HALF)
4297 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4298
4299 tw32_f(MAC_MODE, tp->mac_mode);
4300 udelay(40);
4301
4302 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4303
4304 tp->link_config.active_speed = current_speed;
4305 tp->link_config.active_duplex = current_duplex;
4306
4307 if (current_link_up != netif_carrier_ok(tp->dev)) {
4308 if (current_link_up)
4309 netif_carrier_on(tp->dev);
4310 else {
4311 netif_carrier_off(tp->dev);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004312 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004313 }
4314 tg3_link_report(tp);
4315 }
4316 return err;
4317}
4318
4319static void tg3_serdes_parallel_detect(struct tg3 *tp)
4320{
Michael Chan3d3ebe72006-09-27 15:59:15 -07004321 if (tp->serdes_counter) {
Michael Chan747e8f82005-07-25 12:33:22 -07004322 /* Give autoneg time to complete. */
Michael Chan3d3ebe72006-09-27 15:59:15 -07004323 tp->serdes_counter--;
Michael Chan747e8f82005-07-25 12:33:22 -07004324 return;
4325 }
Matt Carlsonc6cdf432010-04-05 10:19:26 +00004326
Michael Chan747e8f82005-07-25 12:33:22 -07004327 if (!netif_carrier_ok(tp->dev) &&
4328 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4329 u32 bmcr;
4330
4331 tg3_readphy(tp, MII_BMCR, &bmcr);
4332 if (bmcr & BMCR_ANENABLE) {
4333 u32 phy1, phy2;
4334
4335 /* Select shadow register 0x1f */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004336 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4337 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
Michael Chan747e8f82005-07-25 12:33:22 -07004338
4339 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004340 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4341 MII_TG3_DSP_EXP1_INT_STAT);
4342 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4343 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07004344
4345 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4346 /* We have signal detect and not receiving
4347 * config code words, link is up by parallel
4348 * detection.
4349 */
4350
4351 bmcr &= ~BMCR_ANENABLE;
4352 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4353 tg3_writephy(tp, MII_BMCR, bmcr);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004354 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004355 }
4356 }
Matt Carlson859a5882010-04-05 10:19:28 +00004357 } else if (netif_carrier_ok(tp->dev) &&
4358 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004359 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004360 u32 phy2;
4361
4362 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004363 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4364 MII_TG3_DSP_EXP1_INT_STAT);
4365 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07004366 if (phy2 & 0x20) {
4367 u32 bmcr;
4368
4369 /* Config code words received, turn on autoneg. */
4370 tg3_readphy(tp, MII_BMCR, &bmcr);
4371 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4372
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004373 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004374
4375 }
4376 }
4377}
4378
Linus Torvalds1da177e2005-04-16 15:20:36 -07004379static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4380{
4381 int err;
4382
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004383 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004384 err = tg3_setup_fiber_phy(tp, force_reset);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004385 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan747e8f82005-07-25 12:33:22 -07004386 err = tg3_setup_fiber_mii_phy(tp, force_reset);
Matt Carlson859a5882010-04-05 10:19:28 +00004387 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004388 err = tg3_setup_copper_phy(tp, force_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004389
Matt Carlsonbcb37f62008-11-03 16:52:09 -08004390 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08004391 u32 val, scale;
4392
4393 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4394 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4395 scale = 65;
4396 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4397 scale = 6;
4398 else
4399 scale = 12;
4400
4401 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4402 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4403 tw32(GRC_MISC_CFG, val);
4404 }
4405
Linus Torvalds1da177e2005-04-16 15:20:36 -07004406 if (tp->link_config.active_speed == SPEED_1000 &&
4407 tp->link_config.active_duplex == DUPLEX_HALF)
4408 tw32(MAC_TX_LENGTHS,
4409 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4410 (6 << TX_LENGTHS_IPG_SHIFT) |
4411 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
4412 else
4413 tw32(MAC_TX_LENGTHS,
4414 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4415 (6 << TX_LENGTHS_IPG_SHIFT) |
4416 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
4417
4418 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4419 if (netif_carrier_ok(tp->dev)) {
4420 tw32(HOSTCC_STAT_COAL_TICKS,
David S. Miller15f98502005-05-18 22:49:26 -07004421 tp->coal.stats_block_coalesce_usecs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004422 } else {
4423 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4424 }
4425 }
4426
Matt Carlson8ed5d972007-05-07 00:25:49 -07004427 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
4428 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
4429 if (!netif_carrier_ok(tp->dev))
4430 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4431 tp->pwrmgmt_thresh;
4432 else
4433 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4434 tw32(PCIE_PWR_MGMT_THRESH, val);
4435 }
4436
Linus Torvalds1da177e2005-04-16 15:20:36 -07004437 return err;
4438}
4439
Matt Carlson66cfd1b2010-09-30 10:34:30 +00004440static inline int tg3_irq_sync(struct tg3 *tp)
4441{
4442 return tp->irq_sync;
4443}
4444
Michael Chandf3e6542006-05-26 17:48:07 -07004445/* This is called whenever we suspect that the system chipset is re-
4446 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4447 * is bogus tx completions. We try to recover by setting the
4448 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4449 * in the workqueue.
4450 */
4451static void tg3_tx_recover(struct tg3 *tp)
4452{
4453 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4454 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4455
Matt Carlson5129c3a2010-04-05 10:19:23 +00004456 netdev_warn(tp->dev,
4457 "The system may be re-ordering memory-mapped I/O "
4458 "cycles to the network device, attempting to recover. "
4459 "Please report the problem to the driver maintainer "
4460 "and include system chipset information.\n");
Michael Chandf3e6542006-05-26 17:48:07 -07004461
4462 spin_lock(&tp->lock);
Michael Chandf3e6542006-05-26 17:48:07 -07004463 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
Michael Chandf3e6542006-05-26 17:48:07 -07004464 spin_unlock(&tp->lock);
4465}
4466
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004467static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
Michael Chan1b2a7202006-08-07 21:46:02 -07004468{
Matt Carlsonf65aac12010-08-02 11:26:03 +00004469 /* Tell compiler to fetch tx indices from memory. */
4470 barrier();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004471 return tnapi->tx_pending -
4472 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
Michael Chan1b2a7202006-08-07 21:46:02 -07004473}
4474
Linus Torvalds1da177e2005-04-16 15:20:36 -07004475/* Tigon3 never reports partial packet sends. So we do not
4476 * need special logic to handle SKBs that have not had all
4477 * of their frags sent yet, like SunGEM does.
4478 */
Matt Carlson17375d22009-08-28 14:02:18 +00004479static void tg3_tx(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004480{
Matt Carlson17375d22009-08-28 14:02:18 +00004481 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00004482 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004483 u32 sw_idx = tnapi->tx_cons;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004484 struct netdev_queue *txq;
4485 int index = tnapi - tp->napi;
4486
Matt Carlson19cfaec2009-12-03 08:36:20 +00004487 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004488 index--;
4489
4490 txq = netdev_get_tx_queue(tp->dev, index);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004491
4492 while (sw_idx != hw_idx) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00004493 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004494 struct sk_buff *skb = ri->skb;
Michael Chandf3e6542006-05-26 17:48:07 -07004495 int i, tx_bug = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004496
Michael Chandf3e6542006-05-26 17:48:07 -07004497 if (unlikely(skb == NULL)) {
4498 tg3_tx_recover(tp);
4499 return;
4500 }
4501
Alexander Duyckf4188d82009-12-02 16:48:38 +00004502 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004503 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00004504 skb_headlen(skb),
4505 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004506
4507 ri->skb = NULL;
4508
4509 sw_idx = NEXT_TX(sw_idx);
4510
4511 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004512 ri = &tnapi->tx_buffers[sw_idx];
Michael Chandf3e6542006-05-26 17:48:07 -07004513 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4514 tx_bug = 1;
Alexander Duyckf4188d82009-12-02 16:48:38 +00004515
4516 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004517 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00004518 skb_shinfo(skb)->frags[i].size,
4519 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004520 sw_idx = NEXT_TX(sw_idx);
4521 }
4522
David S. Millerf47c11e2005-06-24 20:18:35 -07004523 dev_kfree_skb(skb);
Michael Chandf3e6542006-05-26 17:48:07 -07004524
4525 if (unlikely(tx_bug)) {
4526 tg3_tx_recover(tp);
4527 return;
4528 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004529 }
4530
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004531 tnapi->tx_cons = sw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004532
Michael Chan1b2a7202006-08-07 21:46:02 -07004533 /* Need to make the tx_cons update visible to tg3_start_xmit()
4534 * before checking for netif_queue_stopped(). Without the
4535 * memory barrier, there is a small possibility that tg3_start_xmit()
4536 * will miss it and cause the queue to be stopped forever.
4537 */
4538 smp_mb();
4539
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004540 if (unlikely(netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004541 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004542 __netif_tx_lock(txq, smp_processor_id());
4543 if (netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004544 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004545 netif_tx_wake_queue(txq);
4546 __netif_tx_unlock(txq);
Michael Chan51b91462005-09-01 17:41:28 -07004547 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004548}
4549
Matt Carlson2b2cdb62009-11-13 13:03:48 +00004550static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4551{
4552 if (!ri->skb)
4553 return;
4554
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004555 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
Matt Carlson2b2cdb62009-11-13 13:03:48 +00004556 map_sz, PCI_DMA_FROMDEVICE);
4557 dev_kfree_skb_any(ri->skb);
4558 ri->skb = NULL;
4559}
4560
Linus Torvalds1da177e2005-04-16 15:20:36 -07004561/* Returns size of skb allocated or < 0 on error.
4562 *
4563 * We only need to fill in the address because the other members
4564 * of the RX descriptor are invariant, see tg3_init_rings.
4565 *
4566 * Note the purposeful assymetry of cpu vs. chip accesses. For
4567 * posting buffers we only dirty the first cache line of the RX
4568 * descriptor (containing the address). Whereas for the RX status
4569 * buffers the cpu only reads the last cacheline of the RX descriptor
4570 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4571 */
Matt Carlson86b21e52009-11-13 13:03:45 +00004572static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
Matt Carlsona3896162009-11-13 13:03:44 +00004573 u32 opaque_key, u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004574{
4575 struct tg3_rx_buffer_desc *desc;
Matt Carlsonf94e2902010-10-14 10:37:42 +00004576 struct ring_info *map;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004577 struct sk_buff *skb;
4578 dma_addr_t mapping;
4579 int skb_size, dest_idx;
4580
Linus Torvalds1da177e2005-04-16 15:20:36 -07004581 switch (opaque_key) {
4582 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00004583 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlson21f581a2009-08-28 14:00:25 +00004584 desc = &tpr->rx_std[dest_idx];
4585 map = &tpr->rx_std_buffers[dest_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004586 skb_size = tp->rx_pkt_map_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004587 break;
4588
4589 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00004590 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlson79ed5ac2009-08-28 14:00:55 +00004591 desc = &tpr->rx_jmb[dest_idx].std;
Matt Carlson21f581a2009-08-28 14:00:25 +00004592 map = &tpr->rx_jmb_buffers[dest_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004593 skb_size = TG3_RX_JMB_MAP_SZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004594 break;
4595
4596 default:
4597 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004598 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004599
4600 /* Do not overwrite any of the map or rp information
4601 * until we are sure we can commit to a new buffer.
4602 *
4603 * Callers depend upon this behavior and assume that
4604 * we leave everything unchanged if we fail.
4605 */
Matt Carlson287be122009-08-28 13:58:46 +00004606 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004607 if (skb == NULL)
4608 return -ENOMEM;
4609
Linus Torvalds1da177e2005-04-16 15:20:36 -07004610 skb_reserve(skb, tp->rx_offset);
4611
Matt Carlson287be122009-08-28 13:58:46 +00004612 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004613 PCI_DMA_FROMDEVICE);
Matt Carlsona21771d2009-11-02 14:25:31 +00004614 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4615 dev_kfree_skb(skb);
4616 return -EIO;
4617 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004618
4619 map->skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004620 dma_unmap_addr_set(map, mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004621
Linus Torvalds1da177e2005-04-16 15:20:36 -07004622 desc->addr_hi = ((u64)mapping >> 32);
4623 desc->addr_lo = ((u64)mapping & 0xffffffff);
4624
4625 return skb_size;
4626}
4627
4628/* We only need to move over in the address because the other
4629 * members of the RX descriptor are invariant. See notes above
4630 * tg3_alloc_rx_skb for full details.
4631 */
Matt Carlsona3896162009-11-13 13:03:44 +00004632static void tg3_recycle_rx(struct tg3_napi *tnapi,
4633 struct tg3_rx_prodring_set *dpr,
4634 u32 opaque_key, int src_idx,
4635 u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004636{
Matt Carlson17375d22009-08-28 14:02:18 +00004637 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004638 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4639 struct ring_info *src_map, *dest_map;
Matt Carlson8fea32b2010-09-15 08:59:58 +00004640 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00004641 int dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004642
4643 switch (opaque_key) {
4644 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00004645 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00004646 dest_desc = &dpr->rx_std[dest_idx];
4647 dest_map = &dpr->rx_std_buffers[dest_idx];
4648 src_desc = &spr->rx_std[src_idx];
4649 src_map = &spr->rx_std_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004650 break;
4651
4652 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00004653 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00004654 dest_desc = &dpr->rx_jmb[dest_idx].std;
4655 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4656 src_desc = &spr->rx_jmb[src_idx].std;
4657 src_map = &spr->rx_jmb_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004658 break;
4659
4660 default:
4661 return;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004662 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004663
4664 dest_map->skb = src_map->skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004665 dma_unmap_addr_set(dest_map, mapping,
4666 dma_unmap_addr(src_map, mapping));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004667 dest_desc->addr_hi = src_desc->addr_hi;
4668 dest_desc->addr_lo = src_desc->addr_lo;
Matt Carlsone92967b2010-02-12 14:47:06 +00004669
4670 /* Ensure that the update to the skb happens after the physical
4671 * addresses have been transferred to the new BD location.
4672 */
4673 smp_wmb();
4674
Linus Torvalds1da177e2005-04-16 15:20:36 -07004675 src_map->skb = NULL;
4676}
4677
Linus Torvalds1da177e2005-04-16 15:20:36 -07004678/* The RX ring scheme is composed of multiple rings which post fresh
4679 * buffers to the chip, and one special ring the chip uses to report
4680 * status back to the host.
4681 *
4682 * The special ring reports the status of received packets to the
4683 * host. The chip does not write into the original descriptor the
4684 * RX buffer was obtained from. The chip simply takes the original
4685 * descriptor as provided by the host, updates the status and length
4686 * field, then writes this into the next status ring entry.
4687 *
4688 * Each ring the host uses to post buffers to the chip is described
4689 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4690 * it is first placed into the on-chip ram. When the packet's length
4691 * is known, it walks down the TG3_BDINFO entries to select the ring.
4692 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4693 * which is within the range of the new packet's length is chosen.
4694 *
4695 * The "separate ring for rx status" scheme may sound queer, but it makes
4696 * sense from a cache coherency perspective. If only the host writes
4697 * to the buffer post rings, and only the chip writes to the rx status
4698 * rings, then cache lines never move beyond shared-modified state.
4699 * If both the host and chip were to write into the same ring, cache line
4700 * eviction could occur since both entities want it in an exclusive state.
4701 */
Matt Carlson17375d22009-08-28 14:02:18 +00004702static int tg3_rx(struct tg3_napi *tnapi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004703{
Matt Carlson17375d22009-08-28 14:02:18 +00004704 struct tg3 *tp = tnapi->tp;
Michael Chanf92905d2006-06-29 20:14:29 -07004705 u32 work_mask, rx_std_posted = 0;
Matt Carlson43619352009-11-13 13:03:47 +00004706 u32 std_prod_idx, jmb_prod_idx;
Matt Carlson72334482009-08-28 14:03:01 +00004707 u32 sw_idx = tnapi->rx_rcb_ptr;
Michael Chan483ba502005-04-25 15:14:03 -07004708 u16 hw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004709 int received;
Matt Carlson8fea32b2010-09-15 08:59:58 +00004710 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004711
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00004712 hw_idx = *(tnapi->rx_rcb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004713 /*
4714 * We need to order the read of hw_idx and the read of
4715 * the opaque cookie.
4716 */
4717 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004718 work_mask = 0;
4719 received = 0;
Matt Carlson43619352009-11-13 13:03:47 +00004720 std_prod_idx = tpr->rx_std_prod_idx;
4721 jmb_prod_idx = tpr->rx_jmb_prod_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004722 while (sw_idx != hw_idx && budget > 0) {
Matt Carlsonafc081f2009-11-13 13:03:43 +00004723 struct ring_info *ri;
Matt Carlson72334482009-08-28 14:03:01 +00004724 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004725 unsigned int len;
4726 struct sk_buff *skb;
4727 dma_addr_t dma_addr;
4728 u32 opaque_key, desc_idx, *post_ptr;
Matt Carlson9dc7a112010-04-12 06:58:28 +00004729 bool hw_vlan __maybe_unused = false;
4730 u16 vtag __maybe_unused = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004731
4732 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4733 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4734 if (opaque_key == RXD_OPAQUE_RING_STD) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00004735 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004736 dma_addr = dma_unmap_addr(ri, mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00004737 skb = ri->skb;
Matt Carlson43619352009-11-13 13:03:47 +00004738 post_ptr = &std_prod_idx;
Michael Chanf92905d2006-06-29 20:14:29 -07004739 rx_std_posted++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004740 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00004741 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004742 dma_addr = dma_unmap_addr(ri, mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00004743 skb = ri->skb;
Matt Carlson43619352009-11-13 13:03:47 +00004744 post_ptr = &jmb_prod_idx;
Matt Carlson21f581a2009-08-28 14:00:25 +00004745 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004746 goto next_pkt_nopost;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004747
4748 work_mask |= opaque_key;
4749
4750 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4751 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4752 drop_it:
Matt Carlsona3896162009-11-13 13:03:44 +00004753 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004754 desc_idx, *post_ptr);
4755 drop_it_no_recycle:
4756 /* Other statistics kept track of by card. */
Eric Dumazetb0057c52010-10-10 19:55:52 +00004757 tp->rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004758 goto next_pkt;
4759 }
4760
Matt Carlsonad829262008-11-21 17:16:16 -08004761 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4762 ETH_FCS_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004763
Matt Carlsond2757fc2010-04-12 06:58:27 +00004764 if (len > TG3_RX_COPY_THRESH(tp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004765 int skb_size;
4766
Matt Carlson86b21e52009-11-13 13:03:45 +00004767 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
Matt Carlsonafc081f2009-11-13 13:03:43 +00004768 *post_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004769 if (skb_size < 0)
4770 goto drop_it;
4771
Matt Carlson287be122009-08-28 13:58:46 +00004772 pci_unmap_single(tp->pdev, dma_addr, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004773 PCI_DMA_FROMDEVICE);
4774
Matt Carlson61e800c2010-02-17 15:16:54 +00004775 /* Ensure that the update to the skb happens
4776 * after the usage of the old DMA mapping.
4777 */
4778 smp_wmb();
4779
4780 ri->skb = NULL;
4781
Linus Torvalds1da177e2005-04-16 15:20:36 -07004782 skb_put(skb, len);
4783 } else {
4784 struct sk_buff *copy_skb;
4785
Matt Carlsona3896162009-11-13 13:03:44 +00004786 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004787 desc_idx, *post_ptr);
4788
Matt Carlson9dc7a112010-04-12 06:58:28 +00004789 copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
4790 TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004791 if (copy_skb == NULL)
4792 goto drop_it_no_recycle;
4793
Matt Carlson9dc7a112010-04-12 06:58:28 +00004794 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004795 skb_put(copy_skb, len);
4796 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03004797 skb_copy_from_linear_data(skb, copy_skb->data, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004798 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4799
4800 /* We'll reuse the original ring buffer. */
4801 skb = copy_skb;
4802 }
4803
4804 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4805 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4806 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4807 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4808 skb->ip_summed = CHECKSUM_UNNECESSARY;
4809 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07004810 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004811
4812 skb->protocol = eth_type_trans(skb, tp->dev);
Matt Carlsonf7b493e2009-02-25 14:21:52 +00004813
4814 if (len > (tp->dev->mtu + ETH_HLEN) &&
4815 skb->protocol != htons(ETH_P_8021Q)) {
4816 dev_kfree_skb(skb);
Eric Dumazetb0057c52010-10-10 19:55:52 +00004817 goto drop_it_no_recycle;
Matt Carlsonf7b493e2009-02-25 14:21:52 +00004818 }
4819
Matt Carlson9dc7a112010-04-12 06:58:28 +00004820 if (desc->type_flags & RXD_FLAG_VLAN &&
4821 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
4822 vtag = desc->err_vlan & RXD_VLAN_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004823#if TG3_VLAN_TAG_USED
Matt Carlson9dc7a112010-04-12 06:58:28 +00004824 if (tp->vlgrp)
4825 hw_vlan = true;
4826 else
4827#endif
4828 {
4829 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
4830 __skb_push(skb, VLAN_HLEN);
4831
4832 memmove(ve, skb->data + VLAN_HLEN,
4833 ETH_ALEN * 2);
4834 ve->h_vlan_proto = htons(ETH_P_8021Q);
4835 ve->h_vlan_TCI = htons(vtag);
4836 }
4837 }
4838
4839#if TG3_VLAN_TAG_USED
4840 if (hw_vlan)
4841 vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
4842 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004843#endif
Matt Carlson17375d22009-08-28 14:02:18 +00004844 napi_gro_receive(&tnapi->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004845
Linus Torvalds1da177e2005-04-16 15:20:36 -07004846 received++;
4847 budget--;
4848
4849next_pkt:
4850 (*post_ptr)++;
Michael Chanf92905d2006-06-29 20:14:29 -07004851
4852 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00004853 tpr->rx_std_prod_idx = std_prod_idx &
4854 tp->rx_std_ring_mask;
Matt Carlson86cfe4f2010-01-12 10:11:37 +00004855 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4856 tpr->rx_std_prod_idx);
Michael Chanf92905d2006-06-29 20:14:29 -07004857 work_mask &= ~RXD_OPAQUE_RING_STD;
4858 rx_std_posted = 0;
4859 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004860next_pkt_nopost:
Michael Chan483ba502005-04-25 15:14:03 -07004861 sw_idx++;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00004862 sw_idx &= tp->rx_ret_ring_mask;
Michael Chan52f6d692005-04-25 15:14:32 -07004863
4864 /* Refresh hw_idx to see if there is new work */
4865 if (sw_idx == hw_idx) {
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00004866 hw_idx = *(tnapi->rx_rcb_prod_idx);
Michael Chan52f6d692005-04-25 15:14:32 -07004867 rmb();
4868 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004869 }
4870
4871 /* ACK the status ring. */
Matt Carlson72334482009-08-28 14:03:01 +00004872 tnapi->rx_rcb_ptr = sw_idx;
4873 tw32_rx_mbox(tnapi->consmbox, sw_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004874
4875 /* Refill RX ring(s). */
Matt Carlsone4af1af2010-02-12 14:47:05 +00004876 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004877 if (work_mask & RXD_OPAQUE_RING_STD) {
Matt Carlson2c49a442010-09-30 10:34:35 +00004878 tpr->rx_std_prod_idx = std_prod_idx &
4879 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004880 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4881 tpr->rx_std_prod_idx);
4882 }
4883 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
Matt Carlson2c49a442010-09-30 10:34:35 +00004884 tpr->rx_jmb_prod_idx = jmb_prod_idx &
4885 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004886 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4887 tpr->rx_jmb_prod_idx);
4888 }
4889 mmiowb();
4890 } else if (work_mask) {
4891 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
4892 * updated before the producer indices can be updated.
4893 */
4894 smp_wmb();
4895
Matt Carlson2c49a442010-09-30 10:34:35 +00004896 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
4897 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004898
Matt Carlsone4af1af2010-02-12 14:47:05 +00004899 if (tnapi != &tp->napi[1])
4900 napi_schedule(&tp->napi[1].napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004901 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004902
4903 return received;
4904}
4905
Matt Carlson35f2d7d2009-11-13 13:03:41 +00004906static void tg3_poll_link(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004907{
Linus Torvalds1da177e2005-04-16 15:20:36 -07004908 /* handle link change and other phy events */
4909 if (!(tp->tg3_flags &
4910 (TG3_FLAG_USE_LINKCHG_REG |
4911 TG3_FLAG_POLL_SERDES))) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00004912 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
4913
Linus Torvalds1da177e2005-04-16 15:20:36 -07004914 if (sblk->status & SD_STATUS_LINK_CHG) {
4915 sblk->status = SD_STATUS_UPDATED |
Matt Carlson35f2d7d2009-11-13 13:03:41 +00004916 (sblk->status & ~SD_STATUS_LINK_CHG);
David S. Millerf47c11e2005-06-24 20:18:35 -07004917 spin_lock(&tp->lock);
Matt Carlsondd477002008-05-25 23:45:58 -07004918 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4919 tw32_f(MAC_STATUS,
4920 (MAC_STATUS_SYNC_CHANGED |
4921 MAC_STATUS_CFG_CHANGED |
4922 MAC_STATUS_MI_COMPLETION |
4923 MAC_STATUS_LNKSTATE_CHANGED));
4924 udelay(40);
4925 } else
4926 tg3_setup_phy(tp, 0);
David S. Millerf47c11e2005-06-24 20:18:35 -07004927 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004928 }
4929 }
Matt Carlson35f2d7d2009-11-13 13:03:41 +00004930}
4931
Matt Carlsonf89f38b2010-02-12 14:47:07 +00004932static int tg3_rx_prodring_xfer(struct tg3 *tp,
4933 struct tg3_rx_prodring_set *dpr,
4934 struct tg3_rx_prodring_set *spr)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004935{
4936 u32 si, di, cpycnt, src_prod_idx;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00004937 int i, err = 0;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004938
4939 while (1) {
4940 src_prod_idx = spr->rx_std_prod_idx;
4941
4942 /* Make sure updates to the rx_std_buffers[] entries and the
4943 * standard producer index are seen in the correct order.
4944 */
4945 smp_rmb();
4946
4947 if (spr->rx_std_cons_idx == src_prod_idx)
4948 break;
4949
4950 if (spr->rx_std_cons_idx < src_prod_idx)
4951 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
4952 else
Matt Carlson2c49a442010-09-30 10:34:35 +00004953 cpycnt = tp->rx_std_ring_mask + 1 -
4954 spr->rx_std_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004955
Matt Carlson2c49a442010-09-30 10:34:35 +00004956 cpycnt = min(cpycnt,
4957 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004958
4959 si = spr->rx_std_cons_idx;
4960 di = dpr->rx_std_prod_idx;
4961
Matt Carlsone92967b2010-02-12 14:47:06 +00004962 for (i = di; i < di + cpycnt; i++) {
4963 if (dpr->rx_std_buffers[i].skb) {
4964 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00004965 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00004966 break;
4967 }
4968 }
4969
4970 if (!cpycnt)
4971 break;
4972
4973 /* Ensure that updates to the rx_std_buffers ring and the
4974 * shadowed hardware producer ring from tg3_recycle_skb() are
4975 * ordered correctly WRT the skb check above.
4976 */
4977 smp_rmb();
4978
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004979 memcpy(&dpr->rx_std_buffers[di],
4980 &spr->rx_std_buffers[si],
4981 cpycnt * sizeof(struct ring_info));
4982
4983 for (i = 0; i < cpycnt; i++, di++, si++) {
4984 struct tg3_rx_buffer_desc *sbd, *dbd;
4985 sbd = &spr->rx_std[si];
4986 dbd = &dpr->rx_std[di];
4987 dbd->addr_hi = sbd->addr_hi;
4988 dbd->addr_lo = sbd->addr_lo;
4989 }
4990
Matt Carlson2c49a442010-09-30 10:34:35 +00004991 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
4992 tp->rx_std_ring_mask;
4993 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
4994 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004995 }
4996
4997 while (1) {
4998 src_prod_idx = spr->rx_jmb_prod_idx;
4999
5000 /* Make sure updates to the rx_jmb_buffers[] entries and
5001 * the jumbo producer index are seen in the correct order.
5002 */
5003 smp_rmb();
5004
5005 if (spr->rx_jmb_cons_idx == src_prod_idx)
5006 break;
5007
5008 if (spr->rx_jmb_cons_idx < src_prod_idx)
5009 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5010 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005011 cpycnt = tp->rx_jmb_ring_mask + 1 -
5012 spr->rx_jmb_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005013
5014 cpycnt = min(cpycnt,
Matt Carlson2c49a442010-09-30 10:34:35 +00005015 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005016
5017 si = spr->rx_jmb_cons_idx;
5018 di = dpr->rx_jmb_prod_idx;
5019
Matt Carlsone92967b2010-02-12 14:47:06 +00005020 for (i = di; i < di + cpycnt; i++) {
5021 if (dpr->rx_jmb_buffers[i].skb) {
5022 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005023 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005024 break;
5025 }
5026 }
5027
5028 if (!cpycnt)
5029 break;
5030
5031 /* Ensure that updates to the rx_jmb_buffers ring and the
5032 * shadowed hardware producer ring from tg3_recycle_skb() are
5033 * ordered correctly WRT the skb check above.
5034 */
5035 smp_rmb();
5036
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005037 memcpy(&dpr->rx_jmb_buffers[di],
5038 &spr->rx_jmb_buffers[si],
5039 cpycnt * sizeof(struct ring_info));
5040
5041 for (i = 0; i < cpycnt; i++, di++, si++) {
5042 struct tg3_rx_buffer_desc *sbd, *dbd;
5043 sbd = &spr->rx_jmb[si].std;
5044 dbd = &dpr->rx_jmb[di].std;
5045 dbd->addr_hi = sbd->addr_hi;
5046 dbd->addr_lo = sbd->addr_lo;
5047 }
5048
Matt Carlson2c49a442010-09-30 10:34:35 +00005049 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5050 tp->rx_jmb_ring_mask;
5051 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5052 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005053 }
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005054
5055 return err;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005056}
5057
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005058static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5059{
5060 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005061
5062 /* run TX completion thread */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005063 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
Matt Carlson17375d22009-08-28 14:02:18 +00005064 tg3_tx(tnapi);
David S. Miller6f535762007-10-11 18:08:29 -07005065 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
Michael Chan4fd7ab52007-10-12 01:39:50 -07005066 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005067 }
5068
Linus Torvalds1da177e2005-04-16 15:20:36 -07005069 /* run RX thread, within the bounds set by NAPI.
5070 * All RX "locking" is done by ensuring outside
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005071 * code synchronizes with tg3->napi.poll()
Linus Torvalds1da177e2005-04-16 15:20:36 -07005072 */
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005073 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Matt Carlson17375d22009-08-28 14:02:18 +00005074 work_done += tg3_rx(tnapi, budget - work_done);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005075
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005076 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005077 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005078 int i, err = 0;
Matt Carlsone4af1af2010-02-12 14:47:05 +00005079 u32 std_prod_idx = dpr->rx_std_prod_idx;
5080 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005081
Matt Carlsone4af1af2010-02-12 14:47:05 +00005082 for (i = 1; i < tp->irq_cnt; i++)
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005083 err |= tg3_rx_prodring_xfer(tp, dpr,
Matt Carlson8fea32b2010-09-15 08:59:58 +00005084 &tp->napi[i].prodring);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005085
5086 wmb();
5087
Matt Carlsone4af1af2010-02-12 14:47:05 +00005088 if (std_prod_idx != dpr->rx_std_prod_idx)
5089 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5090 dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005091
Matt Carlsone4af1af2010-02-12 14:47:05 +00005092 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5093 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5094 dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005095
5096 mmiowb();
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005097
5098 if (err)
5099 tw32_f(HOSTCC_MODE, tp->coal_now);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005100 }
5101
David S. Miller6f535762007-10-11 18:08:29 -07005102 return work_done;
5103}
David S. Millerf7383c22005-05-18 22:50:53 -07005104
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005105static int tg3_poll_msix(struct napi_struct *napi, int budget)
5106{
5107 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5108 struct tg3 *tp = tnapi->tp;
5109 int work_done = 0;
5110 struct tg3_hw_status *sblk = tnapi->hw_status;
5111
5112 while (1) {
5113 work_done = tg3_poll_work(tnapi, work_done, budget);
5114
5115 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5116 goto tx_recovery;
5117
5118 if (unlikely(work_done >= budget))
5119 break;
5120
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005121 /* tp->last_tag is used in tg3_int_reenable() below
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005122 * to tell the hw how much work has been processed,
5123 * so we must read it before checking for more work.
5124 */
5125 tnapi->last_tag = sblk->status_tag;
5126 tnapi->last_irq_tag = tnapi->last_tag;
5127 rmb();
5128
5129 /* check for RX/TX work to do */
Matt Carlson6d40db72010-04-05 10:19:20 +00005130 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5131 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005132 napi_complete(napi);
5133 /* Reenable interrupts. */
5134 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5135 mmiowb();
5136 break;
5137 }
5138 }
5139
5140 return work_done;
5141
5142tx_recovery:
5143 /* work_done is guaranteed to be less than budget. */
5144 napi_complete(napi);
5145 schedule_work(&tp->reset_task);
5146 return work_done;
5147}
5148
David S. Miller6f535762007-10-11 18:08:29 -07005149static int tg3_poll(struct napi_struct *napi, int budget)
5150{
Matt Carlson8ef04422009-08-28 14:01:37 +00005151 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5152 struct tg3 *tp = tnapi->tp;
David S. Miller6f535762007-10-11 18:08:29 -07005153 int work_done = 0;
Matt Carlson898a56f2009-08-28 14:02:40 +00005154 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Miller6f535762007-10-11 18:08:29 -07005155
5156 while (1) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005157 tg3_poll_link(tp);
5158
Matt Carlson17375d22009-08-28 14:02:18 +00005159 work_done = tg3_poll_work(tnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07005160
5161 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5162 goto tx_recovery;
5163
5164 if (unlikely(work_done >= budget))
5165 break;
5166
Michael Chan4fd7ab52007-10-12 01:39:50 -07005167 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
Matt Carlson17375d22009-08-28 14:02:18 +00005168 /* tp->last_tag is used in tg3_int_reenable() below
Michael Chan4fd7ab52007-10-12 01:39:50 -07005169 * to tell the hw how much work has been processed,
5170 * so we must read it before checking for more work.
5171 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005172 tnapi->last_tag = sblk->status_tag;
5173 tnapi->last_irq_tag = tnapi->last_tag;
Michael Chan4fd7ab52007-10-12 01:39:50 -07005174 rmb();
5175 } else
5176 sblk->status &= ~SD_STATUS_UPDATED;
5177
Matt Carlson17375d22009-08-28 14:02:18 +00005178 if (likely(!tg3_has_work(tnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08005179 napi_complete(napi);
Matt Carlson17375d22009-08-28 14:02:18 +00005180 tg3_int_reenable(tnapi);
David S. Miller6f535762007-10-11 18:08:29 -07005181 break;
5182 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005183 }
5184
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005185 return work_done;
David S. Miller6f535762007-10-11 18:08:29 -07005186
5187tx_recovery:
Michael Chan4fd7ab52007-10-12 01:39:50 -07005188 /* work_done is guaranteed to be less than budget. */
Ben Hutchings288379f2009-01-19 16:43:59 -08005189 napi_complete(napi);
David S. Miller6f535762007-10-11 18:08:29 -07005190 schedule_work(&tp->reset_task);
Michael Chan4fd7ab52007-10-12 01:39:50 -07005191 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005192}
5193
Matt Carlson66cfd1b2010-09-30 10:34:30 +00005194static void tg3_napi_disable(struct tg3 *tp)
5195{
5196 int i;
5197
5198 for (i = tp->irq_cnt - 1; i >= 0; i--)
5199 napi_disable(&tp->napi[i].napi);
5200}
5201
5202static void tg3_napi_enable(struct tg3 *tp)
5203{
5204 int i;
5205
5206 for (i = 0; i < tp->irq_cnt; i++)
5207 napi_enable(&tp->napi[i].napi);
5208}
5209
5210static void tg3_napi_init(struct tg3 *tp)
5211{
5212 int i;
5213
5214 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5215 for (i = 1; i < tp->irq_cnt; i++)
5216 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5217}
5218
5219static void tg3_napi_fini(struct tg3 *tp)
5220{
5221 int i;
5222
5223 for (i = 0; i < tp->irq_cnt; i++)
5224 netif_napi_del(&tp->napi[i].napi);
5225}
5226
5227static inline void tg3_netif_stop(struct tg3 *tp)
5228{
5229 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5230 tg3_napi_disable(tp);
5231 netif_tx_disable(tp->dev);
5232}
5233
5234static inline void tg3_netif_start(struct tg3 *tp)
5235{
5236 /* NOTE: unconditional netif_tx_wake_all_queues is only
5237 * appropriate so long as all callers are assured to
5238 * have free tx slots (such as after tg3_init_hw)
5239 */
5240 netif_tx_wake_all_queues(tp->dev);
5241
5242 tg3_napi_enable(tp);
5243 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5244 tg3_enable_ints(tp);
5245}
5246
David S. Millerf47c11e2005-06-24 20:18:35 -07005247static void tg3_irq_quiesce(struct tg3 *tp)
5248{
Matt Carlson4f125f42009-09-01 12:55:02 +00005249 int i;
5250
David S. Millerf47c11e2005-06-24 20:18:35 -07005251 BUG_ON(tp->irq_sync);
5252
5253 tp->irq_sync = 1;
5254 smp_mb();
5255
Matt Carlson4f125f42009-09-01 12:55:02 +00005256 for (i = 0; i < tp->irq_cnt; i++)
5257 synchronize_irq(tp->napi[i].irq_vec);
David S. Millerf47c11e2005-06-24 20:18:35 -07005258}
5259
David S. Millerf47c11e2005-06-24 20:18:35 -07005260/* Fully shutdown all tg3 driver activity elsewhere in the system.
5261 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5262 * with as well. Most of the time, this is not necessary except when
5263 * shutting down the device.
5264 */
5265static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5266{
Michael Chan46966542007-07-11 19:47:19 -07005267 spin_lock_bh(&tp->lock);
David S. Millerf47c11e2005-06-24 20:18:35 -07005268 if (irq_sync)
5269 tg3_irq_quiesce(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07005270}
5271
5272static inline void tg3_full_unlock(struct tg3 *tp)
5273{
David S. Millerf47c11e2005-06-24 20:18:35 -07005274 spin_unlock_bh(&tp->lock);
5275}
5276
Michael Chanfcfa0a32006-03-20 22:28:41 -08005277/* One-shot MSI handler - Chip automatically disables interrupt
5278 * after sending MSI so driver doesn't have to do it.
5279 */
David Howells7d12e782006-10-05 14:55:46 +01005280static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
Michael Chanfcfa0a32006-03-20 22:28:41 -08005281{
Matt Carlson09943a12009-08-28 14:01:57 +00005282 struct tg3_napi *tnapi = dev_id;
5283 struct tg3 *tp = tnapi->tp;
Michael Chanfcfa0a32006-03-20 22:28:41 -08005284
Matt Carlson898a56f2009-08-28 14:02:40 +00005285 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00005286 if (tnapi->rx_rcb)
5287 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chanfcfa0a32006-03-20 22:28:41 -08005288
5289 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00005290 napi_schedule(&tnapi->napi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08005291
5292 return IRQ_HANDLED;
5293}
5294
Michael Chan88b06bc2005-04-21 17:13:25 -07005295/* MSI ISR - No need to check for interrupt sharing and no need to
5296 * flush status block and interrupt mailbox. PCI ordering rules
5297 * guarantee that MSI will arrive after the status block.
5298 */
David Howells7d12e782006-10-05 14:55:46 +01005299static irqreturn_t tg3_msi(int irq, void *dev_id)
Michael Chan88b06bc2005-04-21 17:13:25 -07005300{
Matt Carlson09943a12009-08-28 14:01:57 +00005301 struct tg3_napi *tnapi = dev_id;
5302 struct tg3 *tp = tnapi->tp;
Michael Chan88b06bc2005-04-21 17:13:25 -07005303
Matt Carlson898a56f2009-08-28 14:02:40 +00005304 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00005305 if (tnapi->rx_rcb)
5306 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chan88b06bc2005-04-21 17:13:25 -07005307 /*
David S. Millerfac9b832005-05-18 22:46:34 -07005308 * Writing any value to intr-mbox-0 clears PCI INTA# and
Michael Chan88b06bc2005-04-21 17:13:25 -07005309 * chip-internal interrupt pending events.
David S. Millerfac9b832005-05-18 22:46:34 -07005310 * Writing non-zero to intr-mbox-0 additional tells the
Michael Chan88b06bc2005-04-21 17:13:25 -07005311 * NIC to stop sending us irqs, engaging "in-intr-handler"
5312 * event coalescing.
5313 */
5314 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chan61487482005-09-05 17:53:19 -07005315 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00005316 napi_schedule(&tnapi->napi);
Michael Chan61487482005-09-05 17:53:19 -07005317
Michael Chan88b06bc2005-04-21 17:13:25 -07005318 return IRQ_RETVAL(1);
5319}
5320
David Howells7d12e782006-10-05 14:55:46 +01005321static irqreturn_t tg3_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005322{
Matt Carlson09943a12009-08-28 14:01:57 +00005323 struct tg3_napi *tnapi = dev_id;
5324 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005325 struct tg3_hw_status *sblk = tnapi->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005326 unsigned int handled = 1;
5327
Linus Torvalds1da177e2005-04-16 15:20:36 -07005328 /* In INTx mode, it is possible for the interrupt to arrive at
5329 * the CPU before the status block posted prior to the interrupt.
5330 * Reading the PCI State register will confirm whether the
5331 * interrupt is ours and will flush the status block.
5332 */
Michael Chand18edcb2007-03-24 20:57:11 -07005333 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5334 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5335 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5336 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07005337 goto out;
David S. Millerfac9b832005-05-18 22:46:34 -07005338 }
Michael Chand18edcb2007-03-24 20:57:11 -07005339 }
5340
5341 /*
5342 * Writing any value to intr-mbox-0 clears PCI INTA# and
5343 * chip-internal interrupt pending events.
5344 * Writing non-zero to intr-mbox-0 additional tells the
5345 * NIC to stop sending us irqs, engaging "in-intr-handler"
5346 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07005347 *
5348 * Flush the mailbox to de-assert the IRQ immediately to prevent
5349 * spurious interrupts. The flush impacts performance but
5350 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07005351 */
Michael Chanc04cb342007-05-07 00:26:15 -07005352 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chand18edcb2007-03-24 20:57:11 -07005353 if (tg3_irq_sync(tp))
5354 goto out;
5355 sblk->status &= ~SD_STATUS_UPDATED;
Matt Carlson17375d22009-08-28 14:02:18 +00005356 if (likely(tg3_has_work(tnapi))) {
Matt Carlson72334482009-08-28 14:03:01 +00005357 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson09943a12009-08-28 14:01:57 +00005358 napi_schedule(&tnapi->napi);
Michael Chand18edcb2007-03-24 20:57:11 -07005359 } else {
5360 /* No work, shared interrupt perhaps? re-enable
5361 * interrupts, and flush that PCI write
5362 */
5363 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5364 0x00000000);
David S. Millerfac9b832005-05-18 22:46:34 -07005365 }
David S. Millerf47c11e2005-06-24 20:18:35 -07005366out:
David S. Millerfac9b832005-05-18 22:46:34 -07005367 return IRQ_RETVAL(handled);
5368}
5369
David Howells7d12e782006-10-05 14:55:46 +01005370static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
David S. Millerfac9b832005-05-18 22:46:34 -07005371{
Matt Carlson09943a12009-08-28 14:01:57 +00005372 struct tg3_napi *tnapi = dev_id;
5373 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005374 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Millerfac9b832005-05-18 22:46:34 -07005375 unsigned int handled = 1;
5376
David S. Millerfac9b832005-05-18 22:46:34 -07005377 /* In INTx mode, it is possible for the interrupt to arrive at
5378 * the CPU before the status block posted prior to the interrupt.
5379 * Reading the PCI State register will confirm whether the
5380 * interrupt is ours and will flush the status block.
5381 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005382 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
Michael Chand18edcb2007-03-24 20:57:11 -07005383 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5384 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5385 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07005386 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005387 }
Michael Chand18edcb2007-03-24 20:57:11 -07005388 }
5389
5390 /*
5391 * writing any value to intr-mbox-0 clears PCI INTA# and
5392 * chip-internal interrupt pending events.
5393 * writing non-zero to intr-mbox-0 additional tells the
5394 * NIC to stop sending us irqs, engaging "in-intr-handler"
5395 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07005396 *
5397 * Flush the mailbox to de-assert the IRQ immediately to prevent
5398 * spurious interrupts. The flush impacts performance but
5399 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07005400 */
Michael Chanc04cb342007-05-07 00:26:15 -07005401 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Matt Carlson624f8e52009-04-20 06:55:01 +00005402
5403 /*
5404 * In a shared interrupt configuration, sometimes other devices'
5405 * interrupts will scream. We record the current status tag here
5406 * so that the above check can report that the screaming interrupts
5407 * are unhandled. Eventually they will be silenced.
5408 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005409 tnapi->last_irq_tag = sblk->status_tag;
Matt Carlson624f8e52009-04-20 06:55:01 +00005410
Michael Chand18edcb2007-03-24 20:57:11 -07005411 if (tg3_irq_sync(tp))
5412 goto out;
Matt Carlson624f8e52009-04-20 06:55:01 +00005413
Matt Carlson72334482009-08-28 14:03:01 +00005414 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson624f8e52009-04-20 06:55:01 +00005415
Matt Carlson09943a12009-08-28 14:01:57 +00005416 napi_schedule(&tnapi->napi);
Matt Carlson624f8e52009-04-20 06:55:01 +00005417
David S. Millerf47c11e2005-06-24 20:18:35 -07005418out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005419 return IRQ_RETVAL(handled);
5420}
5421
Michael Chan79381092005-04-21 17:13:59 -07005422/* ISR for interrupt test */
David Howells7d12e782006-10-05 14:55:46 +01005423static irqreturn_t tg3_test_isr(int irq, void *dev_id)
Michael Chan79381092005-04-21 17:13:59 -07005424{
Matt Carlson09943a12009-08-28 14:01:57 +00005425 struct tg3_napi *tnapi = dev_id;
5426 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005427 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan79381092005-04-21 17:13:59 -07005428
Michael Chanf9804dd2005-09-27 12:13:10 -07005429 if ((sblk->status & SD_STATUS_UPDATED) ||
5430 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
Michael Chanb16250e2006-09-27 16:10:14 -07005431 tg3_disable_ints(tp);
Michael Chan79381092005-04-21 17:13:59 -07005432 return IRQ_RETVAL(1);
5433 }
5434 return IRQ_RETVAL(0);
5435}
5436
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07005437static int tg3_init_hw(struct tg3 *, int);
Michael Chan944d9802005-05-29 14:57:48 -07005438static int tg3_halt(struct tg3 *, int, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005439
Michael Chanb9ec6c12006-07-25 16:37:27 -07005440/* Restart hardware after configuration changes, self-test, etc.
5441 * Invoked with tp->lock held.
5442 */
5443static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
Eric Dumazet78c61462008-04-24 23:33:06 -07005444 __releases(tp->lock)
5445 __acquires(tp->lock)
Michael Chanb9ec6c12006-07-25 16:37:27 -07005446{
5447 int err;
5448
5449 err = tg3_init_hw(tp, reset_phy);
5450 if (err) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00005451 netdev_err(tp->dev,
5452 "Failed to re-initialize device, aborting\n");
Michael Chanb9ec6c12006-07-25 16:37:27 -07005453 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5454 tg3_full_unlock(tp);
5455 del_timer_sync(&tp->timer);
5456 tp->irq_sync = 0;
Matt Carlsonfed97812009-09-01 13:10:19 +00005457 tg3_napi_enable(tp);
Michael Chanb9ec6c12006-07-25 16:37:27 -07005458 dev_close(tp->dev);
5459 tg3_full_lock(tp, 0);
5460 }
5461 return err;
5462}
5463
Linus Torvalds1da177e2005-04-16 15:20:36 -07005464#ifdef CONFIG_NET_POLL_CONTROLLER
5465static void tg3_poll_controller(struct net_device *dev)
5466{
Matt Carlson4f125f42009-09-01 12:55:02 +00005467 int i;
Michael Chan88b06bc2005-04-21 17:13:25 -07005468 struct tg3 *tp = netdev_priv(dev);
5469
Matt Carlson4f125f42009-09-01 12:55:02 +00005470 for (i = 0; i < tp->irq_cnt; i++)
Louis Rillingfe234f02010-03-09 06:14:41 +00005471 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005472}
5473#endif
5474
David Howellsc4028952006-11-22 14:57:56 +00005475static void tg3_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005476{
David Howellsc4028952006-11-22 14:57:56 +00005477 struct tg3 *tp = container_of(work, struct tg3, reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005478 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005479 unsigned int restart_timer;
5480
Michael Chan7faa0062006-02-02 17:29:28 -08005481 tg3_full_lock(tp, 0);
Michael Chan7faa0062006-02-02 17:29:28 -08005482
5483 if (!netif_running(tp->dev)) {
Michael Chan7faa0062006-02-02 17:29:28 -08005484 tg3_full_unlock(tp);
5485 return;
5486 }
5487
5488 tg3_full_unlock(tp);
5489
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005490 tg3_phy_stop(tp);
5491
Linus Torvalds1da177e2005-04-16 15:20:36 -07005492 tg3_netif_stop(tp);
5493
David S. Millerf47c11e2005-06-24 20:18:35 -07005494 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005495
5496 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5497 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5498
Michael Chandf3e6542006-05-26 17:48:07 -07005499 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5500 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5501 tp->write32_rx_mbox = tg3_write_flush_reg32;
5502 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5503 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5504 }
5505
Michael Chan944d9802005-05-29 14:57:48 -07005506 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005507 err = tg3_init_hw(tp, 1);
5508 if (err)
Michael Chanb9ec6c12006-07-25 16:37:27 -07005509 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005510
5511 tg3_netif_start(tp);
5512
Linus Torvalds1da177e2005-04-16 15:20:36 -07005513 if (restart_timer)
5514 mod_timer(&tp->timer, jiffies + 1);
Michael Chan7faa0062006-02-02 17:29:28 -08005515
Michael Chanb9ec6c12006-07-25 16:37:27 -07005516out:
Michael Chan7faa0062006-02-02 17:29:28 -08005517 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005518
5519 if (!err)
5520 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005521}
5522
Michael Chanb0408752007-02-13 12:18:30 -08005523static void tg3_dump_short_state(struct tg3 *tp)
5524{
Joe Perches05dbe002010-02-17 19:44:19 +00005525 netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5526 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5527 netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5528 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
Michael Chanb0408752007-02-13 12:18:30 -08005529}
5530
Linus Torvalds1da177e2005-04-16 15:20:36 -07005531static void tg3_tx_timeout(struct net_device *dev)
5532{
5533 struct tg3 *tp = netdev_priv(dev);
5534
Michael Chanb0408752007-02-13 12:18:30 -08005535 if (netif_msg_tx_err(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00005536 netdev_err(dev, "transmit timed out, resetting\n");
Michael Chanb0408752007-02-13 12:18:30 -08005537 tg3_dump_short_state(tp);
5538 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005539
5540 schedule_work(&tp->reset_task);
5541}
5542
Michael Chanc58ec932005-09-17 00:46:27 -07005543/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5544static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5545{
5546 u32 base = (u32) mapping & 0xffffffff;
5547
Eric Dumazet807540b2010-09-23 05:40:09 +00005548 return (base > 0xffffdcc0) && (base + len + 8 < base);
Michael Chanc58ec932005-09-17 00:46:27 -07005549}
5550
Michael Chan72f2afb2006-03-06 19:28:35 -08005551/* Test for DMA addresses > 40-bit */
5552static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5553 int len)
5554{
5555#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
Michael Chan6728a8e2006-03-27 23:16:49 -08005556 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
Eric Dumazet807540b2010-09-23 05:40:09 +00005557 return ((u64) mapping + len) > DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -08005558 return 0;
5559#else
5560 return 0;
5561#endif
5562}
5563
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005564static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005565
Michael Chan72f2afb2006-03-06 19:28:35 -08005566/* Workaround 4GB and 40-bit hardware DMA bugs. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00005567static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5568 struct sk_buff *skb, u32 last_plus_one,
5569 u32 *start, u32 base_flags, u32 mss)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005570{
Matt Carlson24f4efd2009-11-13 13:03:35 +00005571 struct tg3 *tp = tnapi->tp;
Matt Carlson41588ba2008-04-19 18:12:33 -07005572 struct sk_buff *new_skb;
Michael Chanc58ec932005-09-17 00:46:27 -07005573 dma_addr_t new_addr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005574 u32 entry = *start;
Michael Chanc58ec932005-09-17 00:46:27 -07005575 int i, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005576
Matt Carlson41588ba2008-04-19 18:12:33 -07005577 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5578 new_skb = skb_copy(skb, GFP_ATOMIC);
5579 else {
5580 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5581
5582 new_skb = skb_copy_expand(skb,
5583 skb_headroom(skb) + more_headroom,
5584 skb_tailroom(skb), GFP_ATOMIC);
5585 }
5586
Linus Torvalds1da177e2005-04-16 15:20:36 -07005587 if (!new_skb) {
Michael Chanc58ec932005-09-17 00:46:27 -07005588 ret = -1;
5589 } else {
5590 /* New SKB is guaranteed to be linear. */
5591 entry = *start;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005592 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5593 PCI_DMA_TODEVICE);
5594 /* Make sure the mapping succeeded */
5595 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5596 ret = -1;
5597 dev_kfree_skb(new_skb);
5598 new_skb = NULL;
David S. Miller90079ce2008-09-11 04:52:51 -07005599
Michael Chanc58ec932005-09-17 00:46:27 -07005600 /* Make sure new skb does not cross any 4G boundaries.
5601 * Drop the packet if it does.
5602 */
Alexander Duyckf4188d82009-12-02 16:48:38 +00005603 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5604 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5605 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5606 PCI_DMA_TODEVICE);
Michael Chanc58ec932005-09-17 00:46:27 -07005607 ret = -1;
5608 dev_kfree_skb(new_skb);
5609 new_skb = NULL;
5610 } else {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005611 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
Michael Chanc58ec932005-09-17 00:46:27 -07005612 base_flags, 1 | (mss << 1));
5613 *start = NEXT_TX(entry);
5614 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005615 }
5616
Linus Torvalds1da177e2005-04-16 15:20:36 -07005617 /* Now clean up the sw ring entries. */
5618 i = 0;
5619 while (entry != last_plus_one) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00005620 int len;
5621
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005622 if (i == 0)
Alexander Duyckf4188d82009-12-02 16:48:38 +00005623 len = skb_headlen(skb);
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005624 else
Alexander Duyckf4188d82009-12-02 16:48:38 +00005625 len = skb_shinfo(skb)->frags[i-1].size;
5626
5627 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005628 dma_unmap_addr(&tnapi->tx_buffers[entry],
Alexander Duyckf4188d82009-12-02 16:48:38 +00005629 mapping),
5630 len, PCI_DMA_TODEVICE);
5631 if (i == 0) {
5632 tnapi->tx_buffers[entry].skb = new_skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005633 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00005634 new_addr);
5635 } else {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005636 tnapi->tx_buffers[entry].skb = NULL;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005637 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005638 entry = NEXT_TX(entry);
5639 i++;
5640 }
5641
5642 dev_kfree_skb(skb);
5643
Michael Chanc58ec932005-09-17 00:46:27 -07005644 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005645}
5646
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005647static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005648 dma_addr_t mapping, int len, u32 flags,
5649 u32 mss_and_is_end)
5650{
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005651 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005652 int is_end = (mss_and_is_end & 0x1);
5653 u32 mss = (mss_and_is_end >> 1);
5654 u32 vlan_tag = 0;
5655
5656 if (is_end)
5657 flags |= TXD_FLAG_END;
5658 if (flags & TXD_FLAG_VLAN) {
5659 vlan_tag = flags >> 16;
5660 flags &= 0xffff;
5661 }
5662 vlan_tag |= (mss << TXD_MSS_SHIFT);
5663
5664 txd->addr_hi = ((u64) mapping >> 32);
5665 txd->addr_lo = ((u64) mapping & 0xffffffff);
5666 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5667 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5668}
5669
Michael Chan5a6f3072006-03-20 22:28:05 -08005670/* hard_start_xmit for devices that don't have any bugs and
Matt Carlsone849cdc2009-11-13 13:03:38 +00005671 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
Michael Chan5a6f3072006-03-20 22:28:05 -08005672 */
Stephen Hemminger613573252009-08-31 19:50:58 +00005673static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5674 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005675{
5676 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005677 u32 len, entry, base_flags, mss;
David S. Miller90079ce2008-09-11 04:52:51 -07005678 dma_addr_t mapping;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005679 struct tg3_napi *tnapi;
5680 struct netdev_queue *txq;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005681 unsigned int i, last;
5682
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005683 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5684 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
Matt Carlson19cfaec2009-12-03 08:36:20 +00005685 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005686 tnapi++;
Michael Chan5a6f3072006-03-20 22:28:05 -08005687
Michael Chan00b70502006-06-17 21:58:45 -07005688 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005689 * and TX reclaim runs via tp->napi.poll inside of a software
Michael Chan5a6f3072006-03-20 22:28:05 -08005690 * interrupt. Furthermore, IRQ processing runs lockless so we have
5691 * no IRQ context deadlocks to worry about either. Rejoice!
5692 */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005693 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005694 if (!netif_tx_queue_stopped(txq)) {
5695 netif_tx_stop_queue(txq);
Michael Chan5a6f3072006-03-20 22:28:05 -08005696
5697 /* This is a hard error, log it. */
Matt Carlson5129c3a2010-04-05 10:19:23 +00005698 netdev_err(dev,
5699 "BUG! Tx Ring full when queue awake!\n");
Michael Chan5a6f3072006-03-20 22:28:05 -08005700 }
Michael Chan5a6f3072006-03-20 22:28:05 -08005701 return NETDEV_TX_BUSY;
5702 }
5703
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005704 entry = tnapi->tx_prod;
Michael Chan5a6f3072006-03-20 22:28:05 -08005705 base_flags = 0;
Matt Carlsonbe98da62010-07-11 09:31:46 +00005706 mss = skb_shinfo(skb)->gso_size;
5707 if (mss) {
Michael Chan5a6f3072006-03-20 22:28:05 -08005708 int tcp_opt_len, ip_tcp_len;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00005709 u32 hdrlen;
Michael Chan5a6f3072006-03-20 22:28:05 -08005710
5711 if (skb_header_cloned(skb) &&
5712 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5713 dev_kfree_skb(skb);
5714 goto out_unlock;
5715 }
5716
Matt Carlson02e96082010-09-15 08:59:59 +00005717 if (skb_is_gso_v6(skb)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00005718 hdrlen = skb_headlen(skb) - ETH_HLEN;
Matt Carlson02e96082010-09-15 08:59:59 +00005719 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005720 struct iphdr *iph = ip_hdr(skb);
5721
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07005722 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -03005723 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
Michael Chanb0026622006-07-03 19:42:14 -07005724
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005725 iph->check = 0;
5726 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00005727 hdrlen = ip_tcp_len + tcp_opt_len;
Michael Chanb0026622006-07-03 19:42:14 -07005728 }
Michael Chan5a6f3072006-03-20 22:28:05 -08005729
Matt Carlsone849cdc2009-11-13 13:03:38 +00005730 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00005731 mss |= (hdrlen & 0xc) << 12;
5732 if (hdrlen & 0x10)
5733 base_flags |= 0x00000010;
5734 base_flags |= (hdrlen & 0x3e0) << 5;
5735 } else
5736 mss |= hdrlen << 9;
5737
Michael Chan5a6f3072006-03-20 22:28:05 -08005738 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5739 TXD_FLAG_CPU_POST_DMA);
5740
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07005741 tcp_hdr(skb)->check = 0;
Michael Chan5a6f3072006-03-20 22:28:05 -08005742
Matt Carlson859a5882010-04-05 10:19:28 +00005743 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chan5a6f3072006-03-20 22:28:05 -08005744 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Matt Carlson859a5882010-04-05 10:19:28 +00005745 }
5746
Michael Chan5a6f3072006-03-20 22:28:05 -08005747#if TG3_VLAN_TAG_USED
Jesse Grosseab6d182010-10-20 13:56:03 +00005748 if (vlan_tx_tag_present(skb))
Michael Chan5a6f3072006-03-20 22:28:05 -08005749 base_flags |= (TXD_FLAG_VLAN |
5750 (vlan_tx_tag_get(skb) << 16));
5751#endif
5752
Alexander Duyckf4188d82009-12-02 16:48:38 +00005753 len = skb_headlen(skb);
5754
5755 /* Queue skb data, a.k.a. the main skb fragment. */
5756 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5757 if (pci_dma_mapping_error(tp->pdev, mapping)) {
David S. Miller90079ce2008-09-11 04:52:51 -07005758 dev_kfree_skb(skb);
5759 goto out_unlock;
5760 }
5761
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005762 tnapi->tx_buffers[entry].skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005763 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005764
Matt Carlsonb703df62009-12-03 08:36:21 +00005765 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00005766 !mss && skb->len > ETH_DATA_LEN)
5767 base_flags |= TXD_FLAG_JMB_PKT;
5768
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005769 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
Michael Chan5a6f3072006-03-20 22:28:05 -08005770 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5771
5772 entry = NEXT_TX(entry);
5773
5774 /* Now loop through additional data fragments, and queue them. */
5775 if (skb_shinfo(skb)->nr_frags > 0) {
Michael Chan5a6f3072006-03-20 22:28:05 -08005776 last = skb_shinfo(skb)->nr_frags - 1;
5777 for (i = 0; i <= last; i++) {
5778 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5779
5780 len = frag->size;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005781 mapping = pci_map_page(tp->pdev,
5782 frag->page,
5783 frag->page_offset,
5784 len, PCI_DMA_TODEVICE);
5785 if (pci_dma_mapping_error(tp->pdev, mapping))
5786 goto dma_error;
5787
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005788 tnapi->tx_buffers[entry].skb = NULL;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005789 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00005790 mapping);
Michael Chan5a6f3072006-03-20 22:28:05 -08005791
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005792 tg3_set_txd(tnapi, entry, mapping, len,
Michael Chan5a6f3072006-03-20 22:28:05 -08005793 base_flags, (i == last) | (mss << 1));
5794
5795 entry = NEXT_TX(entry);
5796 }
5797 }
5798
5799 /* Packets are ready, update Tx producer idx local and on card. */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005800 tw32_tx_mbox(tnapi->prodmbox, entry);
Michael Chan5a6f3072006-03-20 22:28:05 -08005801
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005802 tnapi->tx_prod = entry;
5803 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005804 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00005805
5806 /* netif_tx_stop_queue() must be done before checking
5807 * checking tx index in tg3_tx_avail() below, because in
5808 * tg3_tx(), we update tx index before checking for
5809 * netif_tx_queue_stopped().
5810 */
5811 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005812 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005813 netif_tx_wake_queue(txq);
Michael Chan5a6f3072006-03-20 22:28:05 -08005814 }
5815
5816out_unlock:
Eric Dumazetcdd0db02009-05-28 00:00:41 +00005817 mmiowb();
Michael Chan5a6f3072006-03-20 22:28:05 -08005818
5819 return NETDEV_TX_OK;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005820
5821dma_error:
5822 last = i;
5823 entry = tnapi->tx_prod;
5824 tnapi->tx_buffers[entry].skb = NULL;
5825 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005826 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00005827 skb_headlen(skb),
5828 PCI_DMA_TODEVICE);
5829 for (i = 0; i <= last; i++) {
5830 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5831 entry = NEXT_TX(entry);
5832
5833 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005834 dma_unmap_addr(&tnapi->tx_buffers[entry],
Alexander Duyckf4188d82009-12-02 16:48:38 +00005835 mapping),
5836 frag->size, PCI_DMA_TODEVICE);
5837 }
5838
5839 dev_kfree_skb(skb);
5840 return NETDEV_TX_OK;
Michael Chan5a6f3072006-03-20 22:28:05 -08005841}
5842
Stephen Hemminger613573252009-08-31 19:50:58 +00005843static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
5844 struct net_device *);
Michael Chan52c0fd82006-06-29 20:15:54 -07005845
5846/* Use GSO to workaround a rare TSO bug that may be triggered when the
5847 * TSO header is greater than 80 bytes.
5848 */
5849static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5850{
5851 struct sk_buff *segs, *nskb;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005852 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
Michael Chan52c0fd82006-06-29 20:15:54 -07005853
5854 /* Estimate the number of fragments in the worst case */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005855 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
Michael Chan52c0fd82006-06-29 20:15:54 -07005856 netif_stop_queue(tp->dev);
Matt Carlsonf65aac12010-08-02 11:26:03 +00005857
5858 /* netif_tx_stop_queue() must be done before checking
5859 * checking tx index in tg3_tx_avail() below, because in
5860 * tg3_tx(), we update tx index before checking for
5861 * netif_tx_queue_stopped().
5862 */
5863 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005864 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
Michael Chan7f62ad52007-02-20 23:25:40 -08005865 return NETDEV_TX_BUSY;
5866
5867 netif_wake_queue(tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07005868 }
5869
5870 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07005871 if (IS_ERR(segs))
Michael Chan52c0fd82006-06-29 20:15:54 -07005872 goto tg3_tso_bug_end;
5873
5874 do {
5875 nskb = segs;
5876 segs = segs->next;
5877 nskb->next = NULL;
5878 tg3_start_xmit_dma_bug(nskb, tp->dev);
5879 } while (segs);
5880
5881tg3_tso_bug_end:
5882 dev_kfree_skb(skb);
5883
5884 return NETDEV_TX_OK;
5885}
Michael Chan52c0fd82006-06-29 20:15:54 -07005886
Michael Chan5a6f3072006-03-20 22:28:05 -08005887/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5888 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5889 */
Stephen Hemminger613573252009-08-31 19:50:58 +00005890static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
5891 struct net_device *dev)
Michael Chan5a6f3072006-03-20 22:28:05 -08005892{
5893 struct tg3 *tp = netdev_priv(dev);
Michael Chan5a6f3072006-03-20 22:28:05 -08005894 u32 len, entry, base_flags, mss;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005895 int would_hit_hwbug;
David S. Miller90079ce2008-09-11 04:52:51 -07005896 dma_addr_t mapping;
Matt Carlson24f4efd2009-11-13 13:03:35 +00005897 struct tg3_napi *tnapi;
5898 struct netdev_queue *txq;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005899 unsigned int i, last;
5900
Matt Carlson24f4efd2009-11-13 13:03:35 +00005901 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5902 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
Matt Carlson19cfaec2009-12-03 08:36:20 +00005903 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
Matt Carlson24f4efd2009-11-13 13:03:35 +00005904 tnapi++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005905
Michael Chan00b70502006-06-17 21:58:45 -07005906 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005907 * and TX reclaim runs via tp->napi.poll inside of a software
David S. Millerf47c11e2005-06-24 20:18:35 -07005908 * interrupt. Furthermore, IRQ processing runs lockless so we have
5909 * no IRQ context deadlocks to worry about either. Rejoice!
Linus Torvalds1da177e2005-04-16 15:20:36 -07005910 */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005911 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00005912 if (!netif_tx_queue_stopped(txq)) {
5913 netif_tx_stop_queue(txq);
Stephen Hemminger1f064a82005-12-06 17:36:44 -08005914
5915 /* This is a hard error, log it. */
Matt Carlson5129c3a2010-04-05 10:19:23 +00005916 netdev_err(dev,
5917 "BUG! Tx Ring full when queue awake!\n");
Stephen Hemminger1f064a82005-12-06 17:36:44 -08005918 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005919 return NETDEV_TX_BUSY;
5920 }
5921
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005922 entry = tnapi->tx_prod;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005923 base_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07005924 if (skb->ip_summed == CHECKSUM_PARTIAL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005925 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Matt Carlson24f4efd2009-11-13 13:03:35 +00005926
Matt Carlsonbe98da62010-07-11 09:31:46 +00005927 mss = skb_shinfo(skb)->gso_size;
5928 if (mss) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005929 struct iphdr *iph;
Matt Carlson34195c32010-07-11 09:31:42 +00005930 u32 tcp_opt_len, hdr_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005931
5932 if (skb_header_cloned(skb) &&
5933 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5934 dev_kfree_skb(skb);
5935 goto out_unlock;
5936 }
5937
Matt Carlson34195c32010-07-11 09:31:42 +00005938 iph = ip_hdr(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07005939 tcp_opt_len = tcp_optlen(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005940
Matt Carlson02e96082010-09-15 08:59:59 +00005941 if (skb_is_gso_v6(skb)) {
Matt Carlson34195c32010-07-11 09:31:42 +00005942 hdr_len = skb_headlen(skb) - ETH_HLEN;
5943 } else {
5944 u32 ip_tcp_len;
5945
5946 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5947 hdr_len = ip_tcp_len + tcp_opt_len;
5948
5949 iph->check = 0;
5950 iph->tot_len = htons(mss + hdr_len);
5951 }
5952
Michael Chan52c0fd82006-06-29 20:15:54 -07005953 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
Michael Chan7f62ad52007-02-20 23:25:40 -08005954 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
Matt Carlsonde6f31e2010-04-12 06:58:30 +00005955 return tg3_tso_bug(tp, skb);
Michael Chan52c0fd82006-06-29 20:15:54 -07005956
Linus Torvalds1da177e2005-04-16 15:20:36 -07005957 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5958 TXD_FLAG_CPU_POST_DMA);
5959
Linus Torvalds1da177e2005-04-16 15:20:36 -07005960 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07005961 tcp_hdr(skb)->check = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005962 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07005963 } else
5964 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5965 iph->daddr, 0,
5966 IPPROTO_TCP,
5967 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005968
Matt Carlson615774f2009-11-13 13:03:39 +00005969 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
5970 mss |= (hdr_len & 0xc) << 12;
5971 if (hdr_len & 0x10)
5972 base_flags |= 0x00000010;
5973 base_flags |= (hdr_len & 0x3e0) << 5;
5974 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
Matt Carlson92c6b8d2009-11-02 14:23:27 +00005975 mss |= hdr_len << 9;
5976 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
5977 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005978 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005979 int tsflags;
5980
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005981 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005982 mss |= (tsflags << 11);
5983 }
5984 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005985 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005986 int tsflags;
5987
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005988 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005989 base_flags |= tsflags << 12;
5990 }
5991 }
5992 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005993#if TG3_VLAN_TAG_USED
Jesse Grosseab6d182010-10-20 13:56:03 +00005994 if (vlan_tx_tag_present(skb))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005995 base_flags |= (TXD_FLAG_VLAN |
5996 (vlan_tx_tag_get(skb) << 16));
5997#endif
5998
Matt Carlsonb703df62009-12-03 08:36:21 +00005999 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
Matt Carlson615774f2009-11-13 13:03:39 +00006000 !mss && skb->len > ETH_DATA_LEN)
6001 base_flags |= TXD_FLAG_JMB_PKT;
6002
Alexander Duyckf4188d82009-12-02 16:48:38 +00006003 len = skb_headlen(skb);
6004
6005 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6006 if (pci_dma_mapping_error(tp->pdev, mapping)) {
David S. Miller90079ce2008-09-11 04:52:51 -07006007 dev_kfree_skb(skb);
6008 goto out_unlock;
6009 }
6010
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006011 tnapi->tx_buffers[entry].skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006012 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006013
6014 would_hit_hwbug = 0;
6015
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006016 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
6017 would_hit_hwbug = 1;
6018
Matt Carlson0e1406d2009-11-02 12:33:33 +00006019 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6020 tg3_4g_overflow_test(mapping, len))
Matt Carlson41588ba2008-04-19 18:12:33 -07006021 would_hit_hwbug = 1;
Matt Carlson0e1406d2009-11-02 12:33:33 +00006022
6023 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6024 tg3_40bit_overflow_test(tp, mapping, len))
6025 would_hit_hwbug = 1;
6026
6027 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
Michael Chanc58ec932005-09-17 00:46:27 -07006028 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006029
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006030 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006031 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
6032
6033 entry = NEXT_TX(entry);
6034
6035 /* Now loop through additional data fragments, and queue them. */
6036 if (skb_shinfo(skb)->nr_frags > 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006037 last = skb_shinfo(skb)->nr_frags - 1;
6038 for (i = 0; i <= last; i++) {
6039 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6040
6041 len = frag->size;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006042 mapping = pci_map_page(tp->pdev,
6043 frag->page,
6044 frag->page_offset,
6045 len, PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006046
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006047 tnapi->tx_buffers[entry].skb = NULL;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006048 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00006049 mapping);
6050 if (pci_dma_mapping_error(tp->pdev, mapping))
6051 goto dma_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006052
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006053 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
6054 len <= 8)
6055 would_hit_hwbug = 1;
6056
Matt Carlson0e1406d2009-11-02 12:33:33 +00006057 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6058 tg3_4g_overflow_test(mapping, len))
Michael Chanc58ec932005-09-17 00:46:27 -07006059 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006060
Matt Carlson0e1406d2009-11-02 12:33:33 +00006061 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6062 tg3_40bit_overflow_test(tp, mapping, len))
Michael Chan72f2afb2006-03-06 19:28:35 -08006063 would_hit_hwbug = 1;
6064
Linus Torvalds1da177e2005-04-16 15:20:36 -07006065 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006066 tg3_set_txd(tnapi, entry, mapping, len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006067 base_flags, (i == last)|(mss << 1));
6068 else
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006069 tg3_set_txd(tnapi, entry, mapping, len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006070 base_flags, (i == last));
6071
6072 entry = NEXT_TX(entry);
6073 }
6074 }
6075
6076 if (would_hit_hwbug) {
6077 u32 last_plus_one = entry;
6078 u32 start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006079
Michael Chanc58ec932005-09-17 00:46:27 -07006080 start = entry - 1 - skb_shinfo(skb)->nr_frags;
6081 start &= (TG3_TX_RING_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006082
6083 /* If the workaround fails due to memory/mapping
6084 * failure, silently drop this packet.
6085 */
Matt Carlson24f4efd2009-11-13 13:03:35 +00006086 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
Michael Chanc58ec932005-09-17 00:46:27 -07006087 &start, base_flags, mss))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006088 goto out_unlock;
6089
6090 entry = start;
6091 }
6092
6093 /* Packets are ready, update Tx producer idx local and on card. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00006094 tw32_tx_mbox(tnapi->prodmbox, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006095
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006096 tnapi->tx_prod = entry;
6097 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006098 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006099
6100 /* netif_tx_stop_queue() must be done before checking
6101 * checking tx index in tg3_tx_avail() below, because in
6102 * tg3_tx(), we update tx index before checking for
6103 * netif_tx_queue_stopped().
6104 */
6105 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006106 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006107 netif_tx_wake_queue(txq);
Michael Chan51b91462005-09-01 17:41:28 -07006108 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006109
6110out_unlock:
Eric Dumazetcdd0db02009-05-28 00:00:41 +00006111 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006112
6113 return NETDEV_TX_OK;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006114
6115dma_error:
6116 last = i;
6117 entry = tnapi->tx_prod;
6118 tnapi->tx_buffers[entry].skb = NULL;
6119 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006120 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00006121 skb_headlen(skb),
6122 PCI_DMA_TODEVICE);
6123 for (i = 0; i <= last; i++) {
6124 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6125 entry = NEXT_TX(entry);
6126
6127 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006128 dma_unmap_addr(&tnapi->tx_buffers[entry],
Alexander Duyckf4188d82009-12-02 16:48:38 +00006129 mapping),
6130 frag->size, PCI_DMA_TODEVICE);
6131 }
6132
6133 dev_kfree_skb(skb);
6134 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006135}
6136
6137static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6138 int new_mtu)
6139{
6140 dev->mtu = new_mtu;
6141
Michael Chanef7f5ec2005-07-25 12:32:25 -07006142 if (new_mtu > ETH_DATA_LEN) {
Michael Chana4e2b342005-10-26 15:46:52 -07006143 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
Michael Chanef7f5ec2005-07-25 12:32:25 -07006144 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
6145 ethtool_op_set_tso(dev, 0);
Matt Carlson859a5882010-04-05 10:19:28 +00006146 } else {
Michael Chanef7f5ec2005-07-25 12:32:25 -07006147 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
Matt Carlson859a5882010-04-05 10:19:28 +00006148 }
Michael Chanef7f5ec2005-07-25 12:32:25 -07006149 } else {
Michael Chana4e2b342005-10-26 15:46:52 -07006150 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
Michael Chanef7f5ec2005-07-25 12:32:25 -07006151 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
Michael Chan0f893dc2005-07-25 12:30:38 -07006152 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
Michael Chanef7f5ec2005-07-25 12:32:25 -07006153 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006154}
6155
6156static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6157{
6158 struct tg3 *tp = netdev_priv(dev);
Michael Chanb9ec6c12006-07-25 16:37:27 -07006159 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006160
6161 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6162 return -EINVAL;
6163
6164 if (!netif_running(dev)) {
6165 /* We'll just catch it later when the
6166 * device is up'd.
6167 */
6168 tg3_set_mtu(dev, tp, new_mtu);
6169 return 0;
6170 }
6171
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006172 tg3_phy_stop(tp);
6173
Linus Torvalds1da177e2005-04-16 15:20:36 -07006174 tg3_netif_stop(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07006175
6176 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006177
Michael Chan944d9802005-05-29 14:57:48 -07006178 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006179
6180 tg3_set_mtu(dev, tp, new_mtu);
6181
Michael Chanb9ec6c12006-07-25 16:37:27 -07006182 err = tg3_restart_hw(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006183
Michael Chanb9ec6c12006-07-25 16:37:27 -07006184 if (!err)
6185 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006186
David S. Millerf47c11e2005-06-24 20:18:35 -07006187 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006188
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006189 if (!err)
6190 tg3_phy_start(tp);
6191
Michael Chanb9ec6c12006-07-25 16:37:27 -07006192 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006193}
6194
Matt Carlson21f581a2009-08-28 14:00:25 +00006195static void tg3_rx_prodring_free(struct tg3 *tp,
6196 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006197{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006198 int i;
6199
Matt Carlson8fea32b2010-09-15 08:59:58 +00006200 if (tpr != &tp->napi[0].prodring) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006201 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00006202 i = (i + 1) & tp->rx_std_ring_mask)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006203 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6204 tp->rx_pkt_map_sz);
6205
6206 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
6207 for (i = tpr->rx_jmb_cons_idx;
6208 i != tpr->rx_jmb_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00006209 i = (i + 1) & tp->rx_jmb_ring_mask) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006210 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6211 TG3_RX_JMB_MAP_SZ);
6212 }
6213 }
6214
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006215 return;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006216 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006217
Matt Carlson2c49a442010-09-30 10:34:35 +00006218 for (i = 0; i <= tp->rx_std_ring_mask; i++)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006219 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6220 tp->rx_pkt_map_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006221
Matt Carlson48035722010-10-14 10:37:43 +00006222 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6223 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006224 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006225 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6226 TG3_RX_JMB_MAP_SZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006227 }
6228}
6229
Matt Carlsonc6cdf432010-04-05 10:19:26 +00006230/* Initialize rx rings for packet processing.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006231 *
6232 * The chip has been shut down and the driver detached from
6233 * the networking, so no interrupts or new tx packets will
6234 * end up in the driver. tp->{tx,}lock are held and thus
6235 * we may not sleep.
6236 */
Matt Carlson21f581a2009-08-28 14:00:25 +00006237static int tg3_rx_prodring_alloc(struct tg3 *tp,
6238 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006239{
Matt Carlson287be122009-08-28 13:58:46 +00006240 u32 i, rx_pkt_dma_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006241
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006242 tpr->rx_std_cons_idx = 0;
6243 tpr->rx_std_prod_idx = 0;
6244 tpr->rx_jmb_cons_idx = 0;
6245 tpr->rx_jmb_prod_idx = 0;
6246
Matt Carlson8fea32b2010-09-15 08:59:58 +00006247 if (tpr != &tp->napi[0].prodring) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006248 memset(&tpr->rx_std_buffers[0], 0,
6249 TG3_RX_STD_BUFF_RING_SIZE(tp));
Matt Carlson48035722010-10-14 10:37:43 +00006250 if (tpr->rx_jmb_buffers)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006251 memset(&tpr->rx_jmb_buffers[0], 0,
Matt Carlson2c49a442010-09-30 10:34:35 +00006252 TG3_RX_JMB_BUFF_RING_SIZE(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006253 goto done;
6254 }
6255
Linus Torvalds1da177e2005-04-16 15:20:36 -07006256 /* Zero out all descriptors. */
Matt Carlson2c49a442010-09-30 10:34:35 +00006257 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006258
Matt Carlson287be122009-08-28 13:58:46 +00006259 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
Michael Chana4e2b342005-10-26 15:46:52 -07006260 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
Matt Carlson287be122009-08-28 13:58:46 +00006261 tp->dev->mtu > ETH_DATA_LEN)
6262 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6263 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
Michael Chan7e72aad2005-07-25 12:31:17 -07006264
Linus Torvalds1da177e2005-04-16 15:20:36 -07006265 /* Initialize invariants of the rings, we only set this
6266 * stuff once. This works because the card does not
6267 * write into the rx buffer posting rings.
6268 */
Matt Carlson2c49a442010-09-30 10:34:35 +00006269 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006270 struct tg3_rx_buffer_desc *rxd;
6271
Matt Carlson21f581a2009-08-28 14:00:25 +00006272 rxd = &tpr->rx_std[i];
Matt Carlson287be122009-08-28 13:58:46 +00006273 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006274 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6275 rxd->opaque = (RXD_OPAQUE_RING_STD |
6276 (i << RXD_OPAQUE_INDEX_SHIFT));
6277 }
6278
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006279 /* Now allocate fresh SKBs for each rx ring. */
6280 for (i = 0; i < tp->rx_pending; i++) {
Matt Carlson86b21e52009-11-13 13:03:45 +00006281 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006282 netdev_warn(tp->dev,
6283 "Using a smaller RX standard ring. Only "
6284 "%d out of %d buffers were allocated "
6285 "successfully\n", i, tp->rx_pending);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006286 if (i == 0)
6287 goto initfail;
6288 tp->rx_pending = i;
6289 break;
6290 }
6291 }
6292
Matt Carlson48035722010-10-14 10:37:43 +00006293 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
6294 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006295 goto done;
6296
Matt Carlson2c49a442010-09-30 10:34:35 +00006297 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006298
Matt Carlson0d86df82010-02-17 15:17:00 +00006299 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6300 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006301
Matt Carlson2c49a442010-09-30 10:34:35 +00006302 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
Matt Carlson0d86df82010-02-17 15:17:00 +00006303 struct tg3_rx_buffer_desc *rxd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006304
Matt Carlson0d86df82010-02-17 15:17:00 +00006305 rxd = &tpr->rx_jmb[i].std;
6306 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6307 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6308 RXD_FLAG_JUMBO;
6309 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6310 (i << RXD_OPAQUE_INDEX_SHIFT));
6311 }
6312
6313 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6314 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006315 netdev_warn(tp->dev,
6316 "Using a smaller RX jumbo ring. Only %d "
6317 "out of %d buffers were allocated "
6318 "successfully\n", i, tp->rx_jumbo_pending);
Matt Carlson0d86df82010-02-17 15:17:00 +00006319 if (i == 0)
6320 goto initfail;
6321 tp->rx_jumbo_pending = i;
6322 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006323 }
6324 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006325
6326done:
Michael Chan32d8c572006-07-25 16:38:29 -07006327 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006328
6329initfail:
Matt Carlson21f581a2009-08-28 14:00:25 +00006330 tg3_rx_prodring_free(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006331 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006332}
6333
Matt Carlson21f581a2009-08-28 14:00:25 +00006334static void tg3_rx_prodring_fini(struct tg3 *tp,
6335 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006336{
Matt Carlson21f581a2009-08-28 14:00:25 +00006337 kfree(tpr->rx_std_buffers);
6338 tpr->rx_std_buffers = NULL;
6339 kfree(tpr->rx_jmb_buffers);
6340 tpr->rx_jmb_buffers = NULL;
6341 if (tpr->rx_std) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006342 pci_free_consistent(tp->pdev, TG3_RX_STD_RING_BYTES(tp),
Matt Carlson21f581a2009-08-28 14:00:25 +00006343 tpr->rx_std, tpr->rx_std_mapping);
6344 tpr->rx_std = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006345 }
Matt Carlson21f581a2009-08-28 14:00:25 +00006346 if (tpr->rx_jmb) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006347 pci_free_consistent(tp->pdev, TG3_RX_JMB_RING_BYTES(tp),
Matt Carlson21f581a2009-08-28 14:00:25 +00006348 tpr->rx_jmb, tpr->rx_jmb_mapping);
6349 tpr->rx_jmb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006350 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006351}
6352
Matt Carlson21f581a2009-08-28 14:00:25 +00006353static int tg3_rx_prodring_init(struct tg3 *tp,
6354 struct tg3_rx_prodring_set *tpr)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006355{
Matt Carlson2c49a442010-09-30 10:34:35 +00006356 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6357 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006358 if (!tpr->rx_std_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006359 return -ENOMEM;
6360
Matt Carlson2c49a442010-09-30 10:34:35 +00006361 tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_STD_RING_BYTES(tp),
Matt Carlson21f581a2009-08-28 14:00:25 +00006362 &tpr->rx_std_mapping);
6363 if (!tpr->rx_std)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006364 goto err_out;
6365
Matt Carlson48035722010-10-14 10:37:43 +00006366 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6367 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006368 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
Matt Carlson21f581a2009-08-28 14:00:25 +00006369 GFP_KERNEL);
6370 if (!tpr->rx_jmb_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006371 goto err_out;
6372
Matt Carlson21f581a2009-08-28 14:00:25 +00006373 tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
Matt Carlson2c49a442010-09-30 10:34:35 +00006374 TG3_RX_JMB_RING_BYTES(tp),
Matt Carlson21f581a2009-08-28 14:00:25 +00006375 &tpr->rx_jmb_mapping);
6376 if (!tpr->rx_jmb)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006377 goto err_out;
6378 }
6379
6380 return 0;
6381
6382err_out:
Matt Carlson21f581a2009-08-28 14:00:25 +00006383 tg3_rx_prodring_fini(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006384 return -ENOMEM;
6385}
6386
6387/* Free up pending packets in all rx/tx rings.
6388 *
6389 * The chip has been shut down and the driver detached from
6390 * the networking, so no interrupts or new tx packets will
6391 * end up in the driver. tp->{tx,}lock is not held and we are not
6392 * in an interrupt context and thus may sleep.
6393 */
6394static void tg3_free_rings(struct tg3 *tp)
6395{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006396 int i, j;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006397
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006398 for (j = 0; j < tp->irq_cnt; j++) {
6399 struct tg3_napi *tnapi = &tp->napi[j];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006400
Matt Carlson8fea32b2010-09-15 08:59:58 +00006401 tg3_rx_prodring_free(tp, &tnapi->prodring);
Matt Carlsonb28f6422010-06-05 17:24:32 +00006402
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006403 if (!tnapi->tx_buffers)
6404 continue;
6405
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006406 for (i = 0; i < TG3_TX_RING_SIZE; ) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00006407 struct ring_info *txp;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006408 struct sk_buff *skb;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006409 unsigned int k;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006410
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006411 txp = &tnapi->tx_buffers[i];
6412 skb = txp->skb;
6413
6414 if (skb == NULL) {
6415 i++;
6416 continue;
6417 }
6418
Alexander Duyckf4188d82009-12-02 16:48:38 +00006419 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006420 dma_unmap_addr(txp, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00006421 skb_headlen(skb),
6422 PCI_DMA_TODEVICE);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006423 txp->skb = NULL;
6424
Alexander Duyckf4188d82009-12-02 16:48:38 +00006425 i++;
6426
6427 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6428 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6429 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006430 dma_unmap_addr(txp, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00006431 skb_shinfo(skb)->frags[k].size,
6432 PCI_DMA_TODEVICE);
6433 i++;
6434 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006435
6436 dev_kfree_skb_any(skb);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006437 }
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006438 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006439}
6440
6441/* Initialize tx/rx rings for packet processing.
6442 *
6443 * The chip has been shut down and the driver detached from
6444 * the networking, so no interrupts or new tx packets will
6445 * end up in the driver. tp->{tx,}lock are held and thus
6446 * we may not sleep.
6447 */
6448static int tg3_init_rings(struct tg3 *tp)
6449{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006450 int i;
Matt Carlson72334482009-08-28 14:03:01 +00006451
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006452 /* Free up all the SKBs. */
6453 tg3_free_rings(tp);
6454
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006455 for (i = 0; i < tp->irq_cnt; i++) {
6456 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006457
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006458 tnapi->last_tag = 0;
6459 tnapi->last_irq_tag = 0;
6460 tnapi->hw_status->status = 0;
6461 tnapi->hw_status->status_tag = 0;
6462 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6463
6464 tnapi->tx_prod = 0;
6465 tnapi->tx_cons = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006466 if (tnapi->tx_ring)
6467 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006468
6469 tnapi->rx_rcb_ptr = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006470 if (tnapi->rx_rcb)
6471 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006472
Matt Carlson8fea32b2010-09-15 08:59:58 +00006473 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
Matt Carlsone4af1af2010-02-12 14:47:05 +00006474 tg3_free_rings(tp);
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006475 return -ENOMEM;
Matt Carlsone4af1af2010-02-12 14:47:05 +00006476 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006477 }
Matt Carlson72334482009-08-28 14:03:01 +00006478
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006479 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006480}
6481
6482/*
6483 * Must not be invoked with interrupt sources disabled and
6484 * the hardware shutdown down.
6485 */
6486static void tg3_free_consistent(struct tg3 *tp)
6487{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006488 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00006489
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006490 for (i = 0; i < tp->irq_cnt; i++) {
6491 struct tg3_napi *tnapi = &tp->napi[i];
6492
6493 if (tnapi->tx_ring) {
6494 pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
6495 tnapi->tx_ring, tnapi->tx_desc_mapping);
6496 tnapi->tx_ring = NULL;
6497 }
6498
6499 kfree(tnapi->tx_buffers);
6500 tnapi->tx_buffers = NULL;
6501
6502 if (tnapi->rx_rcb) {
6503 pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
6504 tnapi->rx_rcb,
6505 tnapi->rx_rcb_mapping);
6506 tnapi->rx_rcb = NULL;
6507 }
6508
Matt Carlson8fea32b2010-09-15 08:59:58 +00006509 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6510
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006511 if (tnapi->hw_status) {
6512 pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
6513 tnapi->hw_status,
6514 tnapi->status_mapping);
6515 tnapi->hw_status = NULL;
6516 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006517 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006518
Linus Torvalds1da177e2005-04-16 15:20:36 -07006519 if (tp->hw_stats) {
6520 pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
6521 tp->hw_stats, tp->stats_mapping);
6522 tp->hw_stats = NULL;
6523 }
6524}
6525
6526/*
6527 * Must not be invoked with interrupt sources disabled and
6528 * the hardware shutdown down. Can sleep.
6529 */
6530static int tg3_alloc_consistent(struct tg3 *tp)
6531{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006532 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00006533
Linus Torvalds1da177e2005-04-16 15:20:36 -07006534 tp->hw_stats = pci_alloc_consistent(tp->pdev,
6535 sizeof(struct tg3_hw_stats),
6536 &tp->stats_mapping);
6537 if (!tp->hw_stats)
6538 goto err_out;
6539
Linus Torvalds1da177e2005-04-16 15:20:36 -07006540 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6541
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006542 for (i = 0; i < tp->irq_cnt; i++) {
6543 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006544 struct tg3_hw_status *sblk;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006545
6546 tnapi->hw_status = pci_alloc_consistent(tp->pdev,
6547 TG3_HW_STATUS_SIZE,
6548 &tnapi->status_mapping);
6549 if (!tnapi->hw_status)
6550 goto err_out;
6551
6552 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006553 sblk = tnapi->hw_status;
6554
Matt Carlson8fea32b2010-09-15 08:59:58 +00006555 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6556 goto err_out;
6557
Matt Carlson19cfaec2009-12-03 08:36:20 +00006558 /* If multivector TSS is enabled, vector 0 does not handle
6559 * tx interrupts. Don't allocate any resources for it.
6560 */
6561 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6562 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6563 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6564 TG3_TX_RING_SIZE,
6565 GFP_KERNEL);
6566 if (!tnapi->tx_buffers)
6567 goto err_out;
6568
6569 tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
6570 TG3_TX_RING_BYTES,
6571 &tnapi->tx_desc_mapping);
6572 if (!tnapi->tx_ring)
6573 goto err_out;
6574 }
6575
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006576 /*
6577 * When RSS is enabled, the status block format changes
6578 * slightly. The "rx_jumbo_consumer", "reserved",
6579 * and "rx_mini_consumer" members get mapped to the
6580 * other three rx return ring producer indexes.
6581 */
6582 switch (i) {
6583 default:
6584 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6585 break;
6586 case 2:
6587 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6588 break;
6589 case 3:
6590 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6591 break;
6592 case 4:
6593 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6594 break;
6595 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006596
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006597 /*
6598 * If multivector RSS is enabled, vector 0 does not handle
6599 * rx or tx interrupts. Don't allocate any resources for it.
6600 */
6601 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6602 continue;
6603
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006604 tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
6605 TG3_RX_RCB_RING_BYTES(tp),
6606 &tnapi->rx_rcb_mapping);
6607 if (!tnapi->rx_rcb)
6608 goto err_out;
6609
6610 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006611 }
6612
Linus Torvalds1da177e2005-04-16 15:20:36 -07006613 return 0;
6614
6615err_out:
6616 tg3_free_consistent(tp);
6617 return -ENOMEM;
6618}
6619
6620#define MAX_WAIT_CNT 1000
6621
6622/* To stop a block, clear the enable bit and poll till it
6623 * clears. tp->lock is held.
6624 */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006625static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006626{
6627 unsigned int i;
6628 u32 val;
6629
6630 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6631 switch (ofs) {
6632 case RCVLSC_MODE:
6633 case DMAC_MODE:
6634 case MBFREE_MODE:
6635 case BUFMGR_MODE:
6636 case MEMARB_MODE:
6637 /* We can't enable/disable these bits of the
6638 * 5705/5750, just say success.
6639 */
6640 return 0;
6641
6642 default:
6643 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006644 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006645 }
6646
6647 val = tr32(ofs);
6648 val &= ~enable_bit;
6649 tw32_f(ofs, val);
6650
6651 for (i = 0; i < MAX_WAIT_CNT; i++) {
6652 udelay(100);
6653 val = tr32(ofs);
6654 if ((val & enable_bit) == 0)
6655 break;
6656 }
6657
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006658 if (i == MAX_WAIT_CNT && !silent) {
Matt Carlson2445e462010-04-05 10:19:21 +00006659 dev_err(&tp->pdev->dev,
6660 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6661 ofs, enable_bit);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006662 return -ENODEV;
6663 }
6664
6665 return 0;
6666}
6667
6668/* tp->lock is held. */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006669static int tg3_abort_hw(struct tg3 *tp, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006670{
6671 int i, err;
6672
6673 tg3_disable_ints(tp);
6674
6675 tp->rx_mode &= ~RX_MODE_ENABLE;
6676 tw32_f(MAC_RX_MODE, tp->rx_mode);
6677 udelay(10);
6678
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006679 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6680 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6681 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6682 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6683 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6684 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006685
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006686 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6687 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6688 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6689 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6690 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6691 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6692 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006693
6694 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6695 tw32_f(MAC_MODE, tp->mac_mode);
6696 udelay(40);
6697
6698 tp->tx_mode &= ~TX_MODE_ENABLE;
6699 tw32_f(MAC_TX_MODE, tp->tx_mode);
6700
6701 for (i = 0; i < MAX_WAIT_CNT; i++) {
6702 udelay(100);
6703 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6704 break;
6705 }
6706 if (i >= MAX_WAIT_CNT) {
Matt Carlsonab96b242010-04-05 10:19:22 +00006707 dev_err(&tp->pdev->dev,
6708 "%s timed out, TX_MODE_ENABLE will not clear "
6709 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
Michael Chane6de8ad2005-05-05 14:42:41 -07006710 err |= -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006711 }
6712
Michael Chane6de8ad2005-05-05 14:42:41 -07006713 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006714 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6715 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006716
6717 tw32(FTQ_RESET, 0xffffffff);
6718 tw32(FTQ_RESET, 0x00000000);
6719
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006720 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6721 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006722
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006723 for (i = 0; i < tp->irq_cnt; i++) {
6724 struct tg3_napi *tnapi = &tp->napi[i];
6725 if (tnapi->hw_status)
6726 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6727 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006728 if (tp->hw_stats)
6729 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6730
Linus Torvalds1da177e2005-04-16 15:20:36 -07006731 return err;
6732}
6733
Matt Carlson0d3031d2007-10-10 18:02:43 -07006734static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6735{
6736 int i;
6737 u32 apedata;
6738
Matt Carlsondc6d0742010-09-15 08:59:55 +00006739 /* NCSI does not support APE events */
6740 if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
6741 return;
6742
Matt Carlson0d3031d2007-10-10 18:02:43 -07006743 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6744 if (apedata != APE_SEG_SIG_MAGIC)
6745 return;
6746
6747 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
Matt Carlson731fd792008-08-15 14:07:51 -07006748 if (!(apedata & APE_FW_STATUS_READY))
Matt Carlson0d3031d2007-10-10 18:02:43 -07006749 return;
6750
6751 /* Wait for up to 1 millisecond for APE to service previous event. */
6752 for (i = 0; i < 10; i++) {
6753 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6754 return;
6755
6756 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6757
6758 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6759 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6760 event | APE_EVENT_STATUS_EVENT_PENDING);
6761
6762 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6763
6764 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6765 break;
6766
6767 udelay(100);
6768 }
6769
6770 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6771 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6772}
6773
6774static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6775{
6776 u32 event;
6777 u32 apedata;
6778
6779 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6780 return;
6781
6782 switch (kind) {
Matt Carlson33f401a2010-04-05 10:19:27 +00006783 case RESET_KIND_INIT:
6784 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6785 APE_HOST_SEG_SIG_MAGIC);
6786 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6787 APE_HOST_SEG_LEN_MAGIC);
6788 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6789 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6790 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
Matt Carlson6867c842010-07-11 09:31:44 +00006791 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
Matt Carlson33f401a2010-04-05 10:19:27 +00006792 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6793 APE_HOST_BEHAV_NO_PHYLOCK);
Matt Carlsondc6d0742010-09-15 08:59:55 +00006794 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6795 TG3_APE_HOST_DRVR_STATE_START);
Matt Carlson0d3031d2007-10-10 18:02:43 -07006796
Matt Carlson33f401a2010-04-05 10:19:27 +00006797 event = APE_EVENT_STATUS_STATE_START;
6798 break;
6799 case RESET_KIND_SHUTDOWN:
6800 /* With the interface we are currently using,
6801 * APE does not track driver state. Wiping
6802 * out the HOST SEGMENT SIGNATURE forces
6803 * the APE to assume OS absent status.
6804 */
6805 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
Matt Carlsonb2aee152008-11-03 16:51:11 -08006806
Matt Carlsondc6d0742010-09-15 08:59:55 +00006807 if (device_may_wakeup(&tp->pdev->dev) &&
6808 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
6809 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
6810 TG3_APE_HOST_WOL_SPEED_AUTO);
6811 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
6812 } else
6813 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
6814
6815 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
6816
Matt Carlson33f401a2010-04-05 10:19:27 +00006817 event = APE_EVENT_STATUS_STATE_UNLOAD;
6818 break;
6819 case RESET_KIND_SUSPEND:
6820 event = APE_EVENT_STATUS_STATE_SUSPEND;
6821 break;
6822 default:
6823 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -07006824 }
6825
6826 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6827
6828 tg3_ape_send_event(tp, event);
6829}
6830
Michael Chane6af3012005-04-21 17:12:05 -07006831/* tp->lock is held. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07006832static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6833{
David S. Millerf49639e2006-06-09 11:58:36 -07006834 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6835 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006836
6837 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6838 switch (kind) {
6839 case RESET_KIND_INIT:
6840 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6841 DRV_STATE_START);
6842 break;
6843
6844 case RESET_KIND_SHUTDOWN:
6845 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6846 DRV_STATE_UNLOAD);
6847 break;
6848
6849 case RESET_KIND_SUSPEND:
6850 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6851 DRV_STATE_SUSPEND);
6852 break;
6853
6854 default:
6855 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006856 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006857 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07006858
6859 if (kind == RESET_KIND_INIT ||
6860 kind == RESET_KIND_SUSPEND)
6861 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006862}
6863
6864/* tp->lock is held. */
6865static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6866{
6867 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6868 switch (kind) {
6869 case RESET_KIND_INIT:
6870 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6871 DRV_STATE_START_DONE);
6872 break;
6873
6874 case RESET_KIND_SHUTDOWN:
6875 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6876 DRV_STATE_UNLOAD_DONE);
6877 break;
6878
6879 default:
6880 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006881 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006882 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07006883
6884 if (kind == RESET_KIND_SHUTDOWN)
6885 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006886}
6887
6888/* tp->lock is held. */
6889static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6890{
6891 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6892 switch (kind) {
6893 case RESET_KIND_INIT:
6894 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6895 DRV_STATE_START);
6896 break;
6897
6898 case RESET_KIND_SHUTDOWN:
6899 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6900 DRV_STATE_UNLOAD);
6901 break;
6902
6903 case RESET_KIND_SUSPEND:
6904 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6905 DRV_STATE_SUSPEND);
6906 break;
6907
6908 default:
6909 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006910 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006911 }
6912}
6913
Michael Chan7a6f4362006-09-27 16:03:31 -07006914static int tg3_poll_fw(struct tg3 *tp)
6915{
6916 int i;
6917 u32 val;
6918
Michael Chanb5d37722006-09-27 16:06:21 -07006919 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Gary Zambrano0ccead12006-11-14 16:34:00 -08006920 /* Wait up to 20ms for init done. */
6921 for (i = 0; i < 200; i++) {
Michael Chanb5d37722006-09-27 16:06:21 -07006922 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6923 return 0;
Gary Zambrano0ccead12006-11-14 16:34:00 -08006924 udelay(100);
Michael Chanb5d37722006-09-27 16:06:21 -07006925 }
6926 return -ENODEV;
6927 }
6928
Michael Chan7a6f4362006-09-27 16:03:31 -07006929 /* Wait for firmware initialization to complete. */
6930 for (i = 0; i < 100000; i++) {
6931 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6932 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6933 break;
6934 udelay(10);
6935 }
6936
6937 /* Chip might not be fitted with firmware. Some Sun onboard
6938 * parts are configured like that. So don't signal the timeout
6939 * of the above loop as an error, but do report the lack of
6940 * running firmware once.
6941 */
6942 if (i >= 100000 &&
6943 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6944 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6945
Joe Perches05dbe002010-02-17 19:44:19 +00006946 netdev_info(tp->dev, "No firmware running\n");
Michael Chan7a6f4362006-09-27 16:03:31 -07006947 }
6948
Matt Carlson6b10c162010-02-12 14:47:08 +00006949 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6950 /* The 57765 A0 needs a little more
6951 * time to do some important work.
6952 */
6953 mdelay(10);
6954 }
6955
Michael Chan7a6f4362006-09-27 16:03:31 -07006956 return 0;
6957}
6958
Michael Chanee6a99b2007-07-18 21:49:10 -07006959/* Save PCI command register before chip reset */
6960static void tg3_save_pci_state(struct tg3 *tp)
6961{
Matt Carlson8a6eac92007-10-21 16:17:55 -07006962 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07006963}
6964
6965/* Restore PCI state after chip reset */
6966static void tg3_restore_pci_state(struct tg3 *tp)
6967{
6968 u32 val;
6969
6970 /* Re-enable indirect register accesses. */
6971 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6972 tp->misc_host_ctrl);
6973
6974 /* Set MAX PCI retry to zero. */
6975 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6976 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6977 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6978 val |= PCISTATE_RETRY_SAME_DMA;
Matt Carlson0d3031d2007-10-10 18:02:43 -07006979 /* Allow reads and writes to the APE register and memory space. */
6980 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6981 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc2010-06-05 17:24:30 +00006982 PCISTATE_ALLOW_APE_SHMEM_WR |
6983 PCISTATE_ALLOW_APE_PSPACE_WR;
Michael Chanee6a99b2007-07-18 21:49:10 -07006984 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6985
Matt Carlson8a6eac92007-10-21 16:17:55 -07006986 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07006987
Matt Carlsonfcb389d2008-11-03 16:55:44 -08006988 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6989 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
6990 pcie_set_readrq(tp->pdev, 4096);
6991 else {
6992 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6993 tp->pci_cacheline_sz);
6994 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
6995 tp->pci_lat_timer);
6996 }
Michael Chan114342f2007-10-15 02:12:26 -07006997 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -08006998
Michael Chanee6a99b2007-07-18 21:49:10 -07006999 /* Make sure PCI-X relaxed ordering bit is clear. */
Matt Carlson52f44902008-11-21 17:17:04 -08007000 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
Matt Carlson9974a352007-10-07 23:27:28 -07007001 u16 pcix_cmd;
7002
7003 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7004 &pcix_cmd);
7005 pcix_cmd &= ~PCI_X_CMD_ERO;
7006 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7007 pcix_cmd);
7008 }
Michael Chanee6a99b2007-07-18 21:49:10 -07007009
7010 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007011
7012 /* Chip reset on 5780 will reset MSI enable bit,
7013 * so need to restore it.
7014 */
7015 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7016 u16 ctrl;
7017
7018 pci_read_config_word(tp->pdev,
7019 tp->msi_cap + PCI_MSI_FLAGS,
7020 &ctrl);
7021 pci_write_config_word(tp->pdev,
7022 tp->msi_cap + PCI_MSI_FLAGS,
7023 ctrl | PCI_MSI_FLAGS_ENABLE);
7024 val = tr32(MSGINT_MODE);
7025 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7026 }
7027 }
7028}
7029
Linus Torvalds1da177e2005-04-16 15:20:36 -07007030static void tg3_stop_fw(struct tg3 *);
7031
7032/* tp->lock is held. */
7033static int tg3_chip_reset(struct tg3 *tp)
7034{
7035 u32 val;
Michael Chan1ee582d2005-08-09 20:16:46 -07007036 void (*write_op)(struct tg3 *, u32, u32);
Matt Carlson4f125f42009-09-01 12:55:02 +00007037 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007038
David S. Millerf49639e2006-06-09 11:58:36 -07007039 tg3_nvram_lock(tp);
7040
Matt Carlson77b483f2008-08-15 14:07:24 -07007041 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7042
David S. Millerf49639e2006-06-09 11:58:36 -07007043 /* No matching tg3_nvram_unlock() after this because
7044 * chip reset below will undo the nvram lock.
7045 */
7046 tp->nvram_lock_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007047
Michael Chanee6a99b2007-07-18 21:49:10 -07007048 /* GRC_MISC_CFG core clock reset will clear the memory
7049 * enable bit in PCI register 4 and the MSI enable bit
7050 * on some chips, so we save relevant registers here.
7051 */
7052 tg3_save_pci_state(tp);
7053
Michael Chand9ab5ad2006-03-20 22:27:35 -08007054 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Matt Carlson321d32a2008-11-21 17:22:19 -08007055 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
Michael Chand9ab5ad2006-03-20 22:27:35 -08007056 tw32(GRC_FASTBOOT_PC, 0);
7057
Linus Torvalds1da177e2005-04-16 15:20:36 -07007058 /*
7059 * We must avoid the readl() that normally takes place.
7060 * It locks machines, causes machine checks, and other
7061 * fun things. So, temporarily disable the 5701
7062 * hardware workaround, while we do the reset.
7063 */
Michael Chan1ee582d2005-08-09 20:16:46 -07007064 write_op = tp->write32;
7065 if (write_op == tg3_write_flush_reg32)
7066 tp->write32 = tg3_write32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007067
Michael Chand18edcb2007-03-24 20:57:11 -07007068 /* Prevent the irq handler from reading or writing PCI registers
7069 * during chip reset when the memory enable bit in the PCI command
7070 * register may be cleared. The chip does not generate interrupt
7071 * at this time, but the irq handler may still be called due to irq
7072 * sharing or irqpoll.
7073 */
7074 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007075 for (i = 0; i < tp->irq_cnt; i++) {
7076 struct tg3_napi *tnapi = &tp->napi[i];
7077 if (tnapi->hw_status) {
7078 tnapi->hw_status->status = 0;
7079 tnapi->hw_status->status_tag = 0;
7080 }
7081 tnapi->last_tag = 0;
7082 tnapi->last_irq_tag = 0;
Michael Chanb8fa2f32007-04-06 17:35:37 -07007083 }
Michael Chand18edcb2007-03-24 20:57:11 -07007084 smp_mb();
Matt Carlson4f125f42009-09-01 12:55:02 +00007085
7086 for (i = 0; i < tp->irq_cnt; i++)
7087 synchronize_irq(tp->napi[i].irq_vec);
Michael Chand18edcb2007-03-24 20:57:11 -07007088
Matt Carlson255ca312009-08-25 10:07:27 +00007089 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7090 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7091 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7092 }
7093
Linus Torvalds1da177e2005-04-16 15:20:36 -07007094 /* do the reset */
7095 val = GRC_MISC_CFG_CORECLK_RESET;
7096
7097 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
Matt Carlson88075d92010-08-02 11:25:58 +00007098 /* Force PCIe 1.0a mode */
7099 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
7100 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
7101 tr32(TG3_PCIE_PHY_TSTCTL) ==
7102 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7103 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7104
Linus Torvalds1da177e2005-04-16 15:20:36 -07007105 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7106 tw32(GRC_MISC_CFG, (1 << 29));
7107 val |= (1 << 29);
7108 }
7109 }
7110
Michael Chanb5d37722006-09-27 16:06:21 -07007111 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7112 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7113 tw32(GRC_VCPU_EXT_CTRL,
7114 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7115 }
7116
Matt Carlsonf37500d2010-08-02 11:25:59 +00007117 /* Manage gphy power for all CPMU absent PCIe devices. */
7118 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7119 !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007120 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
Matt Carlsonf37500d2010-08-02 11:25:59 +00007121
Linus Torvalds1da177e2005-04-16 15:20:36 -07007122 tw32(GRC_MISC_CFG, val);
7123
Michael Chan1ee582d2005-08-09 20:16:46 -07007124 /* restore 5701 hardware bug workaround write method */
7125 tp->write32 = write_op;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007126
7127 /* Unfortunately, we have to delay before the PCI read back.
7128 * Some 575X chips even will not respond to a PCI cfg access
7129 * when the reset command is given to the chip.
7130 *
7131 * How do these hardware designers expect things to work
7132 * properly if the PCI write is posted for a long period
7133 * of time? It is always necessary to have some method by
7134 * which a register read back can occur to push the write
7135 * out which does the reset.
7136 *
7137 * For most tg3 variants the trick below was working.
7138 * Ho hum...
7139 */
7140 udelay(120);
7141
7142 /* Flush PCI posted writes. The normal MMIO registers
7143 * are inaccessible at this time so this is the only
7144 * way to make this reliably (actually, this is no longer
7145 * the case, see above). I tried to use indirect
7146 * register read/write but this upset some 5701 variants.
7147 */
7148 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7149
7150 udelay(120);
7151
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007152 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
Matt Carlsone7126992009-08-25 10:08:16 +00007153 u16 val16;
7154
Linus Torvalds1da177e2005-04-16 15:20:36 -07007155 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7156 int i;
7157 u32 cfg_val;
7158
7159 /* Wait for link training to complete. */
7160 for (i = 0; i < 5000; i++)
7161 udelay(100);
7162
7163 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7164 pci_write_config_dword(tp->pdev, 0xc4,
7165 cfg_val | (1 << 15));
7166 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007167
Matt Carlsone7126992009-08-25 10:08:16 +00007168 /* Clear the "no snoop" and "relaxed ordering" bits. */
7169 pci_read_config_word(tp->pdev,
7170 tp->pcie_cap + PCI_EXP_DEVCTL,
7171 &val16);
7172 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7173 PCI_EXP_DEVCTL_NOSNOOP_EN);
7174 /*
7175 * Older PCIe devices only support the 128 byte
7176 * MPS setting. Enforce the restriction.
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007177 */
Matt Carlson6de34cb2010-08-02 11:25:55 +00007178 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
Matt Carlsone7126992009-08-25 10:08:16 +00007179 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007180 pci_write_config_word(tp->pdev,
7181 tp->pcie_cap + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007182 val16);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007183
7184 pcie_set_readrq(tp->pdev, 4096);
7185
7186 /* Clear error status */
7187 pci_write_config_word(tp->pdev,
7188 tp->pcie_cap + PCI_EXP_DEVSTA,
7189 PCI_EXP_DEVSTA_CED |
7190 PCI_EXP_DEVSTA_NFED |
7191 PCI_EXP_DEVSTA_FED |
7192 PCI_EXP_DEVSTA_URD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007193 }
7194
Michael Chanee6a99b2007-07-18 21:49:10 -07007195 tg3_restore_pci_state(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007196
Michael Chand18edcb2007-03-24 20:57:11 -07007197 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
7198
Michael Chanee6a99b2007-07-18 21:49:10 -07007199 val = 0;
7200 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
Michael Chan4cf78e42005-07-25 12:29:19 -07007201 val = tr32(MEMARB_MODE);
Michael Chanee6a99b2007-07-18 21:49:10 -07007202 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007203
7204 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7205 tg3_stop_fw(tp);
7206 tw32(0x5000, 0x400);
7207 }
7208
7209 tw32(GRC_MODE, tp->grc_mode);
7210
7211 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007212 val = tr32(0xc4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007213
7214 tw32(0xc4, val | (1 << 15));
7215 }
7216
7217 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7218 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7219 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7220 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7221 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7222 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7223 }
7224
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007225 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007226 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
7227 tw32_f(MAC_MODE, tp->mac_mode);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007228 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Michael Chan747e8f82005-07-25 12:33:22 -07007229 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
7230 tw32_f(MAC_MODE, tp->mac_mode);
Matt Carlson3bda1252008-08-15 14:08:22 -07007231 } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7232 tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
7233 if (tp->mac_mode & MAC_MODE_APE_TX_EN)
7234 tp->mac_mode |= MAC_MODE_TDE_ENABLE;
7235 tw32_f(MAC_MODE, tp->mac_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007236 } else
7237 tw32_f(MAC_MODE, 0);
7238 udelay(40);
7239
Matt Carlson77b483f2008-08-15 14:07:24 -07007240 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7241
Michael Chan7a6f4362006-09-27 16:03:31 -07007242 err = tg3_poll_fw(tp);
7243 if (err)
7244 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007245
Matt Carlson0a9140c2009-08-28 12:27:50 +00007246 tg3_mdio_start(tp);
7247
Linus Torvalds1da177e2005-04-16 15:20:36 -07007248 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007249 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7250 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Matt Carlsonc885e822010-08-02 11:25:57 +00007251 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007252 val = tr32(0x7c00);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007253
7254 tw32(0x7c00, val | (1 << 25));
7255 }
7256
7257 /* Reprobe ASF enable state. */
7258 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7259 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7260 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7261 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7262 u32 nic_cfg;
7263
7264 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7265 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7266 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
Matt Carlson4ba526c2008-08-15 14:10:04 -07007267 tp->last_event_jiffies = jiffies;
John W. Linvillecbf46852005-04-21 17:01:29 -07007268 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007269 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7270 }
7271 }
7272
7273 return 0;
7274}
7275
7276/* tp->lock is held. */
7277static void tg3_stop_fw(struct tg3 *tp)
7278{
Matt Carlson0d3031d2007-10-10 18:02:43 -07007279 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7280 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07007281 /* Wait for RX cpu to ACK the previous event. */
7282 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007283
7284 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007285
7286 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007287
Matt Carlson7c5026a2008-05-02 16:49:29 -07007288 /* Wait for RX cpu to ACK this event. */
7289 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007290 }
7291}
7292
7293/* tp->lock is held. */
Michael Chan944d9802005-05-29 14:57:48 -07007294static int tg3_halt(struct tg3 *tp, int kind, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007295{
7296 int err;
7297
7298 tg3_stop_fw(tp);
7299
Michael Chan944d9802005-05-29 14:57:48 -07007300 tg3_write_sig_pre_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007301
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007302 tg3_abort_hw(tp, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007303 err = tg3_chip_reset(tp);
7304
Matt Carlsondaba2a62009-04-20 06:58:52 +00007305 __tg3_set_mac_addr(tp, 0);
7306
Michael Chan944d9802005-05-29 14:57:48 -07007307 tg3_write_sig_legacy(tp, kind);
7308 tg3_write_sig_post_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007309
7310 if (err)
7311 return err;
7312
7313 return 0;
7314}
7315
Linus Torvalds1da177e2005-04-16 15:20:36 -07007316#define RX_CPU_SCRATCH_BASE 0x30000
7317#define RX_CPU_SCRATCH_SIZE 0x04000
7318#define TX_CPU_SCRATCH_BASE 0x34000
7319#define TX_CPU_SCRATCH_SIZE 0x04000
7320
7321/* tp->lock is held. */
7322static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7323{
7324 int i;
7325
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +02007326 BUG_ON(offset == TX_CPU_BASE &&
7327 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007328
Michael Chanb5d37722006-09-27 16:06:21 -07007329 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7330 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7331
7332 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7333 return 0;
7334 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007335 if (offset == RX_CPU_BASE) {
7336 for (i = 0; i < 10000; i++) {
7337 tw32(offset + CPU_STATE, 0xffffffff);
7338 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7339 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7340 break;
7341 }
7342
7343 tw32(offset + CPU_STATE, 0xffffffff);
7344 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7345 udelay(10);
7346 } else {
7347 for (i = 0; i < 10000; i++) {
7348 tw32(offset + CPU_STATE, 0xffffffff);
7349 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7350 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7351 break;
7352 }
7353 }
7354
7355 if (i >= 10000) {
Joe Perches05dbe002010-02-17 19:44:19 +00007356 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7357 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007358 return -ENODEV;
7359 }
Michael Chanec41c7d2006-01-17 02:40:55 -08007360
7361 /* Clear firmware's nvram arbitration. */
7362 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7363 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007364 return 0;
7365}
7366
7367struct fw_info {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007368 unsigned int fw_base;
7369 unsigned int fw_len;
7370 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007371};
7372
7373/* tp->lock is held. */
7374static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7375 int cpu_scratch_size, struct fw_info *info)
7376{
Michael Chanec41c7d2006-01-17 02:40:55 -08007377 int err, lock_err, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007378 void (*write_op)(struct tg3 *, u32, u32);
7379
7380 if (cpu_base == TX_CPU_BASE &&
7381 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007382 netdev_err(tp->dev,
7383 "%s: Trying to load TX cpu firmware which is 5705\n",
Joe Perches05dbe002010-02-17 19:44:19 +00007384 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007385 return -EINVAL;
7386 }
7387
7388 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7389 write_op = tg3_write_mem;
7390 else
7391 write_op = tg3_write_indirect_reg32;
7392
Michael Chan1b628152005-05-29 14:59:49 -07007393 /* It is possible that bootcode is still loading at this point.
7394 * Get the nvram lock first before halting the cpu.
7395 */
Michael Chanec41c7d2006-01-17 02:40:55 -08007396 lock_err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007397 err = tg3_halt_cpu(tp, cpu_base);
Michael Chanec41c7d2006-01-17 02:40:55 -08007398 if (!lock_err)
7399 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007400 if (err)
7401 goto out;
7402
7403 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7404 write_op(tp, cpu_scratch_base + i, 0);
7405 tw32(cpu_base + CPU_STATE, 0xffffffff);
7406 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007407 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007408 write_op(tp, (cpu_scratch_base +
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007409 (info->fw_base & 0xffff) +
Linus Torvalds1da177e2005-04-16 15:20:36 -07007410 (i * sizeof(u32))),
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007411 be32_to_cpu(info->fw_data[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007412
7413 err = 0;
7414
7415out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007416 return err;
7417}
7418
7419/* tp->lock is held. */
7420static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7421{
7422 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007423 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007424 int err, i;
7425
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007426 fw_data = (void *)tp->fw->data;
7427
7428 /* Firmware blob starts with version numbers, followed by
7429 start address and length. We are setting complete length.
7430 length = end_address_of_bss - start_address_of_text.
7431 Remainder is the blob to be loaded contiguously
7432 from start address. */
7433
7434 info.fw_base = be32_to_cpu(fw_data[1]);
7435 info.fw_len = tp->fw->size - 12;
7436 info.fw_data = &fw_data[3];
Linus Torvalds1da177e2005-04-16 15:20:36 -07007437
7438 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7439 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7440 &info);
7441 if (err)
7442 return err;
7443
7444 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7445 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7446 &info);
7447 if (err)
7448 return err;
7449
7450 /* Now startup only the RX cpu. */
7451 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007452 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007453
7454 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007455 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007456 break;
7457 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7458 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007459 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007460 udelay(1000);
7461 }
7462 if (i >= 5) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007463 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7464 "should be %08x\n", __func__,
Joe Perches05dbe002010-02-17 19:44:19 +00007465 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007466 return -ENODEV;
7467 }
7468 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7469 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7470
7471 return 0;
7472}
7473
Linus Torvalds1da177e2005-04-16 15:20:36 -07007474/* 5705 needs a special version of the TSO firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007475
7476/* tp->lock is held. */
7477static int tg3_load_tso_firmware(struct tg3 *tp)
7478{
7479 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007480 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007481 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7482 int err, i;
7483
7484 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7485 return 0;
7486
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007487 fw_data = (void *)tp->fw->data;
7488
7489 /* Firmware blob starts with version numbers, followed by
7490 start address and length. We are setting complete length.
7491 length = end_address_of_bss - start_address_of_text.
7492 Remainder is the blob to be loaded contiguously
7493 from start address. */
7494
7495 info.fw_base = be32_to_cpu(fw_data[1]);
7496 cpu_scratch_size = tp->fw_len;
7497 info.fw_len = tp->fw->size - 12;
7498 info.fw_data = &fw_data[3];
7499
Linus Torvalds1da177e2005-04-16 15:20:36 -07007500 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007501 cpu_base = RX_CPU_BASE;
7502 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007503 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007504 cpu_base = TX_CPU_BASE;
7505 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7506 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7507 }
7508
7509 err = tg3_load_firmware_cpu(tp, cpu_base,
7510 cpu_scratch_base, cpu_scratch_size,
7511 &info);
7512 if (err)
7513 return err;
7514
7515 /* Now startup the cpu. */
7516 tw32(cpu_base + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007517 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007518
7519 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007520 if (tr32(cpu_base + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007521 break;
7522 tw32(cpu_base + CPU_STATE, 0xffffffff);
7523 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007524 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007525 udelay(1000);
7526 }
7527 if (i >= 5) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007528 netdev_err(tp->dev,
7529 "%s fails to set CPU PC, is %08x should be %08x\n",
Joe Perches05dbe002010-02-17 19:44:19 +00007530 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007531 return -ENODEV;
7532 }
7533 tw32(cpu_base + CPU_STATE, 0xffffffff);
7534 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7535 return 0;
7536}
7537
Linus Torvalds1da177e2005-04-16 15:20:36 -07007538
Linus Torvalds1da177e2005-04-16 15:20:36 -07007539static int tg3_set_mac_addr(struct net_device *dev, void *p)
7540{
7541 struct tg3 *tp = netdev_priv(dev);
7542 struct sockaddr *addr = p;
Michael Chan986e0ae2007-05-05 12:10:20 -07007543 int err = 0, skip_mac_1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007544
Michael Chanf9804dd2005-09-27 12:13:10 -07007545 if (!is_valid_ether_addr(addr->sa_data))
7546 return -EINVAL;
7547
Linus Torvalds1da177e2005-04-16 15:20:36 -07007548 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7549
Michael Chane75f7c92006-03-20 21:33:26 -08007550 if (!netif_running(dev))
7551 return 0;
7552
Michael Chan58712ef2006-04-29 18:58:01 -07007553 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
Michael Chan986e0ae2007-05-05 12:10:20 -07007554 u32 addr0_high, addr0_low, addr1_high, addr1_low;
Michael Chan58712ef2006-04-29 18:58:01 -07007555
Michael Chan986e0ae2007-05-05 12:10:20 -07007556 addr0_high = tr32(MAC_ADDR_0_HIGH);
7557 addr0_low = tr32(MAC_ADDR_0_LOW);
7558 addr1_high = tr32(MAC_ADDR_1_HIGH);
7559 addr1_low = tr32(MAC_ADDR_1_LOW);
7560
7561 /* Skip MAC addr 1 if ASF is using it. */
7562 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7563 !(addr1_high == 0 && addr1_low == 0))
7564 skip_mac_1 = 1;
Michael Chan58712ef2006-04-29 18:58:01 -07007565 }
Michael Chan986e0ae2007-05-05 12:10:20 -07007566 spin_lock_bh(&tp->lock);
7567 __tg3_set_mac_addr(tp, skip_mac_1);
7568 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007569
Michael Chanb9ec6c12006-07-25 16:37:27 -07007570 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007571}
7572
7573/* tp->lock is held. */
7574static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7575 dma_addr_t mapping, u32 maxlen_flags,
7576 u32 nic_addr)
7577{
7578 tg3_write_mem(tp,
7579 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7580 ((u64) mapping >> 32));
7581 tg3_write_mem(tp,
7582 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7583 ((u64) mapping & 0xffffffff));
7584 tg3_write_mem(tp,
7585 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7586 maxlen_flags);
7587
7588 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7589 tg3_write_mem(tp,
7590 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7591 nic_addr);
7592}
7593
7594static void __tg3_set_rx_mode(struct net_device *);
Michael Chand244c892005-07-05 14:42:33 -07007595static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
David S. Miller15f98502005-05-18 22:49:26 -07007596{
Matt Carlsonb6080e12009-09-01 13:12:00 +00007597 int i;
7598
Matt Carlson19cfaec2009-12-03 08:36:20 +00007599 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007600 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7601 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7602 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007603 } else {
7604 tw32(HOSTCC_TXCOL_TICKS, 0);
7605 tw32(HOSTCC_TXMAX_FRAMES, 0);
7606 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007607 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007608
Matt Carlson20d73752010-07-11 09:31:41 +00007609 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007610 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7611 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7612 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7613 } else {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007614 tw32(HOSTCC_RXCOL_TICKS, 0);
7615 tw32(HOSTCC_RXMAX_FRAMES, 0);
7616 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
David S. Miller15f98502005-05-18 22:49:26 -07007617 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007618
David S. Miller15f98502005-05-18 22:49:26 -07007619 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7620 u32 val = ec->stats_block_coalesce_usecs;
7621
Matt Carlsonb6080e12009-09-01 13:12:00 +00007622 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7623 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7624
David S. Miller15f98502005-05-18 22:49:26 -07007625 if (!netif_carrier_ok(tp->dev))
7626 val = 0;
7627
7628 tw32(HOSTCC_STAT_COAL_TICKS, val);
7629 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007630
7631 for (i = 0; i < tp->irq_cnt - 1; i++) {
7632 u32 reg;
7633
7634 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7635 tw32(reg, ec->rx_coalesce_usecs);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007636 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7637 tw32(reg, ec->rx_max_coalesced_frames);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007638 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7639 tw32(reg, ec->rx_max_coalesced_frames_irq);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007640
7641 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7642 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7643 tw32(reg, ec->tx_coalesce_usecs);
7644 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7645 tw32(reg, ec->tx_max_coalesced_frames);
7646 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7647 tw32(reg, ec->tx_max_coalesced_frames_irq);
7648 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007649 }
7650
7651 for (; i < tp->irq_max - 1; i++) {
7652 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007653 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007654 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007655
7656 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7657 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7658 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7659 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7660 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007661 }
David S. Miller15f98502005-05-18 22:49:26 -07007662}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007663
7664/* tp->lock is held. */
Matt Carlson2d31eca2009-09-01 12:53:31 +00007665static void tg3_rings_reset(struct tg3 *tp)
7666{
7667 int i;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007668 u32 stblk, txrcb, rxrcb, limit;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007669 struct tg3_napi *tnapi = &tp->napi[0];
7670
7671 /* Disable all transmit rings but the first. */
7672 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7673 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
Matt Carlson3d377282010-10-14 10:37:39 +00007674 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7675 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
7676 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
Matt Carlsonb703df62009-12-03 08:36:21 +00007677 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7678 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007679 else
7680 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7681
7682 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7683 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7684 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7685 BDINFO_FLAGS_DISABLED);
7686
7687
7688 /* Disable all receive return rings but the first. */
Matt Carlsona50d0792010-06-05 17:24:37 +00007689 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7690 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007691 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7692 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00007693 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
Matt Carlsonb703df62009-12-03 08:36:21 +00007694 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7695 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson2d31eca2009-09-01 12:53:31 +00007696 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7697 else
7698 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7699
7700 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7701 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7702 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7703 BDINFO_FLAGS_DISABLED);
7704
7705 /* Disable interrupts */
7706 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7707
7708 /* Zero mailbox registers. */
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007709 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
Matt Carlson6fd45cb2010-09-15 08:59:57 +00007710 for (i = 1; i < tp->irq_max; i++) {
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007711 tp->napi[i].tx_prod = 0;
7712 tp->napi[i].tx_cons = 0;
Matt Carlsonc2353a32010-01-20 16:58:08 +00007713 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7714 tw32_mailbox(tp->napi[i].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007715 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7716 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7717 }
Matt Carlsonc2353a32010-01-20 16:58:08 +00007718 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7719 tw32_mailbox(tp->napi[0].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007720 } else {
7721 tp->napi[0].tx_prod = 0;
7722 tp->napi[0].tx_cons = 0;
7723 tw32_mailbox(tp->napi[0].prodmbox, 0);
7724 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7725 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007726
7727 /* Make sure the NIC-based send BD rings are disabled. */
7728 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7729 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7730 for (i = 0; i < 16; i++)
7731 tw32_tx_mbox(mbox + i * 8, 0);
7732 }
7733
7734 txrcb = NIC_SRAM_SEND_RCB;
7735 rxrcb = NIC_SRAM_RCV_RET_RCB;
7736
7737 /* Clear status block in ram. */
7738 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7739
7740 /* Set status block DMA address */
7741 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7742 ((u64) tnapi->status_mapping >> 32));
7743 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7744 ((u64) tnapi->status_mapping & 0xffffffff));
7745
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007746 if (tnapi->tx_ring) {
7747 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7748 (TG3_TX_RING_SIZE <<
7749 BDINFO_FLAGS_MAXLEN_SHIFT),
7750 NIC_SRAM_TX_BUFFER_DESC);
7751 txrcb += TG3_BDINFO_SIZE;
7752 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007753
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007754 if (tnapi->rx_rcb) {
7755 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00007756 (tp->rx_ret_ring_mask + 1) <<
7757 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007758 rxrcb += TG3_BDINFO_SIZE;
7759 }
7760
7761 stblk = HOSTCC_STATBLCK_RING1;
7762
7763 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7764 u64 mapping = (u64)tnapi->status_mapping;
7765 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7766 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7767
7768 /* Clear status block in ram. */
7769 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7770
Matt Carlson19cfaec2009-12-03 08:36:20 +00007771 if (tnapi->tx_ring) {
7772 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7773 (TG3_TX_RING_SIZE <<
7774 BDINFO_FLAGS_MAXLEN_SHIFT),
7775 NIC_SRAM_TX_BUFFER_DESC);
7776 txrcb += TG3_BDINFO_SIZE;
7777 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007778
7779 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00007780 ((tp->rx_ret_ring_mask + 1) <<
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007781 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7782
7783 stblk += 8;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007784 rxrcb += TG3_BDINFO_SIZE;
7785 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007786}
7787
7788/* tp->lock is held. */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07007789static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007790{
7791 u32 val, rdmac_mode;
7792 int i, err, limit;
Matt Carlson8fea32b2010-09-15 08:59:58 +00007793 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007794
7795 tg3_disable_ints(tp);
7796
7797 tg3_stop_fw(tp);
7798
7799 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7800
Matt Carlson859a5882010-04-05 10:19:28 +00007801 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
Michael Chane6de8ad2005-05-05 14:42:41 -07007802 tg3_abort_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007803
Matt Carlson603f1172010-02-12 14:47:10 +00007804 if (reset_phy)
Michael Chand4d2c552006-03-20 17:47:20 -08007805 tg3_phy_reset(tp);
7806
Linus Torvalds1da177e2005-04-16 15:20:36 -07007807 err = tg3_chip_reset(tp);
7808 if (err)
7809 return err;
7810
7811 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7812
Matt Carlsonbcb37f62008-11-03 16:52:09 -08007813 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07007814 val = tr32(TG3_CPMU_CTRL);
7815 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7816 tw32(TG3_CPMU_CTRL, val);
Matt Carlson9acb9612007-11-12 21:10:06 -08007817
7818 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7819 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7820 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7821 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7822
7823 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7824 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7825 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7826 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7827
7828 val = tr32(TG3_CPMU_HST_ACC);
7829 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7830 val |= CPMU_HST_ACC_MACCLK_6_25;
7831 tw32(TG3_CPMU_HST_ACC, val);
Matt Carlsond30cdd22007-10-07 23:28:35 -07007832 }
7833
Matt Carlson33466d92009-04-20 06:57:41 +00007834 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7835 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7836 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7837 PCIE_PWR_MGMT_L1_THRESH_4MS;
7838 tw32(PCIE_PWR_MGMT_THRESH, val);
Matt Carlson521e6b92009-08-25 10:06:01 +00007839
7840 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7841 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7842
7843 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
Matt Carlson33466d92009-04-20 06:57:41 +00007844
Matt Carlsonf40386c2009-11-02 14:24:02 +00007845 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7846 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
Matt Carlson255ca312009-08-25 10:07:27 +00007847 }
7848
Matt Carlson614b05902010-01-20 16:58:02 +00007849 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
7850 u32 grc_mode = tr32(GRC_MODE);
7851
7852 /* Access the lower 1K of PL PCIE block registers. */
7853 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7854 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7855
7856 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7857 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7858 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7859
7860 tw32(GRC_MODE, grc_mode);
7861 }
7862
Matt Carlson5093eed2010-11-24 08:31:45 +00007863 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
7864 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7865 u32 grc_mode = tr32(GRC_MODE);
Matt Carlsoncea46462010-04-12 06:58:24 +00007866
Matt Carlson5093eed2010-11-24 08:31:45 +00007867 /* Access the lower 1K of PL PCIE block registers. */
7868 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7869 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
Matt Carlsoncea46462010-04-12 06:58:24 +00007870
Matt Carlson5093eed2010-11-24 08:31:45 +00007871 val = tr32(TG3_PCIE_TLDLPL_PORT +
7872 TG3_PCIE_PL_LO_PHYCTL5);
7873 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
7874 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
Matt Carlsoncea46462010-04-12 06:58:24 +00007875
Matt Carlson5093eed2010-11-24 08:31:45 +00007876 tw32(GRC_MODE, grc_mode);
7877 }
Matt Carlsona977dbe2010-04-12 06:58:26 +00007878
7879 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7880 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7881 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7882 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
Matt Carlsoncea46462010-04-12 06:58:24 +00007883 }
7884
Matt Carlson52b02d02010-10-14 10:37:41 +00007885 /* Enable MAC control of LPI */
7886 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
7887 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
7888 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
7889 TG3_CPMU_EEE_LNKIDL_UART_IDL);
7890
7891 tw32_f(TG3_CPMU_EEE_CTRL,
7892 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
7893
7894 tw32_f(TG3_CPMU_EEE_MODE,
7895 TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
7896 TG3_CPMU_EEEMD_LPI_IN_TX |
7897 TG3_CPMU_EEEMD_LPI_IN_RX |
7898 TG3_CPMU_EEEMD_EEE_ENABLE);
7899 }
7900
Linus Torvalds1da177e2005-04-16 15:20:36 -07007901 /* This works around an issue with Athlon chipsets on
7902 * B3 tigon3 silicon. This bit has no effect on any
7903 * other revision. But do not set this on PCI Express
Matt Carlson795d01c2007-10-07 23:28:17 -07007904 * chips and don't even touch the clocks if the CPMU is present.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007905 */
Matt Carlson795d01c2007-10-07 23:28:17 -07007906 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
7907 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
7908 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
7909 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7910 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007911
7912 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7913 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
7914 val = tr32(TG3PCI_PCISTATE);
7915 val |= PCISTATE_RETRY_SAME_DMA;
7916 tw32(TG3PCI_PCISTATE, val);
7917 }
7918
Matt Carlson0d3031d2007-10-10 18:02:43 -07007919 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7920 /* Allow reads and writes to the
7921 * APE register and memory space.
7922 */
7923 val = tr32(TG3PCI_PCISTATE);
7924 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc2010-06-05 17:24:30 +00007925 PCISTATE_ALLOW_APE_SHMEM_WR |
7926 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -07007927 tw32(TG3PCI_PCISTATE, val);
7928 }
7929
Linus Torvalds1da177e2005-04-16 15:20:36 -07007930 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
7931 /* Enable some hw fixes. */
7932 val = tr32(TG3PCI_MSI_DATA);
7933 val |= (1 << 26) | (1 << 28) | (1 << 29);
7934 tw32(TG3PCI_MSI_DATA, val);
7935 }
7936
7937 /* Descriptor ring init may make accesses to the
7938 * NIC SRAM area to setup the TX descriptors, so we
7939 * can only do this after the hardware has been
7940 * successfully reset.
7941 */
Michael Chan32d8c572006-07-25 16:38:29 -07007942 err = tg3_init_rings(tp);
7943 if (err)
7944 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007945
Matt Carlsonc885e822010-08-02 11:25:57 +00007946 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00007947 val = tr32(TG3PCI_DMA_RW_CTRL) &
7948 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
Matt Carlson1a319022010-04-12 06:58:25 +00007949 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
7950 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00007951 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
7952 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
7953 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07007954 /* This value is determined during the probe time DMA
7955 * engine test, tg3_test_dma.
7956 */
7957 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
7958 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007959
7960 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
7961 GRC_MODE_4X_NIC_SEND_RINGS |
7962 GRC_MODE_NO_TX_PHDR_CSUM |
7963 GRC_MODE_NO_RX_PHDR_CSUM);
7964 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
Michael Chand2d746f2006-04-06 21:45:39 -07007965
7966 /* Pseudo-header checksum is done by hardware logic and not
7967 * the offload processers, so make the chip do the pseudo-
7968 * header checksums on receive. For transmit it is more
7969 * convenient to do the pseudo-header checksum in software
7970 * as Linux does that on transmit for us in all cases.
7971 */
7972 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007973
7974 tw32(GRC_MODE,
7975 tp->grc_mode |
7976 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
7977
7978 /* Setup the timer prescalar register. Clock is always 66Mhz. */
7979 val = tr32(GRC_MISC_CFG);
7980 val &= ~0xff;
7981 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
7982 tw32(GRC_MISC_CFG, val);
7983
7984 /* Initialize MBUF/DESC pool. */
John W. Linvillecbf46852005-04-21 17:01:29 -07007985 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007986 /* Do nothing. */
7987 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
7988 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
7989 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
7990 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
7991 else
7992 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
7993 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
7994 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
Matt Carlson859a5882010-04-05 10:19:28 +00007995 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007996 int fw_len;
7997
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007998 fw_len = tp->fw_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007999 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8000 tw32(BUFMGR_MB_POOL_ADDR,
8001 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8002 tw32(BUFMGR_MB_POOL_SIZE,
8003 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8004 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008005
Michael Chan0f893dc2005-07-25 12:30:38 -07008006 if (tp->dev->mtu <= ETH_DATA_LEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008007 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8008 tp->bufmgr_config.mbuf_read_dma_low_water);
8009 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8010 tp->bufmgr_config.mbuf_mac_rx_low_water);
8011 tw32(BUFMGR_MB_HIGH_WATER,
8012 tp->bufmgr_config.mbuf_high_water);
8013 } else {
8014 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8015 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8016 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8017 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8018 tw32(BUFMGR_MB_HIGH_WATER,
8019 tp->bufmgr_config.mbuf_high_water_jumbo);
8020 }
8021 tw32(BUFMGR_DMA_LOW_WATER,
8022 tp->bufmgr_config.dma_low_water);
8023 tw32(BUFMGR_DMA_HIGH_WATER,
8024 tp->bufmgr_config.dma_high_water);
8025
Matt Carlsond309a462010-09-30 10:34:31 +00008026 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8027 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8028 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
8029 tw32(BUFMGR_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008030 for (i = 0; i < 2000; i++) {
8031 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8032 break;
8033 udelay(10);
8034 }
8035 if (i >= 2000) {
Joe Perches05dbe002010-02-17 19:44:19 +00008036 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008037 return -ENODEV;
8038 }
8039
8040 /* Setup replenish threshold. */
Michael Chanf92905d2006-06-29 20:14:29 -07008041 val = tp->rx_pending / 8;
8042 if (val == 0)
8043 val = 1;
8044 else if (val > tp->rx_std_max_post)
8045 val = tp->rx_std_max_post;
Michael Chanb5d37722006-09-27 16:06:21 -07008046 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
8047 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8048 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
8049
8050 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
8051 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
8052 }
Michael Chanf92905d2006-06-29 20:14:29 -07008053
8054 tw32(RCVBDI_STD_THRESH, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008055
8056 /* Initialize TG3_BDINFO's at:
8057 * RCVDBDI_STD_BD: standard eth size rx ring
8058 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8059 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8060 *
8061 * like so:
8062 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8063 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8064 * ring attribute flags
8065 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8066 *
8067 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8068 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8069 *
8070 * The size of each ring is fixed in the firmware, but the location is
8071 * configurable.
8072 */
8073 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008074 ((u64) tpr->rx_std_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008075 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008076 ((u64) tpr->rx_std_mapping & 0xffffffff));
Matt Carlsona50d0792010-06-05 17:24:37 +00008077 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
8078 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
Matt Carlson87668d32009-11-13 13:03:34 +00008079 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8080 NIC_SRAM_RX_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008081
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008082 /* Disable the mini ring */
8083 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008084 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8085 BDINFO_FLAGS_DISABLED);
8086
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008087 /* Program the jumbo buffer descriptor ring control
8088 * blocks on those devices that have them.
8089 */
Matt Carlson8f666b02009-08-28 13:58:24 +00008090 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008091 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008092 /* Setup replenish threshold. */
8093 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
8094
Michael Chan0f893dc2005-07-25 12:30:38 -07008095 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008096 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008097 ((u64) tpr->rx_jmb_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008098 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008099 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008100 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
Matt Carlson79ed5ac2009-08-28 14:00:55 +00008101 (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
8102 BDINFO_FLAGS_USE_EXT_RECV);
Matt Carlsona50d0792010-06-05 17:24:37 +00008103 if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
8104 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson87668d32009-11-13 13:03:34 +00008105 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8106 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008107 } else {
8108 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8109 BDINFO_FLAGS_DISABLED);
8110 }
8111
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008112 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
8113 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8114 val = RX_STD_MAX_SIZE_5705;
8115 else
8116 val = RX_STD_MAX_SIZE_5717;
8117 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8118 val |= (TG3_RX_STD_DMA_SZ << 2);
8119 } else
Matt Carlson04380d42010-04-12 06:58:29 +00008120 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008121 } else
8122 val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
8123
8124 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008125
Matt Carlson411da642009-11-13 13:03:46 +00008126 tpr->rx_std_prod_idx = tp->rx_pending;
Matt Carlson66711e62009-11-13 13:03:49 +00008127 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008128
Matt Carlson411da642009-11-13 13:03:46 +00008129 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
Matt Carlson21f581a2009-08-28 14:00:25 +00008130 tp->rx_jumbo_pending : 0;
Matt Carlson66711e62009-11-13 13:03:49 +00008131 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008132
Matt Carlsonc885e822010-08-02 11:25:57 +00008133 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008134 tw32(STD_REPLENISH_LWM, 32);
8135 tw32(JMB_REPLENISH_LWM, 16);
8136 }
8137
Matt Carlson2d31eca2009-09-01 12:53:31 +00008138 tg3_rings_reset(tp);
8139
Linus Torvalds1da177e2005-04-16 15:20:36 -07008140 /* Initialize MAC address and backoff seed. */
Michael Chan986e0ae2007-05-05 12:10:20 -07008141 __tg3_set_mac_addr(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008142
8143 /* MTU + ethernet header + FCS + optional VLAN tag */
Matt Carlsonf7b493e2009-02-25 14:21:52 +00008144 tw32(MAC_RX_MTU_SIZE,
8145 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008146
8147 /* The slot time is changed by tg3_setup_phy if we
8148 * run at gigabit with half duplex.
8149 */
8150 tw32(MAC_TX_LENGTHS,
8151 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8152 (6 << TX_LENGTHS_IPG_SHIFT) |
8153 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
8154
8155 /* Receive rules. */
8156 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8157 tw32(RCVLPC_CONFIG, 0x0181);
8158
8159 /* Calculate RDMAC_MODE setting early, we need it to determine
8160 * the RCVLPC_STATE_ENABLE mask.
8161 */
8162 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8163 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8164 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8165 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8166 RDMAC_MODE_LNGREAD_ENAB);
Michael Chan85e94ce2005-04-21 17:05:28 -07008167
Matt Carlsona50d0792010-06-05 17:24:37 +00008168 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8169 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlson0339e4e2010-02-12 14:47:09 +00008170 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8171
Matt Carlson57e69832008-05-25 23:48:31 -07008172 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -08008173 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8174 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlsond30cdd22007-10-07 23:28:35 -07008175 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8176 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8177 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8178
Michael Chan85e94ce2005-04-21 17:05:28 -07008179 /* If statement applies to 5705 and 5750 PCI devices only */
8180 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8181 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8182 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008183 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
Matt Carlsonc13e3712007-05-05 11:50:04 -07008184 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008185 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8186 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8187 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
8188 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8189 }
8190 }
8191
Michael Chan85e94ce2005-04-21 17:05:28 -07008192 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
8193 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8194
Linus Torvalds1da177e2005-04-16 15:20:36 -07008195 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
Matt Carlson027455a2008-12-21 20:19:30 -08008196 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8197
Matt Carlsone849cdc2009-11-13 13:03:38 +00008198 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
8199 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlson027455a2008-12-21 20:19:30 -08008200 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8201 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008202
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008203 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8204 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8205 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8206 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
8207 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
8208 val = tr32(TG3_RDMA_RSRVCTRL_REG);
8209 tw32(TG3_RDMA_RSRVCTRL_REG,
8210 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8211 }
8212
Matt Carlsond309a462010-09-30 10:34:31 +00008213 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
8214 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8215 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8216 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8217 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8218 }
8219
Linus Torvalds1da177e2005-04-16 15:20:36 -07008220 /* Receive/send statistics. */
Michael Chan16613942006-06-29 20:15:13 -07008221 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
8222 val = tr32(RCVLPC_STATS_ENABLE);
8223 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8224 tw32(RCVLPC_STATS_ENABLE, val);
8225 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
8226 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008227 val = tr32(RCVLPC_STATS_ENABLE);
8228 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8229 tw32(RCVLPC_STATS_ENABLE, val);
8230 } else {
8231 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8232 }
8233 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8234 tw32(SNDDATAI_STATSENAB, 0xffffff);
8235 tw32(SNDDATAI_STATSCTRL,
8236 (SNDDATAI_SCTRL_ENABLE |
8237 SNDDATAI_SCTRL_FASTUPD));
8238
8239 /* Setup host coalescing engine. */
8240 tw32(HOSTCC_MODE, 0);
8241 for (i = 0; i < 2000; i++) {
8242 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8243 break;
8244 udelay(10);
8245 }
8246
Michael Chand244c892005-07-05 14:42:33 -07008247 __tg3_set_coalesce(tp, &tp->coal);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008248
Linus Torvalds1da177e2005-04-16 15:20:36 -07008249 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8250 /* Status/statistics block address. See tg3_timer,
8251 * the tg3_periodic_fetch_stats call there, and
8252 * tg3_get_stats to see how this works for 5705/5750 chips.
8253 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008254 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8255 ((u64) tp->stats_mapping >> 32));
8256 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8257 ((u64) tp->stats_mapping & 0xffffffff));
8258 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008259
Linus Torvalds1da177e2005-04-16 15:20:36 -07008260 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008261
8262 /* Clear statistics and status block memory areas */
8263 for (i = NIC_SRAM_STATS_BLK;
8264 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8265 i += sizeof(u32)) {
8266 tg3_write_mem(tp, i, 0);
8267 udelay(40);
8268 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008269 }
8270
8271 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8272
8273 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8274 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
8275 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8276 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8277
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008278 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8279 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chanc94e3942005-09-27 12:12:42 -07008280 /* reset to prevent losing 1st rx packet intermittently */
8281 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8282 udelay(10);
8283 }
8284
Matt Carlson3bda1252008-08-15 14:08:22 -07008285 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8286 tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
8287 else
8288 tp->mac_mode = 0;
8289 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
Linus Torvalds1da177e2005-04-16 15:20:36 -07008290 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07008291 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008292 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07008293 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8294 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008295 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8296 udelay(40);
8297
Michael Chan314fba32005-04-21 17:07:04 -07008298 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
Michael Chan9d26e212006-12-07 00:21:14 -08008299 * If TG3_FLG2_IS_NIC is zero, we should read the
Michael Chan314fba32005-04-21 17:07:04 -07008300 * register to preserve the GPIO settings for LOMs. The GPIOs,
8301 * whether used as inputs or outputs, are set by boot code after
8302 * reset.
8303 */
Michael Chan9d26e212006-12-07 00:21:14 -08008304 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
Michael Chan314fba32005-04-21 17:07:04 -07008305 u32 gpio_mask;
8306
Michael Chan9d26e212006-12-07 00:21:14 -08008307 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8308 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8309 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chan3e7d83b2005-04-21 17:10:36 -07008310
8311 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8312 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8313 GRC_LCLCTRL_GPIO_OUTPUT3;
8314
Michael Chanaf36e6b2006-03-23 01:28:06 -08008315 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8316 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8317
Gary Zambranoaaf84462007-05-05 11:51:45 -07008318 tp->grc_local_ctrl &= ~gpio_mask;
Michael Chan314fba32005-04-21 17:07:04 -07008319 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8320
8321 /* GPIO1 must be driven high for eeprom write protect */
Michael Chan9d26e212006-12-07 00:21:14 -08008322 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8323 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8324 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan314fba32005-04-21 17:07:04 -07008325 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008326 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8327 udelay(100);
8328
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008329 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
8330 val = tr32(MSGINT_MODE);
8331 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8332 tw32(MSGINT_MODE, val);
8333 }
8334
Linus Torvalds1da177e2005-04-16 15:20:36 -07008335 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8336 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8337 udelay(40);
8338 }
8339
8340 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8341 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8342 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8343 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8344 WDMAC_MODE_LNGREAD_ENAB);
8345
Michael Chan85e94ce2005-04-21 17:05:28 -07008346 /* If statement applies to 5705 and 5750 PCI devices only */
8347 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8348 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8349 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
Matt Carlson29ea0952009-08-25 10:07:54 +00008350 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07008351 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8352 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8353 /* nothing */
8354 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8355 !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
8356 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
8357 val |= WDMAC_MODE_RX_ACCEL;
8358 }
8359 }
8360
Michael Chand9ab5ad2006-03-20 22:27:35 -08008361 /* Enable host coalescing bug fix */
Matt Carlson321d32a2008-11-21 17:22:19 -08008362 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Matt Carlsonf51f3562008-05-25 23:45:08 -07008363 val |= WDMAC_MODE_STATUS_TAG_FIX;
Michael Chand9ab5ad2006-03-20 22:27:35 -08008364
Matt Carlson788a0352009-11-02 14:26:03 +00008365 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8366 val |= WDMAC_MODE_BURST_ALL_DATA;
8367
Linus Torvalds1da177e2005-04-16 15:20:36 -07008368 tw32_f(WDMAC_MODE, val);
8369 udelay(40);
8370
Matt Carlson9974a352007-10-07 23:27:28 -07008371 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8372 u16 pcix_cmd;
8373
8374 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8375 &pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008376 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
Matt Carlson9974a352007-10-07 23:27:28 -07008377 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8378 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008379 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
Matt Carlson9974a352007-10-07 23:27:28 -07008380 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8381 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008382 }
Matt Carlson9974a352007-10-07 23:27:28 -07008383 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8384 pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008385 }
8386
8387 tw32_f(RDMAC_MODE, rdmac_mode);
8388 udelay(40);
8389
8390 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8391 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8392 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
Matt Carlson9936bcf2007-10-10 18:03:07 -07008393
8394 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8395 tw32(SNDDATAC_MODE,
8396 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8397 else
8398 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8399
Linus Torvalds1da177e2005-04-16 15:20:36 -07008400 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8401 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008402 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
8403 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8404 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8405 val |= RCVDBDI_MODE_LRG_RING_SZ;
8406 tw32(RCVDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008407 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008408 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8409 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008410 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
Matt Carlson19cfaec2009-12-03 08:36:20 +00008411 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008412 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8413 tw32(SNDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008414 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8415
8416 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8417 err = tg3_load_5701_a0_firmware_fix(tp);
8418 if (err)
8419 return err;
8420 }
8421
Linus Torvalds1da177e2005-04-16 15:20:36 -07008422 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8423 err = tg3_load_tso_firmware(tp);
8424 if (err)
8425 return err;
8426 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008427
8428 tp->tx_mode = TX_MODE_ENABLE;
Matt Carlsonb1d05212010-06-05 17:24:31 +00008429 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
8430 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8431 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008432 tw32_f(MAC_TX_MODE, tp->tx_mode);
8433 udelay(100);
8434
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008435 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8436 u32 reg = MAC_RSS_INDIR_TBL_0;
8437 u8 *ent = (u8 *)&val;
8438
8439 /* Setup the indirection table */
8440 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8441 int idx = i % sizeof(val);
8442
Matt Carlson5efeeea2010-07-11 09:31:40 +00008443 ent[idx] = i % (tp->irq_cnt - 1);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008444 if (idx == sizeof(val) - 1) {
8445 tw32(reg, val);
8446 reg += 4;
8447 }
8448 }
8449
8450 /* Setup the "secret" hash key. */
8451 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8452 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8453 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8454 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8455 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8456 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8457 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8458 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8459 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8460 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8461 }
8462
Linus Torvalds1da177e2005-04-16 15:20:36 -07008463 tp->rx_mode = RX_MODE_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08008464 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Michael Chanaf36e6b2006-03-23 01:28:06 -08008465 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8466
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008467 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8468 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8469 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8470 RX_MODE_RSS_IPV6_HASH_EN |
8471 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8472 RX_MODE_RSS_IPV4_HASH_EN |
8473 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8474
Linus Torvalds1da177e2005-04-16 15:20:36 -07008475 tw32_f(MAC_RX_MODE, tp->rx_mode);
8476 udelay(10);
8477
Linus Torvalds1da177e2005-04-16 15:20:36 -07008478 tw32(MAC_LED_CTRL, tp->led_ctrl);
8479
8480 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008481 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008482 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8483 udelay(10);
8484 }
8485 tw32_f(MAC_RX_MODE, tp->rx_mode);
8486 udelay(10);
8487
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008488 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008489 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008490 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008491 /* Set drive transmission level to 1.2V */
8492 /* only if the signal pre-emphasis bit is not set */
8493 val = tr32(MAC_SERDES_CFG);
8494 val &= 0xfffff000;
8495 val |= 0x880;
8496 tw32(MAC_SERDES_CFG, val);
8497 }
8498 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8499 tw32(MAC_SERDES_CFG, 0x616000);
8500 }
8501
8502 /* Prevent chip from dropping frames when flow control
8503 * is enabled.
8504 */
Matt Carlson666bc832010-01-20 16:58:03 +00008505 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8506 val = 1;
8507 else
8508 val = 2;
8509 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008510
8511 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008512 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008513 /* Use hardware link auto-negotiation */
8514 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8515 }
8516
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008517 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Michael Chand4d2c552006-03-20 17:47:20 -08008518 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8519 u32 tmp;
8520
8521 tmp = tr32(SERDES_RX_CTRL);
8522 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8523 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8524 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8525 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8526 }
8527
Matt Carlsondd477002008-05-25 23:45:58 -07008528 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
Matt Carlson80096062010-08-02 11:26:06 +00008529 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8530 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07008531 tp->link_config.speed = tp->link_config.orig_speed;
8532 tp->link_config.duplex = tp->link_config.orig_duplex;
8533 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8534 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008535
Matt Carlsondd477002008-05-25 23:45:58 -07008536 err = tg3_setup_phy(tp, 0);
8537 if (err)
8538 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008539
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008540 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8541 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
Matt Carlsondd477002008-05-25 23:45:58 -07008542 u32 tmp;
8543
8544 /* Clear CRC stats. */
8545 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8546 tg3_writephy(tp, MII_TG3_TEST1,
8547 tmp | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00008548 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
Matt Carlsondd477002008-05-25 23:45:58 -07008549 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008550 }
8551 }
8552
8553 __tg3_set_rx_mode(tp->dev);
8554
8555 /* Initialize receive rules. */
8556 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8557 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8558 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8559 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8560
Michael Chan4cf78e42005-07-25 12:29:19 -07008561 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
Michael Chana4e2b342005-10-26 15:46:52 -07008562 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008563 limit = 8;
8564 else
8565 limit = 16;
8566 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8567 limit -= 4;
8568 switch (limit) {
8569 case 16:
8570 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8571 case 15:
8572 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8573 case 14:
8574 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8575 case 13:
8576 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8577 case 12:
8578 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8579 case 11:
8580 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8581 case 10:
8582 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8583 case 9:
8584 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8585 case 8:
8586 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8587 case 7:
8588 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8589 case 6:
8590 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8591 case 5:
8592 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8593 case 4:
8594 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8595 case 3:
8596 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8597 case 2:
8598 case 1:
8599
8600 default:
8601 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07008602 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008603
Matt Carlson9ce768e2007-10-11 19:49:11 -07008604 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8605 /* Write our heartbeat update interval to APE. */
8606 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8607 APE_HOST_HEARTBEAT_INT_DISABLE);
Matt Carlson0d3031d2007-10-10 18:02:43 -07008608
Linus Torvalds1da177e2005-04-16 15:20:36 -07008609 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8610
Linus Torvalds1da177e2005-04-16 15:20:36 -07008611 return 0;
8612}
8613
8614/* Called at device open time to get the chip ready for
8615 * packet processing. Invoked with tp->lock held.
8616 */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008617static int tg3_init_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008618{
Linus Torvalds1da177e2005-04-16 15:20:36 -07008619 tg3_switch_clocks(tp);
8620
8621 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8622
Matt Carlson2f751b62008-08-04 23:17:34 -07008623 return tg3_reset_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008624}
8625
8626#define TG3_STAT_ADD32(PSTAT, REG) \
8627do { u32 __val = tr32(REG); \
8628 (PSTAT)->low += __val; \
8629 if ((PSTAT)->low < __val) \
8630 (PSTAT)->high += 1; \
8631} while (0)
8632
8633static void tg3_periodic_fetch_stats(struct tg3 *tp)
8634{
8635 struct tg3_hw_stats *sp = tp->hw_stats;
8636
8637 if (!netif_carrier_ok(tp->dev))
8638 return;
8639
8640 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8641 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8642 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8643 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8644 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8645 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8646 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8647 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8648 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8649 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8650 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8651 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8652 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8653
8654 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8655 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8656 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8657 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8658 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8659 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8660 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8661 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8662 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8663 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8664 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8665 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8666 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8667 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
Michael Chan463d3052006-05-22 16:36:27 -07008668
8669 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
8670 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8671 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008672}
8673
8674static void tg3_timer(unsigned long __opaque)
8675{
8676 struct tg3 *tp = (struct tg3 *) __opaque;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008677
Michael Chanf475f162006-03-27 23:20:14 -08008678 if (tp->irq_sync)
8679 goto restart_timer;
8680
David S. Millerf47c11e2005-06-24 20:18:35 -07008681 spin_lock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008682
David S. Millerfac9b832005-05-18 22:46:34 -07008683 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8684 /* All of this garbage is because when using non-tagged
8685 * IRQ status the mailbox/status_block protocol the chip
8686 * uses with the cpu is race prone.
8687 */
Matt Carlson898a56f2009-08-28 14:02:40 +00008688 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
David S. Millerfac9b832005-05-18 22:46:34 -07008689 tw32(GRC_LOCAL_CTRL,
8690 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8691 } else {
8692 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00008693 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
David S. Millerfac9b832005-05-18 22:46:34 -07008694 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008695
David S. Millerfac9b832005-05-18 22:46:34 -07008696 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8697 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
David S. Millerf47c11e2005-06-24 20:18:35 -07008698 spin_unlock(&tp->lock);
David S. Millerfac9b832005-05-18 22:46:34 -07008699 schedule_work(&tp->reset_task);
8700 return;
8701 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008702 }
8703
Linus Torvalds1da177e2005-04-16 15:20:36 -07008704 /* This part only runs once per second. */
8705 if (!--tp->timer_counter) {
David S. Millerfac9b832005-05-18 22:46:34 -07008706 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8707 tg3_periodic_fetch_stats(tp);
8708
Matt Carlson52b02d02010-10-14 10:37:41 +00008709 if (tp->setlpicnt && !--tp->setlpicnt) {
8710 u32 val = tr32(TG3_CPMU_EEE_MODE);
8711 tw32(TG3_CPMU_EEE_MODE,
8712 val | TG3_CPMU_EEEMD_LPI_ENABLE);
8713 }
8714
Linus Torvalds1da177e2005-04-16 15:20:36 -07008715 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8716 u32 mac_stat;
8717 int phy_event;
8718
8719 mac_stat = tr32(MAC_STATUS);
8720
8721 phy_event = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008722 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008723 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8724 phy_event = 1;
8725 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8726 phy_event = 1;
8727
8728 if (phy_event)
8729 tg3_setup_phy(tp, 0);
8730 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8731 u32 mac_stat = tr32(MAC_STATUS);
8732 int need_setup = 0;
8733
8734 if (netif_carrier_ok(tp->dev) &&
8735 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8736 need_setup = 1;
8737 }
Matt Carlsonbe98da62010-07-11 09:31:46 +00008738 if (!netif_carrier_ok(tp->dev) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07008739 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8740 MAC_STATUS_SIGNAL_DET))) {
8741 need_setup = 1;
8742 }
8743 if (need_setup) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07008744 if (!tp->serdes_counter) {
8745 tw32_f(MAC_MODE,
8746 (tp->mac_mode &
8747 ~MAC_MODE_PORT_MODE_MASK));
8748 udelay(40);
8749 tw32_f(MAC_MODE, tp->mac_mode);
8750 udelay(40);
8751 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008752 tg3_setup_phy(tp, 0);
8753 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008754 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Matt Carlson2138c002010-07-11 09:31:43 +00008755 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Michael Chan747e8f82005-07-25 12:33:22 -07008756 tg3_serdes_parallel_detect(tp);
Matt Carlson57d8b882010-06-05 17:24:35 +00008757 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008758
8759 tp->timer_counter = tp->timer_multiplier;
8760 }
8761
Michael Chan130b8e42006-09-27 16:00:40 -07008762 /* Heartbeat is only sent once every 2 seconds.
8763 *
8764 * The heartbeat is to tell the ASF firmware that the host
8765 * driver is still alive. In the event that the OS crashes,
8766 * ASF needs to reset the hardware to free up the FIFO space
8767 * that may be filled with rx packets destined for the host.
8768 * If the FIFO is full, ASF will no longer function properly.
8769 *
8770 * Unintended resets have been reported on real time kernels
8771 * where the timer doesn't run on time. Netpoll will also have
8772 * same problem.
8773 *
8774 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8775 * to check the ring condition when the heartbeat is expiring
8776 * before doing the reset. This will prevent most unintended
8777 * resets.
8778 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008779 if (!--tp->asf_counter) {
Matt Carlsonbc7959b2008-08-15 14:08:55 -07008780 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
8781 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07008782 tg3_wait_for_event_ack(tp);
8783
Michael Chanbbadf502006-04-06 21:46:34 -07008784 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
Michael Chan130b8e42006-09-27 16:00:40 -07008785 FWCMD_NICDRV_ALIVE3);
Michael Chanbbadf502006-04-06 21:46:34 -07008786 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
Matt Carlsonc6cdf432010-04-05 10:19:26 +00008787 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
8788 TG3_FW_UPDATE_TIMEOUT_SEC);
Matt Carlson4ba526c2008-08-15 14:10:04 -07008789
8790 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008791 }
8792 tp->asf_counter = tp->asf_multiplier;
8793 }
8794
David S. Millerf47c11e2005-06-24 20:18:35 -07008795 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008796
Michael Chanf475f162006-03-27 23:20:14 -08008797restart_timer:
Linus Torvalds1da177e2005-04-16 15:20:36 -07008798 tp->timer.expires = jiffies + tp->timer_offset;
8799 add_timer(&tp->timer);
8800}
8801
Matt Carlson4f125f42009-09-01 12:55:02 +00008802static int tg3_request_irq(struct tg3 *tp, int irq_num)
Michael Chanfcfa0a32006-03-20 22:28:41 -08008803{
David Howells7d12e782006-10-05 14:55:46 +01008804 irq_handler_t fn;
Michael Chanfcfa0a32006-03-20 22:28:41 -08008805 unsigned long flags;
Matt Carlson4f125f42009-09-01 12:55:02 +00008806 char *name;
8807 struct tg3_napi *tnapi = &tp->napi[irq_num];
8808
8809 if (tp->irq_cnt == 1)
8810 name = tp->dev->name;
8811 else {
8812 name = &tnapi->irq_lbl[0];
8813 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8814 name[IFNAMSIZ-1] = 0;
8815 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08008816
Matt Carlson679563f2009-09-01 12:55:46 +00008817 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
Michael Chanfcfa0a32006-03-20 22:28:41 -08008818 fn = tg3_msi;
8819 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
8820 fn = tg3_msi_1shot;
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07008821 flags = IRQF_SAMPLE_RANDOM;
Michael Chanfcfa0a32006-03-20 22:28:41 -08008822 } else {
8823 fn = tg3_interrupt;
8824 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8825 fn = tg3_interrupt_tagged;
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07008826 flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
Michael Chanfcfa0a32006-03-20 22:28:41 -08008827 }
Matt Carlson4f125f42009-09-01 12:55:02 +00008828
8829 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08008830}
8831
Michael Chan79381092005-04-21 17:13:59 -07008832static int tg3_test_interrupt(struct tg3 *tp)
8833{
Matt Carlson09943a12009-08-28 14:01:57 +00008834 struct tg3_napi *tnapi = &tp->napi[0];
Michael Chan79381092005-04-21 17:13:59 -07008835 struct net_device *dev = tp->dev;
Michael Chanb16250e2006-09-27 16:10:14 -07008836 int err, i, intr_ok = 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008837 u32 val;
Michael Chan79381092005-04-21 17:13:59 -07008838
Michael Chand4bc3922005-05-29 14:59:20 -07008839 if (!netif_running(dev))
8840 return -ENODEV;
8841
Michael Chan79381092005-04-21 17:13:59 -07008842 tg3_disable_ints(tp);
8843
Matt Carlson4f125f42009-09-01 12:55:02 +00008844 free_irq(tnapi->irq_vec, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07008845
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008846 /*
8847 * Turn off MSI one shot mode. Otherwise this test has no
8848 * observable way to know whether the interrupt was delivered.
8849 */
Matt Carlsonc885e822010-08-02 11:25:57 +00008850 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008851 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8852 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
8853 tw32(MSGINT_MODE, val);
8854 }
8855
Matt Carlson4f125f42009-09-01 12:55:02 +00008856 err = request_irq(tnapi->irq_vec, tg3_test_isr,
Matt Carlson09943a12009-08-28 14:01:57 +00008857 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07008858 if (err)
8859 return err;
8860
Matt Carlson898a56f2009-08-28 14:02:40 +00008861 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
Michael Chan79381092005-04-21 17:13:59 -07008862 tg3_enable_ints(tp);
8863
8864 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00008865 tnapi->coal_now);
Michael Chan79381092005-04-21 17:13:59 -07008866
8867 for (i = 0; i < 5; i++) {
Michael Chanb16250e2006-09-27 16:10:14 -07008868 u32 int_mbox, misc_host_ctrl;
8869
Matt Carlson898a56f2009-08-28 14:02:40 +00008870 int_mbox = tr32_mailbox(tnapi->int_mbox);
Michael Chanb16250e2006-09-27 16:10:14 -07008871 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
8872
8873 if ((int_mbox != 0) ||
8874 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
8875 intr_ok = 1;
Michael Chan79381092005-04-21 17:13:59 -07008876 break;
Michael Chanb16250e2006-09-27 16:10:14 -07008877 }
8878
Michael Chan79381092005-04-21 17:13:59 -07008879 msleep(10);
8880 }
8881
8882 tg3_disable_ints(tp);
8883
Matt Carlson4f125f42009-09-01 12:55:02 +00008884 free_irq(tnapi->irq_vec, tnapi);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008885
Matt Carlson4f125f42009-09-01 12:55:02 +00008886 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07008887
8888 if (err)
8889 return err;
8890
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008891 if (intr_ok) {
8892 /* Reenable MSI one shot mode. */
Matt Carlsonc885e822010-08-02 11:25:57 +00008893 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008894 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8895 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
8896 tw32(MSGINT_MODE, val);
8897 }
Michael Chan79381092005-04-21 17:13:59 -07008898 return 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008899 }
Michael Chan79381092005-04-21 17:13:59 -07008900
8901 return -EIO;
8902}
8903
8904/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
8905 * successfully restored
8906 */
8907static int tg3_test_msi(struct tg3 *tp)
8908{
Michael Chan79381092005-04-21 17:13:59 -07008909 int err;
8910 u16 pci_cmd;
8911
8912 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
8913 return 0;
8914
8915 /* Turn off SERR reporting in case MSI terminates with Master
8916 * Abort.
8917 */
8918 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
8919 pci_write_config_word(tp->pdev, PCI_COMMAND,
8920 pci_cmd & ~PCI_COMMAND_SERR);
8921
8922 err = tg3_test_interrupt(tp);
8923
8924 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
8925
8926 if (!err)
8927 return 0;
8928
8929 /* other failures */
8930 if (err != -EIO)
8931 return err;
8932
8933 /* MSI test failed, go back to INTx mode */
Matt Carlson5129c3a2010-04-05 10:19:23 +00008934 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
8935 "to INTx mode. Please report this failure to the PCI "
8936 "maintainer and include system chipset information\n");
Michael Chan79381092005-04-21 17:13:59 -07008937
Matt Carlson4f125f42009-09-01 12:55:02 +00008938 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Matt Carlson09943a12009-08-28 14:01:57 +00008939
Michael Chan79381092005-04-21 17:13:59 -07008940 pci_disable_msi(tp->pdev);
8941
8942 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
Andre Detschdc8bf1b2010-04-26 07:27:07 +00008943 tp->napi[0].irq_vec = tp->pdev->irq;
Michael Chan79381092005-04-21 17:13:59 -07008944
Matt Carlson4f125f42009-09-01 12:55:02 +00008945 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07008946 if (err)
8947 return err;
8948
8949 /* Need to reset the chip because the MSI cycle may have terminated
8950 * with Master Abort.
8951 */
David S. Millerf47c11e2005-06-24 20:18:35 -07008952 tg3_full_lock(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07008953
Michael Chan944d9802005-05-29 14:57:48 -07008954 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008955 err = tg3_init_hw(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07008956
David S. Millerf47c11e2005-06-24 20:18:35 -07008957 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07008958
8959 if (err)
Matt Carlson4f125f42009-09-01 12:55:02 +00008960 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Michael Chan79381092005-04-21 17:13:59 -07008961
8962 return err;
8963}
8964
Matt Carlson9e9fd122009-01-19 16:57:45 -08008965static int tg3_request_firmware(struct tg3 *tp)
8966{
8967 const __be32 *fw_data;
8968
8969 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00008970 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
8971 tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08008972 return -ENOENT;
8973 }
8974
8975 fw_data = (void *)tp->fw->data;
8976
8977 /* Firmware blob starts with version numbers, followed by
8978 * start address and _full_ length including BSS sections
8979 * (which must be longer than the actual data, of course
8980 */
8981
8982 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
8983 if (tp->fw_len < (tp->fw->size - 12)) {
Joe Perches05dbe002010-02-17 19:44:19 +00008984 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
8985 tp->fw_len, tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08008986 release_firmware(tp->fw);
8987 tp->fw = NULL;
8988 return -EINVAL;
8989 }
8990
8991 /* We no longer need firmware; we have it. */
8992 tp->fw_needed = NULL;
8993 return 0;
8994}
8995
Matt Carlson679563f2009-09-01 12:55:46 +00008996static bool tg3_enable_msix(struct tg3 *tp)
8997{
8998 int i, rc, cpus = num_online_cpus();
8999 struct msix_entry msix_ent[tp->irq_max];
9000
9001 if (cpus == 1)
9002 /* Just fallback to the simpler MSI mode. */
9003 return false;
9004
9005 /*
9006 * We want as many rx rings enabled as there are cpus.
9007 * The first MSIX vector only deals with link interrupts, etc,
9008 * so we add one to the number of vectors we are requesting.
9009 */
9010 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9011
9012 for (i = 0; i < tp->irq_max; i++) {
9013 msix_ent[i].entry = i;
9014 msix_ent[i].vector = 0;
9015 }
9016
9017 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
Matt Carlson2430b032010-06-05 17:24:34 +00009018 if (rc < 0) {
9019 return false;
9020 } else if (rc != 0) {
Matt Carlson679563f2009-09-01 12:55:46 +00009021 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9022 return false;
Joe Perches05dbe002010-02-17 19:44:19 +00009023 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9024 tp->irq_cnt, rc);
Matt Carlson679563f2009-09-01 12:55:46 +00009025 tp->irq_cnt = rc;
9026 }
9027
9028 for (i = 0; i < tp->irq_max; i++)
9029 tp->napi[i].irq_vec = msix_ent[i].vector;
9030
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009031 netif_set_real_num_tx_queues(tp->dev, 1);
9032 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9033 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9034 pci_disable_msix(tp->pdev);
9035 return false;
9036 }
Matt Carlsonf0392d22010-09-15 08:59:54 +00009037 if (tp->irq_cnt > 1)
Matt Carlson2430b032010-06-05 17:24:34 +00009038 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
9039
Matt Carlson679563f2009-09-01 12:55:46 +00009040 return true;
9041}
9042
Matt Carlson07b01732009-08-28 14:01:15 +00009043static void tg3_ints_init(struct tg3 *tp)
9044{
Matt Carlson679563f2009-09-01 12:55:46 +00009045 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
9046 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
Matt Carlson07b01732009-08-28 14:01:15 +00009047 /* All MSI supporting chips should support tagged
9048 * status. Assert that this is the case.
9049 */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009050 netdev_warn(tp->dev,
9051 "MSI without TAGGED_STATUS? Not using MSI\n");
Matt Carlson679563f2009-09-01 12:55:46 +00009052 goto defcfg;
Matt Carlson07b01732009-08-28 14:01:15 +00009053 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009054
Matt Carlson679563f2009-09-01 12:55:46 +00009055 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
9056 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
9057 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
9058 pci_enable_msi(tp->pdev) == 0)
9059 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
9060
9061 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
9062 u32 msi_mode = tr32(MSGINT_MODE);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00009063 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
9064 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson679563f2009-09-01 12:55:46 +00009065 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9066 }
9067defcfg:
9068 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
9069 tp->irq_cnt = 1;
9070 tp->napi[0].irq_vec = tp->pdev->irq;
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009071 netif_set_real_num_tx_queues(tp->dev, 1);
Matt Carlson85407882010-10-06 13:40:58 -07009072 netif_set_real_num_rx_queues(tp->dev, 1);
Matt Carlson679563f2009-09-01 12:55:46 +00009073 }
Matt Carlson07b01732009-08-28 14:01:15 +00009074}
9075
9076static void tg3_ints_fini(struct tg3 *tp)
9077{
Matt Carlson679563f2009-09-01 12:55:46 +00009078 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
9079 pci_disable_msix(tp->pdev);
9080 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
9081 pci_disable_msi(tp->pdev);
9082 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
Matt Carlson774ee752010-08-02 11:25:56 +00009083 tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
Matt Carlson07b01732009-08-28 14:01:15 +00009084}
9085
Linus Torvalds1da177e2005-04-16 15:20:36 -07009086static int tg3_open(struct net_device *dev)
9087{
9088 struct tg3 *tp = netdev_priv(dev);
Matt Carlson4f125f42009-09-01 12:55:02 +00009089 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009090
Matt Carlson9e9fd122009-01-19 16:57:45 -08009091 if (tp->fw_needed) {
9092 err = tg3_request_firmware(tp);
9093 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9094 if (err)
9095 return err;
9096 } else if (err) {
Joe Perches05dbe002010-02-17 19:44:19 +00009097 netdev_warn(tp->dev, "TSO capability disabled\n");
Matt Carlson9e9fd122009-01-19 16:57:45 -08009098 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
9099 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009100 netdev_notice(tp->dev, "TSO capability restored\n");
Matt Carlson9e9fd122009-01-19 16:57:45 -08009101 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
9102 }
9103 }
9104
Michael Chanc49a1562006-12-17 17:07:29 -08009105 netif_carrier_off(tp->dev);
9106
Michael Chanbc1c7562006-03-20 17:48:03 -08009107 err = tg3_set_power_state(tp, PCI_D0);
Matt Carlson2f751b62008-08-04 23:17:34 -07009108 if (err)
Michael Chanbc1c7562006-03-20 17:48:03 -08009109 return err;
Matt Carlson2f751b62008-08-04 23:17:34 -07009110
9111 tg3_full_lock(tp, 0);
Michael Chanbc1c7562006-03-20 17:48:03 -08009112
Linus Torvalds1da177e2005-04-16 15:20:36 -07009113 tg3_disable_ints(tp);
9114 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
9115
David S. Millerf47c11e2005-06-24 20:18:35 -07009116 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009117
Matt Carlson679563f2009-09-01 12:55:46 +00009118 /*
9119 * Setup interrupts first so we know how
9120 * many NAPI resources to allocate
9121 */
9122 tg3_ints_init(tp);
9123
Linus Torvalds1da177e2005-04-16 15:20:36 -07009124 /* The placement of this call is tied
9125 * to the setup and use of Host TX descriptors.
9126 */
9127 err = tg3_alloc_consistent(tp);
9128 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009129 goto err_out1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009130
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009131 tg3_napi_init(tp);
9132
Matt Carlsonfed97812009-09-01 13:10:19 +00009133 tg3_napi_enable(tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07009134
Matt Carlson4f125f42009-09-01 12:55:02 +00009135 for (i = 0; i < tp->irq_cnt; i++) {
9136 struct tg3_napi *tnapi = &tp->napi[i];
9137 err = tg3_request_irq(tp, i);
9138 if (err) {
9139 for (i--; i >= 0; i--)
9140 free_irq(tnapi->irq_vec, tnapi);
9141 break;
9142 }
9143 }
Matt Carlson07b01732009-08-28 14:01:15 +00009144
9145 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009146 goto err_out2;
Matt Carlson07b01732009-08-28 14:01:15 +00009147
David S. Millerf47c11e2005-06-24 20:18:35 -07009148 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009149
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009150 err = tg3_init_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009151 if (err) {
Michael Chan944d9802005-05-29 14:57:48 -07009152 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009153 tg3_free_rings(tp);
9154 } else {
David S. Millerfac9b832005-05-18 22:46:34 -07009155 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
9156 tp->timer_offset = HZ;
9157 else
9158 tp->timer_offset = HZ / 10;
9159
9160 BUG_ON(tp->timer_offset > HZ);
9161 tp->timer_counter = tp->timer_multiplier =
9162 (HZ / tp->timer_offset);
9163 tp->asf_counter = tp->asf_multiplier =
Michael Chan28fbef72005-10-26 15:48:35 -07009164 ((HZ / tp->timer_offset) * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009165
9166 init_timer(&tp->timer);
9167 tp->timer.expires = jiffies + tp->timer_offset;
9168 tp->timer.data = (unsigned long) tp;
9169 tp->timer.function = tg3_timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009170 }
9171
David S. Millerf47c11e2005-06-24 20:18:35 -07009172 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009173
Matt Carlson07b01732009-08-28 14:01:15 +00009174 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009175 goto err_out3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009176
Michael Chan79381092005-04-21 17:13:59 -07009177 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
9178 err = tg3_test_msi(tp);
David S. Millerfac9b832005-05-18 22:46:34 -07009179
Michael Chan79381092005-04-21 17:13:59 -07009180 if (err) {
David S. Millerf47c11e2005-06-24 20:18:35 -07009181 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -07009182 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan79381092005-04-21 17:13:59 -07009183 tg3_free_rings(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07009184 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009185
Matt Carlson679563f2009-09-01 12:55:46 +00009186 goto err_out2;
Michael Chan79381092005-04-21 17:13:59 -07009187 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009188
Matt Carlsonc885e822010-08-02 11:25:57 +00009189 if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
9190 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009191 u32 val = tr32(PCIE_TRANSACTION_CFG);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009192
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009193 tw32(PCIE_TRANSACTION_CFG,
9194 val | PCIE_TRANS_CFG_1SHOT_MSI);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009195 }
Michael Chan79381092005-04-21 17:13:59 -07009196 }
9197
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009198 tg3_phy_start(tp);
9199
David S. Millerf47c11e2005-06-24 20:18:35 -07009200 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009201
Michael Chan79381092005-04-21 17:13:59 -07009202 add_timer(&tp->timer);
9203 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009204 tg3_enable_ints(tp);
9205
David S. Millerf47c11e2005-06-24 20:18:35 -07009206 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009207
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009208 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009209
9210 return 0;
Matt Carlson07b01732009-08-28 14:01:15 +00009211
Matt Carlson679563f2009-09-01 12:55:46 +00009212err_out3:
Matt Carlson4f125f42009-09-01 12:55:02 +00009213 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9214 struct tg3_napi *tnapi = &tp->napi[i];
9215 free_irq(tnapi->irq_vec, tnapi);
9216 }
Matt Carlson07b01732009-08-28 14:01:15 +00009217
Matt Carlson679563f2009-09-01 12:55:46 +00009218err_out2:
Matt Carlsonfed97812009-09-01 13:10:19 +00009219 tg3_napi_disable(tp);
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009220 tg3_napi_fini(tp);
Matt Carlson07b01732009-08-28 14:01:15 +00009221 tg3_free_consistent(tp);
Matt Carlson679563f2009-09-01 12:55:46 +00009222
9223err_out1:
9224 tg3_ints_fini(tp);
Matt Carlson07b01732009-08-28 14:01:15 +00009225 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009226}
9227
Eric Dumazet511d2222010-07-07 20:44:24 +00009228static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9229 struct rtnl_link_stats64 *);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009230static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9231
9232static int tg3_close(struct net_device *dev)
9233{
Matt Carlson4f125f42009-09-01 12:55:02 +00009234 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009235 struct tg3 *tp = netdev_priv(dev);
9236
Matt Carlsonfed97812009-09-01 13:10:19 +00009237 tg3_napi_disable(tp);
Oleg Nesterov28e53bd2007-05-09 02:34:22 -07009238 cancel_work_sync(&tp->reset_task);
Michael Chan7faa0062006-02-02 17:29:28 -08009239
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009240 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009241
9242 del_timer_sync(&tp->timer);
9243
Matt Carlson24bb4fb2009-10-05 17:55:29 +00009244 tg3_phy_stop(tp);
9245
David S. Millerf47c11e2005-06-24 20:18:35 -07009246 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009247
9248 tg3_disable_ints(tp);
9249
Michael Chan944d9802005-05-29 14:57:48 -07009250 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009251 tg3_free_rings(tp);
Michael Chan5cf64b82007-05-05 12:11:21 -07009252 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009253
David S. Millerf47c11e2005-06-24 20:18:35 -07009254 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009255
Matt Carlson4f125f42009-09-01 12:55:02 +00009256 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9257 struct tg3_napi *tnapi = &tp->napi[i];
9258 free_irq(tnapi->irq_vec, tnapi);
9259 }
Matt Carlson07b01732009-08-28 14:01:15 +00009260
9261 tg3_ints_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009262
Eric Dumazet511d2222010-07-07 20:44:24 +00009263 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9264
Linus Torvalds1da177e2005-04-16 15:20:36 -07009265 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9266 sizeof(tp->estats_prev));
9267
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009268 tg3_napi_fini(tp);
9269
Linus Torvalds1da177e2005-04-16 15:20:36 -07009270 tg3_free_consistent(tp);
9271
Michael Chanbc1c7562006-03-20 17:48:03 -08009272 tg3_set_power_state(tp, PCI_D3hot);
9273
9274 netif_carrier_off(tp->dev);
9275
Linus Torvalds1da177e2005-04-16 15:20:36 -07009276 return 0;
9277}
9278
Eric Dumazet511d2222010-07-07 20:44:24 +00009279static inline u64 get_stat64(tg3_stat64_t *val)
Stefan Buehler816f8b82008-08-15 14:10:54 -07009280{
9281 return ((u64)val->high << 32) | ((u64)val->low);
9282}
9283
Eric Dumazet511d2222010-07-07 20:44:24 +00009284static u64 calc_crc_errors(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009285{
9286 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9287
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009288 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009289 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9290 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009291 u32 val;
9292
David S. Millerf47c11e2005-06-24 20:18:35 -07009293 spin_lock_bh(&tp->lock);
Michael Chan569a5df2007-02-13 12:18:15 -08009294 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9295 tg3_writephy(tp, MII_TG3_TEST1,
9296 val | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00009297 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009298 } else
9299 val = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07009300 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009301
9302 tp->phy_crc_errors += val;
9303
9304 return tp->phy_crc_errors;
9305 }
9306
9307 return get_stat64(&hw_stats->rx_fcs_errors);
9308}
9309
9310#define ESTAT_ADD(member) \
9311 estats->member = old_estats->member + \
Eric Dumazet511d2222010-07-07 20:44:24 +00009312 get_stat64(&hw_stats->member)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009313
9314static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9315{
9316 struct tg3_ethtool_stats *estats = &tp->estats;
9317 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9318 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9319
9320 if (!hw_stats)
9321 return old_estats;
9322
9323 ESTAT_ADD(rx_octets);
9324 ESTAT_ADD(rx_fragments);
9325 ESTAT_ADD(rx_ucast_packets);
9326 ESTAT_ADD(rx_mcast_packets);
9327 ESTAT_ADD(rx_bcast_packets);
9328 ESTAT_ADD(rx_fcs_errors);
9329 ESTAT_ADD(rx_align_errors);
9330 ESTAT_ADD(rx_xon_pause_rcvd);
9331 ESTAT_ADD(rx_xoff_pause_rcvd);
9332 ESTAT_ADD(rx_mac_ctrl_rcvd);
9333 ESTAT_ADD(rx_xoff_entered);
9334 ESTAT_ADD(rx_frame_too_long_errors);
9335 ESTAT_ADD(rx_jabbers);
9336 ESTAT_ADD(rx_undersize_packets);
9337 ESTAT_ADD(rx_in_length_errors);
9338 ESTAT_ADD(rx_out_length_errors);
9339 ESTAT_ADD(rx_64_or_less_octet_packets);
9340 ESTAT_ADD(rx_65_to_127_octet_packets);
9341 ESTAT_ADD(rx_128_to_255_octet_packets);
9342 ESTAT_ADD(rx_256_to_511_octet_packets);
9343 ESTAT_ADD(rx_512_to_1023_octet_packets);
9344 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9345 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9346 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9347 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9348 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9349
9350 ESTAT_ADD(tx_octets);
9351 ESTAT_ADD(tx_collisions);
9352 ESTAT_ADD(tx_xon_sent);
9353 ESTAT_ADD(tx_xoff_sent);
9354 ESTAT_ADD(tx_flow_control);
9355 ESTAT_ADD(tx_mac_errors);
9356 ESTAT_ADD(tx_single_collisions);
9357 ESTAT_ADD(tx_mult_collisions);
9358 ESTAT_ADD(tx_deferred);
9359 ESTAT_ADD(tx_excessive_collisions);
9360 ESTAT_ADD(tx_late_collisions);
9361 ESTAT_ADD(tx_collide_2times);
9362 ESTAT_ADD(tx_collide_3times);
9363 ESTAT_ADD(tx_collide_4times);
9364 ESTAT_ADD(tx_collide_5times);
9365 ESTAT_ADD(tx_collide_6times);
9366 ESTAT_ADD(tx_collide_7times);
9367 ESTAT_ADD(tx_collide_8times);
9368 ESTAT_ADD(tx_collide_9times);
9369 ESTAT_ADD(tx_collide_10times);
9370 ESTAT_ADD(tx_collide_11times);
9371 ESTAT_ADD(tx_collide_12times);
9372 ESTAT_ADD(tx_collide_13times);
9373 ESTAT_ADD(tx_collide_14times);
9374 ESTAT_ADD(tx_collide_15times);
9375 ESTAT_ADD(tx_ucast_packets);
9376 ESTAT_ADD(tx_mcast_packets);
9377 ESTAT_ADD(tx_bcast_packets);
9378 ESTAT_ADD(tx_carrier_sense_errors);
9379 ESTAT_ADD(tx_discards);
9380 ESTAT_ADD(tx_errors);
9381
9382 ESTAT_ADD(dma_writeq_full);
9383 ESTAT_ADD(dma_write_prioq_full);
9384 ESTAT_ADD(rxbds_empty);
9385 ESTAT_ADD(rx_discards);
9386 ESTAT_ADD(rx_errors);
9387 ESTAT_ADD(rx_threshold_hit);
9388
9389 ESTAT_ADD(dma_readq_full);
9390 ESTAT_ADD(dma_read_prioq_full);
9391 ESTAT_ADD(tx_comp_queue_full);
9392
9393 ESTAT_ADD(ring_set_send_prod_index);
9394 ESTAT_ADD(ring_status_update);
9395 ESTAT_ADD(nic_irqs);
9396 ESTAT_ADD(nic_avoided_irqs);
9397 ESTAT_ADD(nic_tx_threshold_hit);
9398
9399 return estats;
9400}
9401
Eric Dumazet511d2222010-07-07 20:44:24 +00009402static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9403 struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009404{
9405 struct tg3 *tp = netdev_priv(dev);
Eric Dumazet511d2222010-07-07 20:44:24 +00009406 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009407 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9408
9409 if (!hw_stats)
9410 return old_stats;
9411
9412 stats->rx_packets = old_stats->rx_packets +
9413 get_stat64(&hw_stats->rx_ucast_packets) +
9414 get_stat64(&hw_stats->rx_mcast_packets) +
9415 get_stat64(&hw_stats->rx_bcast_packets);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009416
Linus Torvalds1da177e2005-04-16 15:20:36 -07009417 stats->tx_packets = old_stats->tx_packets +
9418 get_stat64(&hw_stats->tx_ucast_packets) +
9419 get_stat64(&hw_stats->tx_mcast_packets) +
9420 get_stat64(&hw_stats->tx_bcast_packets);
9421
9422 stats->rx_bytes = old_stats->rx_bytes +
9423 get_stat64(&hw_stats->rx_octets);
9424 stats->tx_bytes = old_stats->tx_bytes +
9425 get_stat64(&hw_stats->tx_octets);
9426
9427 stats->rx_errors = old_stats->rx_errors +
John W. Linville4f63b872005-09-12 14:43:18 -07009428 get_stat64(&hw_stats->rx_errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009429 stats->tx_errors = old_stats->tx_errors +
9430 get_stat64(&hw_stats->tx_errors) +
9431 get_stat64(&hw_stats->tx_mac_errors) +
9432 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9433 get_stat64(&hw_stats->tx_discards);
9434
9435 stats->multicast = old_stats->multicast +
9436 get_stat64(&hw_stats->rx_mcast_packets);
9437 stats->collisions = old_stats->collisions +
9438 get_stat64(&hw_stats->tx_collisions);
9439
9440 stats->rx_length_errors = old_stats->rx_length_errors +
9441 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9442 get_stat64(&hw_stats->rx_undersize_packets);
9443
9444 stats->rx_over_errors = old_stats->rx_over_errors +
9445 get_stat64(&hw_stats->rxbds_empty);
9446 stats->rx_frame_errors = old_stats->rx_frame_errors +
9447 get_stat64(&hw_stats->rx_align_errors);
9448 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9449 get_stat64(&hw_stats->tx_discards);
9450 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9451 get_stat64(&hw_stats->tx_carrier_sense_errors);
9452
9453 stats->rx_crc_errors = old_stats->rx_crc_errors +
9454 calc_crc_errors(tp);
9455
John W. Linville4f63b872005-09-12 14:43:18 -07009456 stats->rx_missed_errors = old_stats->rx_missed_errors +
9457 get_stat64(&hw_stats->rx_discards);
9458
Eric Dumazetb0057c52010-10-10 19:55:52 +00009459 stats->rx_dropped = tp->rx_dropped;
9460
Linus Torvalds1da177e2005-04-16 15:20:36 -07009461 return stats;
9462}
9463
9464static inline u32 calc_crc(unsigned char *buf, int len)
9465{
9466 u32 reg;
9467 u32 tmp;
9468 int j, k;
9469
9470 reg = 0xffffffff;
9471
9472 for (j = 0; j < len; j++) {
9473 reg ^= buf[j];
9474
9475 for (k = 0; k < 8; k++) {
9476 tmp = reg & 0x01;
9477
9478 reg >>= 1;
9479
Matt Carlson859a5882010-04-05 10:19:28 +00009480 if (tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009481 reg ^= 0xedb88320;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009482 }
9483 }
9484
9485 return ~reg;
9486}
9487
9488static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9489{
9490 /* accept or reject all multicast frames */
9491 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9492 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9493 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9494 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9495}
9496
9497static void __tg3_set_rx_mode(struct net_device *dev)
9498{
9499 struct tg3 *tp = netdev_priv(dev);
9500 u32 rx_mode;
9501
9502 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9503 RX_MODE_KEEP_VLAN_TAG);
9504
9505 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9506 * flag clear.
9507 */
9508#if TG3_VLAN_TAG_USED
9509 if (!tp->vlgrp &&
9510 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9511 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9512#else
9513 /* By definition, VLAN is disabled always in this
9514 * case.
9515 */
9516 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9517 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9518#endif
9519
9520 if (dev->flags & IFF_PROMISC) {
9521 /* Promiscuous mode. */
9522 rx_mode |= RX_MODE_PROMISC;
9523 } else if (dev->flags & IFF_ALLMULTI) {
9524 /* Accept all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +00009525 tg3_set_multi(tp, 1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00009526 } else if (netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009527 /* Reject all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +00009528 tg3_set_multi(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009529 } else {
9530 /* Accept one or more multicast(s). */
Jiri Pirko22bedad2010-04-01 21:22:57 +00009531 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009532 u32 mc_filter[4] = { 0, };
9533 u32 regidx;
9534 u32 bit;
9535 u32 crc;
9536
Jiri Pirko22bedad2010-04-01 21:22:57 +00009537 netdev_for_each_mc_addr(ha, dev) {
9538 crc = calc_crc(ha->addr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009539 bit = ~crc & 0x7f;
9540 regidx = (bit & 0x60) >> 5;
9541 bit &= 0x1f;
9542 mc_filter[regidx] |= (1 << bit);
9543 }
9544
9545 tw32(MAC_HASH_REG_0, mc_filter[0]);
9546 tw32(MAC_HASH_REG_1, mc_filter[1]);
9547 tw32(MAC_HASH_REG_2, mc_filter[2]);
9548 tw32(MAC_HASH_REG_3, mc_filter[3]);
9549 }
9550
9551 if (rx_mode != tp->rx_mode) {
9552 tp->rx_mode = rx_mode;
9553 tw32_f(MAC_RX_MODE, rx_mode);
9554 udelay(10);
9555 }
9556}
9557
9558static void tg3_set_rx_mode(struct net_device *dev)
9559{
9560 struct tg3 *tp = netdev_priv(dev);
9561
Michael Chane75f7c92006-03-20 21:33:26 -08009562 if (!netif_running(dev))
9563 return;
9564
David S. Millerf47c11e2005-06-24 20:18:35 -07009565 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009566 __tg3_set_rx_mode(dev);
David S. Millerf47c11e2005-06-24 20:18:35 -07009567 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009568}
9569
9570#define TG3_REGDUMP_LEN (32 * 1024)
9571
9572static int tg3_get_regs_len(struct net_device *dev)
9573{
9574 return TG3_REGDUMP_LEN;
9575}
9576
9577static void tg3_get_regs(struct net_device *dev,
9578 struct ethtool_regs *regs, void *_p)
9579{
9580 u32 *p = _p;
9581 struct tg3 *tp = netdev_priv(dev);
9582 u8 *orig_p = _p;
9583 int i;
9584
9585 regs->version = 0;
9586
9587 memset(p, 0, TG3_REGDUMP_LEN);
9588
Matt Carlson80096062010-08-02 11:26:06 +00009589 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -08009590 return;
9591
David S. Millerf47c11e2005-06-24 20:18:35 -07009592 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009593
9594#define __GET_REG32(reg) (*(p)++ = tr32(reg))
Matt Carlsonbe98da62010-07-11 09:31:46 +00009595#define GET_REG32_LOOP(base, len) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07009596do { p = (u32 *)(orig_p + (base)); \
9597 for (i = 0; i < len; i += 4) \
9598 __GET_REG32((base) + i); \
9599} while (0)
9600#define GET_REG32_1(reg) \
9601do { p = (u32 *)(orig_p + (reg)); \
9602 __GET_REG32((reg)); \
9603} while (0)
9604
9605 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
9606 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
9607 GET_REG32_LOOP(MAC_MODE, 0x4f0);
9608 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
9609 GET_REG32_1(SNDDATAC_MODE);
9610 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
9611 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
9612 GET_REG32_1(SNDBDC_MODE);
9613 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
9614 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
9615 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
9616 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
9617 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
9618 GET_REG32_1(RCVDCC_MODE);
9619 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
9620 GET_REG32_LOOP(RCVCC_MODE, 0x14);
9621 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
9622 GET_REG32_1(MBFREE_MODE);
9623 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
9624 GET_REG32_LOOP(MEMARB_MODE, 0x10);
9625 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
9626 GET_REG32_LOOP(RDMAC_MODE, 0x08);
9627 GET_REG32_LOOP(WDMAC_MODE, 0x08);
Chris Elmquist091465d2005-12-20 13:25:19 -08009628 GET_REG32_1(RX_CPU_MODE);
9629 GET_REG32_1(RX_CPU_STATE);
9630 GET_REG32_1(RX_CPU_PGMCTR);
9631 GET_REG32_1(RX_CPU_HWBKPT);
9632 GET_REG32_1(TX_CPU_MODE);
9633 GET_REG32_1(TX_CPU_STATE);
9634 GET_REG32_1(TX_CPU_PGMCTR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009635 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
9636 GET_REG32_LOOP(FTQ_RESET, 0x120);
9637 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
9638 GET_REG32_1(DMAC_MODE);
9639 GET_REG32_LOOP(GRC_MODE, 0x4c);
9640 if (tp->tg3_flags & TG3_FLAG_NVRAM)
9641 GET_REG32_LOOP(NVRAM_CMD, 0x24);
9642
9643#undef __GET_REG32
9644#undef GET_REG32_LOOP
9645#undef GET_REG32_1
9646
David S. Millerf47c11e2005-06-24 20:18:35 -07009647 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009648}
9649
9650static int tg3_get_eeprom_len(struct net_device *dev)
9651{
9652 struct tg3 *tp = netdev_priv(dev);
9653
9654 return tp->nvram_size;
9655}
9656
Linus Torvalds1da177e2005-04-16 15:20:36 -07009657static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9658{
9659 struct tg3 *tp = netdev_priv(dev);
9660 int ret;
9661 u8 *pd;
Al Virob9fc7dc2007-12-17 22:59:57 -08009662 u32 i, offset, len, b_offset, b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009663 __be32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009664
Matt Carlsondf259d82009-04-20 06:57:14 +00009665 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9666 return -EINVAL;
9667
Matt Carlson80096062010-08-02 11:26:06 +00009668 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -08009669 return -EAGAIN;
9670
Linus Torvalds1da177e2005-04-16 15:20:36 -07009671 offset = eeprom->offset;
9672 len = eeprom->len;
9673 eeprom->len = 0;
9674
9675 eeprom->magic = TG3_EEPROM_MAGIC;
9676
9677 if (offset & 3) {
9678 /* adjustments to start on required 4 byte boundary */
9679 b_offset = offset & 3;
9680 b_count = 4 - b_offset;
9681 if (b_count > len) {
9682 /* i.e. offset=1 len=2 */
9683 b_count = len;
9684 }
Matt Carlsona9dc5292009-02-25 14:25:30 +00009685 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009686 if (ret)
9687 return ret;
Matt Carlsonbe98da62010-07-11 09:31:46 +00009688 memcpy(data, ((char *)&val) + b_offset, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009689 len -= b_count;
9690 offset += b_count;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00009691 eeprom->len += b_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009692 }
9693
9694 /* read bytes upto the last 4 byte boundary */
9695 pd = &data[eeprom->len];
9696 for (i = 0; i < (len - (len & 3)); i += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +00009697 ret = tg3_nvram_read_be32(tp, offset + i, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009698 if (ret) {
9699 eeprom->len += i;
9700 return ret;
9701 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009702 memcpy(pd + i, &val, 4);
9703 }
9704 eeprom->len += i;
9705
9706 if (len & 3) {
9707 /* read last bytes not ending on 4 byte boundary */
9708 pd = &data[eeprom->len];
9709 b_count = len & 3;
9710 b_offset = offset + len - b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009711 ret = tg3_nvram_read_be32(tp, b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009712 if (ret)
9713 return ret;
Al Virob9fc7dc2007-12-17 22:59:57 -08009714 memcpy(pd, &val, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009715 eeprom->len += b_count;
9716 }
9717 return 0;
9718}
9719
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009720static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009721
9722static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9723{
9724 struct tg3 *tp = netdev_priv(dev);
9725 int ret;
Al Virob9fc7dc2007-12-17 22:59:57 -08009726 u32 offset, len, b_offset, odd_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009727 u8 *buf;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009728 __be32 start, end;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009729
Matt Carlson80096062010-08-02 11:26:06 +00009730 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -08009731 return -EAGAIN;
9732
Matt Carlsondf259d82009-04-20 06:57:14 +00009733 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9734 eeprom->magic != TG3_EEPROM_MAGIC)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009735 return -EINVAL;
9736
9737 offset = eeprom->offset;
9738 len = eeprom->len;
9739
9740 if ((b_offset = (offset & 3))) {
9741 /* adjustments to start on required 4 byte boundary */
Matt Carlsona9dc5292009-02-25 14:25:30 +00009742 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009743 if (ret)
9744 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009745 len += b_offset;
9746 offset &= ~3;
Michael Chan1c8594b2005-04-21 17:12:46 -07009747 if (len < 4)
9748 len = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009749 }
9750
9751 odd_len = 0;
Michael Chan1c8594b2005-04-21 17:12:46 -07009752 if (len & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009753 /* adjustments to end on required 4 byte boundary */
9754 odd_len = 1;
9755 len = (len + 3) & ~3;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009756 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009757 if (ret)
9758 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009759 }
9760
9761 buf = data;
9762 if (b_offset || odd_len) {
9763 buf = kmalloc(len, GFP_KERNEL);
Andy Gospodarekab0049b2007-09-06 20:42:14 +01009764 if (!buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009765 return -ENOMEM;
9766 if (b_offset)
9767 memcpy(buf, &start, 4);
9768 if (odd_len)
9769 memcpy(buf+len-4, &end, 4);
9770 memcpy(buf + b_offset, data, eeprom->len);
9771 }
9772
9773 ret = tg3_nvram_write_block(tp, offset, len, buf);
9774
9775 if (buf != data)
9776 kfree(buf);
9777
9778 return ret;
9779}
9780
9781static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9782{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009783 struct tg3 *tp = netdev_priv(dev);
9784
9785 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00009786 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009787 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009788 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00009789 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9790 return phy_ethtool_gset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009791 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009792
Linus Torvalds1da177e2005-04-16 15:20:36 -07009793 cmd->supported = (SUPPORTED_Autoneg);
9794
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009795 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009796 cmd->supported |= (SUPPORTED_1000baseT_Half |
9797 SUPPORTED_1000baseT_Full);
9798
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009799 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009800 cmd->supported |= (SUPPORTED_100baseT_Half |
9801 SUPPORTED_100baseT_Full |
9802 SUPPORTED_10baseT_Half |
9803 SUPPORTED_10baseT_Full |
Matt Carlson3bebab52007-11-12 21:22:40 -08009804 SUPPORTED_TP);
Karsten Keilef348142006-05-12 12:49:08 -07009805 cmd->port = PORT_TP;
9806 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009807 cmd->supported |= SUPPORTED_FIBRE;
Karsten Keilef348142006-05-12 12:49:08 -07009808 cmd->port = PORT_FIBRE;
9809 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009810
Linus Torvalds1da177e2005-04-16 15:20:36 -07009811 cmd->advertising = tp->link_config.advertising;
9812 if (netif_running(dev)) {
9813 cmd->speed = tp->link_config.active_speed;
9814 cmd->duplex = tp->link_config.active_duplex;
Matt Carlson64c22182010-10-14 10:37:44 +00009815 } else {
9816 cmd->speed = SPEED_INVALID;
9817 cmd->duplex = DUPLEX_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009818 }
Matt Carlson882e9792009-09-01 13:21:36 +00009819 cmd->phy_address = tp->phy_addr;
Matt Carlson7e5856b2009-02-25 14:23:01 +00009820 cmd->transceiver = XCVR_INTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009821 cmd->autoneg = tp->link_config.autoneg;
9822 cmd->maxtxpkt = 0;
9823 cmd->maxrxpkt = 0;
9824 return 0;
9825}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009826
Linus Torvalds1da177e2005-04-16 15:20:36 -07009827static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9828{
9829 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009830
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009831 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00009832 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009833 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009834 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00009835 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9836 return phy_ethtool_sset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009837 }
9838
Matt Carlson7e5856b2009-02-25 14:23:01 +00009839 if (cmd->autoneg != AUTONEG_ENABLE &&
9840 cmd->autoneg != AUTONEG_DISABLE)
Michael Chan37ff2382005-10-26 15:49:51 -07009841 return -EINVAL;
Matt Carlson7e5856b2009-02-25 14:23:01 +00009842
9843 if (cmd->autoneg == AUTONEG_DISABLE &&
9844 cmd->duplex != DUPLEX_FULL &&
9845 cmd->duplex != DUPLEX_HALF)
Michael Chan37ff2382005-10-26 15:49:51 -07009846 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009847
Matt Carlson7e5856b2009-02-25 14:23:01 +00009848 if (cmd->autoneg == AUTONEG_ENABLE) {
9849 u32 mask = ADVERTISED_Autoneg |
9850 ADVERTISED_Pause |
9851 ADVERTISED_Asym_Pause;
9852
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009853 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Matt Carlson7e5856b2009-02-25 14:23:01 +00009854 mask |= ADVERTISED_1000baseT_Half |
9855 ADVERTISED_1000baseT_Full;
9856
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009857 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson7e5856b2009-02-25 14:23:01 +00009858 mask |= ADVERTISED_100baseT_Half |
9859 ADVERTISED_100baseT_Full |
9860 ADVERTISED_10baseT_Half |
9861 ADVERTISED_10baseT_Full |
9862 ADVERTISED_TP;
9863 else
9864 mask |= ADVERTISED_FIBRE;
9865
9866 if (cmd->advertising & ~mask)
9867 return -EINVAL;
9868
9869 mask &= (ADVERTISED_1000baseT_Half |
9870 ADVERTISED_1000baseT_Full |
9871 ADVERTISED_100baseT_Half |
9872 ADVERTISED_100baseT_Full |
9873 ADVERTISED_10baseT_Half |
9874 ADVERTISED_10baseT_Full);
9875
9876 cmd->advertising &= mask;
9877 } else {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009878 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
Matt Carlson7e5856b2009-02-25 14:23:01 +00009879 if (cmd->speed != SPEED_1000)
9880 return -EINVAL;
9881
9882 if (cmd->duplex != DUPLEX_FULL)
9883 return -EINVAL;
9884 } else {
9885 if (cmd->speed != SPEED_100 &&
9886 cmd->speed != SPEED_10)
9887 return -EINVAL;
9888 }
9889 }
9890
David S. Millerf47c11e2005-06-24 20:18:35 -07009891 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009892
9893 tp->link_config.autoneg = cmd->autoneg;
9894 if (cmd->autoneg == AUTONEG_ENABLE) {
Andy Gospodarek405d8e52007-10-08 01:08:47 -07009895 tp->link_config.advertising = (cmd->advertising |
9896 ADVERTISED_Autoneg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009897 tp->link_config.speed = SPEED_INVALID;
9898 tp->link_config.duplex = DUPLEX_INVALID;
9899 } else {
9900 tp->link_config.advertising = 0;
9901 tp->link_config.speed = cmd->speed;
9902 tp->link_config.duplex = cmd->duplex;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009903 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009904
Michael Chan24fcad62006-12-17 17:06:46 -08009905 tp->link_config.orig_speed = tp->link_config.speed;
9906 tp->link_config.orig_duplex = tp->link_config.duplex;
9907 tp->link_config.orig_autoneg = tp->link_config.autoneg;
9908
Linus Torvalds1da177e2005-04-16 15:20:36 -07009909 if (netif_running(dev))
9910 tg3_setup_phy(tp, 1);
9911
David S. Millerf47c11e2005-06-24 20:18:35 -07009912 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009913
Linus Torvalds1da177e2005-04-16 15:20:36 -07009914 return 0;
9915}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009916
Linus Torvalds1da177e2005-04-16 15:20:36 -07009917static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
9918{
9919 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009920
Linus Torvalds1da177e2005-04-16 15:20:36 -07009921 strcpy(info->driver, DRV_MODULE_NAME);
9922 strcpy(info->version, DRV_MODULE_VERSION);
Michael Chanc4e65752006-03-20 22:29:32 -08009923 strcpy(info->fw_version, tp->fw_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009924 strcpy(info->bus_info, pci_name(tp->pdev));
9925}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009926
Linus Torvalds1da177e2005-04-16 15:20:36 -07009927static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9928{
9929 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009930
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07009931 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
9932 device_can_wakeup(&tp->pdev->dev))
Gary Zambranoa85feb82007-05-05 11:52:19 -07009933 wol->supported = WAKE_MAGIC;
9934 else
9935 wol->supported = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009936 wol->wolopts = 0;
Matt Carlson05ac4cb2008-11-03 16:53:46 -08009937 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
9938 device_can_wakeup(&tp->pdev->dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009939 wol->wolopts = WAKE_MAGIC;
9940 memset(&wol->sopass, 0, sizeof(wol->sopass));
9941}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009942
Linus Torvalds1da177e2005-04-16 15:20:36 -07009943static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9944{
9945 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07009946 struct device *dp = &tp->pdev->dev;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009947
Linus Torvalds1da177e2005-04-16 15:20:36 -07009948 if (wol->wolopts & ~WAKE_MAGIC)
9949 return -EINVAL;
9950 if ((wol->wolopts & WAKE_MAGIC) &&
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07009951 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009952 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009953
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +00009954 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
9955
David S. Millerf47c11e2005-06-24 20:18:35 -07009956 spin_lock_bh(&tp->lock);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +00009957 if (device_may_wakeup(dp))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009958 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +00009959 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07009960 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
David S. Millerf47c11e2005-06-24 20:18:35 -07009961 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009962
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +00009963
Linus Torvalds1da177e2005-04-16 15:20:36 -07009964 return 0;
9965}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009966
Linus Torvalds1da177e2005-04-16 15:20:36 -07009967static u32 tg3_get_msglevel(struct net_device *dev)
9968{
9969 struct tg3 *tp = netdev_priv(dev);
9970 return tp->msg_enable;
9971}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009972
Linus Torvalds1da177e2005-04-16 15:20:36 -07009973static void tg3_set_msglevel(struct net_device *dev, u32 value)
9974{
9975 struct tg3 *tp = netdev_priv(dev);
9976 tp->msg_enable = value;
9977}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009978
Linus Torvalds1da177e2005-04-16 15:20:36 -07009979static int tg3_set_tso(struct net_device *dev, u32 value)
9980{
9981 struct tg3 *tp = netdev_priv(dev);
9982
9983 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
9984 if (value)
9985 return -EINVAL;
9986 return 0;
9987 }
Matt Carlson027455a2008-12-21 20:19:30 -08009988 if ((dev->features & NETIF_F_IPV6_CSUM) &&
Matt Carlsone849cdc2009-11-13 13:03:38 +00009989 ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
9990 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
Matt Carlson9936bcf2007-10-10 18:03:07 -07009991 if (value) {
Michael Chanb0026622006-07-03 19:42:14 -07009992 dev->features |= NETIF_F_TSO6;
Matt Carlsone849cdc2009-11-13 13:03:38 +00009993 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
9994 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -07009995 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
9996 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
Matt Carlson321d32a2008-11-21 17:22:19 -08009997 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsone849cdc2009-11-13 13:03:38 +00009998 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson9936bcf2007-10-10 18:03:07 -07009999 dev->features |= NETIF_F_TSO_ECN;
10000 } else
10001 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
Michael Chanb0026622006-07-03 19:42:14 -070010002 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010003 return ethtool_op_set_tso(dev, value);
10004}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010005
Linus Torvalds1da177e2005-04-16 15:20:36 -070010006static int tg3_nway_reset(struct net_device *dev)
10007{
10008 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010009 int r;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010010
Linus Torvalds1da177e2005-04-16 15:20:36 -070010011 if (!netif_running(dev))
10012 return -EAGAIN;
10013
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010014 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Michael Chanc94e3942005-09-27 12:12:42 -070010015 return -EINVAL;
10016
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010017 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010018 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010019 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010020 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010021 } else {
10022 u32 bmcr;
10023
10024 spin_lock_bh(&tp->lock);
10025 r = -EINVAL;
10026 tg3_readphy(tp, MII_BMCR, &bmcr);
10027 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10028 ((bmcr & BMCR_ANENABLE) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010029 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010030 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10031 BMCR_ANENABLE);
10032 r = 0;
10033 }
10034 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010035 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010036
Linus Torvalds1da177e2005-04-16 15:20:36 -070010037 return r;
10038}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010039
Linus Torvalds1da177e2005-04-16 15:20:36 -070010040static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10041{
10042 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010043
Matt Carlson2c49a442010-09-30 10:34:35 +000010044 ering->rx_max_pending = tp->rx_std_ring_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010045 ering->rx_mini_max_pending = 0;
Michael Chan4f81c322006-03-20 21:33:42 -080010046 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
Matt Carlson2c49a442010-09-30 10:34:35 +000010047 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
Michael Chan4f81c322006-03-20 21:33:42 -080010048 else
10049 ering->rx_jumbo_max_pending = 0;
10050
10051 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010052
10053 ering->rx_pending = tp->rx_pending;
10054 ering->rx_mini_pending = 0;
Michael Chan4f81c322006-03-20 21:33:42 -080010055 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
10056 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10057 else
10058 ering->rx_jumbo_pending = 0;
10059
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010060 ering->tx_pending = tp->napi[0].tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010061}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010062
Linus Torvalds1da177e2005-04-16 15:20:36 -070010063static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10064{
10065 struct tg3 *tp = netdev_priv(dev);
Matt Carlson646c9ed2009-09-01 12:58:41 +000010066 int i, irq_sync = 0, err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010067
Matt Carlson2c49a442010-09-30 10:34:35 +000010068 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10069 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
Michael Chanbc3a9252006-10-18 20:55:18 -070010070 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10071 (ering->tx_pending <= MAX_SKB_FRAGS) ||
Michael Chan7f62ad52007-02-20 23:25:40 -080010072 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
Michael Chanbc3a9252006-10-18 20:55:18 -070010073 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010074 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010075
Michael Chanbbe832c2005-06-24 20:20:04 -070010076 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010077 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010078 tg3_netif_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010079 irq_sync = 1;
10080 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010081
Michael Chanbbe832c2005-06-24 20:20:04 -070010082 tg3_full_lock(tp, irq_sync);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010083
Linus Torvalds1da177e2005-04-16 15:20:36 -070010084 tp->rx_pending = ering->rx_pending;
10085
10086 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
10087 tp->rx_pending > 63)
10088 tp->rx_pending = 63;
10089 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
Matt Carlson646c9ed2009-09-01 12:58:41 +000010090
Matt Carlson6fd45cb2010-09-15 08:59:57 +000010091 for (i = 0; i < tp->irq_max; i++)
Matt Carlson646c9ed2009-09-01 12:58:41 +000010092 tp->napi[i].tx_pending = ering->tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010093
10094 if (netif_running(dev)) {
Michael Chan944d9802005-05-29 14:57:48 -070010095 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chanb9ec6c12006-07-25 16:37:27 -070010096 err = tg3_restart_hw(tp, 1);
10097 if (!err)
10098 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010099 }
10100
David S. Millerf47c11e2005-06-24 20:18:35 -070010101 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010102
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010103 if (irq_sync && !err)
10104 tg3_phy_start(tp);
10105
Michael Chanb9ec6c12006-07-25 16:37:27 -070010106 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010107}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010108
Linus Torvalds1da177e2005-04-16 15:20:36 -070010109static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10110{
10111 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010112
Linus Torvalds1da177e2005-04-16 15:20:36 -070010113 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
Matt Carlson8d018622007-12-20 20:05:44 -080010114
Steve Glendinninge18ce342008-12-16 02:00:00 -080010115 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
Matt Carlson8d018622007-12-20 20:05:44 -080010116 epause->rx_pause = 1;
10117 else
10118 epause->rx_pause = 0;
10119
Steve Glendinninge18ce342008-12-16 02:00:00 -080010120 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
Matt Carlson8d018622007-12-20 20:05:44 -080010121 epause->tx_pause = 1;
10122 else
10123 epause->tx_pause = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010124}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010125
Linus Torvalds1da177e2005-04-16 15:20:36 -070010126static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10127{
10128 struct tg3 *tp = netdev_priv(dev);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010129 int err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010130
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010131 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlson27121682010-02-17 15:16:57 +000010132 u32 newadv;
10133 struct phy_device *phydev;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010134
Matt Carlson27121682010-02-17 15:16:57 +000010135 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010136
Matt Carlson27121682010-02-17 15:16:57 +000010137 if (!(phydev->supported & SUPPORTED_Pause) ||
10138 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
Nicolas Kaiser2259dca2010-10-07 23:29:27 +000010139 (epause->rx_pause != epause->tx_pause)))
Matt Carlson27121682010-02-17 15:16:57 +000010140 return -EINVAL;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010141
Matt Carlson27121682010-02-17 15:16:57 +000010142 tp->link_config.flowctrl = 0;
10143 if (epause->rx_pause) {
10144 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010145
Matt Carlson27121682010-02-17 15:16:57 +000010146 if (epause->tx_pause) {
Steve Glendinninge18ce342008-12-16 02:00:00 -080010147 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlson27121682010-02-17 15:16:57 +000010148 newadv = ADVERTISED_Pause;
10149 } else
10150 newadv = ADVERTISED_Pause |
10151 ADVERTISED_Asym_Pause;
10152 } else if (epause->tx_pause) {
10153 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10154 newadv = ADVERTISED_Asym_Pause;
10155 } else
10156 newadv = 0;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010157
Matt Carlson27121682010-02-17 15:16:57 +000010158 if (epause->autoneg)
10159 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10160 else
10161 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10162
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010163 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson27121682010-02-17 15:16:57 +000010164 u32 oldadv = phydev->advertising &
10165 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10166 if (oldadv != newadv) {
10167 phydev->advertising &=
10168 ~(ADVERTISED_Pause |
10169 ADVERTISED_Asym_Pause);
10170 phydev->advertising |= newadv;
10171 if (phydev->autoneg) {
10172 /*
10173 * Always renegotiate the link to
10174 * inform our link partner of our
10175 * flow control settings, even if the
10176 * flow control is forced. Let
10177 * tg3_adjust_link() do the final
10178 * flow control setup.
10179 */
10180 return phy_start_aneg(phydev);
10181 }
10182 }
10183
10184 if (!epause->autoneg)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010185 tg3_setup_flow_control(tp, 0, 0);
Matt Carlson27121682010-02-17 15:16:57 +000010186 } else {
10187 tp->link_config.orig_advertising &=
10188 ~(ADVERTISED_Pause |
10189 ADVERTISED_Asym_Pause);
10190 tp->link_config.orig_advertising |= newadv;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010191 }
10192 } else {
10193 int irq_sync = 0;
10194
10195 if (netif_running(dev)) {
10196 tg3_netif_stop(tp);
10197 irq_sync = 1;
10198 }
10199
10200 tg3_full_lock(tp, irq_sync);
10201
10202 if (epause->autoneg)
10203 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10204 else
10205 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10206 if (epause->rx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010207 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010208 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010209 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010210 if (epause->tx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010211 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010212 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010213 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010214
10215 if (netif_running(dev)) {
10216 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10217 err = tg3_restart_hw(tp, 1);
10218 if (!err)
10219 tg3_netif_start(tp);
10220 }
10221
10222 tg3_full_unlock(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010223 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010224
Michael Chanb9ec6c12006-07-25 16:37:27 -070010225 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010226}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010227
Linus Torvalds1da177e2005-04-16 15:20:36 -070010228static u32 tg3_get_rx_csum(struct net_device *dev)
10229{
10230 struct tg3 *tp = netdev_priv(dev);
10231 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
10232}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010233
Linus Torvalds1da177e2005-04-16 15:20:36 -070010234static int tg3_set_rx_csum(struct net_device *dev, u32 data)
10235{
10236 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010237
Linus Torvalds1da177e2005-04-16 15:20:36 -070010238 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10239 if (data != 0)
10240 return -EINVAL;
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010241 return 0;
10242 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010243
David S. Millerf47c11e2005-06-24 20:18:35 -070010244 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010245 if (data)
10246 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
10247 else
10248 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
David S. Millerf47c11e2005-06-24 20:18:35 -070010249 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010250
Linus Torvalds1da177e2005-04-16 15:20:36 -070010251 return 0;
10252}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010253
Linus Torvalds1da177e2005-04-16 15:20:36 -070010254static int tg3_set_tx_csum(struct net_device *dev, u32 data)
10255{
10256 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010257
Linus Torvalds1da177e2005-04-16 15:20:36 -070010258 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10259 if (data != 0)
10260 return -EINVAL;
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010261 return 0;
10262 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010263
Matt Carlson321d32a2008-11-21 17:22:19 -080010264 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Michael Chan6460d942007-07-14 19:07:52 -070010265 ethtool_op_set_tx_ipv6_csum(dev, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010266 else
Michael Chan9c27dbd2006-03-20 22:28:27 -080010267 ethtool_op_set_tx_csum(dev, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010268
10269 return 0;
10270}
10271
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010272static int tg3_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010273{
Jeff Garzikb9f2c042007-10-03 18:07:32 -070010274 switch (sset) {
10275 case ETH_SS_TEST:
10276 return TG3_NUM_TEST;
10277 case ETH_SS_STATS:
10278 return TG3_NUM_STATS;
10279 default:
10280 return -EOPNOTSUPP;
10281 }
Michael Chan4cafd3f2005-05-29 14:56:34 -070010282}
10283
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010284static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010285{
10286 switch (stringset) {
10287 case ETH_SS_STATS:
10288 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10289 break;
Michael Chan4cafd3f2005-05-29 14:56:34 -070010290 case ETH_SS_TEST:
10291 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10292 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010293 default:
10294 WARN_ON(1); /* we need a WARN() */
10295 break;
10296 }
10297}
10298
Michael Chan4009a932005-09-05 17:52:54 -070010299static int tg3_phys_id(struct net_device *dev, u32 data)
10300{
10301 struct tg3 *tp = netdev_priv(dev);
10302 int i;
10303
10304 if (!netif_running(tp->dev))
10305 return -EAGAIN;
10306
10307 if (data == 0)
Stephen Hemminger759afc32008-02-23 19:51:59 -080010308 data = UINT_MAX / 2;
Michael Chan4009a932005-09-05 17:52:54 -070010309
10310 for (i = 0; i < (data * 2); i++) {
10311 if ((i % 2) == 0)
10312 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10313 LED_CTRL_1000MBPS_ON |
10314 LED_CTRL_100MBPS_ON |
10315 LED_CTRL_10MBPS_ON |
10316 LED_CTRL_TRAFFIC_OVERRIDE |
10317 LED_CTRL_TRAFFIC_BLINK |
10318 LED_CTRL_TRAFFIC_LED);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010319
Michael Chan4009a932005-09-05 17:52:54 -070010320 else
10321 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10322 LED_CTRL_TRAFFIC_OVERRIDE);
10323
10324 if (msleep_interruptible(500))
10325 break;
10326 }
10327 tw32(MAC_LED_CTRL, tp->led_ctrl);
10328 return 0;
10329}
10330
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010331static void tg3_get_ethtool_stats(struct net_device *dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010332 struct ethtool_stats *estats, u64 *tmp_stats)
10333{
10334 struct tg3 *tp = netdev_priv(dev);
10335 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10336}
10337
Michael Chan566f86a2005-05-29 14:56:58 -070010338#define NVRAM_TEST_SIZE 0x100
Matt Carlsona5767de2007-11-12 21:10:58 -080010339#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10340#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10341#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
Michael Chanb16250e2006-09-27 16:10:14 -070010342#define NVRAM_SELFBOOT_HW_SIZE 0x20
10343#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
Michael Chan566f86a2005-05-29 14:56:58 -070010344
10345static int tg3_test_nvram(struct tg3 *tp)
10346{
Al Virob9fc7dc2007-12-17 22:59:57 -080010347 u32 csum, magic;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010348 __be32 *buf;
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010349 int i, j, k, err = 0, size;
Michael Chan566f86a2005-05-29 14:56:58 -070010350
Matt Carlsondf259d82009-04-20 06:57:14 +000010351 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10352 return 0;
10353
Matt Carlsone4f34112009-02-25 14:25:00 +000010354 if (tg3_nvram_read(tp, 0, &magic) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080010355 return -EIO;
10356
Michael Chan1b277772006-03-20 22:27:48 -080010357 if (magic == TG3_EEPROM_MAGIC)
10358 size = NVRAM_TEST_SIZE;
Michael Chanb16250e2006-09-27 16:10:14 -070010359 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
Matt Carlsona5767de2007-11-12 21:10:58 -080010360 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10361 TG3_EEPROM_SB_FORMAT_1) {
10362 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10363 case TG3_EEPROM_SB_REVISION_0:
10364 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10365 break;
10366 case TG3_EEPROM_SB_REVISION_2:
10367 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10368 break;
10369 case TG3_EEPROM_SB_REVISION_3:
10370 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10371 break;
10372 default:
10373 return 0;
10374 }
10375 } else
Michael Chan1b277772006-03-20 22:27:48 -080010376 return 0;
Michael Chanb16250e2006-09-27 16:10:14 -070010377 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10378 size = NVRAM_SELFBOOT_HW_SIZE;
10379 else
Michael Chan1b277772006-03-20 22:27:48 -080010380 return -EIO;
10381
10382 buf = kmalloc(size, GFP_KERNEL);
Michael Chan566f86a2005-05-29 14:56:58 -070010383 if (buf == NULL)
10384 return -ENOMEM;
10385
Michael Chan1b277772006-03-20 22:27:48 -080010386 err = -EIO;
10387 for (i = 0, j = 0; i < size; i += 4, j++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000010388 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10389 if (err)
Michael Chan566f86a2005-05-29 14:56:58 -070010390 break;
Michael Chan566f86a2005-05-29 14:56:58 -070010391 }
Michael Chan1b277772006-03-20 22:27:48 -080010392 if (i < size)
Michael Chan566f86a2005-05-29 14:56:58 -070010393 goto out;
10394
Michael Chan1b277772006-03-20 22:27:48 -080010395 /* Selfboot format */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010396 magic = be32_to_cpu(buf[0]);
Al Virob9fc7dc2007-12-17 22:59:57 -080010397 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010398 TG3_EEPROM_MAGIC_FW) {
Michael Chan1b277772006-03-20 22:27:48 -080010399 u8 *buf8 = (u8 *) buf, csum8 = 0;
10400
Al Virob9fc7dc2007-12-17 22:59:57 -080010401 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
Matt Carlsona5767de2007-11-12 21:10:58 -080010402 TG3_EEPROM_SB_REVISION_2) {
10403 /* For rev 2, the csum doesn't include the MBA. */
10404 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10405 csum8 += buf8[i];
10406 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10407 csum8 += buf8[i];
10408 } else {
10409 for (i = 0; i < size; i++)
10410 csum8 += buf8[i];
10411 }
Michael Chan1b277772006-03-20 22:27:48 -080010412
Adrian Bunkad96b482006-04-05 22:21:04 -070010413 if (csum8 == 0) {
10414 err = 0;
10415 goto out;
10416 }
10417
10418 err = -EIO;
10419 goto out;
Michael Chan1b277772006-03-20 22:27:48 -080010420 }
Michael Chan566f86a2005-05-29 14:56:58 -070010421
Al Virob9fc7dc2007-12-17 22:59:57 -080010422 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010423 TG3_EEPROM_MAGIC_HW) {
10424 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
Matt Carlsona9dc5292009-02-25 14:25:30 +000010425 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
Michael Chanb16250e2006-09-27 16:10:14 -070010426 u8 *buf8 = (u8 *) buf;
Michael Chanb16250e2006-09-27 16:10:14 -070010427
10428 /* Separate the parity bits and the data bytes. */
10429 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10430 if ((i == 0) || (i == 8)) {
10431 int l;
10432 u8 msk;
10433
10434 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10435 parity[k++] = buf8[i] & msk;
10436 i++;
Matt Carlson859a5882010-04-05 10:19:28 +000010437 } else if (i == 16) {
Michael Chanb16250e2006-09-27 16:10:14 -070010438 int l;
10439 u8 msk;
10440
10441 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10442 parity[k++] = buf8[i] & msk;
10443 i++;
10444
10445 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10446 parity[k++] = buf8[i] & msk;
10447 i++;
10448 }
10449 data[j++] = buf8[i];
10450 }
10451
10452 err = -EIO;
10453 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10454 u8 hw8 = hweight8(data[i]);
10455
10456 if ((hw8 & 0x1) && parity[i])
10457 goto out;
10458 else if (!(hw8 & 0x1) && !parity[i])
10459 goto out;
10460 }
10461 err = 0;
10462 goto out;
10463 }
10464
Michael Chan566f86a2005-05-29 14:56:58 -070010465 /* Bootstrap checksum at offset 0x10 */
10466 csum = calc_crc((unsigned char *) buf, 0x10);
Matt Carlsona9dc5292009-02-25 14:25:30 +000010467 if (csum != be32_to_cpu(buf[0x10/4]))
Michael Chan566f86a2005-05-29 14:56:58 -070010468 goto out;
10469
10470 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10471 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
Matt Carlsona9dc5292009-02-25 14:25:30 +000010472 if (csum != be32_to_cpu(buf[0xfc/4]))
10473 goto out;
Michael Chan566f86a2005-05-29 14:56:58 -070010474
10475 err = 0;
10476
10477out:
10478 kfree(buf);
10479 return err;
10480}
10481
Michael Chanca430072005-05-29 14:57:23 -070010482#define TG3_SERDES_TIMEOUT_SEC 2
10483#define TG3_COPPER_TIMEOUT_SEC 6
10484
10485static int tg3_test_link(struct tg3 *tp)
10486{
10487 int i, max;
10488
10489 if (!netif_running(tp->dev))
10490 return -ENODEV;
10491
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010492 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Michael Chanca430072005-05-29 14:57:23 -070010493 max = TG3_SERDES_TIMEOUT_SEC;
10494 else
10495 max = TG3_COPPER_TIMEOUT_SEC;
10496
10497 for (i = 0; i < max; i++) {
10498 if (netif_carrier_ok(tp->dev))
10499 return 0;
10500
10501 if (msleep_interruptible(1000))
10502 break;
10503 }
10504
10505 return -EIO;
10506}
10507
Michael Chana71116d2005-05-29 14:58:11 -070010508/* Only test the commonly used registers */
David S. Miller30ca3e32006-03-20 23:02:36 -080010509static int tg3_test_registers(struct tg3 *tp)
Michael Chana71116d2005-05-29 14:58:11 -070010510{
Michael Chanb16250e2006-09-27 16:10:14 -070010511 int i, is_5705, is_5750;
Michael Chana71116d2005-05-29 14:58:11 -070010512 u32 offset, read_mask, write_mask, val, save_val, read_val;
10513 static struct {
10514 u16 offset;
10515 u16 flags;
10516#define TG3_FL_5705 0x1
10517#define TG3_FL_NOT_5705 0x2
10518#define TG3_FL_NOT_5788 0x4
Michael Chanb16250e2006-09-27 16:10:14 -070010519#define TG3_FL_NOT_5750 0x8
Michael Chana71116d2005-05-29 14:58:11 -070010520 u32 read_mask;
10521 u32 write_mask;
10522 } reg_tbl[] = {
10523 /* MAC Control Registers */
10524 { MAC_MODE, TG3_FL_NOT_5705,
10525 0x00000000, 0x00ef6f8c },
10526 { MAC_MODE, TG3_FL_5705,
10527 0x00000000, 0x01ef6b8c },
10528 { MAC_STATUS, TG3_FL_NOT_5705,
10529 0x03800107, 0x00000000 },
10530 { MAC_STATUS, TG3_FL_5705,
10531 0x03800100, 0x00000000 },
10532 { MAC_ADDR_0_HIGH, 0x0000,
10533 0x00000000, 0x0000ffff },
10534 { MAC_ADDR_0_LOW, 0x0000,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010535 0x00000000, 0xffffffff },
Michael Chana71116d2005-05-29 14:58:11 -070010536 { MAC_RX_MTU_SIZE, 0x0000,
10537 0x00000000, 0x0000ffff },
10538 { MAC_TX_MODE, 0x0000,
10539 0x00000000, 0x00000070 },
10540 { MAC_TX_LENGTHS, 0x0000,
10541 0x00000000, 0x00003fff },
10542 { MAC_RX_MODE, TG3_FL_NOT_5705,
10543 0x00000000, 0x000007fc },
10544 { MAC_RX_MODE, TG3_FL_5705,
10545 0x00000000, 0x000007dc },
10546 { MAC_HASH_REG_0, 0x0000,
10547 0x00000000, 0xffffffff },
10548 { MAC_HASH_REG_1, 0x0000,
10549 0x00000000, 0xffffffff },
10550 { MAC_HASH_REG_2, 0x0000,
10551 0x00000000, 0xffffffff },
10552 { MAC_HASH_REG_3, 0x0000,
10553 0x00000000, 0xffffffff },
10554
10555 /* Receive Data and Receive BD Initiator Control Registers. */
10556 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10557 0x00000000, 0xffffffff },
10558 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10559 0x00000000, 0xffffffff },
10560 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10561 0x00000000, 0x00000003 },
10562 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10563 0x00000000, 0xffffffff },
10564 { RCVDBDI_STD_BD+0, 0x0000,
10565 0x00000000, 0xffffffff },
10566 { RCVDBDI_STD_BD+4, 0x0000,
10567 0x00000000, 0xffffffff },
10568 { RCVDBDI_STD_BD+8, 0x0000,
10569 0x00000000, 0xffff0002 },
10570 { RCVDBDI_STD_BD+0xc, 0x0000,
10571 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010572
Michael Chana71116d2005-05-29 14:58:11 -070010573 /* Receive BD Initiator Control Registers. */
10574 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10575 0x00000000, 0xffffffff },
10576 { RCVBDI_STD_THRESH, TG3_FL_5705,
10577 0x00000000, 0x000003ff },
10578 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10579 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010580
Michael Chana71116d2005-05-29 14:58:11 -070010581 /* Host Coalescing Control Registers. */
10582 { HOSTCC_MODE, TG3_FL_NOT_5705,
10583 0x00000000, 0x00000004 },
10584 { HOSTCC_MODE, TG3_FL_5705,
10585 0x00000000, 0x000000f6 },
10586 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10587 0x00000000, 0xffffffff },
10588 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10589 0x00000000, 0x000003ff },
10590 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10591 0x00000000, 0xffffffff },
10592 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10593 0x00000000, 0x000003ff },
10594 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10595 0x00000000, 0xffffffff },
10596 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10597 0x00000000, 0x000000ff },
10598 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10599 0x00000000, 0xffffffff },
10600 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10601 0x00000000, 0x000000ff },
10602 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10603 0x00000000, 0xffffffff },
10604 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10605 0x00000000, 0xffffffff },
10606 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10607 0x00000000, 0xffffffff },
10608 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10609 0x00000000, 0x000000ff },
10610 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10611 0x00000000, 0xffffffff },
10612 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10613 0x00000000, 0x000000ff },
10614 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10615 0x00000000, 0xffffffff },
10616 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10617 0x00000000, 0xffffffff },
10618 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10619 0x00000000, 0xffffffff },
10620 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10621 0x00000000, 0xffffffff },
10622 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10623 0x00000000, 0xffffffff },
10624 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10625 0xffffffff, 0x00000000 },
10626 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10627 0xffffffff, 0x00000000 },
10628
10629 /* Buffer Manager Control Registers. */
Michael Chanb16250e2006-09-27 16:10:14 -070010630 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070010631 0x00000000, 0x007fff80 },
Michael Chanb16250e2006-09-27 16:10:14 -070010632 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070010633 0x00000000, 0x007fffff },
10634 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10635 0x00000000, 0x0000003f },
10636 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10637 0x00000000, 0x000001ff },
10638 { BUFMGR_MB_HIGH_WATER, 0x0000,
10639 0x00000000, 0x000001ff },
10640 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10641 0xffffffff, 0x00000000 },
10642 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10643 0xffffffff, 0x00000000 },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010644
Michael Chana71116d2005-05-29 14:58:11 -070010645 /* Mailbox Registers */
10646 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10647 0x00000000, 0x000001ff },
10648 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10649 0x00000000, 0x000001ff },
10650 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10651 0x00000000, 0x000007ff },
10652 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10653 0x00000000, 0x000001ff },
10654
10655 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10656 };
10657
Michael Chanb16250e2006-09-27 16:10:14 -070010658 is_5705 = is_5750 = 0;
10659 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
Michael Chana71116d2005-05-29 14:58:11 -070010660 is_5705 = 1;
Michael Chanb16250e2006-09-27 16:10:14 -070010661 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10662 is_5750 = 1;
10663 }
Michael Chana71116d2005-05-29 14:58:11 -070010664
10665 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10666 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10667 continue;
10668
10669 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10670 continue;
10671
10672 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10673 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10674 continue;
10675
Michael Chanb16250e2006-09-27 16:10:14 -070010676 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10677 continue;
10678
Michael Chana71116d2005-05-29 14:58:11 -070010679 offset = (u32) reg_tbl[i].offset;
10680 read_mask = reg_tbl[i].read_mask;
10681 write_mask = reg_tbl[i].write_mask;
10682
10683 /* Save the original register content */
10684 save_val = tr32(offset);
10685
10686 /* Determine the read-only value. */
10687 read_val = save_val & read_mask;
10688
10689 /* Write zero to the register, then make sure the read-only bits
10690 * are not changed and the read/write bits are all zeros.
10691 */
10692 tw32(offset, 0);
10693
10694 val = tr32(offset);
10695
10696 /* Test the read-only and read/write bits. */
10697 if (((val & read_mask) != read_val) || (val & write_mask))
10698 goto out;
10699
10700 /* Write ones to all the bits defined by RdMask and WrMask, then
10701 * make sure the read-only bits are not changed and the
10702 * read/write bits are all ones.
10703 */
10704 tw32(offset, read_mask | write_mask);
10705
10706 val = tr32(offset);
10707
10708 /* Test the read-only bits. */
10709 if ((val & read_mask) != read_val)
10710 goto out;
10711
10712 /* Test the read/write bits. */
10713 if ((val & write_mask) != write_mask)
10714 goto out;
10715
10716 tw32(offset, save_val);
10717 }
10718
10719 return 0;
10720
10721out:
Michael Chan9f88f292006-12-07 00:22:54 -080010722 if (netif_msg_hw(tp))
Matt Carlson2445e462010-04-05 10:19:21 +000010723 netdev_err(tp->dev,
10724 "Register test failed at offset %x\n", offset);
Michael Chana71116d2005-05-29 14:58:11 -070010725 tw32(offset, save_val);
10726 return -EIO;
10727}
10728
Michael Chan7942e1d2005-05-29 14:58:36 -070010729static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10730{
Arjan van de Venf71e1302006-03-03 21:33:57 -050010731 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
Michael Chan7942e1d2005-05-29 14:58:36 -070010732 int i;
10733 u32 j;
10734
Alejandro Martinez Ruize9edda62007-10-15 03:37:43 +020010735 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
Michael Chan7942e1d2005-05-29 14:58:36 -070010736 for (j = 0; j < len; j += 4) {
10737 u32 val;
10738
10739 tg3_write_mem(tp, offset + j, test_pattern[i]);
10740 tg3_read_mem(tp, offset + j, &val);
10741 if (val != test_pattern[i])
10742 return -EIO;
10743 }
10744 }
10745 return 0;
10746}
10747
10748static int tg3_test_memory(struct tg3 *tp)
10749{
10750 static struct mem_entry {
10751 u32 offset;
10752 u32 len;
10753 } mem_tbl_570x[] = {
Michael Chan38690192005-12-19 16:27:28 -080010754 { 0x00000000, 0x00b50},
Michael Chan7942e1d2005-05-29 14:58:36 -070010755 { 0x00002000, 0x1c000},
10756 { 0xffffffff, 0x00000}
10757 }, mem_tbl_5705[] = {
10758 { 0x00000100, 0x0000c},
10759 { 0x00000200, 0x00008},
Michael Chan7942e1d2005-05-29 14:58:36 -070010760 { 0x00004000, 0x00800},
10761 { 0x00006000, 0x01000},
10762 { 0x00008000, 0x02000},
10763 { 0x00010000, 0x0e000},
10764 { 0xffffffff, 0x00000}
Michael Chan79f4d132006-03-20 22:28:57 -080010765 }, mem_tbl_5755[] = {
10766 { 0x00000200, 0x00008},
10767 { 0x00004000, 0x00800},
10768 { 0x00006000, 0x00800},
10769 { 0x00008000, 0x02000},
10770 { 0x00010000, 0x0c000},
10771 { 0xffffffff, 0x00000}
Michael Chanb16250e2006-09-27 16:10:14 -070010772 }, mem_tbl_5906[] = {
10773 { 0x00000200, 0x00008},
10774 { 0x00004000, 0x00400},
10775 { 0x00006000, 0x00400},
10776 { 0x00008000, 0x01000},
10777 { 0x00010000, 0x01000},
10778 { 0xffffffff, 0x00000}
Matt Carlson8b5a6c42010-01-20 16:58:06 +000010779 }, mem_tbl_5717[] = {
10780 { 0x00000200, 0x00008},
10781 { 0x00010000, 0x0a000},
10782 { 0x00020000, 0x13c00},
10783 { 0xffffffff, 0x00000}
10784 }, mem_tbl_57765[] = {
10785 { 0x00000200, 0x00008},
10786 { 0x00004000, 0x00800},
10787 { 0x00006000, 0x09800},
10788 { 0x00010000, 0x0a000},
10789 { 0xffffffff, 0x00000}
Michael Chan7942e1d2005-05-29 14:58:36 -070010790 };
10791 struct mem_entry *mem_tbl;
10792 int err = 0;
10793 int i;
10794
Matt Carlsona50d0792010-06-05 17:24:37 +000010795 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
10796 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlson8b5a6c42010-01-20 16:58:06 +000010797 mem_tbl = mem_tbl_5717;
10798 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10799 mem_tbl = mem_tbl_57765;
10800 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Matt Carlson321d32a2008-11-21 17:22:19 -080010801 mem_tbl = mem_tbl_5755;
10802 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10803 mem_tbl = mem_tbl_5906;
10804 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
10805 mem_tbl = mem_tbl_5705;
10806 else
Michael Chan7942e1d2005-05-29 14:58:36 -070010807 mem_tbl = mem_tbl_570x;
10808
10809 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
Matt Carlsonbe98da62010-07-11 09:31:46 +000010810 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
10811 if (err)
Michael Chan7942e1d2005-05-29 14:58:36 -070010812 break;
10813 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010814
Michael Chan7942e1d2005-05-29 14:58:36 -070010815 return err;
10816}
10817
Michael Chan9f40dea2005-09-05 17:53:06 -070010818#define TG3_MAC_LOOPBACK 0
10819#define TG3_PHY_LOOPBACK 1
10820
10821static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
Michael Chanc76949a2005-05-29 14:58:59 -070010822{
Michael Chan9f40dea2005-09-05 17:53:06 -070010823 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
Matt Carlsonfd2ce372009-09-01 12:51:13 +000010824 u32 desc_idx, coal_now;
Michael Chanc76949a2005-05-29 14:58:59 -070010825 struct sk_buff *skb, *rx_skb;
10826 u8 *tx_data;
10827 dma_addr_t map;
10828 int num_pkts, tx_len, rx_len, i, err;
10829 struct tg3_rx_buffer_desc *desc;
Matt Carlson898a56f2009-08-28 14:02:40 +000010830 struct tg3_napi *tnapi, *rnapi;
Matt Carlson8fea32b2010-09-15 08:59:58 +000010831 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Michael Chanc76949a2005-05-29 14:58:59 -070010832
Matt Carlsonc8873402010-02-12 14:47:11 +000010833 tnapi = &tp->napi[0];
10834 rnapi = &tp->napi[0];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000010835 if (tp->irq_cnt > 1) {
Matt Carlson1da85aa2010-09-30 10:34:34 +000010836 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
10837 rnapi = &tp->napi[1];
Matt Carlsonc8873402010-02-12 14:47:11 +000010838 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
10839 tnapi = &tp->napi[1];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000010840 }
Matt Carlsonfd2ce372009-09-01 12:51:13 +000010841 coal_now = tnapi->coal_now | rnapi->coal_now;
Matt Carlson898a56f2009-08-28 14:02:40 +000010842
Michael Chan9f40dea2005-09-05 17:53:06 -070010843 if (loopback_mode == TG3_MAC_LOOPBACK) {
Michael Chanc94e3942005-09-27 12:12:42 -070010844 /* HW errata - mac loopback fails in some cases on 5780.
10845 * Normal traffic and PHY loopback are not affected by
10846 * errata.
10847 */
10848 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
10849 return 0;
10850
Michael Chan9f40dea2005-09-05 17:53:06 -070010851 mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070010852 MAC_MODE_PORT_INT_LPBACK;
10853 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10854 mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010855 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
Michael Chan3f7045c2006-09-27 16:02:29 -070010856 mac_mode |= MAC_MODE_PORT_MODE_MII;
10857 else
10858 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chan9f40dea2005-09-05 17:53:06 -070010859 tw32(MAC_MODE, mac_mode);
10860 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
Michael Chan3f7045c2006-09-27 16:02:29 -070010861 u32 val;
10862
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010863 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +000010864 tg3_phy_fet_toggle_apd(tp, false);
Michael Chan5d64ad32006-12-07 00:19:40 -080010865 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
10866 } else
10867 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
Michael Chan3f7045c2006-09-27 16:02:29 -070010868
Matt Carlson9ef8ca92007-07-11 19:48:29 -070010869 tg3_phy_toggle_automdix(tp, 0);
10870
Michael Chan3f7045c2006-09-27 16:02:29 -070010871 tg3_writephy(tp, MII_BMCR, val);
Michael Chanc94e3942005-09-27 12:12:42 -070010872 udelay(40);
Michael Chan5d64ad32006-12-07 00:19:40 -080010873
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070010874 mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010875 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson1061b7c2010-02-12 14:47:12 +000010876 tg3_writephy(tp, MII_TG3_FET_PTEST,
10877 MII_TG3_FET_PTEST_FRC_TX_LINK |
10878 MII_TG3_FET_PTEST_FRC_TX_LOCK);
10879 /* The write needs to be flushed for the AC131 */
10880 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
10881 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
Michael Chan5d64ad32006-12-07 00:19:40 -080010882 mac_mode |= MAC_MODE_PORT_MODE_MII;
10883 } else
10884 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chanb16250e2006-09-27 16:10:14 -070010885
Michael Chanc94e3942005-09-27 12:12:42 -070010886 /* reset to prevent losing 1st rx packet intermittently */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010887 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Michael Chanc94e3942005-09-27 12:12:42 -070010888 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10889 udelay(10);
10890 tw32_f(MAC_RX_MODE, tp->rx_mode);
10891 }
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070010892 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlson79eb6902010-02-17 15:17:03 +000010893 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
10894 if (masked_phy_id == TG3_PHY_ID_BCM5401)
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070010895 mac_mode &= ~MAC_MODE_LINK_POLARITY;
Matt Carlson79eb6902010-02-17 15:17:03 +000010896 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070010897 mac_mode |= MAC_MODE_LINK_POLARITY;
Michael Chanff18ff02006-03-27 23:17:27 -080010898 tg3_writephy(tp, MII_TG3_EXT_CTRL,
10899 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
10900 }
Michael Chan9f40dea2005-09-05 17:53:06 -070010901 tw32(MAC_MODE, mac_mode);
Matt Carlson859a5882010-04-05 10:19:28 +000010902 } else {
Michael Chan9f40dea2005-09-05 17:53:06 -070010903 return -EINVAL;
Matt Carlson859a5882010-04-05 10:19:28 +000010904 }
Michael Chanc76949a2005-05-29 14:58:59 -070010905
10906 err = -EIO;
10907
Michael Chanc76949a2005-05-29 14:58:59 -070010908 tx_len = 1514;
David S. Millera20e9c62006-07-31 22:38:16 -070010909 skb = netdev_alloc_skb(tp->dev, tx_len);
Jesper Juhla50bb7b2006-05-09 23:14:35 -070010910 if (!skb)
10911 return -ENOMEM;
10912
Michael Chanc76949a2005-05-29 14:58:59 -070010913 tx_data = skb_put(skb, tx_len);
10914 memcpy(tx_data, tp->dev->dev_addr, 6);
10915 memset(tx_data + 6, 0x0, 8);
10916
10917 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
10918
10919 for (i = 14; i < tx_len; i++)
10920 tx_data[i] = (u8) (i & 0xff);
10921
Alexander Duyckf4188d82009-12-02 16:48:38 +000010922 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
10923 if (pci_dma_mapping_error(tp->pdev, map)) {
Matt Carlsona21771d2009-11-02 14:25:31 +000010924 dev_kfree_skb(skb);
10925 return -EIO;
10926 }
Michael Chanc76949a2005-05-29 14:58:59 -070010927
10928 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000010929 rnapi->coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070010930
10931 udelay(10);
10932
Matt Carlson898a56f2009-08-28 14:02:40 +000010933 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
Michael Chanc76949a2005-05-29 14:58:59 -070010934
Michael Chanc76949a2005-05-29 14:58:59 -070010935 num_pkts = 0;
10936
Alexander Duyckf4188d82009-12-02 16:48:38 +000010937 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
Michael Chanc76949a2005-05-29 14:58:59 -070010938
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010939 tnapi->tx_prod++;
Michael Chanc76949a2005-05-29 14:58:59 -070010940 num_pkts++;
10941
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010942 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
10943 tr32_mailbox(tnapi->prodmbox);
Michael Chanc76949a2005-05-29 14:58:59 -070010944
10945 udelay(10);
10946
Matt Carlson303fc922009-11-02 14:27:34 +000010947 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
10948 for (i = 0; i < 35; i++) {
Michael Chanc76949a2005-05-29 14:58:59 -070010949 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000010950 coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070010951
10952 udelay(10);
10953
Matt Carlson898a56f2009-08-28 14:02:40 +000010954 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
10955 rx_idx = rnapi->hw_status->idx[0].rx_producer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010956 if ((tx_idx == tnapi->tx_prod) &&
Michael Chanc76949a2005-05-29 14:58:59 -070010957 (rx_idx == (rx_start_idx + num_pkts)))
10958 break;
10959 }
10960
Alexander Duyckf4188d82009-12-02 16:48:38 +000010961 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
Michael Chanc76949a2005-05-29 14:58:59 -070010962 dev_kfree_skb(skb);
10963
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010964 if (tx_idx != tnapi->tx_prod)
Michael Chanc76949a2005-05-29 14:58:59 -070010965 goto out;
10966
10967 if (rx_idx != rx_start_idx + num_pkts)
10968 goto out;
10969
Matt Carlson72334482009-08-28 14:03:01 +000010970 desc = &rnapi->rx_rcb[rx_start_idx];
Michael Chanc76949a2005-05-29 14:58:59 -070010971 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
10972 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
10973 if (opaque_key != RXD_OPAQUE_RING_STD)
10974 goto out;
10975
10976 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
10977 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
10978 goto out;
10979
10980 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
10981 if (rx_len != tx_len)
10982 goto out;
10983
Matt Carlson21f581a2009-08-28 14:00:25 +000010984 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
Michael Chanc76949a2005-05-29 14:58:59 -070010985
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +000010986 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
Michael Chanc76949a2005-05-29 14:58:59 -070010987 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
10988
10989 for (i = 14; i < tx_len; i++) {
10990 if (*(rx_skb->data + i) != (u8) (i & 0xff))
10991 goto out;
10992 }
10993 err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010994
Michael Chanc76949a2005-05-29 14:58:59 -070010995 /* tg3_free_rings will unmap and free the rx_skb */
10996out:
10997 return err;
10998}
10999
Michael Chan9f40dea2005-09-05 17:53:06 -070011000#define TG3_MAC_LOOPBACK_FAILED 1
11001#define TG3_PHY_LOOPBACK_FAILED 2
11002#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
11003 TG3_PHY_LOOPBACK_FAILED)
11004
11005static int tg3_test_loopback(struct tg3 *tp)
11006{
11007 int err = 0;
Matt Carlson9936bcf2007-10-10 18:03:07 -070011008 u32 cpmuctrl = 0;
Michael Chan9f40dea2005-09-05 17:53:06 -070011009
11010 if (!netif_running(tp->dev))
11011 return TG3_LOOPBACK_FAILED;
11012
Michael Chanb9ec6c12006-07-25 16:37:27 -070011013 err = tg3_reset_hw(tp, 1);
11014 if (err)
11015 return TG3_LOOPBACK_FAILED;
Michael Chan9f40dea2005-09-05 17:53:06 -070011016
Matt Carlson6833c042008-11-21 17:18:59 -080011017 /* Turn off gphy autopowerdown. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011018 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -080011019 tg3_phy_toggle_apd(tp, false);
11020
Matt Carlson321d32a2008-11-21 17:22:19 -080011021 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070011022 int i;
11023 u32 status;
11024
11025 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11026
11027 /* Wait for up to 40 microseconds to acquire lock. */
11028 for (i = 0; i < 4; i++) {
11029 status = tr32(TG3_CPMU_MUTEX_GNT);
11030 if (status == CPMU_MUTEX_GNT_DRIVER)
11031 break;
11032 udelay(10);
11033 }
11034
11035 if (status != CPMU_MUTEX_GNT_DRIVER)
11036 return TG3_LOOPBACK_FAILED;
11037
Matt Carlsonb2a5c192008-04-03 21:44:44 -070011038 /* Turn off link-based power management. */
Matt Carlsone8750932007-11-12 21:11:51 -080011039 cpmuctrl = tr32(TG3_CPMU_CTRL);
Matt Carlson109115e2008-05-02 16:48:59 -070011040 tw32(TG3_CPMU_CTRL,
11041 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11042 CPMU_CTRL_LINK_AWARE_MODE));
Matt Carlson9936bcf2007-10-10 18:03:07 -070011043 }
11044
Michael Chan9f40dea2005-09-05 17:53:06 -070011045 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
11046 err |= TG3_MAC_LOOPBACK_FAILED;
Matt Carlson9936bcf2007-10-10 18:03:07 -070011047
Matt Carlson321d32a2008-11-21 17:22:19 -080011048 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070011049 tw32(TG3_CPMU_CTRL, cpmuctrl);
11050
11051 /* Release the mutex */
11052 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11053 }
11054
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011055 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Matt Carlsondd477002008-05-25 23:45:58 -070011056 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
Michael Chan9f40dea2005-09-05 17:53:06 -070011057 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
11058 err |= TG3_PHY_LOOPBACK_FAILED;
11059 }
11060
Matt Carlson6833c042008-11-21 17:18:59 -080011061 /* Re-enable gphy autopowerdown. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011062 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -080011063 tg3_phy_toggle_apd(tp, true);
11064
Michael Chan9f40dea2005-09-05 17:53:06 -070011065 return err;
11066}
11067
Michael Chan4cafd3f2005-05-29 14:56:34 -070011068static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11069 u64 *data)
11070{
Michael Chan566f86a2005-05-29 14:56:58 -070011071 struct tg3 *tp = netdev_priv(dev);
11072
Matt Carlson80096062010-08-02 11:26:06 +000011073 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080011074 tg3_set_power_state(tp, PCI_D0);
11075
Michael Chan566f86a2005-05-29 14:56:58 -070011076 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11077
11078 if (tg3_test_nvram(tp) != 0) {
11079 etest->flags |= ETH_TEST_FL_FAILED;
11080 data[0] = 1;
11081 }
Michael Chanca430072005-05-29 14:57:23 -070011082 if (tg3_test_link(tp) != 0) {
11083 etest->flags |= ETH_TEST_FL_FAILED;
11084 data[1] = 1;
11085 }
Michael Chana71116d2005-05-29 14:58:11 -070011086 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011087 int err, err2 = 0, irq_sync = 0;
Michael Chana71116d2005-05-29 14:58:11 -070011088
Michael Chanbbe832c2005-06-24 20:20:04 -070011089 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011090 tg3_phy_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070011091 tg3_netif_stop(tp);
11092 irq_sync = 1;
11093 }
11094
11095 tg3_full_lock(tp, irq_sync);
Michael Chana71116d2005-05-29 14:58:11 -070011096
11097 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
Michael Chanec41c7d2006-01-17 02:40:55 -080011098 err = tg3_nvram_lock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011099 tg3_halt_cpu(tp, RX_CPU_BASE);
11100 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11101 tg3_halt_cpu(tp, TX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -080011102 if (!err)
11103 tg3_nvram_unlock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011104
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011105 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chand9ab5ad2006-03-20 22:27:35 -080011106 tg3_phy_reset(tp);
11107
Michael Chana71116d2005-05-29 14:58:11 -070011108 if (tg3_test_registers(tp) != 0) {
11109 etest->flags |= ETH_TEST_FL_FAILED;
11110 data[2] = 1;
11111 }
Michael Chan7942e1d2005-05-29 14:58:36 -070011112 if (tg3_test_memory(tp) != 0) {
11113 etest->flags |= ETH_TEST_FL_FAILED;
11114 data[3] = 1;
11115 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011116 if ((data[4] = tg3_test_loopback(tp)) != 0)
Michael Chanc76949a2005-05-29 14:58:59 -070011117 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chana71116d2005-05-29 14:58:11 -070011118
David S. Millerf47c11e2005-06-24 20:18:35 -070011119 tg3_full_unlock(tp);
11120
Michael Chand4bc3922005-05-29 14:59:20 -070011121 if (tg3_test_interrupt(tp) != 0) {
11122 etest->flags |= ETH_TEST_FL_FAILED;
11123 data[5] = 1;
11124 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011125
11126 tg3_full_lock(tp, 0);
Michael Chand4bc3922005-05-29 14:59:20 -070011127
Michael Chana71116d2005-05-29 14:58:11 -070011128 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11129 if (netif_running(dev)) {
11130 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011131 err2 = tg3_restart_hw(tp, 1);
11132 if (!err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070011133 tg3_netif_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011134 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011135
11136 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011137
11138 if (irq_sync && !err2)
11139 tg3_phy_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011140 }
Matt Carlson80096062010-08-02 11:26:06 +000011141 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080011142 tg3_set_power_state(tp, PCI_D3hot);
11143
Michael Chan4cafd3f2005-05-29 14:56:34 -070011144}
11145
Linus Torvalds1da177e2005-04-16 15:20:36 -070011146static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11147{
11148 struct mii_ioctl_data *data = if_mii(ifr);
11149 struct tg3 *tp = netdev_priv(dev);
11150 int err;
11151
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011152 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011153 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011154 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011155 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011156 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Richard Cochran28b04112010-07-17 08:48:55 +000011157 return phy_mii_ioctl(phydev, ifr, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011158 }
11159
Matt Carlson33f401a2010-04-05 10:19:27 +000011160 switch (cmd) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011161 case SIOCGMIIPHY:
Matt Carlson882e9792009-09-01 13:21:36 +000011162 data->phy_id = tp->phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011163
11164 /* fallthru */
11165 case SIOCGMIIREG: {
11166 u32 mii_regval;
11167
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011168 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011169 break; /* We have no PHY */
11170
Matt Carlson80096062010-08-02 11:26:06 +000011171 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080011172 return -EAGAIN;
11173
David S. Millerf47c11e2005-06-24 20:18:35 -070011174 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011175 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
David S. Millerf47c11e2005-06-24 20:18:35 -070011176 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011177
11178 data->val_out = mii_regval;
11179
11180 return err;
11181 }
11182
11183 case SIOCSMIIREG:
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011184 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011185 break; /* We have no PHY */
11186
Matt Carlson80096062010-08-02 11:26:06 +000011187 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080011188 return -EAGAIN;
11189
David S. Millerf47c11e2005-06-24 20:18:35 -070011190 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011191 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
David S. Millerf47c11e2005-06-24 20:18:35 -070011192 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011193
11194 return err;
11195
11196 default:
11197 /* do nothing */
11198 break;
11199 }
11200 return -EOPNOTSUPP;
11201}
11202
11203#if TG3_VLAN_TAG_USED
11204static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
11205{
11206 struct tg3 *tp = netdev_priv(dev);
11207
Matt Carlson844b3ee2009-02-25 14:23:56 +000011208 if (!netif_running(dev)) {
11209 tp->vlgrp = grp;
11210 return;
11211 }
11212
11213 tg3_netif_stop(tp);
Michael Chan29315e82006-06-29 20:12:30 -070011214
David S. Millerf47c11e2005-06-24 20:18:35 -070011215 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011216
11217 tp->vlgrp = grp;
11218
11219 /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
11220 __tg3_set_rx_mode(dev);
11221
Matt Carlson844b3ee2009-02-25 14:23:56 +000011222 tg3_netif_start(tp);
Michael Chan46966542007-07-11 19:47:19 -070011223
11224 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011225}
Linus Torvalds1da177e2005-04-16 15:20:36 -070011226#endif
11227
David S. Miller15f98502005-05-18 22:49:26 -070011228static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11229{
11230 struct tg3 *tp = netdev_priv(dev);
11231
11232 memcpy(ec, &tp->coal, sizeof(*ec));
11233 return 0;
11234}
11235
Michael Chand244c892005-07-05 14:42:33 -070011236static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11237{
11238 struct tg3 *tp = netdev_priv(dev);
11239 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11240 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11241
11242 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11243 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11244 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11245 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11246 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11247 }
11248
11249 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11250 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11251 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11252 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11253 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11254 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11255 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11256 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11257 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11258 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11259 return -EINVAL;
11260
11261 /* No rx interrupts will be generated if both are zero */
11262 if ((ec->rx_coalesce_usecs == 0) &&
11263 (ec->rx_max_coalesced_frames == 0))
11264 return -EINVAL;
11265
11266 /* No tx interrupts will be generated if both are zero */
11267 if ((ec->tx_coalesce_usecs == 0) &&
11268 (ec->tx_max_coalesced_frames == 0))
11269 return -EINVAL;
11270
11271 /* Only copy relevant parameters, ignore all others. */
11272 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11273 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11274 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11275 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11276 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11277 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11278 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11279 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11280 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11281
11282 if (netif_running(dev)) {
11283 tg3_full_lock(tp, 0);
11284 __tg3_set_coalesce(tp, &tp->coal);
11285 tg3_full_unlock(tp);
11286 }
11287 return 0;
11288}
11289
Jeff Garzik7282d492006-09-13 14:30:00 -040011290static const struct ethtool_ops tg3_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011291 .get_settings = tg3_get_settings,
11292 .set_settings = tg3_set_settings,
11293 .get_drvinfo = tg3_get_drvinfo,
11294 .get_regs_len = tg3_get_regs_len,
11295 .get_regs = tg3_get_regs,
11296 .get_wol = tg3_get_wol,
11297 .set_wol = tg3_set_wol,
11298 .get_msglevel = tg3_get_msglevel,
11299 .set_msglevel = tg3_set_msglevel,
11300 .nway_reset = tg3_nway_reset,
11301 .get_link = ethtool_op_get_link,
11302 .get_eeprom_len = tg3_get_eeprom_len,
11303 .get_eeprom = tg3_get_eeprom,
11304 .set_eeprom = tg3_set_eeprom,
11305 .get_ringparam = tg3_get_ringparam,
11306 .set_ringparam = tg3_set_ringparam,
11307 .get_pauseparam = tg3_get_pauseparam,
11308 .set_pauseparam = tg3_set_pauseparam,
11309 .get_rx_csum = tg3_get_rx_csum,
11310 .set_rx_csum = tg3_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011311 .set_tx_csum = tg3_set_tx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011312 .set_sg = ethtool_op_set_sg,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011313 .set_tso = tg3_set_tso,
Michael Chan4cafd3f2005-05-29 14:56:34 -070011314 .self_test = tg3_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011315 .get_strings = tg3_get_strings,
Michael Chan4009a932005-09-05 17:52:54 -070011316 .phys_id = tg3_phys_id,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011317 .get_ethtool_stats = tg3_get_ethtool_stats,
David S. Miller15f98502005-05-18 22:49:26 -070011318 .get_coalesce = tg3_get_coalesce,
Michael Chand244c892005-07-05 14:42:33 -070011319 .set_coalesce = tg3_set_coalesce,
Jeff Garzikb9f2c042007-10-03 18:07:32 -070011320 .get_sset_count = tg3_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011321};
11322
11323static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11324{
Michael Chan1b277772006-03-20 22:27:48 -080011325 u32 cursize, val, magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011326
11327 tp->nvram_size = EEPROM_CHIP_SIZE;
11328
Matt Carlsone4f34112009-02-25 14:25:00 +000011329 if (tg3_nvram_read(tp, 0, &magic) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011330 return;
11331
Michael Chanb16250e2006-09-27 16:10:14 -070011332 if ((magic != TG3_EEPROM_MAGIC) &&
11333 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11334 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
Linus Torvalds1da177e2005-04-16 15:20:36 -070011335 return;
11336
11337 /*
11338 * Size the chip by reading offsets at increasing powers of two.
11339 * When we encounter our validation signature, we know the addressing
11340 * has wrapped around, and thus have our chip size.
11341 */
Michael Chan1b277772006-03-20 22:27:48 -080011342 cursize = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011343
11344 while (cursize < tp->nvram_size) {
Matt Carlsone4f34112009-02-25 14:25:00 +000011345 if (tg3_nvram_read(tp, cursize, &val) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011346 return;
11347
Michael Chan18201802006-03-20 22:29:15 -080011348 if (val == magic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011349 break;
11350
11351 cursize <<= 1;
11352 }
11353
11354 tp->nvram_size = cursize;
11355}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011356
Linus Torvalds1da177e2005-04-16 15:20:36 -070011357static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11358{
11359 u32 val;
11360
Matt Carlsondf259d82009-04-20 06:57:14 +000011361 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11362 tg3_nvram_read(tp, 0, &val) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080011363 return;
11364
11365 /* Selfboot format */
Michael Chan18201802006-03-20 22:29:15 -080011366 if (val != TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -080011367 tg3_get_eeprom_size(tp);
11368 return;
11369 }
11370
Matt Carlson6d348f22009-02-25 14:25:52 +000011371 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011372 if (val != 0) {
Matt Carlson6d348f22009-02-25 14:25:52 +000011373 /* This is confusing. We want to operate on the
11374 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11375 * call will read from NVRAM and byteswap the data
11376 * according to the byteswapping settings for all
11377 * other register accesses. This ensures the data we
11378 * want will always reside in the lower 16-bits.
11379 * However, the data in NVRAM is in LE format, which
11380 * means the data from the NVRAM read will always be
11381 * opposite the endianness of the CPU. The 16-bit
11382 * byteswap then brings the data to CPU endianness.
11383 */
11384 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011385 return;
11386 }
11387 }
Matt Carlsonfd1122a2008-05-02 16:48:36 -070011388 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011389}
11390
11391static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11392{
11393 u32 nvcfg1;
11394
11395 nvcfg1 = tr32(NVRAM_CFG1);
11396 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11397 tp->tg3_flags2 |= TG3_FLG2_FLASH;
Matt Carlson8590a602009-08-28 12:29:16 +000011398 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011399 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11400 tw32(NVRAM_CFG1, nvcfg1);
11401 }
11402
Michael Chan4c987482005-09-05 17:52:38 -070011403 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
Michael Chana4e2b342005-10-26 15:46:52 -070011404 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011405 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011406 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11407 tp->nvram_jedecnum = JEDEC_ATMEL;
11408 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11409 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11410 break;
11411 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11412 tp->nvram_jedecnum = JEDEC_ATMEL;
11413 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11414 break;
11415 case FLASH_VENDOR_ATMEL_EEPROM:
11416 tp->nvram_jedecnum = JEDEC_ATMEL;
11417 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11418 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11419 break;
11420 case FLASH_VENDOR_ST:
11421 tp->nvram_jedecnum = JEDEC_ST;
11422 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11423 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11424 break;
11425 case FLASH_VENDOR_SAIFUN:
11426 tp->nvram_jedecnum = JEDEC_SAIFUN;
11427 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11428 break;
11429 case FLASH_VENDOR_SST_SMALL:
11430 case FLASH_VENDOR_SST_LARGE:
11431 tp->nvram_jedecnum = JEDEC_SST;
11432 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11433 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011434 }
Matt Carlson8590a602009-08-28 12:29:16 +000011435 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011436 tp->nvram_jedecnum = JEDEC_ATMEL;
11437 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11438 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11439 }
11440}
11441
Matt Carlsona1b950d2009-09-01 13:20:17 +000011442static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11443{
11444 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11445 case FLASH_5752PAGE_SIZE_256:
11446 tp->nvram_pagesize = 256;
11447 break;
11448 case FLASH_5752PAGE_SIZE_512:
11449 tp->nvram_pagesize = 512;
11450 break;
11451 case FLASH_5752PAGE_SIZE_1K:
11452 tp->nvram_pagesize = 1024;
11453 break;
11454 case FLASH_5752PAGE_SIZE_2K:
11455 tp->nvram_pagesize = 2048;
11456 break;
11457 case FLASH_5752PAGE_SIZE_4K:
11458 tp->nvram_pagesize = 4096;
11459 break;
11460 case FLASH_5752PAGE_SIZE_264:
11461 tp->nvram_pagesize = 264;
11462 break;
11463 case FLASH_5752PAGE_SIZE_528:
11464 tp->nvram_pagesize = 528;
11465 break;
11466 }
11467}
11468
Michael Chan361b4ac2005-04-21 17:11:21 -070011469static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11470{
11471 u32 nvcfg1;
11472
11473 nvcfg1 = tr32(NVRAM_CFG1);
11474
Michael Chane6af3012005-04-21 17:12:05 -070011475 /* NVRAM protection for TPM */
11476 if (nvcfg1 & (1 << 27))
Matt Carlsonf66a29b2009-11-13 13:03:36 +000011477 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
Michael Chane6af3012005-04-21 17:12:05 -070011478
Michael Chan361b4ac2005-04-21 17:11:21 -070011479 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011480 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11481 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11482 tp->nvram_jedecnum = JEDEC_ATMEL;
11483 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11484 break;
11485 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11486 tp->nvram_jedecnum = JEDEC_ATMEL;
11487 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11488 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11489 break;
11490 case FLASH_5752VENDOR_ST_M45PE10:
11491 case FLASH_5752VENDOR_ST_M45PE20:
11492 case FLASH_5752VENDOR_ST_M45PE40:
11493 tp->nvram_jedecnum = JEDEC_ST;
11494 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11495 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11496 break;
Michael Chan361b4ac2005-04-21 17:11:21 -070011497 }
11498
11499 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
Matt Carlsona1b950d2009-09-01 13:20:17 +000011500 tg3_nvram_get_pagesize(tp, nvcfg1);
Matt Carlson8590a602009-08-28 12:29:16 +000011501 } else {
Michael Chan361b4ac2005-04-21 17:11:21 -070011502 /* For eeprom, set pagesize to maximum eeprom size */
11503 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11504
11505 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11506 tw32(NVRAM_CFG1, nvcfg1);
11507 }
11508}
11509
Michael Chand3c7b882006-03-23 01:28:25 -080011510static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11511{
Matt Carlson989a9d22007-05-05 11:51:05 -070011512 u32 nvcfg1, protect = 0;
Michael Chand3c7b882006-03-23 01:28:25 -080011513
11514 nvcfg1 = tr32(NVRAM_CFG1);
11515
11516 /* NVRAM protection for TPM */
Matt Carlson989a9d22007-05-05 11:51:05 -070011517 if (nvcfg1 & (1 << 27)) {
Matt Carlsonf66a29b2009-11-13 13:03:36 +000011518 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
Matt Carlson989a9d22007-05-05 11:51:05 -070011519 protect = 1;
11520 }
Michael Chand3c7b882006-03-23 01:28:25 -080011521
Matt Carlson989a9d22007-05-05 11:51:05 -070011522 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11523 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000011524 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11525 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11526 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11527 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11528 tp->nvram_jedecnum = JEDEC_ATMEL;
11529 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11530 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11531 tp->nvram_pagesize = 264;
11532 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11533 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11534 tp->nvram_size = (protect ? 0x3e200 :
11535 TG3_NVRAM_SIZE_512KB);
11536 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11537 tp->nvram_size = (protect ? 0x1f200 :
11538 TG3_NVRAM_SIZE_256KB);
11539 else
11540 tp->nvram_size = (protect ? 0x1f200 :
11541 TG3_NVRAM_SIZE_128KB);
11542 break;
11543 case FLASH_5752VENDOR_ST_M45PE10:
11544 case FLASH_5752VENDOR_ST_M45PE20:
11545 case FLASH_5752VENDOR_ST_M45PE40:
11546 tp->nvram_jedecnum = JEDEC_ST;
11547 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11548 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11549 tp->nvram_pagesize = 256;
11550 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11551 tp->nvram_size = (protect ?
11552 TG3_NVRAM_SIZE_64KB :
11553 TG3_NVRAM_SIZE_128KB);
11554 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11555 tp->nvram_size = (protect ?
11556 TG3_NVRAM_SIZE_64KB :
11557 TG3_NVRAM_SIZE_256KB);
11558 else
11559 tp->nvram_size = (protect ?
11560 TG3_NVRAM_SIZE_128KB :
11561 TG3_NVRAM_SIZE_512KB);
11562 break;
Michael Chand3c7b882006-03-23 01:28:25 -080011563 }
11564}
11565
Michael Chan1b277772006-03-20 22:27:48 -080011566static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11567{
11568 u32 nvcfg1;
11569
11570 nvcfg1 = tr32(NVRAM_CFG1);
11571
11572 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011573 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11574 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11575 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11576 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11577 tp->nvram_jedecnum = JEDEC_ATMEL;
11578 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11579 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Michael Chan1b277772006-03-20 22:27:48 -080011580
Matt Carlson8590a602009-08-28 12:29:16 +000011581 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11582 tw32(NVRAM_CFG1, nvcfg1);
11583 break;
11584 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11585 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11586 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11587 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11588 tp->nvram_jedecnum = JEDEC_ATMEL;
11589 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11590 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11591 tp->nvram_pagesize = 264;
11592 break;
11593 case FLASH_5752VENDOR_ST_M45PE10:
11594 case FLASH_5752VENDOR_ST_M45PE20:
11595 case FLASH_5752VENDOR_ST_M45PE40:
11596 tp->nvram_jedecnum = JEDEC_ST;
11597 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11598 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11599 tp->nvram_pagesize = 256;
11600 break;
Michael Chan1b277772006-03-20 22:27:48 -080011601 }
11602}
11603
Matt Carlson6b91fa02007-10-10 18:01:09 -070011604static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11605{
11606 u32 nvcfg1, protect = 0;
11607
11608 nvcfg1 = tr32(NVRAM_CFG1);
11609
11610 /* NVRAM protection for TPM */
11611 if (nvcfg1 & (1 << 27)) {
Matt Carlsonf66a29b2009-11-13 13:03:36 +000011612 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
Matt Carlson6b91fa02007-10-10 18:01:09 -070011613 protect = 1;
11614 }
11615
11616 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11617 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000011618 case FLASH_5761VENDOR_ATMEL_ADB021D:
11619 case FLASH_5761VENDOR_ATMEL_ADB041D:
11620 case FLASH_5761VENDOR_ATMEL_ADB081D:
11621 case FLASH_5761VENDOR_ATMEL_ADB161D:
11622 case FLASH_5761VENDOR_ATMEL_MDB021D:
11623 case FLASH_5761VENDOR_ATMEL_MDB041D:
11624 case FLASH_5761VENDOR_ATMEL_MDB081D:
11625 case FLASH_5761VENDOR_ATMEL_MDB161D:
11626 tp->nvram_jedecnum = JEDEC_ATMEL;
11627 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11628 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11629 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11630 tp->nvram_pagesize = 256;
11631 break;
11632 case FLASH_5761VENDOR_ST_A_M45PE20:
11633 case FLASH_5761VENDOR_ST_A_M45PE40:
11634 case FLASH_5761VENDOR_ST_A_M45PE80:
11635 case FLASH_5761VENDOR_ST_A_M45PE16:
11636 case FLASH_5761VENDOR_ST_M_M45PE20:
11637 case FLASH_5761VENDOR_ST_M_M45PE40:
11638 case FLASH_5761VENDOR_ST_M_M45PE80:
11639 case FLASH_5761VENDOR_ST_M_M45PE16:
11640 tp->nvram_jedecnum = JEDEC_ST;
11641 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11642 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11643 tp->nvram_pagesize = 256;
11644 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070011645 }
11646
11647 if (protect) {
11648 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11649 } else {
11650 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000011651 case FLASH_5761VENDOR_ATMEL_ADB161D:
11652 case FLASH_5761VENDOR_ATMEL_MDB161D:
11653 case FLASH_5761VENDOR_ST_A_M45PE16:
11654 case FLASH_5761VENDOR_ST_M_M45PE16:
11655 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11656 break;
11657 case FLASH_5761VENDOR_ATMEL_ADB081D:
11658 case FLASH_5761VENDOR_ATMEL_MDB081D:
11659 case FLASH_5761VENDOR_ST_A_M45PE80:
11660 case FLASH_5761VENDOR_ST_M_M45PE80:
11661 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11662 break;
11663 case FLASH_5761VENDOR_ATMEL_ADB041D:
11664 case FLASH_5761VENDOR_ATMEL_MDB041D:
11665 case FLASH_5761VENDOR_ST_A_M45PE40:
11666 case FLASH_5761VENDOR_ST_M_M45PE40:
11667 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11668 break;
11669 case FLASH_5761VENDOR_ATMEL_ADB021D:
11670 case FLASH_5761VENDOR_ATMEL_MDB021D:
11671 case FLASH_5761VENDOR_ST_A_M45PE20:
11672 case FLASH_5761VENDOR_ST_M_M45PE20:
11673 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11674 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070011675 }
11676 }
11677}
11678
Michael Chanb5d37722006-09-27 16:06:21 -070011679static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11680{
11681 tp->nvram_jedecnum = JEDEC_ATMEL;
11682 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11683 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11684}
11685
Matt Carlson321d32a2008-11-21 17:22:19 -080011686static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11687{
11688 u32 nvcfg1;
11689
11690 nvcfg1 = tr32(NVRAM_CFG1);
11691
11692 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11693 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11694 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11695 tp->nvram_jedecnum = JEDEC_ATMEL;
11696 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11697 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11698
11699 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11700 tw32(NVRAM_CFG1, nvcfg1);
11701 return;
11702 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11703 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11704 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11705 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11706 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11707 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11708 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11709 tp->nvram_jedecnum = JEDEC_ATMEL;
11710 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11711 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11712
11713 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11714 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11715 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11716 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11717 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11718 break;
11719 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11720 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11721 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11722 break;
11723 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11724 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11725 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11726 break;
11727 }
11728 break;
11729 case FLASH_5752VENDOR_ST_M45PE10:
11730 case FLASH_5752VENDOR_ST_M45PE20:
11731 case FLASH_5752VENDOR_ST_M45PE40:
11732 tp->nvram_jedecnum = JEDEC_ST;
11733 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11734 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11735
11736 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11737 case FLASH_5752VENDOR_ST_M45PE10:
11738 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11739 break;
11740 case FLASH_5752VENDOR_ST_M45PE20:
11741 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11742 break;
11743 case FLASH_5752VENDOR_ST_M45PE40:
11744 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11745 break;
11746 }
11747 break;
11748 default:
Matt Carlsondf259d82009-04-20 06:57:14 +000011749 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
Matt Carlson321d32a2008-11-21 17:22:19 -080011750 return;
11751 }
11752
Matt Carlsona1b950d2009-09-01 13:20:17 +000011753 tg3_nvram_get_pagesize(tp, nvcfg1);
11754 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Matt Carlson321d32a2008-11-21 17:22:19 -080011755 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
Matt Carlsona1b950d2009-09-01 13:20:17 +000011756}
11757
11758
11759static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11760{
11761 u32 nvcfg1;
11762
11763 nvcfg1 = tr32(NVRAM_CFG1);
11764
11765 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11766 case FLASH_5717VENDOR_ATMEL_EEPROM:
11767 case FLASH_5717VENDOR_MICRO_EEPROM:
11768 tp->nvram_jedecnum = JEDEC_ATMEL;
11769 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11770 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11771
11772 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11773 tw32(NVRAM_CFG1, nvcfg1);
11774 return;
11775 case FLASH_5717VENDOR_ATMEL_MDB011D:
11776 case FLASH_5717VENDOR_ATMEL_ADB011B:
11777 case FLASH_5717VENDOR_ATMEL_ADB011D:
11778 case FLASH_5717VENDOR_ATMEL_MDB021D:
11779 case FLASH_5717VENDOR_ATMEL_ADB021B:
11780 case FLASH_5717VENDOR_ATMEL_ADB021D:
11781 case FLASH_5717VENDOR_ATMEL_45USPT:
11782 tp->nvram_jedecnum = JEDEC_ATMEL;
11783 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11784 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11785
11786 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11787 case FLASH_5717VENDOR_ATMEL_MDB021D:
11788 case FLASH_5717VENDOR_ATMEL_ADB021B:
11789 case FLASH_5717VENDOR_ATMEL_ADB021D:
11790 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11791 break;
11792 default:
11793 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11794 break;
11795 }
Matt Carlson321d32a2008-11-21 17:22:19 -080011796 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000011797 case FLASH_5717VENDOR_ST_M_M25PE10:
11798 case FLASH_5717VENDOR_ST_A_M25PE10:
11799 case FLASH_5717VENDOR_ST_M_M45PE10:
11800 case FLASH_5717VENDOR_ST_A_M45PE10:
11801 case FLASH_5717VENDOR_ST_M_M25PE20:
11802 case FLASH_5717VENDOR_ST_A_M25PE20:
11803 case FLASH_5717VENDOR_ST_M_M45PE20:
11804 case FLASH_5717VENDOR_ST_A_M45PE20:
11805 case FLASH_5717VENDOR_ST_25USPT:
11806 case FLASH_5717VENDOR_ST_45USPT:
11807 tp->nvram_jedecnum = JEDEC_ST;
11808 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11809 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11810
11811 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11812 case FLASH_5717VENDOR_ST_M_M25PE20:
11813 case FLASH_5717VENDOR_ST_A_M25PE20:
11814 case FLASH_5717VENDOR_ST_M_M45PE20:
11815 case FLASH_5717VENDOR_ST_A_M45PE20:
11816 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11817 break;
11818 default:
11819 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11820 break;
11821 }
Matt Carlson321d32a2008-11-21 17:22:19 -080011822 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000011823 default:
11824 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
11825 return;
Matt Carlson321d32a2008-11-21 17:22:19 -080011826 }
Matt Carlsona1b950d2009-09-01 13:20:17 +000011827
11828 tg3_nvram_get_pagesize(tp, nvcfg1);
11829 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
11830 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
Matt Carlson321d32a2008-11-21 17:22:19 -080011831}
11832
Linus Torvalds1da177e2005-04-16 15:20:36 -070011833/* Chips other than 5700/5701 use the NVRAM for fetching info. */
11834static void __devinit tg3_nvram_init(struct tg3 *tp)
11835{
Linus Torvalds1da177e2005-04-16 15:20:36 -070011836 tw32_f(GRC_EEPROM_ADDR,
11837 (EEPROM_ADDR_FSM_RESET |
11838 (EEPROM_DEFAULT_CLOCK_PERIOD <<
11839 EEPROM_ADDR_CLKPERD_SHIFT)));
11840
Michael Chan9d57f012006-12-07 00:23:25 -080011841 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011842
11843 /* Enable seeprom accesses. */
11844 tw32_f(GRC_LOCAL_CTRL,
11845 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
11846 udelay(100);
11847
11848 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
11849 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
11850 tp->tg3_flags |= TG3_FLAG_NVRAM;
11851
Michael Chanec41c7d2006-01-17 02:40:55 -080011852 if (tg3_nvram_lock(tp)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000011853 netdev_warn(tp->dev,
11854 "Cannot get nvram lock, %s failed\n",
Joe Perches05dbe002010-02-17 19:44:19 +000011855 __func__);
Michael Chanec41c7d2006-01-17 02:40:55 -080011856 return;
11857 }
Michael Chane6af3012005-04-21 17:12:05 -070011858 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011859
Matt Carlson989a9d22007-05-05 11:51:05 -070011860 tp->nvram_size = 0;
11861
Michael Chan361b4ac2005-04-21 17:11:21 -070011862 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
11863 tg3_get_5752_nvram_info(tp);
Michael Chand3c7b882006-03-23 01:28:25 -080011864 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
11865 tg3_get_5755_nvram_info(tp);
Matt Carlsond30cdd22007-10-07 23:28:35 -070011866 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson57e69832008-05-25 23:48:31 -070011867 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
11868 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
Michael Chan1b277772006-03-20 22:27:48 -080011869 tg3_get_5787_nvram_info(tp);
Matt Carlson6b91fa02007-10-10 18:01:09 -070011870 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
11871 tg3_get_5761_nvram_info(tp);
Michael Chanb5d37722006-09-27 16:06:21 -070011872 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11873 tg3_get_5906_nvram_info(tp);
Matt Carlsonb703df62009-12-03 08:36:21 +000011874 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
11875 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson321d32a2008-11-21 17:22:19 -080011876 tg3_get_57780_nvram_info(tp);
Matt Carlsona50d0792010-06-05 17:24:37 +000011877 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
11878 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlsona1b950d2009-09-01 13:20:17 +000011879 tg3_get_5717_nvram_info(tp);
Michael Chan361b4ac2005-04-21 17:11:21 -070011880 else
11881 tg3_get_nvram_info(tp);
11882
Matt Carlson989a9d22007-05-05 11:51:05 -070011883 if (tp->nvram_size == 0)
11884 tg3_get_nvram_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011885
Michael Chane6af3012005-04-21 17:12:05 -070011886 tg3_disable_nvram_access(tp);
Michael Chan381291b2005-12-13 21:08:21 -080011887 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011888
11889 } else {
11890 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
11891
11892 tg3_get_eeprom_size(tp);
11893 }
11894}
11895
Linus Torvalds1da177e2005-04-16 15:20:36 -070011896static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
11897 u32 offset, u32 len, u8 *buf)
11898{
11899 int i, j, rc = 0;
11900 u32 val;
11901
11902 for (i = 0; i < len; i += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080011903 u32 addr;
Matt Carlsona9dc5292009-02-25 14:25:30 +000011904 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011905
11906 addr = offset + i;
11907
11908 memcpy(&data, buf + i, 4);
11909
Matt Carlson62cedd12009-04-20 14:52:29 -070011910 /*
11911 * The SEEPROM interface expects the data to always be opposite
11912 * the native endian format. We accomplish this by reversing
11913 * all the operations that would have been performed on the
11914 * data from a call to tg3_nvram_read_be32().
11915 */
11916 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
Linus Torvalds1da177e2005-04-16 15:20:36 -070011917
11918 val = tr32(GRC_EEPROM_ADDR);
11919 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
11920
11921 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
11922 EEPROM_ADDR_READ);
11923 tw32(GRC_EEPROM_ADDR, val |
11924 (0 << EEPROM_ADDR_DEVID_SHIFT) |
11925 (addr & EEPROM_ADDR_ADDR_MASK) |
11926 EEPROM_ADDR_START |
11927 EEPROM_ADDR_WRITE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011928
Michael Chan9d57f012006-12-07 00:23:25 -080011929 for (j = 0; j < 1000; j++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011930 val = tr32(GRC_EEPROM_ADDR);
11931
11932 if (val & EEPROM_ADDR_COMPLETE)
11933 break;
Michael Chan9d57f012006-12-07 00:23:25 -080011934 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011935 }
11936 if (!(val & EEPROM_ADDR_COMPLETE)) {
11937 rc = -EBUSY;
11938 break;
11939 }
11940 }
11941
11942 return rc;
11943}
11944
11945/* offset and length are dword aligned */
11946static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
11947 u8 *buf)
11948{
11949 int ret = 0;
11950 u32 pagesize = tp->nvram_pagesize;
11951 u32 pagemask = pagesize - 1;
11952 u32 nvram_cmd;
11953 u8 *tmp;
11954
11955 tmp = kmalloc(pagesize, GFP_KERNEL);
11956 if (tmp == NULL)
11957 return -ENOMEM;
11958
11959 while (len) {
11960 int j;
Michael Chane6af3012005-04-21 17:12:05 -070011961 u32 phy_addr, page_off, size;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011962
11963 phy_addr = offset & ~pagemask;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011964
Linus Torvalds1da177e2005-04-16 15:20:36 -070011965 for (j = 0; j < pagesize; j += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000011966 ret = tg3_nvram_read_be32(tp, phy_addr + j,
11967 (__be32 *) (tmp + j));
11968 if (ret)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011969 break;
11970 }
11971 if (ret)
11972 break;
11973
Matt Carlsonc6cdf432010-04-05 10:19:26 +000011974 page_off = offset & pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011975 size = pagesize;
11976 if (len < size)
11977 size = len;
11978
11979 len -= size;
11980
11981 memcpy(tmp + page_off, buf, size);
11982
11983 offset = offset + (pagesize - page_off);
11984
Michael Chane6af3012005-04-21 17:12:05 -070011985 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011986
11987 /*
11988 * Before we can erase the flash page, we need
11989 * to issue a special "write enable" command.
11990 */
11991 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11992
11993 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11994 break;
11995
11996 /* Erase the target page */
11997 tw32(NVRAM_ADDR, phy_addr);
11998
11999 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12000 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12001
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012002 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012003 break;
12004
12005 /* Issue another write enable to start the write. */
12006 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12007
12008 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12009 break;
12010
12011 for (j = 0; j < pagesize; j += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012012 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012013
Al Virob9fc7dc2007-12-17 22:59:57 -080012014 data = *((__be32 *) (tmp + j));
Matt Carlsona9dc5292009-02-25 14:25:30 +000012015
Al Virob9fc7dc2007-12-17 22:59:57 -080012016 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012017
12018 tw32(NVRAM_ADDR, phy_addr + j);
12019
12020 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12021 NVRAM_CMD_WR;
12022
12023 if (j == 0)
12024 nvram_cmd |= NVRAM_CMD_FIRST;
12025 else if (j == (pagesize - 4))
12026 nvram_cmd |= NVRAM_CMD_LAST;
12027
12028 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12029 break;
12030 }
12031 if (ret)
12032 break;
12033 }
12034
12035 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12036 tg3_nvram_exec_cmd(tp, nvram_cmd);
12037
12038 kfree(tmp);
12039
12040 return ret;
12041}
12042
12043/* offset and length are dword aligned */
12044static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12045 u8 *buf)
12046{
12047 int i, ret = 0;
12048
12049 for (i = 0; i < len; i += 4, offset += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012050 u32 page_off, phy_addr, nvram_cmd;
12051 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012052
12053 memcpy(&data, buf + i, 4);
Al Virob9fc7dc2007-12-17 22:59:57 -080012054 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012055
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012056 page_off = offset % tp->nvram_pagesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012057
Michael Chan18201802006-03-20 22:29:15 -080012058 phy_addr = tg3_nvram_phys_addr(tp, offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012059
12060 tw32(NVRAM_ADDR, phy_addr);
12061
12062 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12063
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012064 if (page_off == 0 || i == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012065 nvram_cmd |= NVRAM_CMD_FIRST;
Michael Chanf6d9a252006-04-29 19:00:24 -070012066 if (page_off == (tp->nvram_pagesize - 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012067 nvram_cmd |= NVRAM_CMD_LAST;
12068
12069 if (i == (len - 4))
12070 nvram_cmd |= NVRAM_CMD_LAST;
12071
Matt Carlson321d32a2008-11-21 17:22:19 -080012072 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
12073 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
Michael Chan4c987482005-09-05 17:52:38 -070012074 (tp->nvram_jedecnum == JEDEC_ST) &&
12075 (nvram_cmd & NVRAM_CMD_FIRST)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012076
12077 if ((ret = tg3_nvram_exec_cmd(tp,
12078 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12079 NVRAM_CMD_DONE)))
12080
12081 break;
12082 }
12083 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12084 /* We always do complete word writes to eeprom. */
12085 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12086 }
12087
12088 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12089 break;
12090 }
12091 return ret;
12092}
12093
12094/* offset and length are dword aligned */
12095static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12096{
12097 int ret;
12098
Linus Torvalds1da177e2005-04-16 15:20:36 -070012099 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
Michael Chan314fba32005-04-21 17:07:04 -070012100 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12101 ~GRC_LCLCTRL_GPIO_OUTPUT1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012102 udelay(40);
12103 }
12104
12105 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
12106 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
Matt Carlson859a5882010-04-05 10:19:28 +000012107 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012108 u32 grc_mode;
12109
Michael Chanec41c7d2006-01-17 02:40:55 -080012110 ret = tg3_nvram_lock(tp);
12111 if (ret)
12112 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012113
Michael Chane6af3012005-04-21 17:12:05 -070012114 tg3_enable_nvram_access(tp);
12115 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
Matt Carlsonf66a29b2009-11-13 13:03:36 +000012116 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012117 tw32(NVRAM_WRITE1, 0x406);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012118
12119 grc_mode = tr32(GRC_MODE);
12120 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12121
12122 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
12123 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12124
12125 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12126 buf);
Matt Carlson859a5882010-04-05 10:19:28 +000012127 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012128 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12129 buf);
12130 }
12131
12132 grc_mode = tr32(GRC_MODE);
12133 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12134
Michael Chane6af3012005-04-21 17:12:05 -070012135 tg3_disable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012136 tg3_nvram_unlock(tp);
12137 }
12138
12139 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
Michael Chan314fba32005-04-21 17:07:04 -070012140 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012141 udelay(40);
12142 }
12143
12144 return ret;
12145}
12146
12147struct subsys_tbl_ent {
12148 u16 subsys_vendor, subsys_devid;
12149 u32 phy_id;
12150};
12151
Matt Carlson24daf2b2010-02-17 15:17:02 +000012152static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012153 /* Broadcom boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012154 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012155 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012156 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012157 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012158 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012159 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012160 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12161 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12162 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012163 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012164 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012165 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012166 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12167 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12168 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012169 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012170 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012171 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012172 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012173 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012174 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012175 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012176
12177 /* 3com boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012178 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012179 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012180 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012181 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012182 { TG3PCI_SUBVENDOR_ID_3COM,
12183 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12184 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012185 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012186 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012187 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012188
12189 /* DELL boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012190 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012191 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012192 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012193 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012194 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012195 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012196 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012197 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012198
12199 /* Compaq boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012200 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012201 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012202 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012203 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012204 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12205 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12206 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012207 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012208 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012209 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012210
12211 /* IBM boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012212 { TG3PCI_SUBVENDOR_ID_IBM,
12213 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012214};
12215
Matt Carlson24daf2b2010-02-17 15:17:02 +000012216static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012217{
12218 int i;
12219
12220 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12221 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12222 tp->pdev->subsystem_vendor) &&
12223 (subsys_id_to_phy_id[i].subsys_devid ==
12224 tp->pdev->subsystem_device))
12225 return &subsys_id_to_phy_id[i];
12226 }
12227 return NULL;
12228}
12229
Michael Chan7d0c41e2005-04-21 17:06:20 -070012230static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012231{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012232 u32 val;
Michael Chancaf636c72006-03-22 01:05:31 -080012233 u16 pmcsr;
12234
12235 /* On some early chips the SRAM cannot be accessed in D3hot state,
12236 * so need make sure we're in D0.
12237 */
12238 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12239 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12240 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12241 msleep(1);
Michael Chan7d0c41e2005-04-21 17:06:20 -070012242
12243 /* Make sure register accesses (indirect or otherwise)
12244 * will function correctly.
12245 */
12246 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12247 tp->misc_host_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012248
David S. Millerf49639e2006-06-09 11:58:36 -070012249 /* The memory arbiter has to be enabled in order for SRAM accesses
12250 * to succeed. Normally on powerup the tg3 chip firmware will make
12251 * sure it is enabled, but other entities such as system netboot
12252 * code might disable it.
12253 */
12254 val = tr32(MEMARB_MODE);
12255 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12256
Matt Carlson79eb6902010-02-17 15:17:03 +000012257 tp->phy_id = TG3_PHY_ID_INVALID;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012258 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12259
Gary Zambranoa85feb82007-05-05 11:52:19 -070012260 /* Assume an onboard device and WOL capable by default. */
12261 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
David S. Miller72b845e2006-03-14 14:11:48 -080012262
Michael Chanb5d37722006-09-27 16:06:21 -070012263 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan9d26e212006-12-07 00:21:14 -080012264 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
Michael Chanb5d37722006-09-27 16:06:21 -070012265 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
Michael Chan9d26e212006-12-07 00:21:14 -080012266 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12267 }
Matt Carlson0527ba32007-10-10 18:03:30 -070012268 val = tr32(VCPU_CFGSHDW);
12269 if (val & VCPU_CFGSHDW_ASPM_DBNC)
Matt Carlson8ed5d972007-05-07 00:25:49 -070012270 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
Matt Carlson0527ba32007-10-10 18:03:30 -070012271 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
Matt Carlson20232762008-12-21 20:18:56 -080012272 (val & VCPU_CFGSHDW_WOL_MAGPKT))
Matt Carlson0527ba32007-10-10 18:03:30 -070012273 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012274 goto done;
Michael Chanb5d37722006-09-27 16:06:21 -070012275 }
12276
Linus Torvalds1da177e2005-04-16 15:20:36 -070012277 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12278 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12279 u32 nic_cfg, led_cfg;
Matt Carlsona9daf362008-05-25 23:49:44 -070012280 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012281 int eeprom_phy_serdes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012282
12283 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12284 tp->nic_sram_data_cfg = nic_cfg;
12285
12286 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12287 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12288 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12289 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12290 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12291 (ver > 0) && (ver < 0x100))
12292 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12293
Matt Carlsona9daf362008-05-25 23:49:44 -070012294 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12295 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12296
Linus Torvalds1da177e2005-04-16 15:20:36 -070012297 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12298 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12299 eeprom_phy_serdes = 1;
12300
12301 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12302 if (nic_phy_id != 0) {
12303 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12304 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12305
12306 eeprom_phy_id = (id1 >> 16) << 10;
12307 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12308 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12309 } else
12310 eeprom_phy_id = 0;
12311
Michael Chan7d0c41e2005-04-21 17:06:20 -070012312 tp->phy_id = eeprom_phy_id;
Michael Chan747e8f82005-07-25 12:33:22 -070012313 if (eeprom_phy_serdes) {
Matt Carlsona50d0792010-06-05 17:24:37 +000012314 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012315 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Matt Carlsona50d0792010-06-05 17:24:37 +000012316 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012317 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
Michael Chan747e8f82005-07-25 12:33:22 -070012318 }
Michael Chan7d0c41e2005-04-21 17:06:20 -070012319
John W. Linvillecbf46852005-04-21 17:01:29 -070012320 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012321 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12322 SHASTA_EXT_LED_MODE_MASK);
John W. Linvillecbf46852005-04-21 17:01:29 -070012323 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070012324 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12325
12326 switch (led_cfg) {
12327 default:
12328 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12329 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12330 break;
12331
12332 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12333 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12334 break;
12335
12336 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12337 tp->led_ctrl = LED_CTRL_MODE_MAC;
Michael Chan9ba27792005-06-06 15:16:20 -070012338
12339 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12340 * read on some older 5700/5701 bootcode.
12341 */
12342 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12343 ASIC_REV_5700 ||
12344 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12345 ASIC_REV_5701)
12346 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12347
Linus Torvalds1da177e2005-04-16 15:20:36 -070012348 break;
12349
12350 case SHASTA_EXT_LED_SHARED:
12351 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12352 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12353 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12354 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12355 LED_CTRL_MODE_PHY_2);
12356 break;
12357
12358 case SHASTA_EXT_LED_MAC:
12359 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12360 break;
12361
12362 case SHASTA_EXT_LED_COMBO:
12363 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12364 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12365 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12366 LED_CTRL_MODE_PHY_2);
12367 break;
12368
Stephen Hemminger855e1112008-04-16 16:37:28 -070012369 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012370
12371 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12372 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12373 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12374 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12375
Matt Carlsonb2a5c192008-04-03 21:44:44 -070012376 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12377 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
Matt Carlson5f608912007-11-12 21:17:07 -080012378
Michael Chan9d26e212006-12-07 00:21:14 -080012379 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012380 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
Michael Chan9d26e212006-12-07 00:21:14 -080012381 if ((tp->pdev->subsystem_vendor ==
12382 PCI_VENDOR_ID_ARIMA) &&
12383 (tp->pdev->subsystem_device == 0x205a ||
12384 tp->pdev->subsystem_device == 0x2063))
12385 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12386 } else {
David S. Millerf49639e2006-06-09 11:58:36 -070012387 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
Michael Chan9d26e212006-12-07 00:21:14 -080012388 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12389 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012390
12391 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12392 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
John W. Linvillecbf46852005-04-21 17:01:29 -070012393 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012394 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12395 }
Matt Carlsonb2b98d42008-11-03 16:52:32 -080012396
12397 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12398 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
Matt Carlson0d3031d2007-10-10 18:02:43 -070012399 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
Matt Carlsonb2b98d42008-11-03 16:52:32 -080012400
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012401 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
Gary Zambranoa85feb82007-05-05 11:52:19 -070012402 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12403 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012404
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070012405 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012406 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
Matt Carlson0527ba32007-10-10 18:03:30 -070012407 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12408
Linus Torvalds1da177e2005-04-16 15:20:36 -070012409 if (cfg2 & (1 << 17))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012410 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012411
12412 /* serdes signal pre-emphasis in register 0x590 set by */
12413 /* bootcode if bit 18 is set */
12414 if (cfg2 & (1 << 18))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012415 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
Matt Carlson8ed5d972007-05-07 00:25:49 -070012416
Matt Carlson321d32a2008-11-21 17:22:19 -080012417 if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12418 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
Matt Carlson6833c042008-11-21 17:18:59 -080012419 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012420 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
Matt Carlson6833c042008-11-21 17:18:59 -080012421
Matt Carlson8c69b1e2010-08-02 11:26:00 +000012422 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
12423 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
12424 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
Matt Carlson8ed5d972007-05-07 00:25:49 -070012425 u32 cfg3;
12426
12427 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12428 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12429 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12430 }
Matt Carlsona9daf362008-05-25 23:49:44 -070012431
Matt Carlson14417062010-02-17 15:16:59 +000012432 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12433 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
Matt Carlsona9daf362008-05-25 23:49:44 -070012434 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12435 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12436 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12437 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012438 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012439done:
12440 device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
12441 device_set_wakeup_enable(&tp->pdev->dev,
12442 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
Michael Chan7d0c41e2005-04-21 17:06:20 -070012443}
12444
Matt Carlsonb2a5c192008-04-03 21:44:44 -070012445static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12446{
12447 int i;
12448 u32 val;
12449
12450 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12451 tw32(OTP_CTRL, cmd);
12452
12453 /* Wait for up to 1 ms for command to execute. */
12454 for (i = 0; i < 100; i++) {
12455 val = tr32(OTP_STATUS);
12456 if (val & OTP_STATUS_CMD_DONE)
12457 break;
12458 udelay(10);
12459 }
12460
12461 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12462}
12463
12464/* Read the gphy configuration from the OTP region of the chip. The gphy
12465 * configuration is a 32-bit value that straddles the alignment boundary.
12466 * We do two 32-bit reads and then shift and merge the results.
12467 */
12468static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12469{
12470 u32 bhalf_otp, thalf_otp;
12471
12472 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12473
12474 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12475 return 0;
12476
12477 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12478
12479 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12480 return 0;
12481
12482 thalf_otp = tr32(OTP_READ_DATA);
12483
12484 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12485
12486 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12487 return 0;
12488
12489 bhalf_otp = tr32(OTP_READ_DATA);
12490
12491 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12492}
12493
Michael Chan7d0c41e2005-04-21 17:06:20 -070012494static int __devinit tg3_phy_probe(struct tg3 *tp)
12495{
12496 u32 hw_phy_id_1, hw_phy_id_2;
12497 u32 hw_phy_id, hw_phy_id_masked;
12498 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012499
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012500 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12501 return tg3_phy_init(tp);
12502
Linus Torvalds1da177e2005-04-16 15:20:36 -070012503 /* Reading the PHY ID register can conflict with ASF
Nick Andrew877d0312009-01-26 11:06:57 +010012504 * firmware access to the PHY hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012505 */
12506 err = 0;
Matt Carlson0d3031d2007-10-10 18:02:43 -070012507 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12508 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
Matt Carlson79eb6902010-02-17 15:17:03 +000012509 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012510 } else {
12511 /* Now read the physical PHY_ID from the chip and verify
12512 * that it is sane. If it doesn't look good, we fall back
12513 * to either the hard-coded table based PHY_ID and failing
12514 * that the value found in the eeprom area.
12515 */
12516 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12517 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12518
12519 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12520 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12521 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12522
Matt Carlson79eb6902010-02-17 15:17:03 +000012523 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012524 }
12525
Matt Carlson79eb6902010-02-17 15:17:03 +000012526 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012527 tp->phy_id = hw_phy_id;
Matt Carlson79eb6902010-02-17 15:17:03 +000012528 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012529 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Michael Chanda6b2d02005-08-19 12:54:29 -070012530 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012531 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012532 } else {
Matt Carlson79eb6902010-02-17 15:17:03 +000012533 if (tp->phy_id != TG3_PHY_ID_INVALID) {
Michael Chan7d0c41e2005-04-21 17:06:20 -070012534 /* Do nothing, phy ID already set up in
12535 * tg3_get_eeprom_hw_cfg().
12536 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070012537 } else {
12538 struct subsys_tbl_ent *p;
12539
12540 /* No eeprom signature? Try the hardcoded
12541 * subsys device table.
12542 */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012543 p = tg3_lookup_by_subsys(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012544 if (!p)
12545 return -ENODEV;
12546
12547 tp->phy_id = p->phy_id;
12548 if (!tp->phy_id ||
Matt Carlson79eb6902010-02-17 15:17:03 +000012549 tp->phy_id == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012550 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012551 }
12552 }
12553
Matt Carlson52b02d02010-10-14 10:37:41 +000012554 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
12555 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12556 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0))
12557 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
12558
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012559 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Matt Carlson0d3031d2007-10-10 18:02:43 -070012560 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070012561 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
Michael Chan3600d912006-12-07 00:21:48 -080012562 u32 bmsr, adv_reg, tg3_ctrl, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012563
12564 tg3_readphy(tp, MII_BMSR, &bmsr);
12565 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12566 (bmsr & BMSR_LSTATUS))
12567 goto skip_phy_reset;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012568
Linus Torvalds1da177e2005-04-16 15:20:36 -070012569 err = tg3_phy_reset(tp);
12570 if (err)
12571 return err;
12572
12573 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12574 ADVERTISE_100HALF | ADVERTISE_100FULL |
12575 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12576 tg3_ctrl = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012577 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012578 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
12579 MII_TG3_CTRL_ADV_1000_FULL);
12580 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12581 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
12582 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
12583 MII_TG3_CTRL_ENABLE_AS_MASTER);
12584 }
12585
Michael Chan3600d912006-12-07 00:21:48 -080012586 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12587 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12588 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12589 if (!tg3_copper_is_advertising_all(tp, mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012590 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12591
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012592 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012593 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12594
12595 tg3_writephy(tp, MII_BMCR,
12596 BMCR_ANENABLE | BMCR_ANRESTART);
12597 }
12598 tg3_phy_set_wirespeed(tp);
12599
12600 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012601 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012602 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12603 }
12604
12605skip_phy_reset:
Matt Carlson79eb6902010-02-17 15:17:03 +000012606 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012607 err = tg3_init_5401phy_dsp(tp);
12608 if (err)
12609 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012610
Linus Torvalds1da177e2005-04-16 15:20:36 -070012611 err = tg3_init_5401phy_dsp(tp);
12612 }
12613
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012614 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012615 tp->link_config.advertising =
12616 (ADVERTISED_1000baseT_Half |
12617 ADVERTISED_1000baseT_Full |
12618 ADVERTISED_Autoneg |
12619 ADVERTISED_FIBRE);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012620 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012621 tp->link_config.advertising &=
12622 ~(ADVERTISED_1000baseT_Half |
12623 ADVERTISED_1000baseT_Full);
12624
12625 return err;
12626}
12627
Matt Carlson184b8902010-04-05 10:19:25 +000012628static void __devinit tg3_read_vpd(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012629{
Matt Carlsona4a8bb12010-09-15 09:00:00 +000012630 u8 *vpd_data;
Matt Carlson4181b2c2010-02-26 14:04:45 +000012631 unsigned int block_end, rosize, len;
Matt Carlson184b8902010-04-05 10:19:25 +000012632 int j, i = 0;
Michael Chan1b277772006-03-20 22:27:48 -080012633 u32 magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012634
Matt Carlsondf259d82009-04-20 06:57:14 +000012635 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
12636 tg3_nvram_read(tp, 0x0, &magic))
Matt Carlsona4a8bb12010-09-15 09:00:00 +000012637 goto out_no_vpd;
12638
12639 vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
12640 if (!vpd_data)
12641 goto out_no_vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012642
Michael Chan18201802006-03-20 22:29:15 -080012643 if (magic == TG3_EEPROM_MAGIC) {
Matt Carlson141518c2009-12-03 08:36:22 +000012644 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
Michael Chan1b277772006-03-20 22:27:48 -080012645 u32 tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012646
Matt Carlson6d348f22009-02-25 14:25:52 +000012647 /* The data is in little-endian format in NVRAM.
12648 * Use the big-endian read routines to preserve
12649 * the byte order as it exists in NVRAM.
12650 */
Matt Carlson141518c2009-12-03 08:36:22 +000012651 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
Michael Chan1b277772006-03-20 22:27:48 -080012652 goto out_not_found;
12653
Matt Carlson6d348f22009-02-25 14:25:52 +000012654 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
Michael Chan1b277772006-03-20 22:27:48 -080012655 }
12656 } else {
Matt Carlson94c982b2009-12-03 08:36:23 +000012657 ssize_t cnt;
Matt Carlson4181b2c2010-02-26 14:04:45 +000012658 unsigned int pos = 0;
Michael Chan1b277772006-03-20 22:27:48 -080012659
Matt Carlson94c982b2009-12-03 08:36:23 +000012660 for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
12661 cnt = pci_read_vpd(tp->pdev, pos,
12662 TG3_NVM_VPD_LEN - pos,
12663 &vpd_data[pos]);
12664 if (cnt == -ETIMEDOUT || -EINTR)
12665 cnt = 0;
12666 else if (cnt < 0)
David S. Millerf49639e2006-06-09 11:58:36 -070012667 goto out_not_found;
Michael Chan1b277772006-03-20 22:27:48 -080012668 }
Matt Carlson94c982b2009-12-03 08:36:23 +000012669 if (pos != TG3_NVM_VPD_LEN)
12670 goto out_not_found;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012671 }
12672
Matt Carlson4181b2c2010-02-26 14:04:45 +000012673 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
12674 PCI_VPD_LRDT_RO_DATA);
12675 if (i < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012676 goto out_not_found;
Matt Carlson4181b2c2010-02-26 14:04:45 +000012677
12678 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
12679 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
12680 i += PCI_VPD_LRDT_TAG_SIZE;
12681
12682 if (block_end > TG3_NVM_VPD_LEN)
12683 goto out_not_found;
12684
Matt Carlson184b8902010-04-05 10:19:25 +000012685 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12686 PCI_VPD_RO_KEYWORD_MFR_ID);
12687 if (j > 0) {
12688 len = pci_vpd_info_field_size(&vpd_data[j]);
12689
12690 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12691 if (j + len > block_end || len != 4 ||
12692 memcmp(&vpd_data[j], "1028", 4))
12693 goto partno;
12694
12695 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12696 PCI_VPD_RO_KEYWORD_VENDOR0);
12697 if (j < 0)
12698 goto partno;
12699
12700 len = pci_vpd_info_field_size(&vpd_data[j]);
12701
12702 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12703 if (j + len > block_end)
12704 goto partno;
12705
12706 memcpy(tp->fw_ver, &vpd_data[j], len);
12707 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
12708 }
12709
12710partno:
Matt Carlson4181b2c2010-02-26 14:04:45 +000012711 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12712 PCI_VPD_RO_KEYWORD_PARTNO);
12713 if (i < 0)
12714 goto out_not_found;
12715
12716 len = pci_vpd_info_field_size(&vpd_data[i]);
12717
12718 i += PCI_VPD_INFO_FLD_HDR_SIZE;
12719 if (len > TG3_BPN_SIZE ||
12720 (len + i) > TG3_NVM_VPD_LEN)
12721 goto out_not_found;
12722
12723 memcpy(tp->board_part_number, &vpd_data[i], len);
12724
Linus Torvalds1da177e2005-04-16 15:20:36 -070012725out_not_found:
Matt Carlsona4a8bb12010-09-15 09:00:00 +000012726 kfree(vpd_data);
Matt Carlson37a949c2010-09-30 10:34:33 +000012727 if (tp->board_part_number[0])
Matt Carlsona4a8bb12010-09-15 09:00:00 +000012728 return;
12729
12730out_no_vpd:
Matt Carlson37a949c2010-09-30 10:34:33 +000012731 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
12732 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
12733 strcpy(tp->board_part_number, "BCM5717");
12734 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
12735 strcpy(tp->board_part_number, "BCM5718");
12736 else
12737 goto nomatch;
12738 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
12739 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
12740 strcpy(tp->board_part_number, "BCM57780");
12741 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
12742 strcpy(tp->board_part_number, "BCM57760");
12743 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
12744 strcpy(tp->board_part_number, "BCM57790");
12745 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
12746 strcpy(tp->board_part_number, "BCM57788");
12747 else
12748 goto nomatch;
12749 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
12750 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
12751 strcpy(tp->board_part_number, "BCM57761");
12752 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
12753 strcpy(tp->board_part_number, "BCM57765");
12754 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
12755 strcpy(tp->board_part_number, "BCM57781");
12756 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
12757 strcpy(tp->board_part_number, "BCM57785");
12758 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
12759 strcpy(tp->board_part_number, "BCM57791");
12760 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12761 strcpy(tp->board_part_number, "BCM57795");
12762 else
12763 goto nomatch;
12764 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -070012765 strcpy(tp->board_part_number, "BCM95906");
Matt Carlson37a949c2010-09-30 10:34:33 +000012766 } else {
12767nomatch:
Michael Chanb5d37722006-09-27 16:06:21 -070012768 strcpy(tp->board_part_number, "none");
Matt Carlson37a949c2010-09-30 10:34:33 +000012769 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012770}
12771
Matt Carlson9c8a6202007-10-21 16:16:08 -070012772static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
12773{
12774 u32 val;
12775
Matt Carlsone4f34112009-02-25 14:25:00 +000012776 if (tg3_nvram_read(tp, offset, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070012777 (val & 0xfc000000) != 0x0c000000 ||
Matt Carlsone4f34112009-02-25 14:25:00 +000012778 tg3_nvram_read(tp, offset + 4, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070012779 val != 0)
12780 return 0;
12781
12782 return 1;
12783}
12784
Matt Carlsonacd9c112009-02-25 14:26:33 +000012785static void __devinit tg3_read_bc_ver(struct tg3 *tp)
12786{
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012787 u32 val, offset, start, ver_offset;
Matt Carlson75f99362010-04-05 10:19:24 +000012788 int i, dst_off;
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012789 bool newver = false;
Matt Carlsonacd9c112009-02-25 14:26:33 +000012790
12791 if (tg3_nvram_read(tp, 0xc, &offset) ||
12792 tg3_nvram_read(tp, 0x4, &start))
12793 return;
12794
12795 offset = tg3_nvram_logical_addr(tp, offset);
12796
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012797 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000012798 return;
12799
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012800 if ((val & 0xfc000000) == 0x0c000000) {
12801 if (tg3_nvram_read(tp, offset + 4, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000012802 return;
12803
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012804 if (val == 0)
12805 newver = true;
12806 }
12807
Matt Carlson75f99362010-04-05 10:19:24 +000012808 dst_off = strlen(tp->fw_ver);
12809
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012810 if (newver) {
Matt Carlson75f99362010-04-05 10:19:24 +000012811 if (TG3_VER_SIZE - dst_off < 16 ||
12812 tg3_nvram_read(tp, offset + 8, &ver_offset))
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012813 return;
12814
12815 offset = offset + ver_offset - start;
12816 for (i = 0; i < 16; i += 4) {
12817 __be32 v;
12818 if (tg3_nvram_read_be32(tp, offset + i, &v))
12819 return;
12820
Matt Carlson75f99362010-04-05 10:19:24 +000012821 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012822 }
12823 } else {
12824 u32 major, minor;
12825
12826 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
12827 return;
12828
12829 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
12830 TG3_NVM_BCVER_MAJSFT;
12831 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
Matt Carlson75f99362010-04-05 10:19:24 +000012832 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
12833 "v%d.%02d", major, minor);
Matt Carlsonacd9c112009-02-25 14:26:33 +000012834 }
12835}
12836
Matt Carlsona6f6cb12009-02-25 14:27:43 +000012837static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
12838{
12839 u32 val, major, minor;
12840
12841 /* Use native endian representation */
12842 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
12843 return;
12844
12845 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
12846 TG3_NVM_HWSB_CFG1_MAJSFT;
12847 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
12848 TG3_NVM_HWSB_CFG1_MINSFT;
12849
12850 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
12851}
12852
Matt Carlsondfe00d72008-11-21 17:19:41 -080012853static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
12854{
12855 u32 offset, major, minor, build;
12856
Matt Carlson75f99362010-04-05 10:19:24 +000012857 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
Matt Carlsondfe00d72008-11-21 17:19:41 -080012858
12859 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
12860 return;
12861
12862 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
12863 case TG3_EEPROM_SB_REVISION_0:
12864 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
12865 break;
12866 case TG3_EEPROM_SB_REVISION_2:
12867 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
12868 break;
12869 case TG3_EEPROM_SB_REVISION_3:
12870 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
12871 break;
Matt Carlsona4153d42010-02-17 15:16:56 +000012872 case TG3_EEPROM_SB_REVISION_4:
12873 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
12874 break;
12875 case TG3_EEPROM_SB_REVISION_5:
12876 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
12877 break;
Matt Carlsonbba226a2010-10-14 10:37:38 +000012878 case TG3_EEPROM_SB_REVISION_6:
12879 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
12880 break;
Matt Carlsondfe00d72008-11-21 17:19:41 -080012881 default:
12882 return;
12883 }
12884
Matt Carlsone4f34112009-02-25 14:25:00 +000012885 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsondfe00d72008-11-21 17:19:41 -080012886 return;
12887
12888 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
12889 TG3_EEPROM_SB_EDH_BLD_SHFT;
12890 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
12891 TG3_EEPROM_SB_EDH_MAJ_SHFT;
12892 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
12893
12894 if (minor > 99 || build > 26)
12895 return;
12896
Matt Carlson75f99362010-04-05 10:19:24 +000012897 offset = strlen(tp->fw_ver);
12898 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
12899 " v%d.%02d", major, minor);
Matt Carlsondfe00d72008-11-21 17:19:41 -080012900
12901 if (build > 0) {
Matt Carlson75f99362010-04-05 10:19:24 +000012902 offset = strlen(tp->fw_ver);
12903 if (offset < TG3_VER_SIZE - 1)
12904 tp->fw_ver[offset] = 'a' + build - 1;
Matt Carlsondfe00d72008-11-21 17:19:41 -080012905 }
12906}
12907
Matt Carlsonacd9c112009-02-25 14:26:33 +000012908static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
Michael Chanc4e65752006-03-20 22:29:32 -080012909{
12910 u32 val, offset, start;
Matt Carlsonacd9c112009-02-25 14:26:33 +000012911 int i, vlen;
Matt Carlson9c8a6202007-10-21 16:16:08 -070012912
12913 for (offset = TG3_NVM_DIR_START;
12914 offset < TG3_NVM_DIR_END;
12915 offset += TG3_NVM_DIRENT_SIZE) {
Matt Carlsone4f34112009-02-25 14:25:00 +000012916 if (tg3_nvram_read(tp, offset, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070012917 return;
12918
12919 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
12920 break;
12921 }
12922
12923 if (offset == TG3_NVM_DIR_END)
12924 return;
12925
12926 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
12927 start = 0x08000000;
Matt Carlsone4f34112009-02-25 14:25:00 +000012928 else if (tg3_nvram_read(tp, offset - 4, &start))
Matt Carlson9c8a6202007-10-21 16:16:08 -070012929 return;
12930
Matt Carlsone4f34112009-02-25 14:25:00 +000012931 if (tg3_nvram_read(tp, offset + 4, &offset) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070012932 !tg3_fw_img_is_valid(tp, offset) ||
Matt Carlsone4f34112009-02-25 14:25:00 +000012933 tg3_nvram_read(tp, offset + 8, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070012934 return;
12935
12936 offset += val - start;
12937
Matt Carlsonacd9c112009-02-25 14:26:33 +000012938 vlen = strlen(tp->fw_ver);
Matt Carlson9c8a6202007-10-21 16:16:08 -070012939
Matt Carlsonacd9c112009-02-25 14:26:33 +000012940 tp->fw_ver[vlen++] = ',';
12941 tp->fw_ver[vlen++] = ' ';
Matt Carlson9c8a6202007-10-21 16:16:08 -070012942
12943 for (i = 0; i < 4; i++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000012944 __be32 v;
12945 if (tg3_nvram_read_be32(tp, offset, &v))
Matt Carlson9c8a6202007-10-21 16:16:08 -070012946 return;
12947
Al Virob9fc7dc2007-12-17 22:59:57 -080012948 offset += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070012949
Matt Carlsonacd9c112009-02-25 14:26:33 +000012950 if (vlen > TG3_VER_SIZE - sizeof(v)) {
12951 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
Matt Carlson9c8a6202007-10-21 16:16:08 -070012952 break;
12953 }
12954
Matt Carlsonacd9c112009-02-25 14:26:33 +000012955 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
12956 vlen += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070012957 }
Matt Carlsonacd9c112009-02-25 14:26:33 +000012958}
12959
Matt Carlson7fd76442009-02-25 14:27:20 +000012960static void __devinit tg3_read_dash_ver(struct tg3 *tp)
12961{
12962 int vlen;
12963 u32 apedata;
Matt Carlsonecc79642010-08-02 11:26:01 +000012964 char *fwtype;
Matt Carlson7fd76442009-02-25 14:27:20 +000012965
12966 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
12967 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
12968 return;
12969
12970 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
12971 if (apedata != APE_SEG_SIG_MAGIC)
12972 return;
12973
12974 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
12975 if (!(apedata & APE_FW_STATUS_READY))
12976 return;
12977
12978 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
12979
Matt Carlsondc6d0742010-09-15 08:59:55 +000012980 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
12981 tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
Matt Carlsonecc79642010-08-02 11:26:01 +000012982 fwtype = "NCSI";
Matt Carlsondc6d0742010-09-15 08:59:55 +000012983 } else {
Matt Carlsonecc79642010-08-02 11:26:01 +000012984 fwtype = "DASH";
Matt Carlsondc6d0742010-09-15 08:59:55 +000012985 }
Matt Carlsonecc79642010-08-02 11:26:01 +000012986
Matt Carlson7fd76442009-02-25 14:27:20 +000012987 vlen = strlen(tp->fw_ver);
12988
Matt Carlsonecc79642010-08-02 11:26:01 +000012989 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
12990 fwtype,
Matt Carlson7fd76442009-02-25 14:27:20 +000012991 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
12992 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
12993 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
12994 (apedata & APE_FW_VERSION_BLDMSK));
12995}
12996
Matt Carlsonacd9c112009-02-25 14:26:33 +000012997static void __devinit tg3_read_fw_ver(struct tg3 *tp)
12998{
12999 u32 val;
Matt Carlson75f99362010-04-05 10:19:24 +000013000 bool vpd_vers = false;
13001
13002 if (tp->fw_ver[0] != 0)
13003 vpd_vers = true;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013004
Matt Carlsondf259d82009-04-20 06:57:14 +000013005 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
Matt Carlson75f99362010-04-05 10:19:24 +000013006 strcat(tp->fw_ver, "sb");
Matt Carlsondf259d82009-04-20 06:57:14 +000013007 return;
13008 }
13009
Matt Carlsonacd9c112009-02-25 14:26:33 +000013010 if (tg3_nvram_read(tp, 0, &val))
13011 return;
13012
13013 if (val == TG3_EEPROM_MAGIC)
13014 tg3_read_bc_ver(tp);
13015 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13016 tg3_read_sb_ver(tp, val);
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013017 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13018 tg3_read_hwsb_ver(tp);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013019 else
13020 return;
13021
13022 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
Matt Carlson75f99362010-04-05 10:19:24 +000013023 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
13024 goto done;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013025
13026 tg3_read_mgmtfw_ver(tp);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013027
Matt Carlson75f99362010-04-05 10:19:24 +000013028done:
Matt Carlson9c8a6202007-10-21 16:16:08 -070013029 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
Michael Chanc4e65752006-03-20 22:29:32 -080013030}
13031
Michael Chan7544b092007-05-05 13:08:32 -070013032static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13033
Eric Dumazet7fe876a2010-07-08 06:14:55 +000013034static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
13035{
13036#if TG3_VLAN_TAG_USED
13037 dev->vlan_features |= flags;
13038#endif
13039}
13040
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013041static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13042{
13043 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13044 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
13045 return 4096;
13046 else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
13047 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
13048 return 1024;
13049 else
13050 return 512;
13051}
13052
Linus Torvalds1da177e2005-04-16 15:20:36 -070013053static int __devinit tg3_get_invariants(struct tg3 *tp)
13054{
13055 static struct pci_device_id write_reorder_chipsets[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013056 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000013057 PCI_DEVICE_ID_AMD_FE_GATE_700C) },
John W. Linvillec165b002006-07-08 13:28:53 -070013058 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000013059 PCI_DEVICE_ID_AMD_8131_BRIDGE) },
Michael Chan399de502005-10-03 14:02:39 -070013060 { PCI_DEVICE(PCI_VENDOR_ID_VIA,
13061 PCI_DEVICE_ID_VIA_8385_0) },
Linus Torvalds1da177e2005-04-16 15:20:36 -070013062 { },
13063 };
13064 u32 misc_ctrl_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013065 u32 pci_state_reg, grc_misc_cfg;
13066 u32 val;
13067 u16 pci_cmd;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013068 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013069
Linus Torvalds1da177e2005-04-16 15:20:36 -070013070 /* Force memory write invalidate off. If we leave it on,
13071 * then on 5700_BX chips we have to enable a workaround.
13072 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13073 * to match the cacheline size. The Broadcom driver have this
13074 * workaround but turns MWI off all the times so never uses
13075 * it. This seems to suggest that the workaround is insufficient.
13076 */
13077 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13078 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13079 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13080
13081 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
13082 * has the register indirect write enable bit set before
13083 * we try to access any of the MMIO registers. It is also
13084 * critical that the PCI-X hw workaround situation is decided
13085 * before that as well.
13086 */
13087 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13088 &misc_ctrl_reg);
13089
13090 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13091 MISC_HOST_CTRL_CHIPREV_SHIFT);
Matt Carlson795d01c2007-10-07 23:28:17 -070013092 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13093 u32 prod_id_asic_rev;
13094
Matt Carlson5001e2f2009-11-13 13:03:51 +000013095 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13096 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
Matt Carlsona50d0792010-06-05 17:24:37 +000013097 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013098 pci_read_config_dword(tp->pdev,
13099 TG3PCI_GEN2_PRODID_ASICREV,
13100 &prod_id_asic_rev);
Matt Carlsonb703df62009-12-03 08:36:21 +000013101 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13102 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13103 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13104 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13105 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13106 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13107 pci_read_config_dword(tp->pdev,
13108 TG3PCI_GEN15_PRODID_ASICREV,
13109 &prod_id_asic_rev);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013110 else
13111 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13112 &prod_id_asic_rev);
13113
Matt Carlson321d32a2008-11-21 17:22:19 -080013114 tp->pci_chip_rev_id = prod_id_asic_rev;
Matt Carlson795d01c2007-10-07 23:28:17 -070013115 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013116
Michael Chanff645be2005-04-21 17:09:53 -070013117 /* Wrong chip ID in 5752 A0. This code can be removed later
13118 * as A0 is not in production.
13119 */
13120 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13121 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13122
Michael Chan68929142005-08-09 20:17:14 -070013123 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13124 * we need to disable memory and use config. cycles
13125 * only to access all registers. The 5702/03 chips
13126 * can mistakenly decode the special cycles from the
13127 * ICH chipsets as memory write cycles, causing corruption
13128 * of register and memory space. Only certain ICH bridges
13129 * will drive special cycles with non-zero data during the
13130 * address phase which can fall within the 5703's address
13131 * range. This is not an ICH bug as the PCI spec allows
13132 * non-zero address during special cycles. However, only
13133 * these ICH bridges are known to drive non-zero addresses
13134 * during special cycles.
13135 *
13136 * Since special cycles do not cross PCI bridges, we only
13137 * enable this workaround if the 5703 is on the secondary
13138 * bus of these ICH bridges.
13139 */
13140 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13141 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13142 static struct tg3_dev_id {
13143 u32 vendor;
13144 u32 device;
13145 u32 rev;
13146 } ich_chipsets[] = {
13147 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13148 PCI_ANY_ID },
13149 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13150 PCI_ANY_ID },
13151 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13152 0xa },
13153 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13154 PCI_ANY_ID },
13155 { },
13156 };
13157 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13158 struct pci_dev *bridge = NULL;
13159
13160 while (pci_id->vendor != 0) {
13161 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13162 bridge);
13163 if (!bridge) {
13164 pci_id++;
13165 continue;
13166 }
13167 if (pci_id->rev != PCI_ANY_ID) {
Auke Kok44c10132007-06-08 15:46:36 -070013168 if (bridge->revision > pci_id->rev)
Michael Chan68929142005-08-09 20:17:14 -070013169 continue;
13170 }
13171 if (bridge->subordinate &&
13172 (bridge->subordinate->number ==
13173 tp->pdev->bus->number)) {
13174
13175 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
13176 pci_dev_put(bridge);
13177 break;
13178 }
13179 }
13180 }
13181
Matt Carlson41588ba2008-04-19 18:12:33 -070013182 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
13183 static struct tg3_dev_id {
13184 u32 vendor;
13185 u32 device;
13186 } bridge_chipsets[] = {
13187 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13188 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13189 { },
13190 };
13191 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13192 struct pci_dev *bridge = NULL;
13193
13194 while (pci_id->vendor != 0) {
13195 bridge = pci_get_device(pci_id->vendor,
13196 pci_id->device,
13197 bridge);
13198 if (!bridge) {
13199 pci_id++;
13200 continue;
13201 }
13202 if (bridge->subordinate &&
13203 (bridge->subordinate->number <=
13204 tp->pdev->bus->number) &&
13205 (bridge->subordinate->subordinate >=
13206 tp->pdev->bus->number)) {
13207 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
13208 pci_dev_put(bridge);
13209 break;
13210 }
13211 }
13212 }
13213
Michael Chan4a29cc22006-03-19 13:21:12 -080013214 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13215 * DMA addresses > 40-bit. This bridge may have other additional
13216 * 57xx devices behind it in some 4-port NIC designs for example.
13217 * Any tg3 device found behind the bridge will also need the 40-bit
13218 * DMA workaround.
13219 */
Michael Chana4e2b342005-10-26 15:46:52 -070013220 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13221 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13222 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
Michael Chan4a29cc22006-03-19 13:21:12 -080013223 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
Michael Chan4cf78e42005-07-25 12:29:19 -070013224 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
Matt Carlson859a5882010-04-05 10:19:28 +000013225 } else {
Michael Chan4a29cc22006-03-19 13:21:12 -080013226 struct pci_dev *bridge = NULL;
13227
13228 do {
13229 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13230 PCI_DEVICE_ID_SERVERWORKS_EPB,
13231 bridge);
13232 if (bridge && bridge->subordinate &&
13233 (bridge->subordinate->number <=
13234 tp->pdev->bus->number) &&
13235 (bridge->subordinate->subordinate >=
13236 tp->pdev->bus->number)) {
13237 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
13238 pci_dev_put(bridge);
13239 break;
13240 }
13241 } while (bridge);
13242 }
Michael Chan4cf78e42005-07-25 12:29:19 -070013243
Linus Torvalds1da177e2005-04-16 15:20:36 -070013244 /* Initialize misc host control in PCI block. */
13245 tp->misc_host_ctrl |= (misc_ctrl_reg &
13246 MISC_HOST_CTRL_CHIPREV);
13247 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13248 tp->misc_host_ctrl);
13249
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013250 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
13251 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
13252 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
Michael Chan7544b092007-05-05 13:08:32 -070013253 tp->pdev_peer = tg3_find_peer(tp);
13254
Matt Carlsonc885e822010-08-02 11:25:57 +000013255 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13256 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13257 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
13258 tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
13259
Matt Carlson321d32a2008-11-21 17:22:19 -080013260 /* Intentionally exclude ASIC_REV_5906 */
13261 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Michael Chand9ab5ad2006-03-20 22:27:35 -080013262 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070013263 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070013264 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070013265 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013266 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Matt Carlsonc885e822010-08-02 11:25:57 +000013267 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080013268 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
13269
13270 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13271 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Michael Chanb5d37722006-09-27 16:06:21 -070013272 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013273 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
Michael Chana4e2b342005-10-26 15:46:52 -070013274 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
John W. Linville6708e5c2005-04-21 17:00:52 -070013275 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13276
John W. Linville1b440c562005-04-21 17:03:18 -070013277 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13278 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13279 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13280
Matt Carlson027455a2008-12-21 20:19:30 -080013281 /* 5700 B0 chips do not support checksumming correctly due
13282 * to hardware bugs.
13283 */
13284 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
13285 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
13286 else {
Eric Dumazet7fe876a2010-07-08 06:14:55 +000013287 unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
13288
Matt Carlson027455a2008-12-21 20:19:30 -080013289 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
Matt Carlson027455a2008-12-21 20:19:30 -080013290 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Eric Dumazet7fe876a2010-07-08 06:14:55 +000013291 features |= NETIF_F_IPV6_CSUM;
13292 tp->dev->features |= features;
13293 vlan_features_add(tp->dev, features);
Matt Carlson027455a2008-12-21 20:19:30 -080013294 }
13295
Matt Carlson507399f2009-11-13 13:03:37 +000013296 /* Determine TSO capabilities */
Matt Carlsonc885e822010-08-02 11:25:57 +000013297 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
Matt Carlsone849cdc2009-11-13 13:03:38 +000013298 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13299 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13300 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Matt Carlson507399f2009-11-13 13:03:37 +000013301 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13302 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13303 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13304 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13305 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13306 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13307 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13308 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13309 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13310 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13311 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13312 tp->fw_needed = FIRMWARE_TG3TSO5;
13313 else
13314 tp->fw_needed = FIRMWARE_TG3TSO;
13315 }
13316
13317 tp->irq_max = 1;
13318
Michael Chan5a6f3072006-03-20 22:28:05 -080013319 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
Michael Chan7544b092007-05-05 13:08:32 -070013320 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13321 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13322 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13323 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13324 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13325 tp->pdev_peer == tp->pdev))
13326 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13327
Matt Carlson321d32a2008-11-21 17:22:19 -080013328 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
Michael Chanb5d37722006-09-27 16:06:21 -070013329 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chanfcfa0a32006-03-20 22:28:41 -080013330 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
Michael Chan52c0fd82006-06-29 20:15:54 -070013331 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013332
Matt Carlsonc885e822010-08-02 11:25:57 +000013333 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
Matt Carlson507399f2009-11-13 13:03:37 +000013334 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13335 tp->irq_max = TG3_IRQ_MAX_VECS;
13336 }
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013337 }
Matt Carlson0e1406d2009-11-02 12:33:33 +000013338
Matt Carlson615774f2009-11-13 13:03:39 +000013339 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
Matt Carlsona50d0792010-06-05 17:24:37 +000013340 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
Matt Carlson615774f2009-11-13 13:03:39 +000013341 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13342 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13343 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13344 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13345 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
Matt Carlson0e1406d2009-11-02 12:33:33 +000013346 }
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013347
Matt Carlsonc885e822010-08-02 11:25:57 +000013348 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
Matt Carlsonb703df62009-12-03 08:36:21 +000013349 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13350
Matt Carlsonf51f3562008-05-25 23:45:08 -070013351 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
Matt Carlsonc6cdf432010-04-05 10:19:26 +000013352 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13353 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
Matt Carlson8f666b02009-08-28 13:58:24 +000013354 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
Michael Chan0f893dc2005-07-25 12:30:38 -070013355
Matt Carlson52f44902008-11-21 17:17:04 -080013356 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13357 &pci_state_reg);
13358
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013359 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13360 if (tp->pcie_cap != 0) {
13361 u16 lnkctl;
13362
Linus Torvalds1da177e2005-04-16 15:20:36 -070013363 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
Matt Carlson5f5c51e2007-11-12 21:19:37 -080013364
13365 pcie_set_readrq(tp->pdev, 4096);
13366
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013367 pci_read_config_word(tp->pdev,
13368 tp->pcie_cap + PCI_EXP_LNKCTL,
13369 &lnkctl);
13370 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13371 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Michael Chanc7835a72006-11-15 21:14:42 -080013372 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013374 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson9cf74eb2009-04-20 06:58:27 +000013375 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13376 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013377 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
Matt Carlson614b05902010-01-20 16:58:02 +000013378 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13379 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
Michael Chanc7835a72006-11-15 21:14:42 -080013380 }
Matt Carlson52f44902008-11-21 17:17:04 -080013381 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
Matt Carlsonfcb389d2008-11-03 16:55:44 -080013382 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
Matt Carlson52f44902008-11-21 17:17:04 -080013383 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13384 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13385 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13386 if (!tp->pcix_cap) {
Matt Carlson2445e462010-04-05 10:19:21 +000013387 dev_err(&tp->pdev->dev,
13388 "Cannot find PCI-X capability, aborting\n");
Matt Carlson52f44902008-11-21 17:17:04 -080013389 return -EIO;
13390 }
13391
13392 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13393 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13394 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013395
Michael Chan399de502005-10-03 14:02:39 -070013396 /* If we have an AMD 762 or VIA K8T800 chipset, write
13397 * reordering to the mailbox registers done by the host
13398 * controller can cause major troubles. We read back from
13399 * every mailbox register write to force the writes to be
13400 * posted to the chip in order.
13401 */
13402 if (pci_dev_present(write_reorder_chipsets) &&
13403 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13404 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13405
Matt Carlson69fc4052008-12-21 20:19:57 -080013406 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13407 &tp->pci_cacheline_sz);
13408 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13409 &tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013410 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13411 tp->pci_lat_timer < 64) {
13412 tp->pci_lat_timer = 64;
Matt Carlson69fc4052008-12-21 20:19:57 -080013413 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13414 tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013415 }
13416
Matt Carlson52f44902008-11-21 17:17:04 -080013417 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13418 /* 5700 BX chips need to have their TX producer index
13419 * mailboxes written twice to workaround a bug.
13420 */
13421 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
Matt Carlson9974a352007-10-07 23:27:28 -070013422
Matt Carlson52f44902008-11-21 17:17:04 -080013423 /* If we are in PCI-X mode, enable register write workaround.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013424 *
13425 * The workaround is to use indirect register accesses
13426 * for all chip writes not to mailbox registers.
13427 */
Matt Carlson52f44902008-11-21 17:17:04 -080013428 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013429 u32 pm_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013430
13431 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13432
13433 /* The chip can have it's power management PCI config
13434 * space registers clobbered due to this bug.
13435 * So explicitly force the chip into D0 here.
13436 */
Matt Carlson9974a352007-10-07 23:27:28 -070013437 pci_read_config_dword(tp->pdev,
13438 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070013439 &pm_reg);
13440 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13441 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
Matt Carlson9974a352007-10-07 23:27:28 -070013442 pci_write_config_dword(tp->pdev,
13443 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070013444 pm_reg);
13445
13446 /* Also, force SERR#/PERR# in PCI command. */
13447 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13448 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13449 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13450 }
13451 }
13452
Linus Torvalds1da177e2005-04-16 15:20:36 -070013453 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13454 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13455 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13456 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13457
13458 /* Chip-specific fixup from Broadcom driver */
13459 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13460 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13461 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13462 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13463 }
13464
Michael Chan1ee582d2005-08-09 20:16:46 -070013465 /* Default fast path register access methods */
Michael Chan20094932005-08-09 20:16:32 -070013466 tp->read32 = tg3_read32;
Michael Chan1ee582d2005-08-09 20:16:46 -070013467 tp->write32 = tg3_write32;
Michael Chan09ee9292005-08-09 20:17:00 -070013468 tp->read32_mbox = tg3_read32;
Michael Chan20094932005-08-09 20:16:32 -070013469 tp->write32_mbox = tg3_write32;
Michael Chan1ee582d2005-08-09 20:16:46 -070013470 tp->write32_tx_mbox = tg3_write32;
13471 tp->write32_rx_mbox = tg3_write32;
13472
13473 /* Various workaround register access methods */
13474 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13475 tp->write32 = tg3_write_indirect_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070013476 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13477 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13478 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13479 /*
13480 * Back to back register writes can cause problems on these
13481 * chips, the workaround is to read back all reg writes
13482 * except those to mailbox regs.
13483 *
13484 * See tg3_write_indirect_reg32().
13485 */
Michael Chan1ee582d2005-08-09 20:16:46 -070013486 tp->write32 = tg3_write_flush_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070013487 }
13488
Michael Chan1ee582d2005-08-09 20:16:46 -070013489 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13490 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13491 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13492 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13493 tp->write32_rx_mbox = tg3_write_flush_reg32;
13494 }
Michael Chan20094932005-08-09 20:16:32 -070013495
Michael Chan68929142005-08-09 20:17:14 -070013496 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13497 tp->read32 = tg3_read_indirect_reg32;
13498 tp->write32 = tg3_write_indirect_reg32;
13499 tp->read32_mbox = tg3_read_indirect_mbox;
13500 tp->write32_mbox = tg3_write_indirect_mbox;
13501 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13502 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13503
13504 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070013505 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070013506
13507 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13508 pci_cmd &= ~PCI_COMMAND_MEMORY;
13509 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13510 }
Michael Chanb5d37722006-09-27 16:06:21 -070013511 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13512 tp->read32_mbox = tg3_read32_mbox_5906;
13513 tp->write32_mbox = tg3_write32_mbox_5906;
13514 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13515 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13516 }
Michael Chan68929142005-08-09 20:17:14 -070013517
Michael Chanbbadf502006-04-06 21:46:34 -070013518 if (tp->write32 == tg3_write_indirect_reg32 ||
13519 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13520 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
David S. Millerf49639e2006-06-09 11:58:36 -070013521 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
Michael Chanbbadf502006-04-06 21:46:34 -070013522 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13523
Michael Chan7d0c41e2005-04-21 17:06:20 -070013524 /* Get eeprom hw config before calling tg3_set_power_state().
Michael Chan9d26e212006-12-07 00:21:14 -080013525 * In particular, the TG3_FLG2_IS_NIC flag must be
Michael Chan7d0c41e2005-04-21 17:06:20 -070013526 * determined before calling tg3_set_power_state() so that
13527 * we know whether or not to switch out of Vaux power.
13528 * When the flag is set, it means that GPIO1 is used for eeprom
13529 * write protect and also implies that it is a LOM where GPIOs
13530 * are not used to switch power.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013531 */
Michael Chan7d0c41e2005-04-21 17:06:20 -070013532 tg3_get_eeprom_hw_cfg(tp);
13533
Matt Carlson0d3031d2007-10-10 18:02:43 -070013534 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13535 /* Allow reads and writes to the
13536 * APE register and memory space.
13537 */
13538 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc2010-06-05 17:24:30 +000013539 PCISTATE_ALLOW_APE_SHMEM_WR |
13540 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -070013541 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13542 pci_state_reg);
13543 }
13544
Matt Carlson9936bcf2007-10-10 18:03:07 -070013545 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson57e69832008-05-25 23:48:31 -070013546 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013547 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013548 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Matt Carlsonc885e822010-08-02 11:25:57 +000013549 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
Matt Carlsond30cdd22007-10-07 23:28:35 -070013550 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13551
Michael Chan314fba32005-04-21 17:07:04 -070013552 /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
13553 * GPIO1 driven high will bring 5700's external PHY out of reset.
13554 * It is also used as eeprom write protect on LOMs.
13555 */
13556 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13557 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13558 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13559 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13560 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan3e7d83b2005-04-21 17:10:36 -070013561 /* Unused GPIO3 must be driven as output on 5752 because there
13562 * are no pull-up resistors on unused GPIO pins.
13563 */
13564 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13565 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chan314fba32005-04-21 17:07:04 -070013566
Matt Carlson321d32a2008-11-21 17:22:19 -080013567 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsoncb4ed1f2010-01-20 16:58:09 +000013568 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13569 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Michael Chanaf36e6b2006-03-23 01:28:06 -080013570 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13571
Matt Carlson8d519ab2009-04-20 06:58:01 +000013572 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13573 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -070013574 /* Turn off the debug UART. */
13575 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13576 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13577 /* Keep VMain power. */
13578 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13579 GRC_LCLCTRL_GPIO_OUTPUT0;
13580 }
13581
Linus Torvalds1da177e2005-04-16 15:20:36 -070013582 /* Force the chip into D0. */
Michael Chanbc1c7562006-03-20 17:48:03 -080013583 err = tg3_set_power_state(tp, PCI_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013584 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000013585 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070013586 return err;
13587 }
13588
Linus Torvalds1da177e2005-04-16 15:20:36 -070013589 /* Derive initial jumbo mode from MTU assigned in
13590 * ether_setup() via the alloc_etherdev() call
13591 */
Michael Chan0f893dc2005-07-25 12:30:38 -070013592 if (tp->dev->mtu > ETH_DATA_LEN &&
Michael Chana4e2b342005-10-26 15:46:52 -070013593 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Michael Chan0f893dc2005-07-25 12:30:38 -070013594 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013595
13596 /* Determine WakeOnLan speed to use. */
13597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13598 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13599 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13600 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13601 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13602 } else {
13603 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13604 }
13605
Matt Carlson7f97a4b2009-08-25 10:10:03 +000013606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013607 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlson7f97a4b2009-08-25 10:10:03 +000013608
Linus Torvalds1da177e2005-04-16 15:20:36 -070013609 /* A few boards don't want Ethernet@WireSpeed phy feature */
13610 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13611 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13612 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
Michael Chan747e8f82005-07-25 12:33:22 -070013613 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013614 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
13615 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13616 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013617
13618 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13619 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013620 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013621 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013622 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013623
Matt Carlson321d32a2008-11-21 17:22:19 -080013624 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013625 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson321d32a2008-11-21 17:22:19 -080013626 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013627 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
Matt Carlsonc885e822010-08-02 11:25:57 +000013628 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
Michael Chanc424cb22006-04-29 18:56:34 -070013629 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070013630 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070013631 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13632 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
Michael Chand4011ad2007-02-13 12:17:25 -080013633 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13634 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013635 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
Michael Chanc1d2a192007-01-08 19:57:20 -080013636 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013637 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
Matt Carlson321d32a2008-11-21 17:22:19 -080013638 } else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013639 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
Michael Chanc424cb22006-04-29 18:56:34 -070013640 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013641
Matt Carlsonb2a5c192008-04-03 21:44:44 -070013642 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13643 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13644 tp->phy_otp = tg3_read_otp_phycfg(tp);
13645 if (tp->phy_otp == 0)
13646 tp->phy_otp = TG3_OTP_DEFAULT;
13647 }
13648
Matt Carlsonf51f3562008-05-25 23:45:08 -070013649 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
Matt Carlson8ef21422008-05-02 16:47:53 -070013650 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13651 else
13652 tp->mi_mode = MAC_MI_MODE_BASE;
13653
Linus Torvalds1da177e2005-04-16 15:20:36 -070013654 tp->coalesce_mode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013655 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13656 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13657 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13658
Matt Carlson321d32a2008-11-21 17:22:19 -080013659 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13660 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson57e69832008-05-25 23:48:31 -070013661 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
13662
Matt Carlson158d7ab2008-05-29 01:37:54 -070013663 err = tg3_mdio_init(tp);
13664 if (err)
13665 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013666
13667 /* Initialize data/descriptor byte/word swapping. */
13668 val = tr32(GRC_MODE);
13669 val &= GRC_MODE_HOST_STACKUP;
13670 tw32(GRC_MODE, val | tp->grc_mode);
13671
13672 tg3_switch_clocks(tp);
13673
13674 /* Clear this out for sanity. */
13675 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
13676
13677 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13678 &pci_state_reg);
13679 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
13680 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
13681 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
13682
13683 if (chiprevid == CHIPREV_ID_5701_A0 ||
13684 chiprevid == CHIPREV_ID_5701_B0 ||
13685 chiprevid == CHIPREV_ID_5701_B2 ||
13686 chiprevid == CHIPREV_ID_5701_B5) {
13687 void __iomem *sram_base;
13688
13689 /* Write some dummy words into the SRAM status block
13690 * area, see if it reads back correctly. If the return
13691 * value is bad, force enable the PCIX workaround.
13692 */
13693 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
13694
13695 writel(0x00000000, sram_base);
13696 writel(0x00000000, sram_base + 4);
13697 writel(0xffffffff, sram_base + 4);
13698 if (readl(sram_base) != 0x00000000)
13699 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13700 }
13701 }
13702
13703 udelay(50);
13704 tg3_nvram_init(tp);
13705
13706 grc_misc_cfg = tr32(GRC_MISC_CFG);
13707 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
13708
Linus Torvalds1da177e2005-04-16 15:20:36 -070013709 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13710 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
13711 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
13712 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
13713
David S. Millerfac9b832005-05-18 22:46:34 -070013714 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
13715 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
13716 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
13717 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
13718 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
13719 HOSTCC_MODE_CLRTICK_TXBD);
13720
13721 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
13722 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13723 tp->misc_host_ctrl);
13724 }
13725
Matt Carlson3bda1252008-08-15 14:08:22 -070013726 /* Preserve the APE MAC_MODE bits */
13727 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
13728 tp->mac_mode = tr32(MAC_MODE) |
13729 MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
13730 else
13731 tp->mac_mode = TG3_DEF_MAC_MODE;
13732
Linus Torvalds1da177e2005-04-16 15:20:36 -070013733 /* these are limited to 10/100 only */
13734 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13735 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
13736 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13737 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13738 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
13739 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
13740 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
13741 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13742 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
Michael Chan676917d2006-12-07 00:20:22 -080013743 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
13744 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013745 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
Matt Carlsond1101142010-02-17 15:16:55 +000013746 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13747 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013748 (tp->phy_flags & TG3_PHYFLG_IS_FET))
13749 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013750
13751 err = tg3_phy_probe(tp);
13752 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000013753 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013754 /* ... but do not return immediately ... */
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013755 tg3_mdio_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013756 }
13757
Matt Carlson184b8902010-04-05 10:19:25 +000013758 tg3_read_vpd(tp);
Michael Chanc4e65752006-03-20 22:29:32 -080013759 tg3_read_fw_ver(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013760
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013761 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
13762 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013763 } else {
13764 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013765 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013766 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013767 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013768 }
13769
13770 /* 5700 {AX,BX} chips have a broken status block link
13771 * change bit implementation, so we must use the
13772 * status register in those cases.
13773 */
13774 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13775 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
13776 else
13777 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
13778
13779 /* The led_ctrl is set during tg3_phy_probe, here we might
13780 * have to force the link status polling mechanism based
13781 * upon subsystem IDs.
13782 */
13783 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
Michael Chan007a880d2007-05-31 14:49:51 -070013784 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013785 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
13786 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
13787 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013788 }
13789
13790 /* For all SERDES we poll the MAC status register. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013791 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013792 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
13793 else
13794 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
13795
Matt Carlson9dc7a112010-04-12 06:58:28 +000013796 tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
Matt Carlsond2757fc2010-04-12 06:58:27 +000013797 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013798 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Matt Carlsond2757fc2010-04-12 06:58:27 +000013799 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
Matt Carlson9dc7a112010-04-12 06:58:28 +000013800 tp->rx_offset -= NET_IP_ALIGN;
Matt Carlsond2757fc2010-04-12 06:58:27 +000013801#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Matt Carlson9dc7a112010-04-12 06:58:28 +000013802 tp->rx_copy_thresh = ~(u16)0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000013803#endif
13804 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013805
Matt Carlson2c49a442010-09-30 10:34:35 +000013806 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
13807 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013808 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
13809
Matt Carlson2c49a442010-09-30 10:34:35 +000013810 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
Michael Chanf92905d2006-06-29 20:14:29 -070013811
13812 /* Increment the rx prod index on the rx std ring by at most
13813 * 8 for these chips to workaround hw errata.
13814 */
13815 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13816 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13817 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13818 tp->rx_std_max_post = 8;
13819
Matt Carlson8ed5d972007-05-07 00:25:49 -070013820 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
13821 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
13822 PCIE_PWR_MGMT_L1_THRESH_MSK;
13823
Linus Torvalds1da177e2005-04-16 15:20:36 -070013824 return err;
13825}
13826
David S. Miller49b6e95f2007-03-29 01:38:42 -070013827#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070013828static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
13829{
13830 struct net_device *dev = tp->dev;
13831 struct pci_dev *pdev = tp->pdev;
David S. Miller49b6e95f2007-03-29 01:38:42 -070013832 struct device_node *dp = pci_device_to_OF_node(pdev);
David S. Miller374d4ca2007-03-29 01:57:57 -070013833 const unsigned char *addr;
David S. Miller49b6e95f2007-03-29 01:38:42 -070013834 int len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013835
David S. Miller49b6e95f2007-03-29 01:38:42 -070013836 addr = of_get_property(dp, "local-mac-address", &len);
13837 if (addr && len == 6) {
13838 memcpy(dev->dev_addr, addr, 6);
13839 memcpy(dev->perm_addr, dev->dev_addr, 6);
13840 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013841 }
13842 return -ENODEV;
13843}
13844
13845static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
13846{
13847 struct net_device *dev = tp->dev;
13848
13849 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
John W. Linville2ff43692005-09-12 14:44:20 -070013850 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013851 return 0;
13852}
13853#endif
13854
13855static int __devinit tg3_get_device_address(struct tg3 *tp)
13856{
13857 struct net_device *dev = tp->dev;
13858 u32 hi, lo, mac_offset;
Michael Chan008652b2006-03-27 23:14:53 -080013859 int addr_ok = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013860
David S. Miller49b6e95f2007-03-29 01:38:42 -070013861#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070013862 if (!tg3_get_macaddr_sparc(tp))
13863 return 0;
13864#endif
13865
13866 mac_offset = 0x7c;
David S. Millerf49639e2006-06-09 11:58:36 -070013867 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
Michael Chana4e2b342005-10-26 15:46:52 -070013868 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013869 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
13870 mac_offset = 0xcc;
13871 if (tg3_nvram_lock(tp))
13872 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
13873 else
13874 tg3_nvram_unlock(tp);
Matt Carlsona50d0792010-06-05 17:24:37 +000013875 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13876 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
13877 if (PCI_FUNC(tp->pdev->devfn) & 1)
Matt Carlsona1b950d2009-09-01 13:20:17 +000013878 mac_offset = 0xcc;
Matt Carlsona50d0792010-06-05 17:24:37 +000013879 if (PCI_FUNC(tp->pdev->devfn) > 1)
13880 mac_offset += 0x18c;
Matt Carlsona1b950d2009-09-01 13:20:17 +000013881 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Michael Chanb5d37722006-09-27 16:06:21 -070013882 mac_offset = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013883
13884 /* First try to get it from MAC address mailbox. */
13885 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
13886 if ((hi >> 16) == 0x484b) {
13887 dev->dev_addr[0] = (hi >> 8) & 0xff;
13888 dev->dev_addr[1] = (hi >> 0) & 0xff;
13889
13890 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
13891 dev->dev_addr[2] = (lo >> 24) & 0xff;
13892 dev->dev_addr[3] = (lo >> 16) & 0xff;
13893 dev->dev_addr[4] = (lo >> 8) & 0xff;
13894 dev->dev_addr[5] = (lo >> 0) & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013895
Michael Chan008652b2006-03-27 23:14:53 -080013896 /* Some old bootcode may report a 0 MAC address in SRAM */
13897 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
13898 }
13899 if (!addr_ok) {
13900 /* Next, try NVRAM. */
Matt Carlsondf259d82009-04-20 06:57:14 +000013901 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
13902 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
Matt Carlson6d348f22009-02-25 14:25:52 +000013903 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
Matt Carlson62cedd12009-04-20 14:52:29 -070013904 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
13905 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
Michael Chan008652b2006-03-27 23:14:53 -080013906 }
13907 /* Finally just fetch it out of the MAC control regs. */
13908 else {
13909 hi = tr32(MAC_ADDR_0_HIGH);
13910 lo = tr32(MAC_ADDR_0_LOW);
13911
13912 dev->dev_addr[5] = lo & 0xff;
13913 dev->dev_addr[4] = (lo >> 8) & 0xff;
13914 dev->dev_addr[3] = (lo >> 16) & 0xff;
13915 dev->dev_addr[2] = (lo >> 24) & 0xff;
13916 dev->dev_addr[1] = hi & 0xff;
13917 dev->dev_addr[0] = (hi >> 8) & 0xff;
13918 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013919 }
13920
13921 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
David S. Miller7582a332008-03-20 15:53:15 -070013922#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070013923 if (!tg3_get_default_macaddr_sparc(tp))
13924 return 0;
13925#endif
13926 return -EINVAL;
13927 }
John W. Linville2ff43692005-09-12 14:44:20 -070013928 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013929 return 0;
13930}
13931
David S. Miller59e6b432005-05-18 22:50:10 -070013932#define BOUNDARY_SINGLE_CACHELINE 1
13933#define BOUNDARY_MULTI_CACHELINE 2
13934
13935static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
13936{
13937 int cacheline_size;
13938 u8 byte;
13939 int goal;
13940
13941 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
13942 if (byte == 0)
13943 cacheline_size = 1024;
13944 else
13945 cacheline_size = (int) byte * 4;
13946
13947 /* On 5703 and later chips, the boundary bits have no
13948 * effect.
13949 */
13950 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13951 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13952 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13953 goto out;
13954
13955#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
13956 goal = BOUNDARY_MULTI_CACHELINE;
13957#else
13958#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
13959 goal = BOUNDARY_SINGLE_CACHELINE;
13960#else
13961 goal = 0;
13962#endif
13963#endif
13964
Matt Carlsonc885e822010-08-02 11:25:57 +000013965 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000013966 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
13967 goto out;
13968 }
13969
David S. Miller59e6b432005-05-18 22:50:10 -070013970 if (!goal)
13971 goto out;
13972
13973 /* PCI controllers on most RISC systems tend to disconnect
13974 * when a device tries to burst across a cache-line boundary.
13975 * Therefore, letting tg3 do so just wastes PCI bandwidth.
13976 *
13977 * Unfortunately, for PCI-E there are only limited
13978 * write-side controls for this, and thus for reads
13979 * we will still get the disconnects. We'll also waste
13980 * these PCI cycles for both read and write for chips
13981 * other than 5700 and 5701 which do not implement the
13982 * boundary bits.
13983 */
13984 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13985 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
13986 switch (cacheline_size) {
13987 case 16:
13988 case 32:
13989 case 64:
13990 case 128:
13991 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13992 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
13993 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
13994 } else {
13995 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13996 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13997 }
13998 break;
13999
14000 case 256:
14001 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14002 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14003 break;
14004
14005 default:
14006 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14007 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14008 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014009 }
David S. Miller59e6b432005-05-18 22:50:10 -070014010 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14011 switch (cacheline_size) {
14012 case 16:
14013 case 32:
14014 case 64:
14015 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14016 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14017 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14018 break;
14019 }
14020 /* fallthrough */
14021 case 128:
14022 default:
14023 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14024 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14025 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014026 }
David S. Miller59e6b432005-05-18 22:50:10 -070014027 } else {
14028 switch (cacheline_size) {
14029 case 16:
14030 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14031 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14032 DMA_RWCTRL_WRITE_BNDRY_16);
14033 break;
14034 }
14035 /* fallthrough */
14036 case 32:
14037 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14038 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14039 DMA_RWCTRL_WRITE_BNDRY_32);
14040 break;
14041 }
14042 /* fallthrough */
14043 case 64:
14044 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14045 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14046 DMA_RWCTRL_WRITE_BNDRY_64);
14047 break;
14048 }
14049 /* fallthrough */
14050 case 128:
14051 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14052 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14053 DMA_RWCTRL_WRITE_BNDRY_128);
14054 break;
14055 }
14056 /* fallthrough */
14057 case 256:
14058 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14059 DMA_RWCTRL_WRITE_BNDRY_256);
14060 break;
14061 case 512:
14062 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14063 DMA_RWCTRL_WRITE_BNDRY_512);
14064 break;
14065 case 1024:
14066 default:
14067 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14068 DMA_RWCTRL_WRITE_BNDRY_1024);
14069 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014070 }
David S. Miller59e6b432005-05-18 22:50:10 -070014071 }
14072
14073out:
14074 return val;
14075}
14076
Linus Torvalds1da177e2005-04-16 15:20:36 -070014077static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14078{
14079 struct tg3_internal_buffer_desc test_desc;
14080 u32 sram_dma_descs;
14081 int i, ret;
14082
14083 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14084
14085 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14086 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14087 tw32(RDMAC_STATUS, 0);
14088 tw32(WDMAC_STATUS, 0);
14089
14090 tw32(BUFMGR_MODE, 0);
14091 tw32(FTQ_RESET, 0);
14092
14093 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14094 test_desc.addr_lo = buf_dma & 0xffffffff;
14095 test_desc.nic_mbuf = 0x00002100;
14096 test_desc.len = size;
14097
14098 /*
14099 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14100 * the *second* time the tg3 driver was getting loaded after an
14101 * initial scan.
14102 *
14103 * Broadcom tells me:
14104 * ...the DMA engine is connected to the GRC block and a DMA
14105 * reset may affect the GRC block in some unpredictable way...
14106 * The behavior of resets to individual blocks has not been tested.
14107 *
14108 * Broadcom noted the GRC reset will also reset all sub-components.
14109 */
14110 if (to_device) {
14111 test_desc.cqid_sqid = (13 << 8) | 2;
14112
14113 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14114 udelay(40);
14115 } else {
14116 test_desc.cqid_sqid = (16 << 8) | 7;
14117
14118 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14119 udelay(40);
14120 }
14121 test_desc.flags = 0x00000005;
14122
14123 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14124 u32 val;
14125
14126 val = *(((u32 *)&test_desc) + i);
14127 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14128 sram_dma_descs + (i * sizeof(u32)));
14129 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14130 }
14131 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14132
Matt Carlson859a5882010-04-05 10:19:28 +000014133 if (to_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014134 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
Matt Carlson859a5882010-04-05 10:19:28 +000014135 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070014136 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014137
14138 ret = -ENODEV;
14139 for (i = 0; i < 40; i++) {
14140 u32 val;
14141
14142 if (to_device)
14143 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14144 else
14145 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14146 if ((val & 0xffff) == sram_dma_descs) {
14147 ret = 0;
14148 break;
14149 }
14150
14151 udelay(100);
14152 }
14153
14154 return ret;
14155}
14156
David S. Millerded73402005-05-23 13:59:47 -070014157#define TEST_BUFFER_SIZE 0x2000
Linus Torvalds1da177e2005-04-16 15:20:36 -070014158
14159static int __devinit tg3_test_dma(struct tg3 *tp)
14160{
14161 dma_addr_t buf_dma;
David S. Miller59e6b432005-05-18 22:50:10 -070014162 u32 *buf, saved_dma_rwctrl;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014163 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014164
14165 buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
14166 if (!buf) {
14167 ret = -ENOMEM;
14168 goto out_nofree;
14169 }
14170
14171 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14172 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14173
David S. Miller59e6b432005-05-18 22:50:10 -070014174 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014175
Matt Carlsonc885e822010-08-02 11:25:57 +000014176 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014177 goto out;
14178
Linus Torvalds1da177e2005-04-16 15:20:36 -070014179 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14180 /* DMA read watermark not used on PCIE */
14181 tp->dma_rwctrl |= 0x00180000;
14182 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
Michael Chan85e94ce2005-04-21 17:05:28 -070014183 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14184 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014185 tp->dma_rwctrl |= 0x003f0000;
14186 else
14187 tp->dma_rwctrl |= 0x003f000f;
14188 } else {
14189 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14190 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14191 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
Michael Chan49afdeb2007-02-13 12:17:03 -080014192 u32 read_water = 0x7;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014193
Michael Chan4a29cc22006-03-19 13:21:12 -080014194 /* If the 5704 is behind the EPB bridge, we can
14195 * do the less restrictive ONE_DMA workaround for
14196 * better performance.
14197 */
14198 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
14199 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14200 tp->dma_rwctrl |= 0x8000;
14201 else if (ccval == 0x6 || ccval == 0x7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014202 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14203
Michael Chan49afdeb2007-02-13 12:17:03 -080014204 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14205 read_water = 4;
David S. Miller59e6b432005-05-18 22:50:10 -070014206 /* Set bit 23 to enable PCIX hw bug fix */
Michael Chan49afdeb2007-02-13 12:17:03 -080014207 tp->dma_rwctrl |=
14208 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14209 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14210 (1 << 23);
Michael Chan4cf78e42005-07-25 12:29:19 -070014211 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14212 /* 5780 always in PCIX mode */
14213 tp->dma_rwctrl |= 0x00144000;
Michael Chana4e2b342005-10-26 15:46:52 -070014214 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14215 /* 5714 always in PCIX mode */
14216 tp->dma_rwctrl |= 0x00148000;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014217 } else {
14218 tp->dma_rwctrl |= 0x001b000f;
14219 }
14220 }
14221
14222 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14223 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14224 tp->dma_rwctrl &= 0xfffffff0;
14225
14226 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14227 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14228 /* Remove this if it causes problems for some boards. */
14229 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14230
14231 /* On 5700/5701 chips, we need to set this bit.
14232 * Otherwise the chip will issue cacheline transactions
14233 * to streamable DMA memory with not all the byte
14234 * enables turned on. This is an error on several
14235 * RISC PCI controllers, in particular sparc64.
14236 *
14237 * On 5703/5704 chips, this bit has been reassigned
14238 * a different meaning. In particular, it is used
14239 * on those chips to enable a PCI-X workaround.
14240 */
14241 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14242 }
14243
14244 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14245
14246#if 0
14247 /* Unneeded, already done by tg3_get_invariants. */
14248 tg3_switch_clocks(tp);
14249#endif
14250
Linus Torvalds1da177e2005-04-16 15:20:36 -070014251 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14252 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14253 goto out;
14254
David S. Miller59e6b432005-05-18 22:50:10 -070014255 /* It is best to perform DMA test with maximum write burst size
14256 * to expose the 5700/5701 write DMA bug.
14257 */
14258 saved_dma_rwctrl = tp->dma_rwctrl;
14259 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14260 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14261
Linus Torvalds1da177e2005-04-16 15:20:36 -070014262 while (1) {
14263 u32 *p = buf, i;
14264
14265 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14266 p[i] = i;
14267
14268 /* Send the buffer to the chip. */
14269 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14270 if (ret) {
Matt Carlson2445e462010-04-05 10:19:21 +000014271 dev_err(&tp->pdev->dev,
14272 "%s: Buffer write failed. err = %d\n",
14273 __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014274 break;
14275 }
14276
14277#if 0
14278 /* validate data reached card RAM correctly. */
14279 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14280 u32 val;
14281 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14282 if (le32_to_cpu(val) != p[i]) {
Matt Carlson2445e462010-04-05 10:19:21 +000014283 dev_err(&tp->pdev->dev,
14284 "%s: Buffer corrupted on device! "
14285 "(%d != %d)\n", __func__, val, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014286 /* ret = -ENODEV here? */
14287 }
14288 p[i] = 0;
14289 }
14290#endif
14291 /* Now read it back. */
14292 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14293 if (ret) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000014294 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14295 "err = %d\n", __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014296 break;
14297 }
14298
14299 /* Verify it. */
14300 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14301 if (p[i] == i)
14302 continue;
14303
David S. Miller59e6b432005-05-18 22:50:10 -070014304 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14305 DMA_RWCTRL_WRITE_BNDRY_16) {
14306 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014307 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14308 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14309 break;
14310 } else {
Matt Carlson2445e462010-04-05 10:19:21 +000014311 dev_err(&tp->pdev->dev,
14312 "%s: Buffer corrupted on read back! "
14313 "(%d != %d)\n", __func__, p[i], i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014314 ret = -ENODEV;
14315 goto out;
14316 }
14317 }
14318
14319 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14320 /* Success. */
14321 ret = 0;
14322 break;
14323 }
14324 }
David S. Miller59e6b432005-05-18 22:50:10 -070014325 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14326 DMA_RWCTRL_WRITE_BNDRY_16) {
Michael Chan6d1cfba2005-06-08 14:13:14 -070014327 static struct pci_device_id dma_wait_state_chipsets[] = {
14328 { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
14329 PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14330 { },
14331 };
14332
David S. Miller59e6b432005-05-18 22:50:10 -070014333 /* DMA test passed without adjusting DMA boundary,
Michael Chan6d1cfba2005-06-08 14:13:14 -070014334 * now look for chipsets that are known to expose the
14335 * DMA bug without failing the test.
David S. Miller59e6b432005-05-18 22:50:10 -070014336 */
Michael Chan6d1cfba2005-06-08 14:13:14 -070014337 if (pci_dev_present(dma_wait_state_chipsets)) {
14338 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14339 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
Matt Carlson859a5882010-04-05 10:19:28 +000014340 } else {
Michael Chan6d1cfba2005-06-08 14:13:14 -070014341 /* Safe to use the calculated DMA boundary. */
14342 tp->dma_rwctrl = saved_dma_rwctrl;
Matt Carlson859a5882010-04-05 10:19:28 +000014343 }
Michael Chan6d1cfba2005-06-08 14:13:14 -070014344
David S. Miller59e6b432005-05-18 22:50:10 -070014345 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14346 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014347
14348out:
14349 pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
14350out_nofree:
14351 return ret;
14352}
14353
14354static void __devinit tg3_init_link_config(struct tg3 *tp)
14355{
14356 tp->link_config.advertising =
14357 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
14358 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
14359 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
14360 ADVERTISED_Autoneg | ADVERTISED_MII);
14361 tp->link_config.speed = SPEED_INVALID;
14362 tp->link_config.duplex = DUPLEX_INVALID;
14363 tp->link_config.autoneg = AUTONEG_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014364 tp->link_config.active_speed = SPEED_INVALID;
14365 tp->link_config.active_duplex = DUPLEX_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014366 tp->link_config.orig_speed = SPEED_INVALID;
14367 tp->link_config.orig_duplex = DUPLEX_INVALID;
14368 tp->link_config.orig_autoneg = AUTONEG_INVALID;
14369}
14370
14371static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14372{
Matt Carlsonc885e822010-08-02 11:25:57 +000014373 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
Matt Carlson666bc832010-01-20 16:58:03 +000014374 tp->bufmgr_config.mbuf_read_dma_low_water =
14375 DEFAULT_MB_RDMA_LOW_WATER_5705;
14376 tp->bufmgr_config.mbuf_mac_rx_low_water =
14377 DEFAULT_MB_MACRX_LOW_WATER_57765;
14378 tp->bufmgr_config.mbuf_high_water =
14379 DEFAULT_MB_HIGH_WATER_57765;
14380
14381 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14382 DEFAULT_MB_RDMA_LOW_WATER_5705;
14383 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14384 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14385 tp->bufmgr_config.mbuf_high_water_jumbo =
14386 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14387 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
Michael Chanfdfec172005-07-25 12:31:48 -070014388 tp->bufmgr_config.mbuf_read_dma_low_water =
14389 DEFAULT_MB_RDMA_LOW_WATER_5705;
14390 tp->bufmgr_config.mbuf_mac_rx_low_water =
14391 DEFAULT_MB_MACRX_LOW_WATER_5705;
14392 tp->bufmgr_config.mbuf_high_water =
14393 DEFAULT_MB_HIGH_WATER_5705;
Michael Chanb5d37722006-09-27 16:06:21 -070014394 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14395 tp->bufmgr_config.mbuf_mac_rx_low_water =
14396 DEFAULT_MB_MACRX_LOW_WATER_5906;
14397 tp->bufmgr_config.mbuf_high_water =
14398 DEFAULT_MB_HIGH_WATER_5906;
14399 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014400
Michael Chanfdfec172005-07-25 12:31:48 -070014401 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14402 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14403 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14404 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14405 tp->bufmgr_config.mbuf_high_water_jumbo =
14406 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14407 } else {
14408 tp->bufmgr_config.mbuf_read_dma_low_water =
14409 DEFAULT_MB_RDMA_LOW_WATER;
14410 tp->bufmgr_config.mbuf_mac_rx_low_water =
14411 DEFAULT_MB_MACRX_LOW_WATER;
14412 tp->bufmgr_config.mbuf_high_water =
14413 DEFAULT_MB_HIGH_WATER;
14414
14415 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14416 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14417 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14418 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14419 tp->bufmgr_config.mbuf_high_water_jumbo =
14420 DEFAULT_MB_HIGH_WATER_JUMBO;
14421 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014422
14423 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14424 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14425}
14426
14427static char * __devinit tg3_phy_string(struct tg3 *tp)
14428{
Matt Carlson79eb6902010-02-17 15:17:03 +000014429 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14430 case TG3_PHY_ID_BCM5400: return "5400";
14431 case TG3_PHY_ID_BCM5401: return "5401";
14432 case TG3_PHY_ID_BCM5411: return "5411";
14433 case TG3_PHY_ID_BCM5701: return "5701";
14434 case TG3_PHY_ID_BCM5703: return "5703";
14435 case TG3_PHY_ID_BCM5704: return "5704";
14436 case TG3_PHY_ID_BCM5705: return "5705";
14437 case TG3_PHY_ID_BCM5750: return "5750";
14438 case TG3_PHY_ID_BCM5752: return "5752";
14439 case TG3_PHY_ID_BCM5714: return "5714";
14440 case TG3_PHY_ID_BCM5780: return "5780";
14441 case TG3_PHY_ID_BCM5755: return "5755";
14442 case TG3_PHY_ID_BCM5787: return "5787";
14443 case TG3_PHY_ID_BCM5784: return "5784";
14444 case TG3_PHY_ID_BCM5756: return "5722/5756";
14445 case TG3_PHY_ID_BCM5906: return "5906";
14446 case TG3_PHY_ID_BCM5761: return "5761";
14447 case TG3_PHY_ID_BCM5718C: return "5718C";
14448 case TG3_PHY_ID_BCM5718S: return "5718S";
14449 case TG3_PHY_ID_BCM57765: return "57765";
Matt Carlson302b5002010-06-05 17:24:38 +000014450 case TG3_PHY_ID_BCM5719C: return "5719C";
Matt Carlson79eb6902010-02-17 15:17:03 +000014451 case TG3_PHY_ID_BCM8002: return "8002/serdes";
Linus Torvalds1da177e2005-04-16 15:20:36 -070014452 case 0: return "serdes";
14453 default: return "unknown";
Stephen Hemminger855e1112008-04-16 16:37:28 -070014454 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014455}
14456
Michael Chanf9804dd2005-09-27 12:13:10 -070014457static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14458{
14459 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14460 strcpy(str, "PCI Express");
14461 return str;
14462 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14463 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14464
14465 strcpy(str, "PCIX:");
14466
14467 if ((clock_ctrl == 7) ||
14468 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14469 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14470 strcat(str, "133MHz");
14471 else if (clock_ctrl == 0)
14472 strcat(str, "33MHz");
14473 else if (clock_ctrl == 2)
14474 strcat(str, "50MHz");
14475 else if (clock_ctrl == 4)
14476 strcat(str, "66MHz");
14477 else if (clock_ctrl == 6)
14478 strcat(str, "100MHz");
Michael Chanf9804dd2005-09-27 12:13:10 -070014479 } else {
14480 strcpy(str, "PCI:");
14481 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14482 strcat(str, "66MHz");
14483 else
14484 strcat(str, "33MHz");
14485 }
14486 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14487 strcat(str, ":32-bit");
14488 else
14489 strcat(str, ":64-bit");
14490 return str;
14491}
14492
Michael Chan8c2dc7e2005-12-19 16:26:02 -080014493static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014494{
14495 struct pci_dev *peer;
14496 unsigned int func, devnr = tp->pdev->devfn & ~7;
14497
14498 for (func = 0; func < 8; func++) {
14499 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14500 if (peer && peer != tp->pdev)
14501 break;
14502 pci_dev_put(peer);
14503 }
Michael Chan16fe9d72005-12-13 21:09:54 -080014504 /* 5704 can be configured in single-port mode, set peer to
14505 * tp->pdev in that case.
14506 */
14507 if (!peer) {
14508 peer = tp->pdev;
14509 return peer;
14510 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014511
14512 /*
14513 * We don't need to keep the refcount elevated; there's no way
14514 * to remove one half of this device without removing the other
14515 */
14516 pci_dev_put(peer);
14517
14518 return peer;
14519}
14520
David S. Miller15f98502005-05-18 22:49:26 -070014521static void __devinit tg3_init_coal(struct tg3 *tp)
14522{
14523 struct ethtool_coalesce *ec = &tp->coal;
14524
14525 memset(ec, 0, sizeof(*ec));
14526 ec->cmd = ETHTOOL_GCOALESCE;
14527 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14528 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14529 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14530 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14531 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14532 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14533 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14534 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14535 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14536
14537 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14538 HOSTCC_MODE_CLRTICK_TXBD)) {
14539 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14540 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14541 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14542 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14543 }
Michael Chand244c892005-07-05 14:42:33 -070014544
14545 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14546 ec->rx_coalesce_usecs_irq = 0;
14547 ec->tx_coalesce_usecs_irq = 0;
14548 ec->stats_block_coalesce_usecs = 0;
14549 }
David S. Miller15f98502005-05-18 22:49:26 -070014550}
14551
Stephen Hemminger7c7d64b2008-11-19 22:25:36 -080014552static const struct net_device_ops tg3_netdev_ops = {
14553 .ndo_open = tg3_open,
14554 .ndo_stop = tg3_close,
Stephen Hemminger00829822008-11-20 20:14:53 -080014555 .ndo_start_xmit = tg3_start_xmit,
Eric Dumazet511d2222010-07-07 20:44:24 +000014556 .ndo_get_stats64 = tg3_get_stats64,
Stephen Hemminger00829822008-11-20 20:14:53 -080014557 .ndo_validate_addr = eth_validate_addr,
14558 .ndo_set_multicast_list = tg3_set_rx_mode,
14559 .ndo_set_mac_address = tg3_set_mac_addr,
14560 .ndo_do_ioctl = tg3_ioctl,
14561 .ndo_tx_timeout = tg3_tx_timeout,
14562 .ndo_change_mtu = tg3_change_mtu,
14563#if TG3_VLAN_TAG_USED
14564 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14565#endif
14566#ifdef CONFIG_NET_POLL_CONTROLLER
14567 .ndo_poll_controller = tg3_poll_controller,
14568#endif
14569};
14570
14571static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14572 .ndo_open = tg3_open,
14573 .ndo_stop = tg3_close,
14574 .ndo_start_xmit = tg3_start_xmit_dma_bug,
Eric Dumazet511d2222010-07-07 20:44:24 +000014575 .ndo_get_stats64 = tg3_get_stats64,
Stephen Hemminger7c7d64b2008-11-19 22:25:36 -080014576 .ndo_validate_addr = eth_validate_addr,
14577 .ndo_set_multicast_list = tg3_set_rx_mode,
14578 .ndo_set_mac_address = tg3_set_mac_addr,
14579 .ndo_do_ioctl = tg3_ioctl,
14580 .ndo_tx_timeout = tg3_tx_timeout,
14581 .ndo_change_mtu = tg3_change_mtu,
14582#if TG3_VLAN_TAG_USED
14583 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14584#endif
14585#ifdef CONFIG_NET_POLL_CONTROLLER
14586 .ndo_poll_controller = tg3_poll_controller,
14587#endif
14588};
14589
Linus Torvalds1da177e2005-04-16 15:20:36 -070014590static int __devinit tg3_init_one(struct pci_dev *pdev,
14591 const struct pci_device_id *ent)
14592{
Linus Torvalds1da177e2005-04-16 15:20:36 -070014593 struct net_device *dev;
14594 struct tg3 *tp;
Matt Carlson646c9ed2009-09-01 12:58:41 +000014595 int i, err, pm_cap;
14596 u32 sndmbx, rcvmbx, intmbx;
Michael Chanf9804dd2005-09-27 12:13:10 -070014597 char str[40];
Michael Chan72f2afb2006-03-06 19:28:35 -080014598 u64 dma_mask, persist_dma_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014599
Joe Perches05dbe002010-02-17 19:44:19 +000014600 printk_once(KERN_INFO "%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014601
14602 err = pci_enable_device(pdev);
14603 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000014604 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014605 return err;
14606 }
14607
Linus Torvalds1da177e2005-04-16 15:20:36 -070014608 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14609 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000014610 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014611 goto err_out_disable_pdev;
14612 }
14613
14614 pci_set_master(pdev);
14615
14616 /* Find power-management capability. */
14617 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14618 if (pm_cap == 0) {
Matt Carlson2445e462010-04-05 10:19:21 +000014619 dev_err(&pdev->dev,
14620 "Cannot find Power Management capability, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014621 err = -EIO;
14622 goto err_out_free_res;
14623 }
14624
Matt Carlsonfe5f5782009-09-01 13:09:39 +000014625 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014626 if (!dev) {
Matt Carlson2445e462010-04-05 10:19:21 +000014627 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014628 err = -ENOMEM;
14629 goto err_out_free_res;
14630 }
14631
Linus Torvalds1da177e2005-04-16 15:20:36 -070014632 SET_NETDEV_DEV(dev, &pdev->dev);
14633
Linus Torvalds1da177e2005-04-16 15:20:36 -070014634#if TG3_VLAN_TAG_USED
14635 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014636#endif
14637
14638 tp = netdev_priv(dev);
14639 tp->pdev = pdev;
14640 tp->dev = dev;
14641 tp->pm_cap = pm_cap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014642 tp->rx_mode = TG3_DEF_RX_MODE;
14643 tp->tx_mode = TG3_DEF_TX_MODE;
Matt Carlson8ef21422008-05-02 16:47:53 -070014644
Linus Torvalds1da177e2005-04-16 15:20:36 -070014645 if (tg3_debug > 0)
14646 tp->msg_enable = tg3_debug;
14647 else
14648 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14649
14650 /* The word/byte swap controls here control register access byte
14651 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14652 * setting below.
14653 */
14654 tp->misc_host_ctrl =
14655 MISC_HOST_CTRL_MASK_PCI_INT |
14656 MISC_HOST_CTRL_WORD_SWAP |
14657 MISC_HOST_CTRL_INDIR_ACCESS |
14658 MISC_HOST_CTRL_PCISTATE_RW;
14659
14660 /* The NONFRM (non-frame) byte/word swap controls take effect
14661 * on descriptor entries, anything which isn't packet data.
14662 *
14663 * The StrongARM chips on the board (one for tx, one for rx)
14664 * are running in big-endian mode.
14665 */
14666 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14667 GRC_MODE_WSWAP_NONFRM_DATA);
14668#ifdef __BIG_ENDIAN
14669 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14670#endif
14671 spin_lock_init(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014672 spin_lock_init(&tp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +000014673 INIT_WORK(&tp->reset_task, tg3_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014674
Matt Carlsond5fe4882008-11-21 17:20:32 -080014675 tp->regs = pci_ioremap_bar(pdev, BAR_0);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010014676 if (!tp->regs) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014677 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014678 err = -ENOMEM;
14679 goto err_out_free_dev;
14680 }
14681
14682 tg3_init_link_config(tp);
14683
Linus Torvalds1da177e2005-04-16 15:20:36 -070014684 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
14685 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014686
Linus Torvalds1da177e2005-04-16 15:20:36 -070014687 dev->ethtool_ops = &tg3_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014688 dev->watchdog_timeo = TG3_TX_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014689 dev->irq = pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014690
14691 err = tg3_get_invariants(tp);
14692 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014693 dev_err(&pdev->dev,
14694 "Problem fetching invariants of chip, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014695 goto err_out_iounmap;
14696 }
14697
Matt Carlson615774f2009-11-13 13:03:39 +000014698 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
Matt Carlson2e9f7a72010-09-15 08:59:56 +000014699 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
Matt Carlsona50d0792010-06-05 17:24:37 +000014700 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
Stephen Hemminger00829822008-11-20 20:14:53 -080014701 dev->netdev_ops = &tg3_netdev_ops;
14702 else
14703 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
14704
14705
Michael Chan4a29cc22006-03-19 13:21:12 -080014706 /* The EPB bridge inside 5714, 5715, and 5780 and any
14707 * device behind the EPB cannot support DMA addresses > 40-bit.
Michael Chan72f2afb2006-03-06 19:28:35 -080014708 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
14709 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
14710 * do DMA address check in tg3_start_xmit().
14711 */
Michael Chan4a29cc22006-03-19 13:21:12 -080014712 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
Yang Hongyang284901a2009-04-06 19:01:15 -070014713 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
Michael Chan4a29cc22006-03-19 13:21:12 -080014714 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
Yang Hongyang50cf1562009-04-06 19:01:14 -070014715 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -080014716#ifdef CONFIG_HIGHMEM
Yang Hongyang6a355282009-04-06 19:01:13 -070014717 dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080014718#endif
Michael Chan4a29cc22006-03-19 13:21:12 -080014719 } else
Yang Hongyang6a355282009-04-06 19:01:13 -070014720 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080014721
14722 /* Configure DMA attributes. */
Yang Hongyang284901a2009-04-06 19:01:15 -070014723 if (dma_mask > DMA_BIT_MASK(32)) {
Michael Chan72f2afb2006-03-06 19:28:35 -080014724 err = pci_set_dma_mask(pdev, dma_mask);
14725 if (!err) {
14726 dev->features |= NETIF_F_HIGHDMA;
14727 err = pci_set_consistent_dma_mask(pdev,
14728 persist_dma_mask);
14729 if (err < 0) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014730 dev_err(&pdev->dev, "Unable to obtain 64 bit "
14731 "DMA for consistent allocations\n");
Michael Chan72f2afb2006-03-06 19:28:35 -080014732 goto err_out_iounmap;
14733 }
14734 }
14735 }
Yang Hongyang284901a2009-04-06 19:01:15 -070014736 if (err || dma_mask == DMA_BIT_MASK(32)) {
14737 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Michael Chan72f2afb2006-03-06 19:28:35 -080014738 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014739 dev_err(&pdev->dev,
14740 "No usable DMA configuration, aborting\n");
Michael Chan72f2afb2006-03-06 19:28:35 -080014741 goto err_out_iounmap;
14742 }
14743 }
14744
Michael Chanfdfec172005-07-25 12:31:48 -070014745 tg3_init_bufmgr_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014746
Matt Carlson507399f2009-11-13 13:03:37 +000014747 /* Selectively allow TSO based on operating conditions */
14748 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
14749 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
14750 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
14751 else {
14752 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
14753 tp->fw_needed = NULL;
14754 }
14755
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080014756 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
Matt Carlson9e9fd122009-01-19 16:57:45 -080014757 tp->fw_needed = FIRMWARE_TG3;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080014758
Michael Chan4e3a7aa2006-03-20 17:47:44 -080014759 /* TSO is on by default on chips that support hardware TSO.
14760 * Firmware TSO on older chips gives lower performance, so it
14761 * is off by default, but can be enabled using ethtool.
14762 */
Matt Carlsone849cdc2009-11-13 13:03:38 +000014763 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014764 (dev->features & NETIF_F_IP_CSUM)) {
Matt Carlsone849cdc2009-11-13 13:03:38 +000014765 dev->features |= NETIF_F_TSO;
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014766 vlan_features_add(dev, NETIF_F_TSO);
14767 }
Matt Carlsone849cdc2009-11-13 13:03:38 +000014768 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
14769 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014770 if (dev->features & NETIF_F_IPV6_CSUM) {
Michael Chanb0026622006-07-03 19:42:14 -070014771 dev->features |= NETIF_F_TSO6;
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014772 vlan_features_add(dev, NETIF_F_TSO6);
14773 }
Matt Carlsone849cdc2009-11-13 13:03:38 +000014774 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
14775 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070014776 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14777 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014778 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014779 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070014780 dev->features |= NETIF_F_TSO_ECN;
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014781 vlan_features_add(dev, NETIF_F_TSO_ECN);
14782 }
Michael Chanb0026622006-07-03 19:42:14 -070014783 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014784
Linus Torvalds1da177e2005-04-16 15:20:36 -070014785 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
14786 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
14787 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
14788 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
14789 tp->rx_pending = 63;
14790 }
14791
Linus Torvalds1da177e2005-04-16 15:20:36 -070014792 err = tg3_get_device_address(tp);
14793 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014794 dev_err(&pdev->dev,
14795 "Could not obtain valid ethernet address, aborting\n");
Matt Carlson026a6c22009-12-03 08:36:24 +000014796 goto err_out_iounmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014797 }
14798
Matt Carlson0d3031d2007-10-10 18:02:43 -070014799 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
Matt Carlson63532392008-11-03 16:49:57 -080014800 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
Al Viro79ea13c2008-01-24 02:06:46 -080014801 if (!tp->aperegs) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014802 dev_err(&pdev->dev,
14803 "Cannot map APE registers, aborting\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070014804 err = -ENOMEM;
Matt Carlson026a6c22009-12-03 08:36:24 +000014805 goto err_out_iounmap;
Matt Carlson0d3031d2007-10-10 18:02:43 -070014806 }
14807
14808 tg3_ape_lock_init(tp);
Matt Carlson7fd76442009-02-25 14:27:20 +000014809
14810 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
14811 tg3_read_dash_ver(tp);
Matt Carlson0d3031d2007-10-10 18:02:43 -070014812 }
14813
Matt Carlsonc88864d2007-11-12 21:07:01 -080014814 /*
14815 * Reset chip in case UNDI or EFI driver did not shutdown
14816 * DMA self test will enable WDMAC and we'll see (spurious)
14817 * pending DMA on the PCI bus at that point.
14818 */
14819 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
14820 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
14821 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
14822 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
14823 }
14824
14825 err = tg3_test_dma(tp);
14826 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014827 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
Matt Carlsonc88864d2007-11-12 21:07:01 -080014828 goto err_out_apeunmap;
14829 }
14830
Matt Carlsonc88864d2007-11-12 21:07:01 -080014831 /* flow control autonegotiation is default behavior */
14832 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
Steve Glendinninge18ce342008-12-16 02:00:00 -080014833 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlsonc88864d2007-11-12 21:07:01 -080014834
Matt Carlson78f90dc2009-11-13 13:03:42 +000014835 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
14836 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
14837 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
Matt Carlson6fd45cb2010-09-15 08:59:57 +000014838 for (i = 0; i < tp->irq_max; i++) {
Matt Carlson78f90dc2009-11-13 13:03:42 +000014839 struct tg3_napi *tnapi = &tp->napi[i];
14840
14841 tnapi->tp = tp;
14842 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
14843
14844 tnapi->int_mbox = intmbx;
14845 if (i < 4)
14846 intmbx += 0x8;
14847 else
14848 intmbx += 0x4;
14849
14850 tnapi->consmbox = rcvmbx;
14851 tnapi->prodmbox = sndmbx;
14852
Matt Carlson66cfd1b2010-09-30 10:34:30 +000014853 if (i)
Matt Carlson78f90dc2009-11-13 13:03:42 +000014854 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
Matt Carlson66cfd1b2010-09-30 10:34:30 +000014855 else
Matt Carlson78f90dc2009-11-13 13:03:42 +000014856 tnapi->coal_now = HOSTCC_MODE_NOW;
Matt Carlson78f90dc2009-11-13 13:03:42 +000014857
14858 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
14859 break;
14860
14861 /*
14862 * If we support MSIX, we'll be using RSS. If we're using
14863 * RSS, the first vector only handles link interrupts and the
14864 * remaining vectors handle rx and tx interrupts. Reuse the
14865 * mailbox values for the next iteration. The values we setup
14866 * above are still useful for the single vectored mode.
14867 */
14868 if (!i)
14869 continue;
14870
14871 rcvmbx += 0x8;
14872
14873 if (sndmbx & 0x4)
14874 sndmbx -= 0x4;
14875 else
14876 sndmbx += 0xc;
14877 }
14878
Matt Carlsonc88864d2007-11-12 21:07:01 -080014879 tg3_init_coal(tp);
14880
Michael Chanc49a1562006-12-17 17:07:29 -080014881 pci_set_drvdata(pdev, dev);
14882
Linus Torvalds1da177e2005-04-16 15:20:36 -070014883 err = register_netdev(dev);
14884 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014885 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070014886 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014887 }
14888
Joe Perches05dbe002010-02-17 19:44:19 +000014889 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
14890 tp->board_part_number,
14891 tp->pci_chip_rev_id,
14892 tg3_bus_string(tp, str),
14893 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014894
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014895 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000014896 struct phy_device *phydev;
14897 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlson5129c3a2010-04-05 10:19:23 +000014898 netdev_info(dev,
14899 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
Joe Perches05dbe002010-02-17 19:44:19 +000014900 phydev->drv->name, dev_name(&phydev->dev));
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014901 } else {
14902 char *ethtype;
14903
14904 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
14905 ethtype = "10/100Base-TX";
14906 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
14907 ethtype = "1000Base-SX";
14908 else
14909 ethtype = "10/100/1000Base-T";
14910
Matt Carlson5129c3a2010-04-05 10:19:23 +000014911 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014912 "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
14913 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
14914 }
Matt Carlsondf59c942008-11-03 16:52:56 -080014915
Joe Perches05dbe002010-02-17 19:44:19 +000014916 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
14917 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
14918 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014919 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
Joe Perches05dbe002010-02-17 19:44:19 +000014920 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
14921 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
14922 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
14923 tp->dma_rwctrl,
14924 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
14925 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014926
14927 return 0;
14928
Matt Carlson0d3031d2007-10-10 18:02:43 -070014929err_out_apeunmap:
14930 if (tp->aperegs) {
14931 iounmap(tp->aperegs);
14932 tp->aperegs = NULL;
14933 }
14934
Linus Torvalds1da177e2005-04-16 15:20:36 -070014935err_out_iounmap:
Michael Chan68929142005-08-09 20:17:14 -070014936 if (tp->regs) {
14937 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070014938 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070014939 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014940
14941err_out_free_dev:
14942 free_netdev(dev);
14943
14944err_out_free_res:
14945 pci_release_regions(pdev);
14946
14947err_out_disable_pdev:
14948 pci_disable_device(pdev);
14949 pci_set_drvdata(pdev, NULL);
14950 return err;
14951}
14952
14953static void __devexit tg3_remove_one(struct pci_dev *pdev)
14954{
14955 struct net_device *dev = pci_get_drvdata(pdev);
14956
14957 if (dev) {
14958 struct tg3 *tp = netdev_priv(dev);
14959
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080014960 if (tp->fw)
14961 release_firmware(tp->fw);
14962
Michael Chan7faa0062006-02-02 17:29:28 -080014963 flush_scheduled_work();
Matt Carlson158d7ab2008-05-29 01:37:54 -070014964
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014965 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
14966 tg3_phy_fini(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070014967 tg3_mdio_fini(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014968 }
Matt Carlson158d7ab2008-05-29 01:37:54 -070014969
Linus Torvalds1da177e2005-04-16 15:20:36 -070014970 unregister_netdev(dev);
Matt Carlson0d3031d2007-10-10 18:02:43 -070014971 if (tp->aperegs) {
14972 iounmap(tp->aperegs);
14973 tp->aperegs = NULL;
14974 }
Michael Chan68929142005-08-09 20:17:14 -070014975 if (tp->regs) {
14976 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070014977 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070014978 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014979 free_netdev(dev);
14980 pci_release_regions(pdev);
14981 pci_disable_device(pdev);
14982 pci_set_drvdata(pdev, NULL);
14983 }
14984}
14985
14986static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
14987{
14988 struct net_device *dev = pci_get_drvdata(pdev);
14989 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070014990 pci_power_t target_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014991 int err;
14992
Michael Chan3e0c95f2007-08-03 20:56:54 -070014993 /* PCI register 4 needs to be saved whether netif_running() or not.
14994 * MSI address and data need to be saved if using MSI and
14995 * netif_running().
14996 */
14997 pci_save_state(pdev);
14998
Linus Torvalds1da177e2005-04-16 15:20:36 -070014999 if (!netif_running(dev))
15000 return 0;
15001
Michael Chan7faa0062006-02-02 17:29:28 -080015002 flush_scheduled_work();
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015003 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015004 tg3_netif_stop(tp);
15005
15006 del_timer_sync(&tp->timer);
15007
David S. Millerf47c11e2005-06-24 20:18:35 -070015008 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015009 tg3_disable_ints(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070015010 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015011
15012 netif_device_detach(dev);
15013
David S. Millerf47c11e2005-06-24 20:18:35 -070015014 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070015015 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan6a9eba12005-12-13 21:08:58 -080015016 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
David S. Millerf47c11e2005-06-24 20:18:35 -070015017 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015018
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070015019 target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
15020
15021 err = tg3_set_power_state(tp, target_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015022 if (err) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015023 int err2;
15024
David S. Millerf47c11e2005-06-24 20:18:35 -070015025 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015026
Michael Chan6a9eba12005-12-13 21:08:58 -080015027 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015028 err2 = tg3_restart_hw(tp, 1);
15029 if (err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070015030 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015031
15032 tp->timer.expires = jiffies + tp->timer_offset;
15033 add_timer(&tp->timer);
15034
15035 netif_device_attach(dev);
15036 tg3_netif_start(tp);
15037
Michael Chanb9ec6c12006-07-25 16:37:27 -070015038out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015039 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015040
15041 if (!err2)
15042 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015043 }
15044
15045 return err;
15046}
15047
15048static int tg3_resume(struct pci_dev *pdev)
15049{
15050 struct net_device *dev = pci_get_drvdata(pdev);
15051 struct tg3 *tp = netdev_priv(dev);
15052 int err;
15053
Michael Chan3e0c95f2007-08-03 20:56:54 -070015054 pci_restore_state(tp->pdev);
15055
Linus Torvalds1da177e2005-04-16 15:20:36 -070015056 if (!netif_running(dev))
15057 return 0;
15058
Michael Chanbc1c7562006-03-20 17:48:03 -080015059 err = tg3_set_power_state(tp, PCI_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015060 if (err)
15061 return err;
15062
15063 netif_device_attach(dev);
15064
David S. Millerf47c11e2005-06-24 20:18:35 -070015065 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015066
Michael Chan6a9eba12005-12-13 21:08:58 -080015067 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Michael Chanb9ec6c12006-07-25 16:37:27 -070015068 err = tg3_restart_hw(tp, 1);
15069 if (err)
15070 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015071
15072 tp->timer.expires = jiffies + tp->timer_offset;
15073 add_timer(&tp->timer);
15074
Linus Torvalds1da177e2005-04-16 15:20:36 -070015075 tg3_netif_start(tp);
15076
Michael Chanb9ec6c12006-07-25 16:37:27 -070015077out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015078 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015079
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015080 if (!err)
15081 tg3_phy_start(tp);
15082
Michael Chanb9ec6c12006-07-25 16:37:27 -070015083 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015084}
15085
15086static struct pci_driver tg3_driver = {
15087 .name = DRV_MODULE_NAME,
15088 .id_table = tg3_pci_tbl,
15089 .probe = tg3_init_one,
15090 .remove = __devexit_p(tg3_remove_one),
15091 .suspend = tg3_suspend,
15092 .resume = tg3_resume
15093};
15094
15095static int __init tg3_init(void)
15096{
Jeff Garzik29917622006-08-19 17:48:59 -040015097 return pci_register_driver(&tg3_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015098}
15099
15100static void __exit tg3_cleanup(void)
15101{
15102 pci_unregister_driver(&tg3_driver);
15103}
15104
15105module_init(tg3_init);
15106module_exit(tg3_cleanup);