blob: 4e18ef27233652332dca9de91c1f374f0a837720 [file] [log] [blame]
Sam Ravnborgf5e706a2008-07-17 21:55:51 -07001#ifndef __SPARC_SYSTEM_H
2#define __SPARC_SYSTEM_H
3
4#include <linux/kernel.h>
5#include <linux/threads.h> /* NR_CPUS */
6#include <linux/thread_info.h>
7
8#include <asm/page.h>
9#include <asm/psr.h>
10#include <asm/ptrace.h>
11#include <asm/btfixup.h>
12#include <asm/smp.h>
13
14#ifndef __ASSEMBLY__
15
16#include <linux/irqflags.h>
17
18/*
19 * Sparc (general) CPU types
20 */
21enum sparc_cpu {
22 sun4 = 0x00,
23 sun4c = 0x01,
24 sun4m = 0x02,
25 sun4d = 0x03,
26 sun4e = 0x04,
27 sun4u = 0x05, /* V8 ploos ploos */
28 sun_unknown = 0x06,
29 ap1000 = 0x07, /* almost a sun4m */
30};
31
32/* Really, userland should not be looking at any of this... */
33#ifdef __KERNEL__
34
35extern enum sparc_cpu sparc_cpu_model;
36
Adrian Bunk5110bd22008-08-31 20:59:37 -070037#define ARCH_SUN4C (sparc_cpu_model==sun4c)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070038
39#define SUN4M_NCPUS 4 /* Architectural limit of sun4m. */
40
41extern char reboot_command[];
42
43extern struct thread_info *current_set[NR_CPUS];
44
45extern unsigned long empty_bad_page;
46extern unsigned long empty_bad_page_table;
47extern unsigned long empty_zero_page;
48
49extern void sun_do_break(void);
50extern int serial_console;
51extern int stop_a_enabled;
52
53static inline int con_is_present(void)
54{
55 return serial_console ? 0 : 1;
56}
57
58/* When a context switch happens we must flush all user windows so that
59 * the windows of the current process are flushed onto its stack. This
60 * way the windows are all clean for the next process and the stack
61 * frames are up to date.
62 */
63extern void flush_user_windows(void);
64extern void kill_user_windows(void);
65extern void synchronize_user_stack(void);
66extern void fpsave(unsigned long *fpregs, unsigned long *fsr,
67 void *fpqueue, unsigned long *fpqdepth);
68
69#ifdef CONFIG_SMP
70#define SWITCH_ENTER(prv) \
71 do { \
72 if (test_tsk_thread_flag(prv, TIF_USEDFPU)) { \
73 put_psr(get_psr() | PSR_EF); \
74 fpsave(&(prv)->thread.float_regs[0], &(prv)->thread.fsr, \
75 &(prv)->thread.fpqueue[0], &(prv)->thread.fpqdepth); \
76 clear_tsk_thread_flag(prv, TIF_USEDFPU); \
77 (prv)->thread.kregs->psr &= ~PSR_EF; \
78 } \
79 } while(0)
80
81#define SWITCH_DO_LAZY_FPU(next) /* */
82#else
83#define SWITCH_ENTER(prv) /* */
84#define SWITCH_DO_LAZY_FPU(nxt) \
85 do { \
86 if (last_task_used_math != (nxt)) \
87 (nxt)->thread.kregs->psr&=~PSR_EF; \
88 } while(0)
89#endif
90
91extern void flushw_all(void);
92
93/*
94 * Flush windows so that the VM switch which follows
95 * would not pull the stack from under us.
96 *
97 * SWITCH_ENTER and SWITH_DO_LAZY_FPU do not work yet (e.g. SMP does not work)
98 * XXX WTF is the above comment? Found in late teen 2.4.x.
99 */
100#define prepare_arch_switch(next) do { \
101 __asm__ __volatile__( \
102 ".globl\tflush_patch_switch\nflush_patch_switch:\n\t" \
103 "save %sp, -0x40, %sp; save %sp, -0x40, %sp; save %sp, -0x40, %sp\n\t" \
104 "save %sp, -0x40, %sp; save %sp, -0x40, %sp; save %sp, -0x40, %sp\n\t" \
105 "save %sp, -0x40, %sp\n\t" \
106 "restore; restore; restore; restore; restore; restore; restore"); \
107} while(0)
108
109 /* Much care has gone into this code, do not touch it.
110 *
111 * We need to loadup regs l0/l1 for the newly forked child
112 * case because the trap return path relies on those registers
113 * holding certain values, gcc is told that they are clobbered.
114 * Gcc needs registers for 3 values in and 1 value out, so we
115 * clobber every non-fixed-usage register besides l2/l3/o4/o5. -DaveM
116 *
117 * Hey Dave, that do not touch sign is too much of an incentive
118 * - Anton & Pete
119 */
120#define switch_to(prev, next, last) do { \
121 SWITCH_ENTER(prev); \
122 SWITCH_DO_LAZY_FPU(next); \
123 cpu_set(smp_processor_id(), next->active_mm->cpu_vm_mask); \
124 __asm__ __volatile__( \
125 "sethi %%hi(here - 0x8), %%o7\n\t" \
126 "mov %%g6, %%g3\n\t" \
127 "or %%o7, %%lo(here - 0x8), %%o7\n\t" \
128 "rd %%psr, %%g4\n\t" \
129 "std %%sp, [%%g6 + %4]\n\t" \
130 "rd %%wim, %%g5\n\t" \
131 "wr %%g4, 0x20, %%psr\n\t" \
132 "nop\n\t" \
133 "std %%g4, [%%g6 + %3]\n\t" \
134 "ldd [%2 + %3], %%g4\n\t" \
135 "mov %2, %%g6\n\t" \
136 ".globl patchme_store_new_current\n" \
137"patchme_store_new_current:\n\t" \
138 "st %2, [%1]\n\t" \
139 "wr %%g4, 0x20, %%psr\n\t" \
140 "nop\n\t" \
141 "nop\n\t" \
142 "nop\n\t" /* LEON needs all 3 nops: load to %sp depends on CWP. */ \
143 "ldd [%%g6 + %4], %%sp\n\t" \
144 "wr %%g5, 0x0, %%wim\n\t" \
145 "ldd [%%sp + 0x00], %%l0\n\t" \
146 "ldd [%%sp + 0x38], %%i6\n\t" \
147 "wr %%g4, 0x0, %%psr\n\t" \
148 "nop\n\t" \
149 "nop\n\t" \
150 "jmpl %%o7 + 0x8, %%g0\n\t" \
151 " ld [%%g3 + %5], %0\n\t" \
152 "here:\n" \
153 : "=&r" (last) \
154 : "r" (&(current_set[hard_smp_processor_id()])), \
155 "r" (task_thread_info(next)), \
156 "i" (TI_KPSR), \
157 "i" (TI_KSP), \
158 "i" (TI_TASK) \
159 : "g1", "g2", "g3", "g4", "g5", "g7", \
160 "l0", "l1", "l3", "l4", "l5", "l6", "l7", \
161 "i0", "i1", "i2", "i3", "i4", "i5", \
162 "o0", "o1", "o2", "o3", "o7"); \
163 } while(0)
164
165/* XXX Change this if we ever use a PSO mode kernel. */
166#define mb() __asm__ __volatile__ ("" : : : "memory")
167#define rmb() mb()
168#define wmb() mb()
169#define read_barrier_depends() do { } while(0)
170#define set_mb(__var, __value) do { __var = __value; mb(); } while(0)
171#define smp_mb() __asm__ __volatile__("":::"memory")
172#define smp_rmb() __asm__ __volatile__("":::"memory")
173#define smp_wmb() __asm__ __volatile__("":::"memory")
174#define smp_read_barrier_depends() do { } while(0)
175
176#define nop() __asm__ __volatile__ ("nop")
177
178/* This has special calling conventions */
179#ifndef CONFIG_SMP
180BTFIXUPDEF_CALL(void, ___xchg32, void)
181#endif
182
183static inline unsigned long xchg_u32(__volatile__ unsigned long *m, unsigned long val)
184{
185#ifdef CONFIG_SMP
186 __asm__ __volatile__("swap [%2], %0"
187 : "=&r" (val)
188 : "0" (val), "r" (m)
189 : "memory");
190 return val;
191#else
192 register unsigned long *ptr asm("g1");
193 register unsigned long ret asm("g2");
194
195 ptr = (unsigned long *) m;
196 ret = val;
197
198 /* Note: this is magic and the nop there is
199 really needed. */
200 __asm__ __volatile__(
201 "mov %%o7, %%g4\n\t"
202 "call ___f____xchg32\n\t"
203 " nop\n\t"
204 : "=&r" (ret)
205 : "0" (ret), "r" (ptr)
206 : "g3", "g4", "g7", "memory", "cc");
207
208 return ret;
209#endif
210}
211
212#define xchg(ptr,x) ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
213
214extern void __xchg_called_with_bad_pointer(void);
215
216static inline unsigned long __xchg(unsigned long x, __volatile__ void * ptr, int size)
217{
218 switch (size) {
219 case 4:
220 return xchg_u32(ptr, x);
221 };
222 __xchg_called_with_bad_pointer();
223 return x;
224}
225
226/* Emulate cmpxchg() the same way we emulate atomics,
227 * by hashing the object address and indexing into an array
228 * of spinlocks to get a bit of performance...
229 *
230 * See arch/sparc/lib/atomic32.c for implementation.
231 *
232 * Cribbed from <asm-parisc/atomic.h>
233 */
234#define __HAVE_ARCH_CMPXCHG 1
235
236/* bug catcher for when unsupported size is used - won't link */
237extern void __cmpxchg_called_with_bad_pointer(void);
238/* we only need to support cmpxchg of a u32 on sparc */
239extern unsigned long __cmpxchg_u32(volatile u32 *m, u32 old, u32 new_);
240
241/* don't worry...optimizer will get rid of most of this */
242static inline unsigned long
243__cmpxchg(volatile void *ptr, unsigned long old, unsigned long new_, int size)
244{
245 switch (size) {
246 case 4:
247 return __cmpxchg_u32((u32 *)ptr, (u32)old, (u32)new_);
248 default:
249 __cmpxchg_called_with_bad_pointer();
250 break;
251 }
252 return old;
253}
254
255#define cmpxchg(ptr, o, n) \
256({ \
257 __typeof__(*(ptr)) _o_ = (o); \
258 __typeof__(*(ptr)) _n_ = (n); \
259 (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
260 (unsigned long)_n_, sizeof(*(ptr))); \
261})
262
263#include <asm-generic/cmpxchg-local.h>
264
265/*
266 * cmpxchg_local and cmpxchg64_local are atomic wrt current CPU. Always make
267 * them available.
268 */
269#define cmpxchg_local(ptr, o, n) \
270 ((__typeof__(*(ptr)))__cmpxchg_local_generic((ptr), (unsigned long)(o),\
271 (unsigned long)(n), sizeof(*(ptr))))
272#define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
273
274extern void die_if_kernel(char *str, struct pt_regs *regs) __attribute__ ((noreturn));
275
276#endif /* __KERNEL__ */
277
278#endif /* __ASSEMBLY__ */
279
280#define arch_align_stack(x) (x)
281
282#endif /* !(__SPARC_SYSTEM_H) */