blob: 4434332c79bcc9115591297a8c7248f5f6c4fb4c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
2 *
3 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
5 * All rights reserved.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the "Software"),
9 * to deal in the Software without restriction, including without limitation
10 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11 * and/or sell copies of the Software, and to permit persons to whom the
12 * Software is furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the next
15 * paragraph) shall be included in all copies or substantial portions of the
16 * Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
22 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
24 * DEALINGS IN THE SOFTWARE.
25 *
26 * Authors:
27 * Kevin E. Martin <martin@valinux.com>
28 * Gareth Hughes <gareth@valinux.com>
29 */
30
31#ifndef __RADEON_DRV_H__
32#define __RADEON_DRV_H__
33
34/* General customization:
35 */
36
37#define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
38
39#define DRIVER_NAME "radeon"
40#define DRIVER_DESC "ATI Radeon"
Dave Airlied6fece02006-06-24 17:04:07 +100041#define DRIVER_DATE "20060524"
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
43/* Interface history:
44 *
45 * 1.1 - ??
46 * 1.2 - Add vertex2 ioctl (keith)
47 * - Add stencil capability to clear ioctl (gareth, keith)
48 * - Increase MAX_TEXTURE_LEVELS (brian)
49 * 1.3 - Add cmdbuf ioctl (keith)
50 * - Add support for new radeon packets (keith)
51 * - Add getparam ioctl (keith)
52 * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
53 * 1.4 - Add scratch registers to get_param ioctl.
54 * 1.5 - Add r200 packets to cmdbuf ioctl
55 * - Add r200 function to init ioctl
56 * - Add 'scalar2' instruction to cmdbuf
57 * 1.6 - Add static GART memory manager
58 * Add irq handler (won't be turned on unless X server knows to)
59 * Add irq ioctls and irq_active getparam.
60 * Add wait command for cmdbuf ioctl
61 * Add GART offset query for getparam
62 * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
63 * and R200_PP_CUBIC_OFFSET_F1_[0..5].
64 * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
65 * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
66 * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
67 * Add 'GET' queries for starting additional clients on different VT's.
68 * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
69 * Add texture rectangle support for r100.
70 * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
Dave Airlieb5e89ed2005-09-25 14:28:13 +100071 * clients use to tell the DRM where they think the framebuffer is
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 * located in the card's address space
73 * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
74 * and GL_EXT_blend_[func|equation]_separate on r200
75 * 1.12- Add R300 CP microcode support - this just loads the CP on r300
Dave Airlied985c102006-01-02 21:32:48 +110076 * (No 3D support yet - just microcode loading).
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
78 * - Add hyperz support, add hyperz flags to clear ioctl.
79 * 1.14- Add support for color tiling
80 * - Add R100/R200 surface allocation/free support
81 * 1.15- Add support for texture micro tiling
82 * - Add support for r100 cube maps
83 * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
84 * texture filtering on r200
Dave Airlie414ed532005-08-16 20:43:16 +100085 * 1.17- Add initial support for R300 (3D).
Dave Airlie9d176012005-09-11 19:55:53 +100086 * 1.18- Add support for GL_ATI_fragment_shader, new packets
87 * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
88 * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
89 * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
Dave Airlieea98a922005-09-11 20:28:11 +100090 * 1.19- Add support for gart table in FB memory and PCIE r300
Dave Airlied985c102006-01-02 21:32:48 +110091 * 1.20- Add support for r300 texrect
92 * 1.21- Add support for card type getparam
Dave Airlie4e5e2e22006-02-18 15:51:35 +110093 * 1.22- Add support for texture cache flushes (R300_TX_CNTL)
Dave Airlied5ea7022006-03-19 19:37:55 +110094 * 1.23- Add new radeon memory map work from benh
Dave Airlieee4621f2006-03-19 19:45:26 +110095 * 1.24- Add general-purpose packet for manipulating scratch registers (r300)
Dave Airlied6fece02006-06-24 17:04:07 +100096 * 1.25- Add support for r200 vertex programs (R200_EMIT_VAP_PVS_CNTL,
97 * new packet type)
Dave Airlief2b04cd2007-05-08 15:19:23 +100098 * 1.26- Add support for variable size PCI(E) gart aperture
99 * 1.27- Add support for IGP GART
Dave Airlieddbee332007-07-11 12:16:01 +1000100 * 1.28- Add support for VBL on CRTC2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 */
102#define DRIVER_MAJOR 1
Dave Airlieddbee332007-07-11 12:16:01 +1000103#define DRIVER_MINOR 28
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104#define DRIVER_PATCHLEVEL 0
105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106/*
107 * Radeon chip families
108 */
109enum radeon_family {
110 CHIP_R100,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 CHIP_RV100,
Dave Airliedfab1152006-03-19 20:01:37 +1100112 CHIP_RS100,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 CHIP_RV200,
114 CHIP_RS200,
Dave Airliedfab1152006-03-19 20:01:37 +1100115 CHIP_R200,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 CHIP_RV250,
Dave Airliedfab1152006-03-19 20:01:37 +1100117 CHIP_RS300,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 CHIP_RV280,
119 CHIP_R300,
Dave Airlie414ed532005-08-16 20:43:16 +1000120 CHIP_R350,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 CHIP_RV350,
Dave Airliedfab1152006-03-19 20:01:37 +1100122 CHIP_RV380,
Dave Airlie414ed532005-08-16 20:43:16 +1000123 CHIP_R420,
Dave Airliedfab1152006-03-19 20:01:37 +1100124 CHIP_RV410,
125 CHIP_RS400,
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000126 CHIP_RV515,
127 CHIP_R520,
128 CHIP_RV530,
129 CHIP_RV560,
130 CHIP_RV570,
131 CHIP_R580,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 CHIP_LAST,
133};
134
135enum radeon_cp_microcode_version {
136 UCODE_R100,
137 UCODE_R200,
138 UCODE_R300,
139};
140
141/*
142 * Chip flags
143 */
144enum radeon_chip_flags {
Dave Airlie54a56ac2006-09-22 04:25:09 +1000145 RADEON_FAMILY_MASK = 0x0000ffffUL,
146 RADEON_FLAGS_MASK = 0xffff0000UL,
147 RADEON_IS_MOBILITY = 0x00010000UL,
148 RADEON_IS_IGP = 0x00020000UL,
149 RADEON_SINGLE_CRTC = 0x00040000UL,
150 RADEON_IS_AGP = 0x00080000UL,
151 RADEON_HAS_HIERZ = 0x00100000UL,
152 RADEON_IS_PCIE = 0x00200000UL,
153 RADEON_NEW_MEMMAP = 0x00400000UL,
154 RADEON_IS_PCI = 0x00800000UL,
Dave Airlief2b04cd2007-05-08 15:19:23 +1000155 RADEON_IS_IGPGART = 0x01000000UL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156};
157
Dave Airlied5ea7022006-03-19 19:37:55 +1100158#define GET_RING_HEAD(dev_priv) (dev_priv->writeback_works ? \
159 DRM_READ32( (dev_priv)->ring_rptr, 0 ) : RADEON_READ(RADEON_CP_RB_RPTR))
Dave Airlied985c102006-01-02 21:32:48 +1100160#define SET_RING_HEAD(dev_priv,val) DRM_WRITE32( (dev_priv)->ring_rptr, 0, (val) )
161
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162typedef struct drm_radeon_freelist {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000163 unsigned int age;
Dave Airlie056219e2007-07-11 16:17:42 +1000164 struct drm_buf *buf;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000165 struct drm_radeon_freelist *next;
166 struct drm_radeon_freelist *prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167} drm_radeon_freelist_t;
168
169typedef struct drm_radeon_ring_buffer {
170 u32 *start;
171 u32 *end;
172 int size;
173 int size_l2qw;
174
Roland Scheidegger576cc452008-02-07 14:59:24 +1000175 int rptr_update; /* Double Words */
176 int rptr_update_l2qw; /* log2 Quad Words */
177
178 int fetch_size; /* Double Words */
179 int fetch_size_l2ow; /* log2 Oct Words */
180
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 u32 tail;
182 u32 tail_mask;
183 int space;
184
185 int high_mark;
186} drm_radeon_ring_buffer_t;
187
188typedef struct drm_radeon_depth_clear_t {
189 u32 rb3d_cntl;
190 u32 rb3d_zstencilcntl;
191 u32 se_cntl;
192} drm_radeon_depth_clear_t;
193
194struct drm_radeon_driver_file_fields {
195 int64_t radeon_fb_delta;
196};
197
198struct mem_block {
199 struct mem_block *next;
200 struct mem_block *prev;
201 int start;
202 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000203 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204};
205
206struct radeon_surface {
207 int refcount;
208 u32 lower;
209 u32 upper;
210 u32 flags;
211};
212
213struct radeon_virt_surface {
214 int surface_index;
215 u32 lower;
216 u32 upper;
217 u32 flags;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000218 struct drm_file *file_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219};
220
221typedef struct drm_radeon_private {
222 drm_radeon_ring_buffer_t ring;
223 drm_radeon_sarea_t *sarea_priv;
224
225 u32 fb_location;
Dave Airlied5ea7022006-03-19 19:37:55 +1100226 u32 fb_size;
227 int new_memmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228
229 int gart_size;
230 u32 gart_vm_start;
231 unsigned long gart_buffers_offset;
232
233 int cp_mode;
234 int cp_running;
235
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000236 drm_radeon_freelist_t *head;
237 drm_radeon_freelist_t *tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 int last_buf;
239 volatile u32 *scratch;
240 int writeback_works;
241
242 int usec_timeout;
243
244 int microcode_version;
245
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 struct {
247 u32 boxes;
248 int freelist_timeouts;
249 int freelist_loops;
250 int requested_bufs;
251 int last_frame_reads;
252 int last_clear_reads;
253 int clears;
254 int texture_uploads;
255 } stats;
256
257 int do_boxes;
258 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
260 u32 color_fmt;
261 unsigned int front_offset;
262 unsigned int front_pitch;
263 unsigned int back_offset;
264 unsigned int back_pitch;
265
266 u32 depth_fmt;
267 unsigned int depth_offset;
268 unsigned int depth_pitch;
269
270 u32 front_pitch_offset;
271 u32 back_pitch_offset;
272 u32 depth_pitch_offset;
273
274 drm_radeon_depth_clear_t depth_clear;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000275
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 unsigned long ring_offset;
277 unsigned long ring_rptr_offset;
278 unsigned long buffers_offset;
279 unsigned long gart_textures_offset;
280
281 drm_local_map_t *sarea;
282 drm_local_map_t *mmio;
283 drm_local_map_t *cp_ring;
284 drm_local_map_t *ring_rptr;
285 drm_local_map_t *gart_textures;
286
287 struct mem_block *gart_heap;
288 struct mem_block *fb_heap;
289
290 /* SW interrupt */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000291 wait_queue_head_t swi_queue;
292 atomic_t swi_emitted;
Dave Airlieddbee332007-07-11 12:16:01 +1000293 int vblank_crtc;
294 uint32_t irq_enable_reg;
295 int irq_enabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
297 struct radeon_surface surfaces[RADEON_MAX_SURFACES];
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000298 struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000300 unsigned long pcigart_offset;
Dave Airlief2b04cd2007-05-08 15:19:23 +1000301 unsigned int pcigart_offset_set;
Dave Airlie55910512007-07-11 16:53:40 +1000302 struct drm_ati_pcigart_info gart_info;
Dave Airlieea98a922005-09-11 20:28:11 +1000303
Dave Airlieee4621f2006-03-19 19:45:26 +1100304 u32 scratch_ages[5];
305
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 /* starting from here on, data is preserved accross an open */
307 uint32_t flags; /* see radeon_chip_flags */
Dave Airlie7fc86862007-11-05 10:45:27 +1000308 unsigned long fb_aper_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309} drm_radeon_private_t;
310
311typedef struct drm_radeon_buf_priv {
312 u32 age;
313} drm_radeon_buf_priv_t;
314
Dave Airlieb3a83632005-09-30 18:37:36 +1000315typedef struct drm_radeon_kcmd_buffer {
316 int bufsz;
317 char *buf;
318 int nbox;
Dave Airliec60ce622007-07-11 15:27:12 +1000319 struct drm_clip_rect __user *boxes;
Dave Airlieb3a83632005-09-30 18:37:36 +1000320} drm_radeon_kcmd_buffer_t;
321
Dave Airlie689b9d72005-09-30 17:09:07 +1000322extern int radeon_no_wb;
Eric Anholtc153f452007-09-03 12:06:45 +1000323extern struct drm_ioctl_desc radeon_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000324extern int radeon_max_ioctl;
325
=?utf-8?q?Michel_D=C3=A4nzer?=1d6bb8e2006-12-15 18:54:35 +1100326/* Check whether the given hardware address is inside the framebuffer or the
327 * GART area.
328 */
329static __inline__ int radeon_check_offset(drm_radeon_private_t *dev_priv,
330 u64 off)
331{
332 u32 fb_start = dev_priv->fb_location;
333 u32 fb_end = fb_start + dev_priv->fb_size - 1;
334 u32 gart_start = dev_priv->gart_vm_start;
335 u32 gart_end = gart_start + dev_priv->gart_size - 1;
336
337 return ((off >= fb_start && off <= fb_end) ||
338 (off >= gart_start && off <= gart_end));
339}
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 /* radeon_cp.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000342extern int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv);
343extern int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv);
344extern int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv);
345extern int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
346extern int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv);
347extern int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv);
348extern int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
349extern int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv);
350extern int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000351extern u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
Dave Airlie84b1fd12007-07-11 15:53:27 +1000353extern void radeon_freelist_reset(struct drm_device * dev);
Dave Airlie056219e2007-07-11 16:17:42 +1000354extern struct drm_buf *radeon_freelist_get(struct drm_device * dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000356extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000358extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
360extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
Dave Airlie836cf042005-07-10 19:27:04 +1000361extern int radeon_presetup(struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362extern int radeon_driver_postcleanup(struct drm_device *dev);
363
Eric Anholtc153f452007-09-03 12:06:45 +1000364extern int radeon_mem_alloc(struct drm_device *dev, void *data, struct drm_file *file_priv);
365extern int radeon_mem_free(struct drm_device *dev, void *data, struct drm_file *file_priv);
366extern int radeon_mem_init_heap(struct drm_device *dev, void *data, struct drm_file *file_priv);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000367extern void radeon_mem_takedown(struct mem_block **heap);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000368extern void radeon_mem_release(struct drm_file *file_priv,
369 struct mem_block *heap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
371 /* radeon_irq.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000372extern int radeon_irq_emit(struct drm_device *dev, void *data, struct drm_file *file_priv);
373extern int radeon_irq_wait(struct drm_device *dev, void *data, struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
Dave Airlie84b1fd12007-07-11 15:53:27 +1000375extern void radeon_do_release(struct drm_device * dev);
376extern int radeon_driver_vblank_wait(struct drm_device * dev,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000377 unsigned int *sequence);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000378extern int radeon_driver_vblank_wait2(struct drm_device * dev,
Dave Airlieddbee332007-07-11 12:16:01 +1000379 unsigned int *sequence);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000380extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000381extern void radeon_driver_irq_preinstall(struct drm_device * dev);
382extern void radeon_driver_irq_postinstall(struct drm_device * dev);
383extern void radeon_driver_irq_uninstall(struct drm_device * dev);
384extern int radeon_vblank_crtc_get(struct drm_device *dev);
385extern int radeon_vblank_crtc_set(struct drm_device *dev, int64_t value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
Dave Airlie22eae942005-11-10 22:16:34 +1100387extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
388extern int radeon_driver_unload(struct drm_device *dev);
389extern int radeon_driver_firstopen(struct drm_device *dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000390extern void radeon_driver_preclose(struct drm_device * dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000391extern void radeon_driver_postclose(struct drm_device * dev, struct drm_file * filp);
392extern void radeon_driver_lastclose(struct drm_device * dev);
393extern int radeon_driver_open(struct drm_device * dev, struct drm_file * filp_priv);
Dave Airlie9a186642005-06-23 21:29:18 +1000394extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
395 unsigned long arg);
396
Dave Airlie414ed532005-08-16 20:43:16 +1000397/* r300_cmdbuf.c */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000398extern void r300_init_reg_flags(struct drm_device *dev);
Dave Airlie414ed532005-08-16 20:43:16 +1000399
Eric Anholt6c340ea2007-08-25 20:23:09 +1000400extern int r300_do_cp_cmdbuf(struct drm_device * dev,
401 struct drm_file *file_priv,
Dave Airlieb3a83632005-09-30 18:37:36 +1000402 drm_radeon_kcmd_buffer_t * cmdbuf);
Dave Airlie414ed532005-08-16 20:43:16 +1000403
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404/* Flags for stats.boxes
405 */
406#define RADEON_BOX_DMA_IDLE 0x1
407#define RADEON_BOX_RING_FULL 0x2
408#define RADEON_BOX_FLIP 0x4
409#define RADEON_BOX_WAIT_IDLE 0x8
410#define RADEON_BOX_TEXTURE_LOAD 0x10
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412/* Register definitions, register access macros and drmAddMap constants
413 * for Radeon kernel driver.
414 */
415
416#define RADEON_AGP_COMMAND 0x0f60
Dave Airlied985c102006-01-02 21:32:48 +1100417#define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
418# define RADEON_AGP_ENABLE (1<<8)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419#define RADEON_AUX_SCISSOR_CNTL 0x26f0
420# define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
421# define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
422# define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
423# define RADEON_SCISSOR_0_ENABLE (1 << 28)
424# define RADEON_SCISSOR_1_ENABLE (1 << 29)
425# define RADEON_SCISSOR_2_ENABLE (1 << 30)
426
427#define RADEON_BUS_CNTL 0x0030
428# define RADEON_BUS_MASTER_DIS (1 << 6)
429
430#define RADEON_CLOCK_CNTL_DATA 0x000c
431# define RADEON_PLL_WR_EN (1 << 7)
432#define RADEON_CLOCK_CNTL_INDEX 0x0008
433#define RADEON_CONFIG_APER_SIZE 0x0108
Dave Airlied985c102006-01-02 21:32:48 +1100434#define RADEON_CONFIG_MEMSIZE 0x00f8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435#define RADEON_CRTC_OFFSET 0x0224
436#define RADEON_CRTC_OFFSET_CNTL 0x0228
437# define RADEON_CRTC_TILE_EN (1 << 15)
438# define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
439#define RADEON_CRTC2_OFFSET 0x0324
440#define RADEON_CRTC2_OFFSET_CNTL 0x0328
441
Dave Airlieea98a922005-09-11 20:28:11 +1000442#define RADEON_PCIE_INDEX 0x0030
443#define RADEON_PCIE_DATA 0x0034
444#define RADEON_PCIE_TX_GART_CNTL 0x10
Dave Airliebc5f4522007-11-05 12:50:58 +1000445# define RADEON_PCIE_TX_GART_EN (1 << 0)
Dave Airlieea98a922005-09-11 20:28:11 +1000446# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0<<1)
447# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1<<1)
448# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3<<1)
449# define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0<<3)
450# define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1<<3)
451# define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1<<5)
452# define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1<<8)
453#define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
454#define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
Dave Airliebc5f4522007-11-05 12:50:58 +1000455#define RADEON_PCIE_TX_GART_BASE 0x13
Dave Airlieea98a922005-09-11 20:28:11 +1000456#define RADEON_PCIE_TX_GART_START_LO 0x14
457#define RADEON_PCIE_TX_GART_START_HI 0x15
458#define RADEON_PCIE_TX_GART_END_LO 0x16
459#define RADEON_PCIE_TX_GART_END_HI 0x17
460
Dave Airlief2b04cd2007-05-08 15:19:23 +1000461#define RADEON_IGPGART_INDEX 0x168
462#define RADEON_IGPGART_DATA 0x16c
463#define RADEON_IGPGART_UNK_18 0x18
464#define RADEON_IGPGART_CTRL 0x2b
465#define RADEON_IGPGART_BASE_ADDR 0x2c
466#define RADEON_IGPGART_FLUSH 0x2e
467#define RADEON_IGPGART_ENABLE 0x38
468#define RADEON_IGPGART_UNK_39 0x39
469
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000470#define R520_MC_IND_INDEX 0x70
471#define R520_MC_IND_WR_EN (1<<24)
472#define R520_MC_IND_DATA 0x74
473
474#define RV515_MC_FB_LOCATION 0x01
475#define RV515_MC_AGP_LOCATION 0x02
476
477#define R520_MC_FB_LOCATION 0x04
478#define R520_MC_AGP_LOCATION 0x05
479
Dave Airlie414ed532005-08-16 20:43:16 +1000480#define RADEON_MPP_TB_CONFIG 0x01c0
481#define RADEON_MEM_CNTL 0x0140
482#define RADEON_MEM_SDRAM_MODE_REG 0x0158
483#define RADEON_AGP_BASE 0x0170
484
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485#define RADEON_RB3D_COLOROFFSET 0x1c40
486#define RADEON_RB3D_COLORPITCH 0x1c48
487
Michel Daenzer3e14a282006-09-22 04:26:35 +1000488#define RADEON_SRC_X_Y 0x1590
489
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490#define RADEON_DP_GUI_MASTER_CNTL 0x146c
491# define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
492# define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
493# define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
494# define RADEON_GMC_BRUSH_NONE (15 << 4)
495# define RADEON_GMC_DST_16BPP (4 << 8)
496# define RADEON_GMC_DST_24BPP (5 << 8)
497# define RADEON_GMC_DST_32BPP (6 << 8)
498# define RADEON_GMC_DST_DATATYPE_SHIFT 8
499# define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
500# define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
501# define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
502# define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
503# define RADEON_GMC_WR_MSK_DIS (1 << 30)
504# define RADEON_ROP3_S 0x00cc0000
505# define RADEON_ROP3_P 0x00f00000
506#define RADEON_DP_WRITE_MASK 0x16cc
Michel Daenzer3e14a282006-09-22 04:26:35 +1000507#define RADEON_SRC_PITCH_OFFSET 0x1428
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508#define RADEON_DST_PITCH_OFFSET 0x142c
509#define RADEON_DST_PITCH_OFFSET_C 0x1c80
510# define RADEON_DST_TILE_LINEAR (0 << 30)
511# define RADEON_DST_TILE_MACRO (1 << 30)
512# define RADEON_DST_TILE_MICRO (2 << 30)
513# define RADEON_DST_TILE_BOTH (3 << 30)
514
515#define RADEON_SCRATCH_REG0 0x15e0
516#define RADEON_SCRATCH_REG1 0x15e4
517#define RADEON_SCRATCH_REG2 0x15e8
518#define RADEON_SCRATCH_REG3 0x15ec
519#define RADEON_SCRATCH_REG4 0x15f0
520#define RADEON_SCRATCH_REG5 0x15f4
521#define RADEON_SCRATCH_UMSK 0x0770
522#define RADEON_SCRATCH_ADDR 0x0774
523
524#define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
525
526#define GET_SCRATCH( x ) (dev_priv->writeback_works \
527 ? DRM_READ32( dev_priv->ring_rptr, RADEON_SCRATCHOFF(x) ) \
528 : RADEON_READ( RADEON_SCRATCH_REG0 + 4*(x) ) )
529
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530#define RADEON_GEN_INT_CNTL 0x0040
531# define RADEON_CRTC_VBLANK_MASK (1 << 0)
Dave Airlieddbee332007-07-11 12:16:01 +1000532# define RADEON_CRTC2_VBLANK_MASK (1 << 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533# define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
534# define RADEON_SW_INT_ENABLE (1 << 25)
535
536#define RADEON_GEN_INT_STATUS 0x0044
537# define RADEON_CRTC_VBLANK_STAT (1 << 0)
Dave Airliebc5f4522007-11-05 12:50:58 +1000538# define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
Dave Airlieddbee332007-07-11 12:16:01 +1000539# define RADEON_CRTC2_VBLANK_STAT (1 << 9)
Dave Airliebc5f4522007-11-05 12:50:58 +1000540# define RADEON_CRTC2_VBLANK_STAT_ACK (1 << 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541# define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
542# define RADEON_SW_INT_TEST (1 << 25)
Dave Airliebc5f4522007-11-05 12:50:58 +1000543# define RADEON_SW_INT_TEST_ACK (1 << 25)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544# define RADEON_SW_INT_FIRE (1 << 26)
545
546#define RADEON_HOST_PATH_CNTL 0x0130
547# define RADEON_HDP_SOFT_RESET (1 << 26)
548# define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
549# define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
550
551#define RADEON_ISYNC_CNTL 0x1724
552# define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
553# define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
554# define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
555# define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
556# define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
557# define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
558
559#define RADEON_RBBM_GUICNTL 0x172c
560# define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
561# define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
562# define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
563# define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
564
565#define RADEON_MC_AGP_LOCATION 0x014c
566#define RADEON_MC_FB_LOCATION 0x0148
567#define RADEON_MCLK_CNTL 0x0012
568# define RADEON_FORCEON_MCLKA (1 << 16)
569# define RADEON_FORCEON_MCLKB (1 << 17)
570# define RADEON_FORCEON_YCLKA (1 << 18)
571# define RADEON_FORCEON_YCLKB (1 << 19)
572# define RADEON_FORCEON_MC (1 << 20)
573# define RADEON_FORCEON_AIC (1 << 21)
574
575#define RADEON_PP_BORDER_COLOR_0 0x1d40
576#define RADEON_PP_BORDER_COLOR_1 0x1d44
577#define RADEON_PP_BORDER_COLOR_2 0x1d48
578#define RADEON_PP_CNTL 0x1c38
579# define RADEON_SCISSOR_ENABLE (1 << 1)
580#define RADEON_PP_LUM_MATRIX 0x1d00
581#define RADEON_PP_MISC 0x1c14
582#define RADEON_PP_ROT_MATRIX_0 0x1d58
583#define RADEON_PP_TXFILTER_0 0x1c54
584#define RADEON_PP_TXOFFSET_0 0x1c5c
585#define RADEON_PP_TXFILTER_1 0x1c6c
586#define RADEON_PP_TXFILTER_2 0x1c84
587
588#define RADEON_RB2D_DSTCACHE_CTLSTAT 0x342c
589# define RADEON_RB2D_DC_FLUSH (3 << 0)
590# define RADEON_RB2D_DC_FREE (3 << 2)
591# define RADEON_RB2D_DC_FLUSH_ALL 0xf
592# define RADEON_RB2D_DC_BUSY (1 << 31)
593#define RADEON_RB3D_CNTL 0x1c3c
594# define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
595# define RADEON_PLANE_MASK_ENABLE (1 << 1)
596# define RADEON_DITHER_ENABLE (1 << 2)
597# define RADEON_ROUND_ENABLE (1 << 3)
598# define RADEON_SCALE_DITHER_ENABLE (1 << 4)
599# define RADEON_DITHER_INIT (1 << 5)
600# define RADEON_ROP_ENABLE (1 << 6)
601# define RADEON_STENCIL_ENABLE (1 << 7)
602# define RADEON_Z_ENABLE (1 << 8)
603# define RADEON_ZBLOCK16 (1 << 15)
604#define RADEON_RB3D_DEPTHOFFSET 0x1c24
605#define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
606#define RADEON_RB3D_DEPTHPITCH 0x1c28
607#define RADEON_RB3D_PLANEMASK 0x1d84
608#define RADEON_RB3D_STENCILREFMASK 0x1d7c
609#define RADEON_RB3D_ZCACHE_MODE 0x3250
610#define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
611# define RADEON_RB3D_ZC_FLUSH (1 << 0)
612# define RADEON_RB3D_ZC_FREE (1 << 2)
613# define RADEON_RB3D_ZC_FLUSH_ALL 0x5
614# define RADEON_RB3D_ZC_BUSY (1 << 31)
Michel Dänzerb9b603d2006-08-07 20:41:53 +1000615#define RADEON_RB3D_DSTCACHE_CTLSTAT 0x325c
616# define RADEON_RB3D_DC_FLUSH (3 << 0)
617# define RADEON_RB3D_DC_FREE (3 << 2)
618# define RADEON_RB3D_DC_FLUSH_ALL 0xf
619# define RADEON_RB3D_DC_BUSY (1 << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
621# define RADEON_Z_TEST_MASK (7 << 4)
622# define RADEON_Z_TEST_ALWAYS (7 << 4)
623# define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
624# define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
625# define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
626# define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
627# define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
628# define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
629# define RADEON_FORCE_Z_DIRTY (1 << 29)
630# define RADEON_Z_WRITE_ENABLE (1 << 30)
631# define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
632#define RADEON_RBBM_SOFT_RESET 0x00f0
633# define RADEON_SOFT_RESET_CP (1 << 0)
634# define RADEON_SOFT_RESET_HI (1 << 1)
635# define RADEON_SOFT_RESET_SE (1 << 2)
636# define RADEON_SOFT_RESET_RE (1 << 3)
637# define RADEON_SOFT_RESET_PP (1 << 4)
638# define RADEON_SOFT_RESET_E2 (1 << 5)
639# define RADEON_SOFT_RESET_RB (1 << 6)
640# define RADEON_SOFT_RESET_HDP (1 << 7)
Roland Scheidegger576cc452008-02-07 14:59:24 +1000641/*
642 * 6:0 Available slots in the FIFO
643 * 8 Host Interface active
644 * 9 CP request active
645 * 10 FIFO request active
646 * 11 Host Interface retry active
647 * 12 CP retry active
648 * 13 FIFO retry active
649 * 14 FIFO pipeline busy
650 * 15 Event engine busy
651 * 16 CP command stream busy
652 * 17 2D engine busy
653 * 18 2D portion of render backend busy
654 * 20 3D setup engine busy
655 * 26 GA engine busy
656 * 27 CBA 2D engine busy
657 * 31 2D engine busy or 3D engine busy or FIFO not empty or CP busy or
658 * command stream queue not empty or Ring Buffer not empty
659 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660#define RADEON_RBBM_STATUS 0x0e40
Roland Scheidegger576cc452008-02-07 14:59:24 +1000661/* Same as the previous RADEON_RBBM_STATUS; this is a mirror of that register. */
662/* #define RADEON_RBBM_STATUS 0x1740 */
663/* bits 6:0 are dword slots available in the cmd fifo */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664# define RADEON_RBBM_FIFOCNT_MASK 0x007f
Roland Scheidegger576cc452008-02-07 14:59:24 +1000665# define RADEON_HIRQ_ON_RBB (1 << 8)
666# define RADEON_CPRQ_ON_RBB (1 << 9)
667# define RADEON_CFRQ_ON_RBB (1 << 10)
668# define RADEON_HIRQ_IN_RTBUF (1 << 11)
669# define RADEON_CPRQ_IN_RTBUF (1 << 12)
670# define RADEON_CFRQ_IN_RTBUF (1 << 13)
671# define RADEON_PIPE_BUSY (1 << 14)
672# define RADEON_ENG_EV_BUSY (1 << 15)
673# define RADEON_CP_CMDSTRM_BUSY (1 << 16)
674# define RADEON_E2_BUSY (1 << 17)
675# define RADEON_RB2D_BUSY (1 << 18)
676# define RADEON_RB3D_BUSY (1 << 19) /* not used on r300 */
677# define RADEON_VAP_BUSY (1 << 20)
678# define RADEON_RE_BUSY (1 << 21) /* not used on r300 */
679# define RADEON_TAM_BUSY (1 << 22) /* not used on r300 */
680# define RADEON_TDM_BUSY (1 << 23) /* not used on r300 */
681# define RADEON_PB_BUSY (1 << 24) /* not used on r300 */
682# define RADEON_TIM_BUSY (1 << 25) /* not used on r300 */
683# define RADEON_GA_BUSY (1 << 26)
684# define RADEON_CBA2D_BUSY (1 << 27)
685# define RADEON_RBBM_ACTIVE (1 << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686#define RADEON_RE_LINE_PATTERN 0x1cd0
687#define RADEON_RE_MISC 0x26c4
688#define RADEON_RE_TOP_LEFT 0x26c0
689#define RADEON_RE_WIDTH_HEIGHT 0x1c44
690#define RADEON_RE_STIPPLE_ADDR 0x1cc8
691#define RADEON_RE_STIPPLE_DATA 0x1ccc
692
693#define RADEON_SCISSOR_TL_0 0x1cd8
694#define RADEON_SCISSOR_BR_0 0x1cdc
695#define RADEON_SCISSOR_TL_1 0x1ce0
696#define RADEON_SCISSOR_BR_1 0x1ce4
697#define RADEON_SCISSOR_TL_2 0x1ce8
698#define RADEON_SCISSOR_BR_2 0x1cec
699#define RADEON_SE_COORD_FMT 0x1c50
700#define RADEON_SE_CNTL 0x1c4c
701# define RADEON_FFACE_CULL_CW (0 << 0)
702# define RADEON_BFACE_SOLID (3 << 1)
703# define RADEON_FFACE_SOLID (3 << 3)
704# define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
705# define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
706# define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
707# define RADEON_ALPHA_SHADE_FLAT (1 << 10)
708# define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
709# define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
710# define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
711# define RADEON_FOG_SHADE_FLAT (1 << 14)
712# define RADEON_FOG_SHADE_GOURAUD (2 << 14)
713# define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
714# define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
715# define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
716# define RADEON_ROUND_MODE_TRUNC (0 << 28)
717# define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
718#define RADEON_SE_CNTL_STATUS 0x2140
719#define RADEON_SE_LINE_WIDTH 0x1db8
720#define RADEON_SE_VPORT_XSCALE 0x1d98
721#define RADEON_SE_ZBIAS_FACTOR 0x1db0
722#define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
723#define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
724#define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
725# define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
726# define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
727#define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
728#define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
729# define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
730#define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
731#define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
732#define RADEON_SURFACE_ACCESS_CLR 0x0bfc
733#define RADEON_SURFACE_CNTL 0x0b00
734# define RADEON_SURF_TRANSLATION_DIS (1 << 8)
735# define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
736# define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
737# define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
738# define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
739# define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
740# define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
741# define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
742# define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
743#define RADEON_SURFACE0_INFO 0x0b0c
744# define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
745# define RADEON_SURF_TILE_MODE_MASK (3 << 16)
746# define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
747# define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
748# define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
749# define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
750#define RADEON_SURFACE0_LOWER_BOUND 0x0b04
751#define RADEON_SURFACE0_UPPER_BOUND 0x0b08
752# define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
753#define RADEON_SURFACE1_INFO 0x0b1c
754#define RADEON_SURFACE1_LOWER_BOUND 0x0b14
755#define RADEON_SURFACE1_UPPER_BOUND 0x0b18
756#define RADEON_SURFACE2_INFO 0x0b2c
757#define RADEON_SURFACE2_LOWER_BOUND 0x0b24
758#define RADEON_SURFACE2_UPPER_BOUND 0x0b28
759#define RADEON_SURFACE3_INFO 0x0b3c
760#define RADEON_SURFACE3_LOWER_BOUND 0x0b34
761#define RADEON_SURFACE3_UPPER_BOUND 0x0b38
762#define RADEON_SURFACE4_INFO 0x0b4c
763#define RADEON_SURFACE4_LOWER_BOUND 0x0b44
764#define RADEON_SURFACE4_UPPER_BOUND 0x0b48
765#define RADEON_SURFACE5_INFO 0x0b5c
766#define RADEON_SURFACE5_LOWER_BOUND 0x0b54
767#define RADEON_SURFACE5_UPPER_BOUND 0x0b58
768#define RADEON_SURFACE6_INFO 0x0b6c
769#define RADEON_SURFACE6_LOWER_BOUND 0x0b64
770#define RADEON_SURFACE6_UPPER_BOUND 0x0b68
771#define RADEON_SURFACE7_INFO 0x0b7c
772#define RADEON_SURFACE7_LOWER_BOUND 0x0b74
773#define RADEON_SURFACE7_UPPER_BOUND 0x0b78
774#define RADEON_SW_SEMAPHORE 0x013c
775
776#define RADEON_WAIT_UNTIL 0x1720
777# define RADEON_WAIT_CRTC_PFLIP (1 << 0)
Dave Airlied985c102006-01-02 21:32:48 +1100778# define RADEON_WAIT_2D_IDLE (1 << 14)
779# define RADEON_WAIT_3D_IDLE (1 << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780# define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
781# define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
782# define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
783
784#define RADEON_RB3D_ZMASKOFFSET 0x3234
785#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
786# define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
787# define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
788
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789/* CP registers */
790#define RADEON_CP_ME_RAM_ADDR 0x07d4
791#define RADEON_CP_ME_RAM_RADDR 0x07d8
792#define RADEON_CP_ME_RAM_DATAH 0x07dc
793#define RADEON_CP_ME_RAM_DATAL 0x07e0
794
795#define RADEON_CP_RB_BASE 0x0700
796#define RADEON_CP_RB_CNTL 0x0704
797# define RADEON_BUF_SWAP_32BIT (2 << 16)
Michel Dänzerae1b1a482006-08-07 20:37:46 +1000798# define RADEON_RB_NO_UPDATE (1 << 27)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799#define RADEON_CP_RB_RPTR_ADDR 0x070c
800#define RADEON_CP_RB_RPTR 0x0710
801#define RADEON_CP_RB_WPTR 0x0714
802
803#define RADEON_CP_RB_WPTR_DELAY 0x0718
804# define RADEON_PRE_WRITE_TIMER_SHIFT 0
805# define RADEON_PRE_WRITE_LIMIT_SHIFT 23
806
807#define RADEON_CP_IB_BASE 0x0738
808
809#define RADEON_CP_CSQ_CNTL 0x0740
810# define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
811# define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
812# define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
813# define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
814# define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
815# define RADEON_CSQ_PRIBM_INDBM (4 << 28)
816# define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
817
818#define RADEON_AIC_CNTL 0x01d0
819# define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
820#define RADEON_AIC_STAT 0x01d4
821#define RADEON_AIC_PT_BASE 0x01d8
822#define RADEON_AIC_LO_ADDR 0x01dc
823#define RADEON_AIC_HI_ADDR 0x01e0
824#define RADEON_AIC_TLB_ADDR 0x01e4
825#define RADEON_AIC_TLB_DATA 0x01e8
826
827/* CP command packets */
828#define RADEON_CP_PACKET0 0x00000000
829# define RADEON_ONE_REG_WR (1 << 15)
830#define RADEON_CP_PACKET1 0x40000000
831#define RADEON_CP_PACKET2 0x80000000
832#define RADEON_CP_PACKET3 0xC0000000
Dave Airlie414ed532005-08-16 20:43:16 +1000833# define RADEON_CP_NOP 0x00001000
834# define RADEON_CP_NEXT_CHAR 0x00001900
835# define RADEON_CP_PLY_NEXTSCAN 0x00001D00
836# define RADEON_CP_SET_SCISSORS 0x00001E00
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000837 /* GEN_INDX_PRIM is unsupported starting with R300 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838# define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
839# define RADEON_WAIT_FOR_IDLE 0x00002600
840# define RADEON_3D_DRAW_VBUF 0x00002800
841# define RADEON_3D_DRAW_IMMD 0x00002900
842# define RADEON_3D_DRAW_INDX 0x00002A00
Dave Airlie414ed532005-08-16 20:43:16 +1000843# define RADEON_CP_LOAD_PALETTE 0x00002C00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844# define RADEON_3D_LOAD_VBPNTR 0x00002F00
845# define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
846# define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
847# define RADEON_3D_CLEAR_ZMASK 0x00003200
Dave Airlie414ed532005-08-16 20:43:16 +1000848# define RADEON_CP_INDX_BUFFER 0x00003300
849# define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
850# define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
851# define RADEON_CP_3D_DRAW_INDX_2 0x00003600
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852# define RADEON_3D_CLEAR_HIZ 0x00003700
Dave Airlie414ed532005-08-16 20:43:16 +1000853# define RADEON_CP_3D_CLEAR_CMASK 0x00003802
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854# define RADEON_CNTL_HOSTDATA_BLT 0x00009400
855# define RADEON_CNTL_PAINT_MULTI 0x00009A00
856# define RADEON_CNTL_BITBLT_MULTI 0x00009B00
857# define RADEON_CNTL_SET_SCISSORS 0xC0001E00
858
859#define RADEON_CP_PACKET_MASK 0xC0000000
860#define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
861#define RADEON_CP_PACKET0_REG_MASK 0x000007ff
862#define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
863#define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
864
865#define RADEON_VTX_Z_PRESENT (1 << 31)
866#define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
867
868#define RADEON_PRIM_TYPE_NONE (0 << 0)
869#define RADEON_PRIM_TYPE_POINT (1 << 0)
870#define RADEON_PRIM_TYPE_LINE (2 << 0)
871#define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
872#define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
873#define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
874#define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
875#define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
876#define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
877#define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
878#define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
879#define RADEON_PRIM_TYPE_MASK 0xf
880#define RADEON_PRIM_WALK_IND (1 << 4)
881#define RADEON_PRIM_WALK_LIST (2 << 4)
882#define RADEON_PRIM_WALK_RING (3 << 4)
883#define RADEON_COLOR_ORDER_BGRA (0 << 6)
884#define RADEON_COLOR_ORDER_RGBA (1 << 6)
885#define RADEON_MAOS_ENABLE (1 << 7)
886#define RADEON_VTX_FMT_R128_MODE (0 << 8)
887#define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
888#define RADEON_NUM_VERTICES_SHIFT 16
889
890#define RADEON_COLOR_FORMAT_CI8 2
891#define RADEON_COLOR_FORMAT_ARGB1555 3
892#define RADEON_COLOR_FORMAT_RGB565 4
893#define RADEON_COLOR_FORMAT_ARGB8888 6
894#define RADEON_COLOR_FORMAT_RGB332 7
895#define RADEON_COLOR_FORMAT_RGB8 9
896#define RADEON_COLOR_FORMAT_ARGB4444 15
897
898#define RADEON_TXFORMAT_I8 0
899#define RADEON_TXFORMAT_AI88 1
900#define RADEON_TXFORMAT_RGB332 2
901#define RADEON_TXFORMAT_ARGB1555 3
902#define RADEON_TXFORMAT_RGB565 4
903#define RADEON_TXFORMAT_ARGB4444 5
904#define RADEON_TXFORMAT_ARGB8888 6
905#define RADEON_TXFORMAT_RGBA8888 7
906#define RADEON_TXFORMAT_Y8 8
907#define RADEON_TXFORMAT_VYUY422 10
908#define RADEON_TXFORMAT_YVYU422 11
909#define RADEON_TXFORMAT_DXT1 12
910#define RADEON_TXFORMAT_DXT23 14
911#define RADEON_TXFORMAT_DXT45 15
912
913#define R200_PP_TXCBLEND_0 0x2f00
914#define R200_PP_TXCBLEND_1 0x2f10
915#define R200_PP_TXCBLEND_2 0x2f20
916#define R200_PP_TXCBLEND_3 0x2f30
917#define R200_PP_TXCBLEND_4 0x2f40
918#define R200_PP_TXCBLEND_5 0x2f50
919#define R200_PP_TXCBLEND_6 0x2f60
920#define R200_PP_TXCBLEND_7 0x2f70
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000921#define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922#define R200_PP_TFACTOR_0 0x2ee0
923#define R200_SE_VTX_FMT_0 0x2088
924#define R200_SE_VAP_CNTL 0x2080
925#define R200_SE_TCL_MATRIX_SEL_0 0x2230
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000926#define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
927#define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
928#define R200_PP_TXFILTER_5 0x2ca0
929#define R200_PP_TXFILTER_4 0x2c80
930#define R200_PP_TXFILTER_3 0x2c60
931#define R200_PP_TXFILTER_2 0x2c40
932#define R200_PP_TXFILTER_1 0x2c20
933#define R200_PP_TXFILTER_0 0x2c00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934#define R200_PP_TXOFFSET_5 0x2d78
935#define R200_PP_TXOFFSET_4 0x2d60
936#define R200_PP_TXOFFSET_3 0x2d48
937#define R200_PP_TXOFFSET_2 0x2d30
938#define R200_PP_TXOFFSET_1 0x2d18
939#define R200_PP_TXOFFSET_0 0x2d00
940
941#define R200_PP_CUBIC_FACES_0 0x2c18
942#define R200_PP_CUBIC_FACES_1 0x2c38
943#define R200_PP_CUBIC_FACES_2 0x2c58
944#define R200_PP_CUBIC_FACES_3 0x2c78
945#define R200_PP_CUBIC_FACES_4 0x2c98
946#define R200_PP_CUBIC_FACES_5 0x2cb8
947#define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
948#define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
949#define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
950#define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
951#define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
952#define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
953#define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
954#define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
955#define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
956#define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
957#define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
958#define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
959#define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
960#define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
961#define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
962#define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
963#define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
964#define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
965#define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
966#define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
967#define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
968#define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
969#define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
970#define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
971#define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
972#define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
973#define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
974#define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
975#define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
976#define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
977
978#define R200_RE_AUX_SCISSOR_CNTL 0x26f0
979#define R200_SE_VTE_CNTL 0x20b0
980#define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
981#define R200_PP_TAM_DEBUG3 0x2d9c
982#define R200_PP_CNTL_X 0x2cc4
983#define R200_SE_VAP_CNTL_STATUS 0x2140
984#define R200_RE_SCISSOR_TL_0 0x1cd8
985#define R200_RE_SCISSOR_TL_1 0x1ce0
986#define R200_RE_SCISSOR_TL_2 0x1ce8
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000987#define R200_RB3D_DEPTHXY_OFFSET 0x1d60
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988#define R200_RE_AUX_SCISSOR_CNTL 0x26f0
989#define R200_SE_VTX_STATE_CNTL 0x2180
990#define R200_RE_POINTSIZE 0x2648
991#define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
992
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000993#define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994#define RADEON_PP_TEX_SIZE_1 0x1d0c
995#define RADEON_PP_TEX_SIZE_2 0x1d14
996
997#define RADEON_PP_CUBIC_FACES_0 0x1d24
998#define RADEON_PP_CUBIC_FACES_1 0x1d28
999#define RADEON_PP_CUBIC_FACES_2 0x1d2c
1000#define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
1001#define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
1002#define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
1003
Dave Airlief2a22792006-06-24 16:55:34 +10001004#define RADEON_SE_TCL_STATE_FLUSH 0x2284
1005
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006#define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
1007#define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
1008#define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
1009#define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
1010#define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
1011#define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
1012#define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
1013#define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
1014#define R200_3D_DRAW_IMMD_2 0xC0003500
1015#define R200_SE_VTX_FMT_1 0x208c
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001016#define R200_RE_CNTL 0x1c50
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017
1018#define R200_RB3D_BLENDCOLOR 0x3218
1019
1020#define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
1021
1022#define R200_PP_TRI_PERF 0x2cf8
1023
Dave Airlie9d176012005-09-11 19:55:53 +10001024#define R200_PP_AFS_0 0x2f80
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001025#define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
Dave Airlie9d176012005-09-11 19:55:53 +10001026
Dave Airlied6fece02006-06-24 17:04:07 +10001027#define R200_VAP_PVS_CNTL_1 0x22D0
1028
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029/* Constants */
1030#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
1031
1032#define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
1033#define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
1034#define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
1035#define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
1036#define RADEON_LAST_DISPATCH 1
1037
1038#define RADEON_MAX_VB_AGE 0x7fffffff
1039#define RADEON_MAX_VB_VERTS (0xffff)
1040
1041#define RADEON_RING_HIGH_MARK 128
1042
Dave Airlieea98a922005-09-11 20:28:11 +10001043#define RADEON_PCIGART_TABLE_SIZE (32*1024)
1044
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045#define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
1046#define RADEON_WRITE(reg,val) DRM_WRITE32( dev_priv->mmio, (reg), (val) )
1047#define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
1048#define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
1049
1050#define RADEON_WRITE_PLL( addr, val ) \
1051do { \
1052 RADEON_WRITE8( RADEON_CLOCK_CNTL_INDEX, \
1053 ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
1054 RADEON_WRITE( RADEON_CLOCK_CNTL_DATA, (val) ); \
1055} while (0)
1056
Dave Airlief2b04cd2007-05-08 15:19:23 +10001057#define RADEON_WRITE_IGPGART( addr, val ) \
1058do { \
1059 RADEON_WRITE( RADEON_IGPGART_INDEX, \
1060 ((addr) & 0x7f) | (1 << 8)); \
1061 RADEON_WRITE( RADEON_IGPGART_DATA, (val) ); \
1062 RADEON_WRITE( RADEON_IGPGART_INDEX, 0x7f ); \
1063} while (0)
1064
Dave Airlieea98a922005-09-11 20:28:11 +10001065#define RADEON_WRITE_PCIE( addr, val ) \
1066do { \
1067 RADEON_WRITE8( RADEON_PCIE_INDEX, \
1068 ((addr) & 0xff)); \
1069 RADEON_WRITE( RADEON_PCIE_DATA, (val) ); \
1070} while (0)
1071
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001072#define RADEON_WRITE_MCIND( addr, val ) \
1073 do { \
1074 RADEON_WRITE(R520_MC_IND_INDEX, 0xff0000 | ((addr) & 0xff)); \
1075 RADEON_WRITE(R520_MC_IND_DATA, (val)); \
1076 RADEON_WRITE(R520_MC_IND_INDEX, 0); \
1077 } while (0)
1078
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079#define CP_PACKET0( reg, n ) \
1080 (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
1081#define CP_PACKET0_TABLE( reg, n ) \
1082 (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
1083#define CP_PACKET1( reg0, reg1 ) \
1084 (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
1085#define CP_PACKET2() \
1086 (RADEON_CP_PACKET2)
1087#define CP_PACKET3( pkt, n ) \
1088 (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
1089
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090/* ================================================================
1091 * Engine control helper macros
1092 */
1093
1094#define RADEON_WAIT_UNTIL_2D_IDLE() do { \
1095 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1096 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
1097 RADEON_WAIT_HOST_IDLECLEAN) ); \
1098} while (0)
1099
1100#define RADEON_WAIT_UNTIL_3D_IDLE() do { \
1101 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1102 OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
1103 RADEON_WAIT_HOST_IDLECLEAN) ); \
1104} while (0)
1105
1106#define RADEON_WAIT_UNTIL_IDLE() do { \
1107 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1108 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
1109 RADEON_WAIT_3D_IDLECLEAN | \
1110 RADEON_WAIT_HOST_IDLECLEAN) ); \
1111} while (0)
1112
1113#define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
1114 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1115 OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
1116} while (0)
1117
1118#define RADEON_FLUSH_CACHE() do { \
Michel Dänzerb9b603d2006-08-07 20:41:53 +10001119 OUT_RING( CP_PACKET0( RADEON_RB3D_DSTCACHE_CTLSTAT, 0 ) ); \
Dave Airlieb15ec362006-08-19 17:43:52 +10001120 OUT_RING( RADEON_RB3D_DC_FLUSH ); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121} while (0)
1122
1123#define RADEON_PURGE_CACHE() do { \
Michel Dänzerb9b603d2006-08-07 20:41:53 +10001124 OUT_RING( CP_PACKET0( RADEON_RB3D_DSTCACHE_CTLSTAT, 0 ) ); \
Dave Airlieb15ec362006-08-19 17:43:52 +10001125 OUT_RING( RADEON_RB3D_DC_FLUSH_ALL ); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126} while (0)
1127
1128#define RADEON_FLUSH_ZCACHE() do { \
1129 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
1130 OUT_RING( RADEON_RB3D_ZC_FLUSH ); \
1131} while (0)
1132
1133#define RADEON_PURGE_ZCACHE() do { \
1134 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
1135 OUT_RING( RADEON_RB3D_ZC_FLUSH_ALL ); \
1136} while (0)
1137
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138/* ================================================================
1139 * Misc helper macros
1140 */
1141
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001142/* Perfbox functionality only.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 */
1144#define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
1145do { \
1146 if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
1147 u32 head = GET_RING_HEAD( dev_priv ); \
1148 if (head == dev_priv->ring.tail) \
1149 dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
1150 } \
1151} while (0)
1152
1153#define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
1154do { \
1155 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv; \
1156 if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
1157 int __ret = radeon_do_cp_idle( dev_priv ); \
1158 if ( __ret ) return __ret; \
1159 sarea_priv->last_dispatch = 0; \
1160 radeon_freelist_reset( dev ); \
1161 } \
1162} while (0)
1163
1164#define RADEON_DISPATCH_AGE( age ) do { \
1165 OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
1166 OUT_RING( age ); \
1167} while (0)
1168
1169#define RADEON_FRAME_AGE( age ) do { \
1170 OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
1171 OUT_RING( age ); \
1172} while (0)
1173
1174#define RADEON_CLEAR_AGE( age ) do { \
1175 OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
1176 OUT_RING( age ); \
1177} while (0)
1178
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179/* ================================================================
1180 * Ring control
1181 */
1182
1183#define RADEON_VERBOSE 0
1184
1185#define RING_LOCALS int write, _nr; unsigned int mask; u32 *ring;
1186
1187#define BEGIN_RING( n ) do { \
1188 if ( RADEON_VERBOSE ) { \
Márton Németh3e684ea2008-01-24 15:58:57 +10001189 DRM_INFO( "BEGIN_RING( %d )\n", (n)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 } \
1191 if ( dev_priv->ring.space <= (n) * sizeof(u32) ) { \
1192 COMMIT_RING(); \
1193 radeon_wait_ring( dev_priv, (n) * sizeof(u32) ); \
1194 } \
1195 _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
1196 ring = dev_priv->ring.start; \
1197 write = dev_priv->ring.tail; \
1198 mask = dev_priv->ring.tail_mask; \
1199} while (0)
1200
1201#define ADVANCE_RING() do { \
1202 if ( RADEON_VERBOSE ) { \
1203 DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
1204 write, dev_priv->ring.tail ); \
1205 } \
1206 if (((dev_priv->ring.tail + _nr) & mask) != write) { \
Dave Airliebc5f4522007-11-05 12:50:58 +10001207 DRM_ERROR( \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
1209 ((dev_priv->ring.tail + _nr) & mask), \
1210 write, __LINE__); \
1211 } else \
1212 dev_priv->ring.tail = write; \
1213} while (0)
1214
1215#define COMMIT_RING() do { \
1216 /* Flush writes to ring */ \
1217 DRM_MEMORYBARRIER(); \
1218 GET_RING_HEAD( dev_priv ); \
1219 RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail ); \
1220 /* read from PCI bus to ensure correct posting */ \
1221 RADEON_READ( RADEON_CP_RB_RPTR ); \
1222} while (0)
1223
1224#define OUT_RING( x ) do { \
1225 if ( RADEON_VERBOSE ) { \
1226 DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
1227 (unsigned int)(x), write ); \
1228 } \
1229 ring[write++] = (x); \
1230 write &= mask; \
1231} while (0)
1232
1233#define OUT_RING_REG( reg, val ) do { \
1234 OUT_RING( CP_PACKET0( reg, 0 ) ); \
1235 OUT_RING( val ); \
1236} while (0)
1237
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238#define OUT_RING_TABLE( tab, sz ) do { \
1239 int _size = (sz); \
1240 int *_tab = (int *)(tab); \
1241 \
1242 if (write + _size > mask) { \
1243 int _i = (mask+1) - write; \
1244 _size -= _i; \
1245 while (_i > 0 ) { \
1246 *(int *)(ring + write) = *_tab++; \
1247 write++; \
1248 _i--; \
1249 } \
1250 write = 0; \
1251 _tab += _i; \
1252 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 while (_size > 0) { \
1254 *(ring + write) = *_tab++; \
1255 write++; \
1256 _size--; \
1257 } \
1258 write &= mask; \
1259} while (0)
1260
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001261#endif /* __RADEON_DRV_H__ */