blob: 63bf9a307c6a8ecd9911cfc4ade2ebfc377cc45f [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070018
19void
Sujithcbe61d82009-02-09 13:27:12 +053020ath9k_hw_write_regs(struct ath_hw *ah, u32 modesIndex, u32 freqIndex,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070021 int regWrites)
22{
Sujith2660b812009-02-09 13:27:26 +053023 REG_WRITE_ARRAY(&ah->iniBB_RfGain, freqIndex, regWrites);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024}
25
26bool
Sujithcbe61d82009-02-09 13:27:12 +053027ath9k_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070028{
29 u32 channelSel = 0;
30 u32 bModeSynth = 0;
31 u32 aModeRefSel = 0;
32 u32 reg32 = 0;
33 u16 freq;
34 struct chan_centers centers;
35
36 ath9k_hw_get_channel_centers(ah, chan, &centers);
37 freq = centers.synth_center;
38
39 if (freq < 4800) {
40 u32 txctl;
41
42 if (((freq - 2192) % 5) == 0) {
43 channelSel = ((freq - 672) * 2 - 3040) / 10;
44 bModeSynth = 0;
45 } else if (((freq - 2224) % 5) == 0) {
46 channelSel = ((freq - 704) * 2 - 3040) / 10;
47 bModeSynth = 1;
48 } else {
Sujithd8baa932009-03-30 15:28:25 +053049 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +053050 "Invalid channel %u MHz\n", freq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070051 return false;
52 }
53
54 channelSel = (channelSel << 2) & 0xff;
55 channelSel = ath9k_hw_reverse_bits(channelSel, 8);
56
57 txctl = REG_READ(ah, AR_PHY_CCK_TX_CTRL);
58 if (freq == 2484) {
59
60 REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
61 txctl | AR_PHY_CCK_TX_CTRL_JAPAN);
62 } else {
63 REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
64 txctl & ~AR_PHY_CCK_TX_CTRL_JAPAN);
65 }
66
67 } else if ((freq % 20) == 0 && freq >= 5120) {
68 channelSel =
69 ath9k_hw_reverse_bits(((freq - 4800) / 20 << 2), 8);
70 aModeRefSel = ath9k_hw_reverse_bits(1, 2);
71 } else if ((freq % 10) == 0) {
72 channelSel =
73 ath9k_hw_reverse_bits(((freq - 4800) / 10 << 1), 8);
74 if (AR_SREV_9100(ah) || AR_SREV_9160_10_OR_LATER(ah))
75 aModeRefSel = ath9k_hw_reverse_bits(2, 2);
76 else
77 aModeRefSel = ath9k_hw_reverse_bits(1, 2);
78 } else if ((freq % 5) == 0) {
79 channelSel = ath9k_hw_reverse_bits((freq - 4800) / 5, 8);
80 aModeRefSel = ath9k_hw_reverse_bits(1, 2);
81 } else {
Sujithd8baa932009-03-30 15:28:25 +053082 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +053083 "Invalid channel %u MHz\n", freq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070084 return false;
85 }
86
87 reg32 =
88 (channelSel << 8) | (aModeRefSel << 2) | (bModeSynth << 1) |
89 (1 << 5) | 0x1;
90
91 REG_WRITE(ah, AR_PHY(0x37), reg32);
92
Sujith2660b812009-02-09 13:27:26 +053093 ah->curchan = chan;
94 ah->curchan_rad_index = -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070095
96 return true;
97}
98
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -070099void ath9k_hw_ar9280_set_channel(struct ath_hw *ah,
100 struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700101{
102 u16 bMode, fracMode, aModeRefSel = 0;
103 u32 freq, ndiv, channelSel = 0, channelFrac = 0, reg32 = 0;
104 struct chan_centers centers;
105 u32 refDivA = 24;
106
107 ath9k_hw_get_channel_centers(ah, chan, &centers);
108 freq = centers.synth_center;
109
110 reg32 = REG_READ(ah, AR_PHY_SYNTH_CONTROL);
111 reg32 &= 0xc0000000;
112
113 if (freq < 4800) {
114 u32 txctl;
115
116 bMode = 1;
117 fracMode = 1;
118 aModeRefSel = 0;
119 channelSel = (freq * 0x10000) / 15;
120
121 txctl = REG_READ(ah, AR_PHY_CCK_TX_CTRL);
122 if (freq == 2484) {
123
124 REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
125 txctl | AR_PHY_CCK_TX_CTRL_JAPAN);
126 } else {
127 REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
128 txctl & ~AR_PHY_CCK_TX_CTRL_JAPAN);
129 }
130 } else {
131 bMode = 0;
132 fracMode = 0;
133
Sujith06d0f062009-02-12 10:06:45 +0530134 switch(ah->eep_ops->get_eeprom(ah, EEP_FRAC_N_5G)) {
135 case 0:
136 if ((freq % 20) == 0) {
137 aModeRefSel = 3;
138 } else if ((freq % 10) == 0) {
139 aModeRefSel = 2;
140 }
141 if (aModeRefSel)
142 break;
143 case 1:
144 default:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700145 aModeRefSel = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700146 fracMode = 1;
147 refDivA = 1;
148 channelSel = (freq * 0x8000) / 15;
149
150 REG_RMW_FIELD(ah, AR_AN_SYNTH9,
151 AR_AN_SYNTH9_REFDIVA, refDivA);
Sujith06d0f062009-02-12 10:06:45 +0530152
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700153 }
Sujith06d0f062009-02-12 10:06:45 +0530154
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700155 if (!fracMode) {
156 ndiv = (freq * (refDivA >> aModeRefSel)) / 60;
157 channelSel = ndiv & 0x1ff;
158 channelFrac = (ndiv & 0xfffffe00) * 2;
159 channelSel = (channelSel << 17) | channelFrac;
160 }
161 }
162
163 reg32 = reg32 |
164 (bMode << 29) |
165 (fracMode << 28) | (aModeRefSel << 26) | (channelSel);
166
167 REG_WRITE(ah, AR_PHY_SYNTH_CONTROL, reg32);
168
Sujith2660b812009-02-09 13:27:26 +0530169 ah->curchan = chan;
170 ah->curchan_rad_index = -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700171}
172
173static void
174ath9k_phy_modify_rx_buffer(u32 *rfBuf, u32 reg32,
175 u32 numBits, u32 firstBit,
176 u32 column)
177{
178 u32 tmp32, mask, arrayEntry, lastBit;
179 int32_t bitPosition, bitsLeft;
180
181 tmp32 = ath9k_hw_reverse_bits(reg32, numBits);
182 arrayEntry = (firstBit - 1) / 8;
183 bitPosition = (firstBit - 1) % 8;
184 bitsLeft = numBits;
185 while (bitsLeft > 0) {
186 lastBit = (bitPosition + bitsLeft > 8) ?
187 8 : bitPosition + bitsLeft;
188 mask = (((1 << lastBit) - 1) ^ ((1 << bitPosition) - 1)) <<
189 (column * 8);
190 rfBuf[arrayEntry] &= ~mask;
191 rfBuf[arrayEntry] |= ((tmp32 << bitPosition) <<
192 (column * 8)) & mask;
193 bitsLeft -= 8 - bitPosition;
194 tmp32 = tmp32 >> (8 - bitPosition);
195 bitPosition = 0;
196 arrayEntry++;
197 }
198}
199
200bool
Sujithcbe61d82009-02-09 13:27:12 +0530201ath9k_hw_set_rf_regs(struct ath_hw *ah, struct ath9k_channel *chan,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700202 u16 modesIndex)
203{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700204 u32 eepMinorRev;
205 u32 ob5GHz = 0, db5GHz = 0;
206 u32 ob2GHz = 0, db2GHz = 0;
207 int regWrites = 0;
208
209 if (AR_SREV_9280_10_OR_LATER(ah))
210 return true;
211
Sujithf74df6f2009-02-09 13:27:24 +0530212 eepMinorRev = ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700213
Sujith2660b812009-02-09 13:27:26 +0530214 RF_BANK_SETUP(ah->analogBank0Data, &ah->iniBank0, 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700215
Sujith2660b812009-02-09 13:27:26 +0530216 RF_BANK_SETUP(ah->analogBank1Data, &ah->iniBank1, 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700217
Sujith2660b812009-02-09 13:27:26 +0530218 RF_BANK_SETUP(ah->analogBank2Data, &ah->iniBank2, 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700219
Sujith2660b812009-02-09 13:27:26 +0530220 RF_BANK_SETUP(ah->analogBank3Data, &ah->iniBank3,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700221 modesIndex);
222 {
223 int i;
Sujith2660b812009-02-09 13:27:26 +0530224 for (i = 0; i < ah->iniBank6TPC.ia_rows; i++) {
225 ah->analogBank6Data[i] =
226 INI_RA(&ah->iniBank6TPC, i, modesIndex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700227 }
228 }
229
230 if (eepMinorRev >= 2) {
231 if (IS_CHAN_2GHZ(chan)) {
Sujithf74df6f2009-02-09 13:27:24 +0530232 ob2GHz = ah->eep_ops->get_eeprom(ah, EEP_OB_2);
233 db2GHz = ah->eep_ops->get_eeprom(ah, EEP_DB_2);
Sujith2660b812009-02-09 13:27:26 +0530234 ath9k_phy_modify_rx_buffer(ah->analogBank6Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700235 ob2GHz, 3, 197, 0);
Sujith2660b812009-02-09 13:27:26 +0530236 ath9k_phy_modify_rx_buffer(ah->analogBank6Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700237 db2GHz, 3, 194, 0);
238 } else {
Sujithf74df6f2009-02-09 13:27:24 +0530239 ob5GHz = ah->eep_ops->get_eeprom(ah, EEP_OB_5);
240 db5GHz = ah->eep_ops->get_eeprom(ah, EEP_DB_5);
Sujith2660b812009-02-09 13:27:26 +0530241 ath9k_phy_modify_rx_buffer(ah->analogBank6Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700242 ob5GHz, 3, 203, 0);
Sujith2660b812009-02-09 13:27:26 +0530243 ath9k_phy_modify_rx_buffer(ah->analogBank6Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700244 db5GHz, 3, 200, 0);
245 }
246 }
247
Sujith2660b812009-02-09 13:27:26 +0530248 RF_BANK_SETUP(ah->analogBank7Data, &ah->iniBank7, 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700249
Sujith2660b812009-02-09 13:27:26 +0530250 REG_WRITE_RF_ARRAY(&ah->iniBank0, ah->analogBank0Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700251 regWrites);
Sujith2660b812009-02-09 13:27:26 +0530252 REG_WRITE_RF_ARRAY(&ah->iniBank1, ah->analogBank1Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700253 regWrites);
Sujith2660b812009-02-09 13:27:26 +0530254 REG_WRITE_RF_ARRAY(&ah->iniBank2, ah->analogBank2Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700255 regWrites);
Sujith2660b812009-02-09 13:27:26 +0530256 REG_WRITE_RF_ARRAY(&ah->iniBank3, ah->analogBank3Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700257 regWrites);
Sujith2660b812009-02-09 13:27:26 +0530258 REG_WRITE_RF_ARRAY(&ah->iniBank6TPC, ah->analogBank6Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700259 regWrites);
Sujith2660b812009-02-09 13:27:26 +0530260 REG_WRITE_RF_ARRAY(&ah->iniBank7, ah->analogBank7Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700261 regWrites);
262
263 return true;
264}
265
266void
Luis R. Rodriguez081b35a2009-08-03 12:24:50 -0700267ath9k_hw_rf_free(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700268{
Luis R. Rodriguez6b827522009-08-03 12:24:49 -0700269#define ATH_FREE_BANK(bank) do { \
270 kfree(bank); \
271 bank = NULL; \
272 } while (0);
Luis R. Rodriguez39a21952009-08-03 12:24:48 -0700273
Luis R. Rodriguez6b827522009-08-03 12:24:49 -0700274 ATH_FREE_BANK(ah->analogBank0Data);
275 ATH_FREE_BANK(ah->analogBank1Data);
276 ATH_FREE_BANK(ah->analogBank2Data);
277 ATH_FREE_BANK(ah->analogBank3Data);
278 ATH_FREE_BANK(ah->analogBank6Data);
279 ATH_FREE_BANK(ah->analogBank6TPCData);
280 ATH_FREE_BANK(ah->analogBank7Data);
281 ATH_FREE_BANK(ah->addac5416_21);
282 ATH_FREE_BANK(ah->bank6Temp);
283#undef ATH_FREE_BANK
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700284}
285
Sujithcbe61d82009-02-09 13:27:12 +0530286bool ath9k_hw_init_rf(struct ath_hw *ah, int *status)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700287{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700288 if (!AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530289 ah->analogBank0Data =
Sujithcbe61d82009-02-09 13:27:12 +0530290 kzalloc((sizeof(u32) *
Sujith2660b812009-02-09 13:27:26 +0530291 ah->iniBank0.ia_rows), GFP_KERNEL);
292 ah->analogBank1Data =
Sujithcbe61d82009-02-09 13:27:12 +0530293 kzalloc((sizeof(u32) *
Sujith2660b812009-02-09 13:27:26 +0530294 ah->iniBank1.ia_rows), GFP_KERNEL);
295 ah->analogBank2Data =
Sujithcbe61d82009-02-09 13:27:12 +0530296 kzalloc((sizeof(u32) *
Sujith2660b812009-02-09 13:27:26 +0530297 ah->iniBank2.ia_rows), GFP_KERNEL);
298 ah->analogBank3Data =
Sujithcbe61d82009-02-09 13:27:12 +0530299 kzalloc((sizeof(u32) *
Sujith2660b812009-02-09 13:27:26 +0530300 ah->iniBank3.ia_rows), GFP_KERNEL);
301 ah->analogBank6Data =
Sujithcbe61d82009-02-09 13:27:12 +0530302 kzalloc((sizeof(u32) *
Sujith2660b812009-02-09 13:27:26 +0530303 ah->iniBank6.ia_rows), GFP_KERNEL);
304 ah->analogBank6TPCData =
Sujithcbe61d82009-02-09 13:27:12 +0530305 kzalloc((sizeof(u32) *
Sujith2660b812009-02-09 13:27:26 +0530306 ah->iniBank6TPC.ia_rows), GFP_KERNEL);
307 ah->analogBank7Data =
Sujithcbe61d82009-02-09 13:27:12 +0530308 kzalloc((sizeof(u32) *
Sujith2660b812009-02-09 13:27:26 +0530309 ah->iniBank7.ia_rows), GFP_KERNEL);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700310
Sujith2660b812009-02-09 13:27:26 +0530311 if (ah->analogBank0Data == NULL
312 || ah->analogBank1Data == NULL
313 || ah->analogBank2Data == NULL
314 || ah->analogBank3Data == NULL
315 || ah->analogBank6Data == NULL
316 || ah->analogBank6TPCData == NULL
317 || ah->analogBank7Data == NULL) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700318 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530319 "Cannot allocate RF banks\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700320 *status = -ENOMEM;
321 return false;
322 }
323
Sujith2660b812009-02-09 13:27:26 +0530324 ah->addac5416_21 =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700325 kzalloc((sizeof(u32) *
Sujith2660b812009-02-09 13:27:26 +0530326 ah->iniAddac.ia_rows *
327 ah->iniAddac.ia_columns), GFP_KERNEL);
328 if (ah->addac5416_21 == NULL) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700329 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith2660b812009-02-09 13:27:26 +0530330 "Cannot allocate addac5416_21\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700331 *status = -ENOMEM;
332 return false;
333 }
334
Sujith2660b812009-02-09 13:27:26 +0530335 ah->bank6Temp =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700336 kzalloc((sizeof(u32) *
Sujith2660b812009-02-09 13:27:26 +0530337 ah->iniBank6.ia_rows), GFP_KERNEL);
338 if (ah->bank6Temp == NULL) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700339 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith2660b812009-02-09 13:27:26 +0530340 "Cannot allocate bank6Temp\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700341 *status = -ENOMEM;
342 return false;
343 }
344 }
345
346 return true;
347}
348
349void
Sujithcbe61d82009-02-09 13:27:12 +0530350ath9k_hw_decrease_chain_power(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700351{
352 int i, regWrites = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700353 u32 bank6SelMask;
Sujith2660b812009-02-09 13:27:26 +0530354 u32 *bank6Temp = ah->bank6Temp;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700355
Sujith1cf68732009-08-13 09:34:32 +0530356 switch (ah->config.diversity_control) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700357 case ATH9K_ANT_FIXED_A:
358 bank6SelMask =
Sujith1cf68732009-08-13 09:34:32 +0530359 (ah->config.antenna_switch_swap & ANTSWAP_AB) ?
360 REDUCE_CHAIN_0 : REDUCE_CHAIN_1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700361 break;
362 case ATH9K_ANT_FIXED_B:
363 bank6SelMask =
Sujith1cf68732009-08-13 09:34:32 +0530364 (ah->config.antenna_switch_swap & ANTSWAP_AB) ?
365 REDUCE_CHAIN_1 : REDUCE_CHAIN_0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700366 break;
367 case ATH9K_ANT_VARIABLE:
368 return;
369 break;
370 default:
371 return;
372 break;
373 }
374
Sujith2660b812009-02-09 13:27:26 +0530375 for (i = 0; i < ah->iniBank6.ia_rows; i++)
376 bank6Temp[i] = ah->analogBank6Data[i];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700377
378 REG_WRITE(ah, AR_PHY_BASE + 0xD8, bank6SelMask);
379
380 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 189, 0);
381 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 190, 0);
382 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 191, 0);
383 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 192, 0);
384 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 193, 0);
385 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 222, 0);
386 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 245, 0);
387 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 246, 0);
388 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 247, 0);
389
Sujith2660b812009-02-09 13:27:26 +0530390 REG_WRITE_RF_ARRAY(&ah->iniBank6, bank6Temp, regWrites);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700391
392 REG_WRITE(ah, AR_PHY_BASE + 0xD8, 0x00000053);
393#ifdef ALTER_SWITCH
394 REG_WRITE(ah, PHY_SWITCH_CHAIN_0,
395 (REG_READ(ah, PHY_SWITCH_CHAIN_0) & ~0x38)
396 | ((REG_READ(ah, PHY_SWITCH_CHAIN_0) >> 3) & 0x38));
397#endif
398}