blob: 7e70c078475b0c34a41cc32ee69c7206191ccaef [file] [log] [blame]
Michael Buesche63e4362008-08-30 10:55:48 +02001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11g LP-PHY driver
5
Michael Buesch6c1bb922009-01-31 16:52:29 +01006 Copyright (c) 2008-2009 Michael Buesch <mb@bu3sch.de>
Michael Buesche63e4362008-08-30 10:55:48 +02007
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING. If not, write to
20 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
21 Boston, MA 02110-1301, USA.
22
23*/
24
25#include "b43.h"
Michael Bueschce1a9ee2009-02-04 19:55:22 +010026#include "main.h"
Michael Buesche63e4362008-08-30 10:55:48 +020027#include "phy_lp.h"
28#include "phy_common.h"
Michael Buesch6c1bb922009-01-31 16:52:29 +010029#include "tables_lpphy.h"
Michael Buesche63e4362008-08-30 10:55:48 +020030
31
Gábor Stefanik588f8372009-08-13 22:46:30 +020032static inline u16 channel2freq_lp(u8 channel)
33{
34 if (channel < 14)
35 return (2407 + 5 * channel);
36 else if (channel == 14)
37 return 2484;
38 else if (channel < 184)
39 return (5000 + 5 * channel);
40 else
41 return (4000 + 5 * channel);
42}
43
44static unsigned int b43_lpphy_op_get_default_chan(struct b43_wldev *dev)
45{
46 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
Gábor Stefanik6bd5f522009-08-25 16:17:48 +020047 return 7; //FIXME temporary - channel 1 is broken
Gábor Stefanik588f8372009-08-13 22:46:30 +020048 return 36;
49}
50
Michael Buesche63e4362008-08-30 10:55:48 +020051static int b43_lpphy_op_allocate(struct b43_wldev *dev)
52{
53 struct b43_phy_lp *lpphy;
54
55 lpphy = kzalloc(sizeof(*lpphy), GFP_KERNEL);
56 if (!lpphy)
57 return -ENOMEM;
58 dev->phy.lp = lpphy;
59
Michael Buesche63e4362008-08-30 10:55:48 +020060 return 0;
61}
62
Michael Bueschfb111372008-09-02 13:00:34 +020063static void b43_lpphy_op_prepare_structs(struct b43_wldev *dev)
64{
65 struct b43_phy *phy = &dev->phy;
66 struct b43_phy_lp *lpphy = phy->lp;
67
68 memset(lpphy, 0, sizeof(*lpphy));
69
70 //TODO
71}
72
73static void b43_lpphy_op_free(struct b43_wldev *dev)
74{
75 struct b43_phy_lp *lpphy = dev->phy.lp;
76
77 kfree(lpphy);
78 dev->phy.lp = NULL;
79}
80
Gábor Stefanik84ec1672009-08-11 21:47:00 +020081static void lpphy_read_band_sprom(struct b43_wldev *dev)
82{
83 struct b43_phy_lp *lpphy = dev->phy.lp;
84 struct ssb_bus *bus = dev->dev->bus;
85 u16 cckpo, maxpwr;
86 u32 ofdmpo;
87 int i;
88
89 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
90 lpphy->tx_isolation_med_band = bus->sprom.tri2g;
91 lpphy->bx_arch = bus->sprom.bxa2g;
92 lpphy->rx_pwr_offset = bus->sprom.rxpo2g;
93 lpphy->rssi_vf = bus->sprom.rssismf2g;
94 lpphy->rssi_vc = bus->sprom.rssismc2g;
95 lpphy->rssi_gs = bus->sprom.rssisav2g;
96 lpphy->txpa[0] = bus->sprom.pa0b0;
97 lpphy->txpa[1] = bus->sprom.pa0b1;
98 lpphy->txpa[2] = bus->sprom.pa0b2;
99 maxpwr = bus->sprom.maxpwr_bg;
100 lpphy->max_tx_pwr_med_band = maxpwr;
101 cckpo = bus->sprom.cck2gpo;
102 ofdmpo = bus->sprom.ofdm2gpo;
103 if (cckpo) {
104 for (i = 0; i < 4; i++) {
105 lpphy->tx_max_rate[i] =
106 maxpwr - (ofdmpo & 0xF) * 2;
107 ofdmpo >>= 4;
108 }
109 ofdmpo = bus->sprom.ofdm2gpo;
110 for (i = 4; i < 15; i++) {
111 lpphy->tx_max_rate[i] =
112 maxpwr - (ofdmpo & 0xF) * 2;
113 ofdmpo >>= 4;
114 }
115 } else {
116 ofdmpo &= 0xFF;
117 for (i = 0; i < 4; i++)
118 lpphy->tx_max_rate[i] = maxpwr;
119 for (i = 4; i < 15; i++)
120 lpphy->tx_max_rate[i] = maxpwr - ofdmpo;
121 }
122 } else { /* 5GHz */
123 lpphy->tx_isolation_low_band = bus->sprom.tri5gl;
124 lpphy->tx_isolation_med_band = bus->sprom.tri5g;
125 lpphy->tx_isolation_hi_band = bus->sprom.tri5gh;
126 lpphy->bx_arch = bus->sprom.bxa5g;
127 lpphy->rx_pwr_offset = bus->sprom.rxpo5g;
128 lpphy->rssi_vf = bus->sprom.rssismf5g;
129 lpphy->rssi_vc = bus->sprom.rssismc5g;
130 lpphy->rssi_gs = bus->sprom.rssisav5g;
131 lpphy->txpa[0] = bus->sprom.pa1b0;
132 lpphy->txpa[1] = bus->sprom.pa1b1;
133 lpphy->txpa[2] = bus->sprom.pa1b2;
134 lpphy->txpal[0] = bus->sprom.pa1lob0;
135 lpphy->txpal[1] = bus->sprom.pa1lob1;
136 lpphy->txpal[2] = bus->sprom.pa1lob2;
137 lpphy->txpah[0] = bus->sprom.pa1hib0;
138 lpphy->txpah[1] = bus->sprom.pa1hib1;
139 lpphy->txpah[2] = bus->sprom.pa1hib2;
140 maxpwr = bus->sprom.maxpwr_al;
141 ofdmpo = bus->sprom.ofdm5glpo;
142 lpphy->max_tx_pwr_low_band = maxpwr;
143 for (i = 4; i < 12; i++) {
144 lpphy->tx_max_ratel[i] = maxpwr - (ofdmpo & 0xF) * 2;
145 ofdmpo >>= 4;
146 }
147 maxpwr = bus->sprom.maxpwr_a;
148 ofdmpo = bus->sprom.ofdm5gpo;
149 lpphy->max_tx_pwr_med_band = maxpwr;
150 for (i = 4; i < 12; i++) {
151 lpphy->tx_max_rate[i] = maxpwr - (ofdmpo & 0xF) * 2;
152 ofdmpo >>= 4;
153 }
154 maxpwr = bus->sprom.maxpwr_ah;
155 ofdmpo = bus->sprom.ofdm5ghpo;
156 lpphy->max_tx_pwr_hi_band = maxpwr;
157 for (i = 4; i < 12; i++) {
158 lpphy->tx_max_rateh[i] = maxpwr - (ofdmpo & 0xF) * 2;
159 ofdmpo >>= 4;
160 }
161 }
162}
163
Gábor Stefanik588f8372009-08-13 22:46:30 +0200164static void lpphy_adjust_gain_table(struct b43_wldev *dev, u32 freq)
Gábor Stefanikc65d6fb2009-08-10 20:39:47 +0200165{
166 struct b43_phy_lp *lpphy = dev->phy.lp;
Gábor Stefanikc65d6fb2009-08-10 20:39:47 +0200167 u16 temp[3];
168 u16 isolation;
169
170 B43_WARN_ON(dev->phy.rev >= 2);
171
172 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
173 isolation = lpphy->tx_isolation_med_band;
174 else if (freq <= 5320)
175 isolation = lpphy->tx_isolation_low_band;
176 else if (freq <= 5700)
177 isolation = lpphy->tx_isolation_med_band;
178 else
179 isolation = lpphy->tx_isolation_hi_band;
180
181 temp[0] = ((isolation - 26) / 12) << 12;
182 temp[1] = temp[0] + 0x1000;
183 temp[2] = temp[0] + 0x2000;
184
185 b43_lptab_write_bulk(dev, B43_LPTAB16(12, 0), 3, temp);
186 b43_lptab_write_bulk(dev, B43_LPTAB16(13, 0), 3, temp);
187}
188
Michael Buescha387cc72009-01-31 14:20:44 +0100189static void lpphy_table_init(struct b43_wldev *dev)
190{
Gábor Stefanik588f8372009-08-13 22:46:30 +0200191 u32 freq = channel2freq_lp(b43_lpphy_op_get_default_chan(dev));
192
Gábor Stefanikc65d6fb2009-08-10 20:39:47 +0200193 if (dev->phy.rev < 2)
194 lpphy_rev0_1_table_init(dev);
195 else
196 lpphy_rev2plus_table_init(dev);
197
198 lpphy_init_tx_gain_table(dev);
199
200 if (dev->phy.rev < 2)
Gábor Stefanik588f8372009-08-13 22:46:30 +0200201 lpphy_adjust_gain_table(dev, freq);
Michael Buescha387cc72009-01-31 14:20:44 +0100202}
203
204static void lpphy_baseband_rev0_1_init(struct b43_wldev *dev)
205{
Gábor Stefanik738f0f42009-08-03 01:28:12 +0200206 struct ssb_bus *bus = dev->dev->bus;
Gábor Stefanik96909e92009-08-16 01:15:49 +0200207 struct b43_phy_lp *lpphy = dev->phy.lp;
Gábor Stefanik738f0f42009-08-03 01:28:12 +0200208 u16 tmp, tmp2;
209
Gábor Stefanik96909e92009-08-16 01:15:49 +0200210 b43_phy_mask(dev, B43_LPPHY_AFE_DAC_CTL, 0xF7FF);
211 b43_phy_write(dev, B43_LPPHY_AFE_CTL, 0);
212 b43_phy_write(dev, B43_LPPHY_AFE_CTL_OVR, 0);
213 b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_0, 0);
214 b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_2, 0);
215 b43_phy_set(dev, B43_LPPHY_AFE_DAC_CTL, 0x0004);
216 b43_phy_maskset(dev, B43_LPPHY_OFDMSYNCTHRESH0, 0xFF00, 0x0078);
217 b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0x83FF, 0x5800);
218 b43_phy_write(dev, B43_LPPHY_ADC_COMPENSATION_CTL, 0x0016);
219 b43_phy_maskset(dev, B43_LPPHY_AFE_ADC_CTL_0, 0xFFF8, 0x0004);
220 b43_phy_maskset(dev, B43_LPPHY_VERYLOWGAINDB, 0x00FF, 0x5400);
221 b43_phy_maskset(dev, B43_LPPHY_HIGAINDB, 0x00FF, 0x2400);
222 b43_phy_maskset(dev, B43_LPPHY_LOWGAINDB, 0x00FF, 0x2100);
223 b43_phy_maskset(dev, B43_LPPHY_VERYLOWGAINDB, 0xFF00, 0x0006);
224 b43_phy_mask(dev, B43_LPPHY_RX_RADIO_CTL, 0xFFFE);
225 b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0xFFE0, 0x0005);
226 b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0xFC10, 0x0180);
227 b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0x83FF, 0x3800);
228 b43_phy_maskset(dev, B43_LPPHY_GAINDIRECTMISMATCH, 0xFFF0, 0x0005);
229 b43_phy_maskset(dev, B43_LPPHY_GAIN_MISMATCH_LIMIT, 0xFFC0, 0x001A);
230 b43_phy_maskset(dev, B43_LPPHY_CRS_ED_THRESH, 0xFF00, 0x00B3);
231 b43_phy_maskset(dev, B43_LPPHY_CRS_ED_THRESH, 0x00FF, 0xAD00);
232 b43_phy_maskset(dev, B43_LPPHY_INPUT_PWRDB,
233 0xFF00, lpphy->rx_pwr_offset);
234 if ((bus->sprom.boardflags_lo & B43_BFL_FEM) &&
235 ((b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
236 (bus->sprom.boardflags_hi & B43_BFH_PAREF))) {
237 /* TODO:
238 * Set the LDO voltage to 0x0028 - FIXME: What is this?
239 * Call sb_pmu_set_ldo_voltage with 4 and the LDO voltage
240 * as arguments
241 * Call sb_pmu_paref_ldo_enable with argument TRUE
242 */
243 if (dev->phy.rev == 0) {
244 b43_phy_maskset(dev, B43_LPPHY_LP_RF_SIGNAL_LUT,
245 0xFFCF, 0x0010);
246 }
247 b43_lptab_write(dev, B43_LPTAB16(11, 7), 60);
248 } else {
249 //TODO: Call ssb_pmu_paref_ldo_enable with argument FALSE
250 b43_phy_maskset(dev, B43_LPPHY_LP_RF_SIGNAL_LUT,
251 0xFFCF, 0x0020);
252 b43_lptab_write(dev, B43_LPTAB16(11, 7), 100);
253 }
254 tmp = lpphy->rssi_vf | lpphy->rssi_vc << 4 | 0xA000;
255 b43_phy_write(dev, B43_LPPHY_AFE_RSSI_CTL_0, tmp);
256 if (bus->sprom.boardflags_hi & B43_BFH_RSSIINV)
257 b43_phy_maskset(dev, B43_LPPHY_AFE_RSSI_CTL_1, 0xF000, 0x0AAA);
258 else
259 b43_phy_maskset(dev, B43_LPPHY_AFE_RSSI_CTL_1, 0xF000, 0x02AA);
260 b43_lptab_write(dev, B43_LPTAB16(11, 1), 24);
261 b43_phy_maskset(dev, B43_LPPHY_RX_RADIO_CTL,
262 0xFFF9, (lpphy->bx_arch << 1));
Gábor Stefanik738f0f42009-08-03 01:28:12 +0200263 if (dev->phy.rev == 1 &&
264 (bus->sprom.boardflags_hi & B43_BFH_FEM_BT)) {
265 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xFFC0, 0x000A);
266 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0x3F00, 0x0900);
267 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xFFC0, 0x000A);
268 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xC0FF, 0x0B00);
269 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xFFC0, 0x000A);
270 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xC0FF, 0x0400);
271 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xFFC0, 0x000A);
272 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xC0FF, 0x0B00);
273 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_5, 0xFFC0, 0x000A);
274 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_5, 0xC0FF, 0x0900);
275 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_6, 0xFFC0, 0x000A);
276 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_6, 0xC0FF, 0x0B00);
277 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_7, 0xFFC0, 0x000A);
278 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_7, 0xC0FF, 0x0900);
279 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_8, 0xFFC0, 0x000A);
280 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_8, 0xC0FF, 0x0B00);
281 } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ ||
282 (bus->boardinfo.type == 0x048A) || ((dev->phy.rev == 0) &&
283 (bus->sprom.boardflags_lo & B43_BFL_FEM))) {
284 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xFFC0, 0x0001);
285 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xC0FF, 0x0400);
286 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xFFC0, 0x0001);
287 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xC0FF, 0x0500);
288 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xFFC0, 0x0002);
289 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xC0FF, 0x0800);
290 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xFFC0, 0x0002);
291 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xC0FF, 0x0A00);
292 } else if (dev->phy.rev == 1 ||
293 (bus->sprom.boardflags_lo & B43_BFL_FEM)) {
294 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xFFC0, 0x0004);
295 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xC0FF, 0x0800);
296 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xFFC0, 0x0004);
297 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xC0FF, 0x0C00);
298 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xFFC0, 0x0002);
299 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xC0FF, 0x0100);
300 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xFFC0, 0x0002);
301 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xC0FF, 0x0300);
302 } else {
303 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xFFC0, 0x000A);
304 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xC0FF, 0x0900);
305 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xFFC0, 0x000A);
306 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xC0FF, 0x0B00);
307 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xFFC0, 0x0006);
308 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xC0FF, 0x0500);
309 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xFFC0, 0x0006);
310 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xC0FF, 0x0700);
311 }
Gábor Stefanik96909e92009-08-16 01:15:49 +0200312 if (dev->phy.rev == 1 && (bus->sprom.boardflags_hi & B43_BFH_PAREF)) {
Gábor Stefanik738f0f42009-08-03 01:28:12 +0200313 b43_phy_copy(dev, B43_LPPHY_TR_LOOKUP_5, B43_LPPHY_TR_LOOKUP_1);
314 b43_phy_copy(dev, B43_LPPHY_TR_LOOKUP_6, B43_LPPHY_TR_LOOKUP_2);
315 b43_phy_copy(dev, B43_LPPHY_TR_LOOKUP_7, B43_LPPHY_TR_LOOKUP_3);
316 b43_phy_copy(dev, B43_LPPHY_TR_LOOKUP_8, B43_LPPHY_TR_LOOKUP_4);
317 }
318 if ((bus->sprom.boardflags_hi & B43_BFH_FEM_BT) &&
319 (bus->chip_id == 0x5354) &&
320 (bus->chip_package == SSB_CHIPPACK_BCM4712S)) {
321 b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x0006);
322 b43_phy_write(dev, B43_LPPHY_GPIO_SELECT, 0x0005);
323 b43_phy_write(dev, B43_LPPHY_GPIO_OUTEN, 0xFFFF);
Gábor Stefanik96909e92009-08-16 01:15:49 +0200324 //FIXME the Broadcom driver caches & delays this HF write!
Gábor Stefanik7c81e982009-08-05 00:25:42 +0200325 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_PR45960W);
Gábor Stefanik738f0f42009-08-03 01:28:12 +0200326 }
327 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
328 b43_phy_set(dev, B43_LPPHY_LP_PHY_CTL, 0x8000);
329 b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x0040);
330 b43_phy_maskset(dev, B43_LPPHY_MINPWR_LEVEL, 0x00FF, 0xA400);
331 b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL, 0xF0FF, 0x0B00);
332 b43_phy_maskset(dev, B43_LPPHY_SYNCPEAKCNT, 0xFFF8, 0x0007);
333 b43_phy_maskset(dev, B43_LPPHY_DSSS_CONFIRM_CNT, 0xFFF8, 0x0003);
334 b43_phy_maskset(dev, B43_LPPHY_DSSS_CONFIRM_CNT, 0xFFC7, 0x0020);
335 b43_phy_mask(dev, B43_LPPHY_IDLEAFTERPKTRXTO, 0x00FF);
336 } else { /* 5GHz */
337 b43_phy_mask(dev, B43_LPPHY_LP_PHY_CTL, 0x7FFF);
338 b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, 0xFFBF);
339 }
340 if (dev->phy.rev == 1) {
341 tmp = b43_phy_read(dev, B43_LPPHY_CLIPCTRTHRESH);
342 tmp2 = (tmp & 0x03E0) >> 5;
343 tmp2 |= tmp << 5;
344 b43_phy_write(dev, B43_LPPHY_4C3, tmp2);
345 tmp = b43_phy_read(dev, B43_LPPHY_OFDMSYNCTHRESH0);
346 tmp2 = (tmp & 0x1F00) >> 8;
347 tmp2 |= tmp << 5;
348 b43_phy_write(dev, B43_LPPHY_4C4, tmp2);
349 tmp = b43_phy_read(dev, B43_LPPHY_VERYLOWGAINDB);
350 tmp2 = tmp & 0x00FF;
351 tmp2 |= tmp << 8;
352 b43_phy_write(dev, B43_LPPHY_4C5, tmp2);
353 }
Michael Buescha387cc72009-01-31 14:20:44 +0100354}
355
Gábor Stefanika3e14f32009-08-10 20:57:06 +0200356static void lpphy_save_dig_flt_state(struct b43_wldev *dev)
357{
358 static const u16 addr[] = {
359 B43_PHY_OFDM(0xC1),
360 B43_PHY_OFDM(0xC2),
361 B43_PHY_OFDM(0xC3),
362 B43_PHY_OFDM(0xC4),
363 B43_PHY_OFDM(0xC5),
364 B43_PHY_OFDM(0xC6),
365 B43_PHY_OFDM(0xC7),
366 B43_PHY_OFDM(0xC8),
367 B43_PHY_OFDM(0xCF),
368 };
369
370 static const u16 coefs[] = {
371 0xDE5E, 0xE832, 0xE331, 0x4D26,
372 0x0026, 0x1420, 0x0020, 0xFE08,
373 0x0008,
374 };
375
376 struct b43_phy_lp *lpphy = dev->phy.lp;
377 int i;
378
379 for (i = 0; i < ARRAY_SIZE(addr); i++) {
380 lpphy->dig_flt_state[i] = b43_phy_read(dev, addr[i]);
381 b43_phy_write(dev, addr[i], coefs[i]);
382 }
383}
384
385static void lpphy_restore_dig_flt_state(struct b43_wldev *dev)
386{
387 static const u16 addr[] = {
388 B43_PHY_OFDM(0xC1),
389 B43_PHY_OFDM(0xC2),
390 B43_PHY_OFDM(0xC3),
391 B43_PHY_OFDM(0xC4),
392 B43_PHY_OFDM(0xC5),
393 B43_PHY_OFDM(0xC6),
394 B43_PHY_OFDM(0xC7),
395 B43_PHY_OFDM(0xC8),
396 B43_PHY_OFDM(0xCF),
397 };
398
399 struct b43_phy_lp *lpphy = dev->phy.lp;
400 int i;
401
402 for (i = 0; i < ARRAY_SIZE(addr); i++)
403 b43_phy_write(dev, addr[i], lpphy->dig_flt_state[i]);
404}
405
Michael Buescha387cc72009-01-31 14:20:44 +0100406static void lpphy_baseband_rev2plus_init(struct b43_wldev *dev)
407{
Michael Buesch686aa5f2009-02-03 19:36:45 +0100408 struct ssb_bus *bus = dev->dev->bus;
Michael Buesch6c1bb922009-01-31 16:52:29 +0100409 struct b43_phy_lp *lpphy = dev->phy.lp;
410
411 b43_phy_write(dev, B43_LPPHY_AFE_DAC_CTL, 0x50);
412 b43_phy_write(dev, B43_LPPHY_AFE_CTL, 0x8800);
413 b43_phy_write(dev, B43_LPPHY_AFE_CTL_OVR, 0);
414 b43_phy_write(dev, B43_LPPHY_AFE_CTL_OVRVAL, 0);
415 b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_0, 0);
416 b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_2, 0);
417 b43_phy_write(dev, B43_PHY_OFDM(0xF9), 0);
418 b43_phy_write(dev, B43_LPPHY_TR_LOOKUP_1, 0);
419 b43_phy_set(dev, B43_LPPHY_ADC_COMPENSATION_CTL, 0x10);
Gábor Stefanika3e14f32009-08-10 20:57:06 +0200420 b43_phy_maskset(dev, B43_LPPHY_OFDMSYNCTHRESH0, 0xFF00, 0xB4);
Michael Buesch6c1bb922009-01-31 16:52:29 +0100421 b43_phy_maskset(dev, B43_LPPHY_DCOFFSETTRANSIENT, 0xF8FF, 0x200);
422 b43_phy_maskset(dev, B43_LPPHY_DCOFFSETTRANSIENT, 0xFF00, 0x7F);
423 b43_phy_maskset(dev, B43_LPPHY_GAINDIRECTMISMATCH, 0xFF0F, 0x40);
424 b43_phy_maskset(dev, B43_LPPHY_PREAMBLECONFIRMTO, 0xFF00, 0x2);
425 b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, ~0x4000);
426 b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, ~0x2000);
427 b43_phy_set(dev, B43_PHY_OFDM(0x10A), 0x1);
Gábor Stefanika3e14f32009-08-10 20:57:06 +0200428 if (bus->boardinfo.rev >= 0x18) {
429 b43_lptab_write(dev, B43_LPTAB32(17, 65), 0xEC);
430 b43_phy_maskset(dev, B43_PHY_OFDM(0x10A), 0xFF01, 0x14);
431 } else {
432 b43_phy_maskset(dev, B43_PHY_OFDM(0x10A), 0xFF01, 0x10);
433 }
Michael Buesch6c1bb922009-01-31 16:52:29 +0100434 b43_phy_maskset(dev, B43_PHY_OFDM(0xDF), 0xFF00, 0xF4);
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100435 b43_phy_maskset(dev, B43_PHY_OFDM(0xDF), 0x00FF, 0xF100);
Michael Buesch6c1bb922009-01-31 16:52:29 +0100436 b43_phy_write(dev, B43_LPPHY_CLIPTHRESH, 0x48);
437 b43_phy_maskset(dev, B43_LPPHY_HIGAINDB, 0xFF00, 0x46);
438 b43_phy_maskset(dev, B43_PHY_OFDM(0xE4), 0xFF00, 0x10);
439 b43_phy_maskset(dev, B43_LPPHY_PWR_THRESH1, 0xFFF0, 0x9);
440 b43_phy_mask(dev, B43_LPPHY_GAINDIRECTMISMATCH, ~0xF);
441 b43_phy_maskset(dev, B43_LPPHY_VERYLOWGAINDB, 0x00FF, 0x5500);
Gábor Stefanik96909e92009-08-16 01:15:49 +0200442 b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0xFC1F, 0xA0);
Michael Buesch6c1bb922009-01-31 16:52:29 +0100443 b43_phy_maskset(dev, B43_LPPHY_GAINDIRECTMISMATCH, 0xE0FF, 0x300);
444 b43_phy_maskset(dev, B43_LPPHY_HIGAINDB, 0x00FF, 0x2A00);
Michael Buesch686aa5f2009-02-03 19:36:45 +0100445 if ((bus->chip_id == 0x4325) && (bus->chip_rev == 0)) {
446 b43_phy_maskset(dev, B43_LPPHY_LOWGAINDB, 0x00FF, 0x2100);
447 b43_phy_maskset(dev, B43_LPPHY_VERYLOWGAINDB, 0xFF00, 0xA);
448 } else {
449 b43_phy_maskset(dev, B43_LPPHY_LOWGAINDB, 0x00FF, 0x1E00);
450 b43_phy_maskset(dev, B43_LPPHY_VERYLOWGAINDB, 0xFF00, 0xD);
451 }
Michael Buesch6c1bb922009-01-31 16:52:29 +0100452 b43_phy_maskset(dev, B43_PHY_OFDM(0xFE), 0xFFE0, 0x1F);
453 b43_phy_maskset(dev, B43_PHY_OFDM(0xFF), 0xFFE0, 0xC);
454 b43_phy_maskset(dev, B43_PHY_OFDM(0x100), 0xFF00, 0x19);
455 b43_phy_maskset(dev, B43_PHY_OFDM(0xFF), 0x03FF, 0x3C00);
456 b43_phy_maskset(dev, B43_PHY_OFDM(0xFE), 0xFC1F, 0x3E0);
457 b43_phy_maskset(dev, B43_PHY_OFDM(0xFF), 0xFFE0, 0xC);
458 b43_phy_maskset(dev, B43_PHY_OFDM(0x100), 0x00FF, 0x1900);
459 b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0x83FF, 0x5800);
460 b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0xFFE0, 0x12);
461 b43_phy_maskset(dev, B43_LPPHY_GAINMISMATCH, 0x0FFF, 0x9000);
462
Gábor Stefanik96909e92009-08-16 01:15:49 +0200463 if ((bus->chip_id == 0x4325) && (bus->chip_rev == 0)) {
Gábor Stefanika3e14f32009-08-10 20:57:06 +0200464 b43_lptab_write(dev, B43_LPTAB16(0x08, 0x14), 0);
465 b43_lptab_write(dev, B43_LPTAB16(0x08, 0x12), 0x40);
466 }
Michael Buesch6c1bb922009-01-31 16:52:29 +0100467
468 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
469 b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x40);
470 b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL, 0xF0FF, 0xB00);
471 b43_phy_maskset(dev, B43_LPPHY_SYNCPEAKCNT, 0xFFF8, 0x6);
472 b43_phy_maskset(dev, B43_LPPHY_MINPWR_LEVEL, 0x00FF, 0x9D00);
473 b43_phy_maskset(dev, B43_LPPHY_MINPWR_LEVEL, 0xFF00, 0xA1);
Gábor Stefanik96909e92009-08-16 01:15:49 +0200474 b43_phy_mask(dev, B43_LPPHY_IDLEAFTERPKTRXTO, 0x00FF);
Michael Buesch6c1bb922009-01-31 16:52:29 +0100475 } else /* 5GHz */
476 b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, ~0x40);
477
478 b43_phy_maskset(dev, B43_LPPHY_CRS_ED_THRESH, 0xFF00, 0xB3);
479 b43_phy_maskset(dev, B43_LPPHY_CRS_ED_THRESH, 0x00FF, 0xAD00);
480 b43_phy_maskset(dev, B43_LPPHY_INPUT_PWRDB, 0xFF00, lpphy->rx_pwr_offset);
481 b43_phy_set(dev, B43_LPPHY_RESET_CTL, 0x44);
482 b43_phy_write(dev, B43_LPPHY_RESET_CTL, 0x80);
483 b43_phy_write(dev, B43_LPPHY_AFE_RSSI_CTL_0, 0xA954);
484 b43_phy_write(dev, B43_LPPHY_AFE_RSSI_CTL_1,
485 0x2000 | ((u16)lpphy->rssi_gs << 10) |
486 ((u16)lpphy->rssi_vc << 4) | lpphy->rssi_vf);
Gábor Stefanika3e14f32009-08-10 20:57:06 +0200487
488 if ((bus->chip_id == 0x4325) && (bus->chip_rev == 0)) {
489 b43_phy_set(dev, B43_LPPHY_AFE_ADC_CTL_0, 0x1C);
490 b43_phy_maskset(dev, B43_LPPHY_AFE_CTL, 0x00FF, 0x8800);
491 b43_phy_maskset(dev, B43_LPPHY_AFE_ADC_CTL_1, 0xFC3C, 0x0400);
492 }
493
494 lpphy_save_dig_flt_state(dev);
Michael Buescha387cc72009-01-31 14:20:44 +0100495}
496
497static void lpphy_baseband_init(struct b43_wldev *dev)
498{
499 lpphy_table_init(dev);
500 if (dev->phy.rev >= 2)
501 lpphy_baseband_rev2plus_init(dev);
502 else
503 lpphy_baseband_rev0_1_init(dev);
504}
505
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100506struct b2062_freqdata {
507 u16 freq;
508 u8 data[6];
509};
510
511/* Initialize the 2062 radio. */
512static void lpphy_2062_init(struct b43_wldev *dev)
513{
Gábor Stefanik1e711be2009-08-14 00:15:17 +0200514 struct b43_phy_lp *lpphy = dev->phy.lp;
Michael Buesch99e0fca2009-02-03 20:06:14 +0100515 struct ssb_bus *bus = dev->dev->bus;
Gábor Stefanik1e711be2009-08-14 00:15:17 +0200516 u32 crystalfreq, tmp, ref;
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100517 unsigned int i;
518 const struct b2062_freqdata *fd = NULL;
519
520 static const struct b2062_freqdata freqdata_tab[] = {
521 { .freq = 12000, .data[0] = 6, .data[1] = 6, .data[2] = 6,
522 .data[3] = 6, .data[4] = 10, .data[5] = 6, },
523 { .freq = 13000, .data[0] = 4, .data[1] = 4, .data[2] = 4,
524 .data[3] = 4, .data[4] = 11, .data[5] = 7, },
525 { .freq = 14400, .data[0] = 3, .data[1] = 3, .data[2] = 3,
526 .data[3] = 3, .data[4] = 12, .data[5] = 7, },
527 { .freq = 16200, .data[0] = 3, .data[1] = 3, .data[2] = 3,
528 .data[3] = 3, .data[4] = 13, .data[5] = 8, },
529 { .freq = 18000, .data[0] = 2, .data[1] = 2, .data[2] = 2,
530 .data[3] = 2, .data[4] = 14, .data[5] = 8, },
531 { .freq = 19200, .data[0] = 1, .data[1] = 1, .data[2] = 1,
532 .data[3] = 1, .data[4] = 14, .data[5] = 9, },
533 };
534
535 b2062_upload_init_table(dev);
536
537 b43_radio_write(dev, B2062_N_TX_CTL3, 0);
538 b43_radio_write(dev, B2062_N_TX_CTL4, 0);
539 b43_radio_write(dev, B2062_N_TX_CTL5, 0);
Gábor Stefanik7e4d8522009-08-16 20:08:13 +0200540 b43_radio_write(dev, B2062_N_TX_CTL6, 0);
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100541 b43_radio_write(dev, B2062_N_PDN_CTL0, 0x40);
542 b43_radio_write(dev, B2062_N_PDN_CTL0, 0);
543 b43_radio_write(dev, B2062_N_CALIB_TS, 0x10);
544 b43_radio_write(dev, B2062_N_CALIB_TS, 0);
Gábor Stefanik7e4d8522009-08-16 20:08:13 +0200545 if (dev->phy.rev > 0) {
546 b43_radio_write(dev, B2062_S_BG_CTL1,
547 (b43_radio_read(dev, B2062_N_COMM2) >> 1) | 0x80);
548 }
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100549 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
550 b43_radio_set(dev, B2062_N_TSSI_CTL0, 0x1);
551 else
552 b43_radio_mask(dev, B2062_N_TSSI_CTL0, ~0x1);
553
Michael Buesch99e0fca2009-02-03 20:06:14 +0100554 /* Get the crystal freq, in Hz. */
555 crystalfreq = bus->chipco.pmu.crystalfreq * 1000;
556
557 B43_WARN_ON(!(bus->chipco.capabilities & SSB_CHIPCO_CAP_PMU));
558 B43_WARN_ON(crystalfreq == 0);
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100559
Gábor Stefanik5269102e2009-08-16 18:05:09 +0200560 if (crystalfreq <= 30000000) {
Gábor Stefanik1e711be2009-08-14 00:15:17 +0200561 lpphy->pdiv = 1;
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100562 b43_radio_mask(dev, B2062_S_RFPLL_CTL1, 0xFFFB);
563 } else {
Gábor Stefanik1e711be2009-08-14 00:15:17 +0200564 lpphy->pdiv = 2;
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100565 b43_radio_set(dev, B2062_S_RFPLL_CTL1, 0x4);
566 }
567
Gábor Stefanik5269102e2009-08-16 18:05:09 +0200568 tmp = (((800000000 * lpphy->pdiv + crystalfreq) /
569 (2 * crystalfreq)) - 8) & 0xFF;
570 b43_radio_write(dev, B2062_S_RFPLL_CTL7, tmp);
571
572 tmp = (((100 * crystalfreq + 16000000 * lpphy->pdiv) /
573 (32000000 * lpphy->pdiv)) - 1) & 0xFF;
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100574 b43_radio_write(dev, B2062_S_RFPLL_CTL18, tmp);
575
Gábor Stefanik5269102e2009-08-16 18:05:09 +0200576 tmp = (((2 * crystalfreq + 1000000 * lpphy->pdiv) /
577 (2000000 * lpphy->pdiv)) - 1) & 0xFF;
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100578 b43_radio_write(dev, B2062_S_RFPLL_CTL19, tmp);
579
Gábor Stefanik1e711be2009-08-14 00:15:17 +0200580 ref = (1000 * lpphy->pdiv + 2 * crystalfreq) / (2000 * lpphy->pdiv);
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100581 ref &= 0xFFFF;
582 for (i = 0; i < ARRAY_SIZE(freqdata_tab); i++) {
583 if (ref < freqdata_tab[i].freq) {
584 fd = &freqdata_tab[i];
585 break;
586 }
587 }
Michael Buesch99e0fca2009-02-03 20:06:14 +0100588 if (!fd)
589 fd = &freqdata_tab[ARRAY_SIZE(freqdata_tab) - 1];
590 b43dbg(dev->wl, "b2062: Using crystal tab entry %u kHz.\n",
591 fd->freq); /* FIXME: Keep this printk until the code is fully debugged. */
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100592
593 b43_radio_write(dev, B2062_S_RFPLL_CTL8,
594 ((u16)(fd->data[1]) << 4) | fd->data[0]);
595 b43_radio_write(dev, B2062_S_RFPLL_CTL9,
Michael Buesch99e0fca2009-02-03 20:06:14 +0100596 ((u16)(fd->data[3]) << 4) | fd->data[2]);
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100597 b43_radio_write(dev, B2062_S_RFPLL_CTL10, fd->data[4]);
598 b43_radio_write(dev, B2062_S_RFPLL_CTL11, fd->data[5]);
599}
600
601/* Initialize the 2063 radio. */
602static void lpphy_2063_init(struct b43_wldev *dev)
Michael Buescha387cc72009-01-31 14:20:44 +0100603{
Gábor Stefanikc10e47f2009-08-04 23:57:32 +0200604 b2063_upload_init_table(dev);
605 b43_radio_write(dev, B2063_LOGEN_SP5, 0);
606 b43_radio_set(dev, B2063_COMM8, 0x38);
607 b43_radio_write(dev, B2063_REG_SP1, 0x56);
608 b43_radio_mask(dev, B2063_RX_BB_CTL2, ~0x2);
609 b43_radio_write(dev, B2063_PA_SP7, 0);
610 b43_radio_write(dev, B2063_TX_RF_SP6, 0x20);
611 b43_radio_write(dev, B2063_TX_RF_SP9, 0x40);
Gábor Stefanik5791ce12009-08-18 22:08:31 +0200612 if (dev->phy.rev == 2) {
613 b43_radio_write(dev, B2063_PA_SP3, 0xa0);
614 b43_radio_write(dev, B2063_PA_SP4, 0xa0);
615 b43_radio_write(dev, B2063_PA_SP2, 0x18);
616 } else {
617 b43_radio_write(dev, B2063_PA_SP3, 0x20);
618 b43_radio_write(dev, B2063_PA_SP2, 0x20);
619 }
Michael Buescha387cc72009-01-31 14:20:44 +0100620}
621
Gábor Stefanik3281d952009-08-09 20:15:09 +0200622struct lpphy_stx_table_entry {
623 u16 phy_offset;
624 u16 phy_shift;
625 u16 rf_addr;
626 u16 rf_shift;
627 u16 mask;
628};
629
630static const struct lpphy_stx_table_entry lpphy_stx_table[] = {
631 { .phy_offset = 2, .phy_shift = 6, .rf_addr = 0x3d, .rf_shift = 3, .mask = 0x01, },
632 { .phy_offset = 1, .phy_shift = 12, .rf_addr = 0x4c, .rf_shift = 1, .mask = 0x01, },
633 { .phy_offset = 1, .phy_shift = 8, .rf_addr = 0x50, .rf_shift = 0, .mask = 0x7f, },
634 { .phy_offset = 0, .phy_shift = 8, .rf_addr = 0x44, .rf_shift = 0, .mask = 0xff, },
635 { .phy_offset = 1, .phy_shift = 0, .rf_addr = 0x4a, .rf_shift = 0, .mask = 0xff, },
636 { .phy_offset = 0, .phy_shift = 4, .rf_addr = 0x4d, .rf_shift = 0, .mask = 0xff, },
637 { .phy_offset = 1, .phy_shift = 4, .rf_addr = 0x4e, .rf_shift = 0, .mask = 0xff, },
638 { .phy_offset = 0, .phy_shift = 12, .rf_addr = 0x4f, .rf_shift = 0, .mask = 0x0f, },
639 { .phy_offset = 1, .phy_shift = 0, .rf_addr = 0x4f, .rf_shift = 4, .mask = 0x0f, },
640 { .phy_offset = 3, .phy_shift = 0, .rf_addr = 0x49, .rf_shift = 0, .mask = 0x0f, },
641 { .phy_offset = 4, .phy_shift = 3, .rf_addr = 0x46, .rf_shift = 4, .mask = 0x07, },
642 { .phy_offset = 3, .phy_shift = 15, .rf_addr = 0x46, .rf_shift = 0, .mask = 0x01, },
643 { .phy_offset = 4, .phy_shift = 0, .rf_addr = 0x46, .rf_shift = 1, .mask = 0x07, },
644 { .phy_offset = 3, .phy_shift = 8, .rf_addr = 0x48, .rf_shift = 4, .mask = 0x07, },
645 { .phy_offset = 3, .phy_shift = 11, .rf_addr = 0x48, .rf_shift = 0, .mask = 0x0f, },
646 { .phy_offset = 3, .phy_shift = 4, .rf_addr = 0x49, .rf_shift = 4, .mask = 0x0f, },
647 { .phy_offset = 2, .phy_shift = 15, .rf_addr = 0x45, .rf_shift = 0, .mask = 0x01, },
648 { .phy_offset = 5, .phy_shift = 13, .rf_addr = 0x52, .rf_shift = 4, .mask = 0x07, },
649 { .phy_offset = 6, .phy_shift = 0, .rf_addr = 0x52, .rf_shift = 7, .mask = 0x01, },
650 { .phy_offset = 5, .phy_shift = 3, .rf_addr = 0x41, .rf_shift = 5, .mask = 0x07, },
651 { .phy_offset = 5, .phy_shift = 6, .rf_addr = 0x41, .rf_shift = 0, .mask = 0x0f, },
652 { .phy_offset = 5, .phy_shift = 10, .rf_addr = 0x42, .rf_shift = 5, .mask = 0x07, },
653 { .phy_offset = 4, .phy_shift = 15, .rf_addr = 0x42, .rf_shift = 0, .mask = 0x01, },
654 { .phy_offset = 5, .phy_shift = 0, .rf_addr = 0x42, .rf_shift = 1, .mask = 0x07, },
655 { .phy_offset = 4, .phy_shift = 11, .rf_addr = 0x43, .rf_shift = 4, .mask = 0x0f, },
656 { .phy_offset = 4, .phy_shift = 7, .rf_addr = 0x43, .rf_shift = 0, .mask = 0x0f, },
657 { .phy_offset = 4, .phy_shift = 6, .rf_addr = 0x45, .rf_shift = 1, .mask = 0x01, },
658 { .phy_offset = 2, .phy_shift = 7, .rf_addr = 0x40, .rf_shift = 4, .mask = 0x0f, },
659 { .phy_offset = 2, .phy_shift = 11, .rf_addr = 0x40, .rf_shift = 0, .mask = 0x0f, },
660};
661
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100662static void lpphy_sync_stx(struct b43_wldev *dev)
663{
Gábor Stefanik3281d952009-08-09 20:15:09 +0200664 const struct lpphy_stx_table_entry *e;
665 unsigned int i;
666 u16 tmp;
667
668 for (i = 0; i < ARRAY_SIZE(lpphy_stx_table); i++) {
669 e = &lpphy_stx_table[i];
670 tmp = b43_radio_read(dev, e->rf_addr);
671 tmp >>= e->rf_shift;
672 tmp <<= e->phy_shift;
673 b43_phy_maskset(dev, B43_PHY_OFDM(0xF2 + e->phy_offset),
Gábor Stefanikd44517f2009-08-11 00:54:26 +0200674 ~(e->mask << e->phy_shift), tmp);
Gábor Stefanik3281d952009-08-09 20:15:09 +0200675 }
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100676}
677
678static void lpphy_radio_init(struct b43_wldev *dev)
679{
680 /* The radio is attached through the 4wire bus. */
681 b43_phy_set(dev, B43_LPPHY_FOURWIRE_CTL, 0x2);
682 udelay(1);
683 b43_phy_mask(dev, B43_LPPHY_FOURWIRE_CTL, 0xFFFD);
684 udelay(1);
685
Gábor Stefanik5269102e2009-08-16 18:05:09 +0200686 if (dev->phy.radio_ver == 0x2062) {
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100687 lpphy_2062_init(dev);
688 } else {
689 lpphy_2063_init(dev);
690 lpphy_sync_stx(dev);
691 b43_phy_write(dev, B43_PHY_OFDM(0xF0), 0x5F80);
692 b43_phy_write(dev, B43_PHY_OFDM(0xF1), 0);
Gábor Stefanik3281d952009-08-09 20:15:09 +0200693 if (dev->dev->bus->chip_id == 0x4325) {
694 // TODO SSB PMU recalibration
695 }
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100696 }
697}
698
Gábor Stefanik560ad812009-08-13 14:19:02 +0200699struct lpphy_iq_est { u32 iq_prod, i_pwr, q_pwr; };
700
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200701static void lpphy_set_rc_cap(struct b43_wldev *dev)
702{
Gábor Stefanik5269102e2009-08-16 18:05:09 +0200703 struct b43_phy_lp *lpphy = dev->phy.lp;
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200704
Gábor Stefanik5269102e2009-08-16 18:05:09 +0200705 u8 rc_cap = (lpphy->rc_cap & 0x1F) >> 1;
706
707 if (dev->phy.rev == 1) //FIXME check channel 14!
Gábor Stefanik6bd5f522009-08-25 16:17:48 +0200708 rc_cap = min_t(u8, rc_cap + 5, 15);
Gábor Stefanik5269102e2009-08-16 18:05:09 +0200709
710 b43_radio_write(dev, B2062_N_RXBB_CALIB2,
711 max_t(u8, lpphy->rc_cap - 4, 0x80));
712 b43_radio_write(dev, B2062_N_TX_CTL_A, rc_cap | 0x80);
713 b43_radio_write(dev, B2062_S_RXG_CNT16,
714 ((lpphy->rc_cap & 0x1F) >> 2) | 0x80);
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200715}
716
Gábor Stefanik560ad812009-08-13 14:19:02 +0200717static u8 lpphy_get_bb_mult(struct b43_wldev *dev)
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200718{
Gábor Stefanik560ad812009-08-13 14:19:02 +0200719 return (b43_lptab_read(dev, B43_LPTAB16(0, 87)) & 0xFF00) >> 8;
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200720}
721
Gábor Stefanik560ad812009-08-13 14:19:02 +0200722static void lpphy_set_bb_mult(struct b43_wldev *dev, u8 bb_mult)
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200723{
Gábor Stefanik560ad812009-08-13 14:19:02 +0200724 b43_lptab_write(dev, B43_LPTAB16(0, 87), (u16)bb_mult << 8);
725}
726
Gábor Stefanik5904d202009-08-18 19:18:13 +0200727static void lpphy_set_deaf(struct b43_wldev *dev, bool user)
Gábor Stefanik560ad812009-08-13 14:19:02 +0200728{
Gábor Stefanik5904d202009-08-18 19:18:13 +0200729 struct b43_phy_lp *lpphy = dev->phy.lp;
730
731 if (user)
732 lpphy->crs_usr_disable = 1;
733 else
734 lpphy->crs_sys_disable = 1;
Gábor Stefanik560ad812009-08-13 14:19:02 +0200735 b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL, 0xFF1F, 0x80);
Gábor Stefanik5904d202009-08-18 19:18:13 +0200736}
737
738static void lpphy_clear_deaf(struct b43_wldev *dev, bool user)
739{
740 struct b43_phy_lp *lpphy = dev->phy.lp;
741
742 if (user)
743 lpphy->crs_usr_disable = 0;
744 else
745 lpphy->crs_sys_disable = 0;
746
747 if (!lpphy->crs_usr_disable && !lpphy->crs_sys_disable) {
748 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
749 b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL,
750 0xFF1F, 0x60);
751 else
752 b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL,
753 0xFF1F, 0x20);
754 }
755}
756
757static void lpphy_disable_crs(struct b43_wldev *dev, bool user)
758{
759 lpphy_set_deaf(dev, user);
Gábor Stefanik560ad812009-08-13 14:19:02 +0200760 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFFC, 0x1);
761 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x3);
762 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFFB);
763 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x4);
764 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFFF7);
765 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x8);
766 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0x10);
767 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x10);
768 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFDF);
769 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x20);
770 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFBF);
771 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x40);
772 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0x7);
773 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0x38);
774 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFF3F);
775 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0x100);
776 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFDFF);
777 b43_phy_write(dev, B43_LPPHY_PS_CTL_OVERRIDE_VAL0, 0);
778 b43_phy_write(dev, B43_LPPHY_PS_CTL_OVERRIDE_VAL1, 1);
779 b43_phy_write(dev, B43_LPPHY_PS_CTL_OVERRIDE_VAL2, 0x20);
780 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFBFF);
781 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xF7FF);
782 b43_phy_write(dev, B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL, 0);
783 b43_phy_write(dev, B43_LPPHY_RX_GAIN_CTL_OVERRIDE_VAL, 0x45AF);
784 b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_2, 0x3FF);
785}
786
Gábor Stefanik5904d202009-08-18 19:18:13 +0200787static void lpphy_restore_crs(struct b43_wldev *dev, bool user)
Gábor Stefanik560ad812009-08-13 14:19:02 +0200788{
Gábor Stefanik5904d202009-08-18 19:18:13 +0200789 lpphy_clear_deaf(dev, user);
Gábor Stefanik560ad812009-08-13 14:19:02 +0200790 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFF80);
791 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFC00);
792}
793
794struct lpphy_tx_gains { u16 gm, pga, pad, dac; };
795
796static struct lpphy_tx_gains lpphy_get_tx_gains(struct b43_wldev *dev)
797{
798 struct lpphy_tx_gains gains;
799 u16 tmp;
800
801 gains.dac = (b43_phy_read(dev, B43_LPPHY_AFE_DAC_CTL) & 0x380) >> 7;
802 if (dev->phy.rev < 2) {
803 tmp = b43_phy_read(dev,
804 B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL) & 0x7FF;
805 gains.gm = tmp & 0x0007;
806 gains.pga = (tmp & 0x0078) >> 3;
807 gains.pad = (tmp & 0x780) >> 7;
808 } else {
809 tmp = b43_phy_read(dev, B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL);
810 gains.pad = b43_phy_read(dev, B43_PHY_OFDM(0xFB)) & 0xFF;
811 gains.gm = tmp & 0xFF;
812 gains.pga = (tmp >> 8) & 0xFF;
813 }
814
815 return gains;
816}
817
818static void lpphy_set_dac_gain(struct b43_wldev *dev, u16 dac)
819{
820 u16 ctl = b43_phy_read(dev, B43_LPPHY_AFE_DAC_CTL) & 0xC7F;
821 ctl |= dac << 7;
822 b43_phy_maskset(dev, B43_LPPHY_AFE_DAC_CTL, 0xF000, ctl);
823}
824
825static void lpphy_set_tx_gains(struct b43_wldev *dev,
826 struct lpphy_tx_gains gains)
827{
828 u16 rf_gain, pa_gain;
829
830 if (dev->phy.rev < 2) {
831 rf_gain = (gains.pad << 7) | (gains.pga << 3) | gains.gm;
832 b43_phy_maskset(dev, B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL,
833 0xF800, rf_gain);
834 } else {
Gábor Stefanik5904d202009-08-18 19:18:13 +0200835 pa_gain = b43_phy_read(dev, B43_PHY_OFDM(0xFB)) & 0x1FC0;
836 pa_gain <<= 2;
Gábor Stefanik560ad812009-08-13 14:19:02 +0200837 b43_phy_write(dev, B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL,
838 (gains.pga << 8) | gains.gm);
Gábor Stefanik5904d202009-08-18 19:18:13 +0200839 b43_phy_maskset(dev, B43_PHY_OFDM(0xFB),
Gábor Stefanik560ad812009-08-13 14:19:02 +0200840 0x8000, gains.pad | pa_gain);
841 b43_phy_write(dev, B43_PHY_OFDM(0xFC),
842 (gains.pga << 8) | gains.gm);
843 b43_phy_maskset(dev, B43_PHY_OFDM(0xFD),
844 0x8000, gains.pad | pa_gain);
845 }
846 lpphy_set_dac_gain(dev, gains.dac);
847 if (dev->phy.rev < 2) {
848 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFEFF, 1 << 8);
849 } else {
850 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFF7F, 1 << 7);
851 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2, 0xBFFF, 1 << 14);
852 }
Gábor Stefanik5904d202009-08-18 19:18:13 +0200853 b43_phy_maskset(dev, B43_LPPHY_AFE_CTL_OVR, 0xFFBF, 1 << 6);
Gábor Stefanik560ad812009-08-13 14:19:02 +0200854}
855
856static void lpphy_rev0_1_set_rx_gain(struct b43_wldev *dev, u32 gain)
857{
858 u16 trsw = gain & 0x1;
859 u16 lna = (gain & 0xFFFC) | ((gain & 0xC) >> 2);
860 u16 ext_lna = (gain & 2) >> 1;
861
862 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFFE, trsw);
863 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL,
864 0xFBFF, ext_lna << 10);
865 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL,
866 0xF7FF, ext_lna << 11);
867 b43_phy_write(dev, B43_LPPHY_RX_GAIN_CTL_OVERRIDE_VAL, lna);
868}
869
870static void lpphy_rev2plus_set_rx_gain(struct b43_wldev *dev, u32 gain)
871{
872 u16 low_gain = gain & 0xFFFF;
873 u16 high_gain = (gain >> 16) & 0xF;
874 u16 ext_lna = (gain >> 21) & 0x1;
875 u16 trsw = ~(gain >> 20) & 0x1;
876 u16 tmp;
877
878 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFFE, trsw);
879 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL,
880 0xFDFF, ext_lna << 9);
881 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL,
882 0xFBFF, ext_lna << 10);
883 b43_phy_write(dev, B43_LPPHY_RX_GAIN_CTL_OVERRIDE_VAL, low_gain);
884 b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS, 0xFFF0, high_gain);
885 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
886 tmp = (gain >> 2) & 0x3;
887 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL,
888 0xE7FF, tmp<<11);
889 b43_phy_maskset(dev, B43_PHY_OFDM(0xE6), 0xFFE7, tmp << 3);
890 }
891}
892
Gábor Stefanik5904d202009-08-18 19:18:13 +0200893static void lpphy_disable_rx_gain_override(struct b43_wldev *dev)
Gábor Stefanik560ad812009-08-13 14:19:02 +0200894{
895 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFFFE);
896 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFFEF);
897 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFFBF);
898 if (dev->phy.rev >= 2) {
899 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFEFF);
Gábor Stefanik5904d202009-08-18 19:18:13 +0200900 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
901 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFBFF);
902 b43_phy_mask(dev, B43_PHY_OFDM(0xE5), 0xFFF7);
903 }
Gábor Stefanik560ad812009-08-13 14:19:02 +0200904 } else {
905 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFDFF);
906 }
907}
908
Gábor Stefanik5904d202009-08-18 19:18:13 +0200909static void lpphy_enable_rx_gain_override(struct b43_wldev *dev)
Gábor Stefanik560ad812009-08-13 14:19:02 +0200910{
911 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x1);
912 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x10);
913 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x40);
914 if (dev->phy.rev >= 2) {
915 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2, 0x100);
Gábor Stefanik5904d202009-08-18 19:18:13 +0200916 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
917 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2, 0x400);
918 b43_phy_set(dev, B43_PHY_OFDM(0xE5), 0x8);
919 }
Gábor Stefanik560ad812009-08-13 14:19:02 +0200920 } else {
921 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2, 0x200);
922 }
923}
924
925static void lpphy_set_rx_gain(struct b43_wldev *dev, u32 gain)
926{
927 if (dev->phy.rev < 2)
928 lpphy_rev0_1_set_rx_gain(dev, gain);
929 else
930 lpphy_rev2plus_set_rx_gain(dev, gain);
931 lpphy_enable_rx_gain_override(dev);
932}
933
934static void lpphy_set_rx_gain_by_index(struct b43_wldev *dev, u16 idx)
935{
936 u32 gain = b43_lptab_read(dev, B43_LPTAB16(12, idx));
937 lpphy_set_rx_gain(dev, gain);
938}
939
940static void lpphy_stop_ddfs(struct b43_wldev *dev)
941{
942 b43_phy_mask(dev, B43_LPPHY_AFE_DDFS, 0xFFFD);
943 b43_phy_mask(dev, B43_LPPHY_LP_PHY_CTL, 0xFFDF);
944}
945
946static void lpphy_run_ddfs(struct b43_wldev *dev, int i_on, int q_on,
947 int incr1, int incr2, int scale_idx)
948{
949 lpphy_stop_ddfs(dev);
950 b43_phy_mask(dev, B43_LPPHY_AFE_DDFS_POINTER_INIT, 0xFF80);
951 b43_phy_mask(dev, B43_LPPHY_AFE_DDFS_POINTER_INIT, 0x80FF);
952 b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS_INCR_INIT, 0xFF80, incr1);
953 b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS_INCR_INIT, 0x80FF, incr2 << 8);
954 b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS, 0xFFF7, i_on << 3);
955 b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS, 0xFFEF, q_on << 4);
956 b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS, 0xFF9F, scale_idx << 5);
957 b43_phy_mask(dev, B43_LPPHY_AFE_DDFS, 0xFFFB);
958 b43_phy_set(dev, B43_LPPHY_AFE_DDFS, 0x2);
959 b43_phy_set(dev, B43_LPPHY_AFE_DDFS, 0x20);
960}
961
962static bool lpphy_rx_iq_est(struct b43_wldev *dev, u16 samples, u8 time,
963 struct lpphy_iq_est *iq_est)
964{
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200965 int i;
966
Gábor Stefanik560ad812009-08-13 14:19:02 +0200967 b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, 0xFFF7);
968 b43_phy_write(dev, B43_LPPHY_IQ_NUM_SMPLS_ADDR, samples);
969 b43_phy_maskset(dev, B43_LPPHY_IQ_ENABLE_WAIT_TIME_ADDR, 0xFF00, time);
970 b43_phy_mask(dev, B43_LPPHY_IQ_ENABLE_WAIT_TIME_ADDR, 0xFEFF);
971 b43_phy_set(dev, B43_LPPHY_IQ_ENABLE_WAIT_TIME_ADDR, 0xFDFF);
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200972
Gábor Stefanik560ad812009-08-13 14:19:02 +0200973 for (i = 0; i < 500; i++) {
974 if (!(b43_phy_read(dev,
975 B43_LPPHY_IQ_ENABLE_WAIT_TIME_ADDR) & 0x200))
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200976 break;
977 msleep(1);
978 }
979
Gábor Stefanik560ad812009-08-13 14:19:02 +0200980 if ((b43_phy_read(dev, B43_LPPHY_IQ_ENABLE_WAIT_TIME_ADDR) & 0x200)) {
981 b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x8);
982 return false;
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200983 }
984
Gábor Stefanik560ad812009-08-13 14:19:02 +0200985 iq_est->iq_prod = b43_phy_read(dev, B43_LPPHY_IQ_ACC_HI_ADDR);
986 iq_est->iq_prod <<= 16;
987 iq_est->iq_prod |= b43_phy_read(dev, B43_LPPHY_IQ_ACC_LO_ADDR);
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200988
Gábor Stefanik560ad812009-08-13 14:19:02 +0200989 iq_est->i_pwr = b43_phy_read(dev, B43_LPPHY_IQ_I_PWR_ACC_HI_ADDR);
990 iq_est->i_pwr <<= 16;
991 iq_est->i_pwr |= b43_phy_read(dev, B43_LPPHY_IQ_I_PWR_ACC_LO_ADDR);
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200992
Gábor Stefanik560ad812009-08-13 14:19:02 +0200993 iq_est->q_pwr = b43_phy_read(dev, B43_LPPHY_IQ_Q_PWR_ACC_HI_ADDR);
994 iq_est->q_pwr <<= 16;
995 iq_est->q_pwr |= b43_phy_read(dev, B43_LPPHY_IQ_Q_PWR_ACC_LO_ADDR);
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200996
Gábor Stefanik560ad812009-08-13 14:19:02 +0200997 b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x8);
998 return true;
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200999}
1000
Gábor Stefanik560ad812009-08-13 14:19:02 +02001001static int lpphy_loopback(struct b43_wldev *dev)
Gábor Stefanikd4de9532009-08-11 21:53:06 +02001002{
Gábor Stefanik560ad812009-08-13 14:19:02 +02001003 struct lpphy_iq_est iq_est;
1004 int i, index = -1;
1005 u32 tmp;
Gábor Stefanikd4de9532009-08-11 21:53:06 +02001006
Gábor Stefanik560ad812009-08-13 14:19:02 +02001007 memset(&iq_est, 0, sizeof(iq_est));
1008
1009 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFFC, 0x3);
1010 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x3);
Gábor Stefanik6bd5f522009-08-25 16:17:48 +02001011 b43_phy_set(dev, B43_LPPHY_AFE_CTL_OVR, 1);
Gábor Stefanik560ad812009-08-13 14:19:02 +02001012 b43_phy_mask(dev, B43_LPPHY_AFE_CTL_OVRVAL, 0xFFFE);
1013 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x800);
1014 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0x800);
1015 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x8);
1016 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0x8);
1017 b43_radio_write(dev, B2062_N_TX_CTL_A, 0x80);
1018 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x80);
1019 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0x80);
1020 for (i = 0; i < 32; i++) {
1021 lpphy_set_rx_gain_by_index(dev, i);
1022 lpphy_run_ddfs(dev, 1, 1, 5, 5, 0);
1023 if (!(lpphy_rx_iq_est(dev, 1000, 32, &iq_est)))
1024 continue;
1025 tmp = (iq_est.i_pwr + iq_est.q_pwr) / 1000;
1026 if ((tmp > 4000) && (tmp < 10000)) {
1027 index = i;
1028 break;
1029 }
Gábor Stefanikd4de9532009-08-11 21:53:06 +02001030 }
Gábor Stefanik560ad812009-08-13 14:19:02 +02001031 lpphy_stop_ddfs(dev);
1032 return index;
1033}
1034
1035static u32 lpphy_qdiv_roundup(u32 dividend, u32 divisor, u8 precision)
1036{
1037 u32 quotient, remainder, rbit, roundup, tmp;
1038
Gábor Stefanik5904d202009-08-18 19:18:13 +02001039 if (divisor == 0)
1040 return 0;
1041
1042 quotient = dividend / divisor;
1043 remainder = dividend % divisor;
Gábor Stefanik560ad812009-08-13 14:19:02 +02001044
1045 rbit = divisor & 0x1;
1046 roundup = (divisor >> 1) + rbit;
Gábor Stefanik560ad812009-08-13 14:19:02 +02001047
Gábor Stefanik5904d202009-08-18 19:18:13 +02001048 while (precision != 0) {
Gábor Stefanik560ad812009-08-13 14:19:02 +02001049 tmp = remainder - roundup;
1050 quotient <<= 1;
Gábor Stefanik5904d202009-08-18 19:18:13 +02001051 if (remainder >= roundup)
Gábor Stefanik560ad812009-08-13 14:19:02 +02001052 remainder = (tmp << 1) + rbit;
Gábor Stefanik5904d202009-08-18 19:18:13 +02001053 else
1054 remainder <<= 1;
Gábor Stefanik560ad812009-08-13 14:19:02 +02001055 precision--;
1056 }
1057
1058 if (remainder >= roundup)
1059 quotient++;
1060
1061 return quotient;
Gábor Stefanikd4de9532009-08-11 21:53:06 +02001062}
1063
Michael Bueschce1a9ee2009-02-04 19:55:22 +01001064/* Read the TX power control mode from hardware. */
1065static void lpphy_read_tx_pctl_mode_from_hardware(struct b43_wldev *dev)
1066{
1067 struct b43_phy_lp *lpphy = dev->phy.lp;
1068 u16 ctl;
1069
1070 ctl = b43_phy_read(dev, B43_LPPHY_TX_PWR_CTL_CMD);
1071 switch (ctl & B43_LPPHY_TX_PWR_CTL_CMD_MODE) {
1072 case B43_LPPHY_TX_PWR_CTL_CMD_MODE_OFF:
1073 lpphy->txpctl_mode = B43_LPPHY_TXPCTL_OFF;
1074 break;
1075 case B43_LPPHY_TX_PWR_CTL_CMD_MODE_SW:
1076 lpphy->txpctl_mode = B43_LPPHY_TXPCTL_SW;
1077 break;
1078 case B43_LPPHY_TX_PWR_CTL_CMD_MODE_HW:
1079 lpphy->txpctl_mode = B43_LPPHY_TXPCTL_HW;
1080 break;
1081 default:
1082 lpphy->txpctl_mode = B43_LPPHY_TXPCTL_UNKNOWN;
1083 B43_WARN_ON(1);
1084 break;
1085 }
1086}
1087
1088/* Set the TX power control mode in hardware. */
1089static void lpphy_write_tx_pctl_mode_to_hardware(struct b43_wldev *dev)
1090{
1091 struct b43_phy_lp *lpphy = dev->phy.lp;
1092 u16 ctl;
1093
1094 switch (lpphy->txpctl_mode) {
1095 case B43_LPPHY_TXPCTL_OFF:
1096 ctl = B43_LPPHY_TX_PWR_CTL_CMD_MODE_OFF;
1097 break;
1098 case B43_LPPHY_TXPCTL_HW:
1099 ctl = B43_LPPHY_TX_PWR_CTL_CMD_MODE_HW;
1100 break;
1101 case B43_LPPHY_TXPCTL_SW:
1102 ctl = B43_LPPHY_TX_PWR_CTL_CMD_MODE_SW;
1103 break;
1104 default:
1105 ctl = 0;
1106 B43_WARN_ON(1);
1107 }
1108 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_CMD,
1109 (u16)~B43_LPPHY_TX_PWR_CTL_CMD_MODE, ctl);
1110}
1111
1112static void lpphy_set_tx_power_control(struct b43_wldev *dev,
1113 enum b43_lpphy_txpctl_mode mode)
1114{
1115 struct b43_phy_lp *lpphy = dev->phy.lp;
1116 enum b43_lpphy_txpctl_mode oldmode;
1117
Michael Bueschce1a9ee2009-02-04 19:55:22 +01001118 lpphy_read_tx_pctl_mode_from_hardware(dev);
Gábor Stefanik12d4bba2009-08-14 20:29:47 +02001119 oldmode = lpphy->txpctl_mode;
1120 if (oldmode == mode)
Michael Bueschce1a9ee2009-02-04 19:55:22 +01001121 return;
1122 lpphy->txpctl_mode = mode;
1123
1124 if (oldmode == B43_LPPHY_TXPCTL_HW) {
1125 //TODO Update TX Power NPT
1126 //TODO Clear all TX Power offsets
1127 } else {
1128 if (mode == B43_LPPHY_TXPCTL_HW) {
1129 //TODO Recalculate target TX power
1130 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_CMD,
1131 0xFF80, lpphy->tssi_idx);
1132 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_NNUM,
1133 0x8FFF, ((u16)lpphy->tssi_npt << 16));
1134 //TODO Set "TSSI Transmit Count" variable to total transmitted frame count
1135 //TODO Disable TX gain override
1136 lpphy->tx_pwr_idx_over = -1;
1137 }
1138 }
1139 if (dev->phy.rev >= 2) {
1140 if (mode == B43_LPPHY_TXPCTL_HW)
1141 b43_phy_maskset(dev, B43_PHY_OFDM(0xD0), 0xFD, 0x2);
1142 else
1143 b43_phy_maskset(dev, B43_PHY_OFDM(0xD0), 0xFD, 0);
1144 }
1145 lpphy_write_tx_pctl_mode_to_hardware(dev);
1146}
1147
Gábor Stefanik5269102e2009-08-16 18:05:09 +02001148static int b43_lpphy_op_switch_channel(struct b43_wldev *dev,
1149 unsigned int new_channel);
1150
Gábor Stefanik560ad812009-08-13 14:19:02 +02001151static void lpphy_rev0_1_rc_calib(struct b43_wldev *dev)
1152{
1153 struct b43_phy_lp *lpphy = dev->phy.lp;
1154 struct lpphy_iq_est iq_est;
1155 struct lpphy_tx_gains tx_gains;
Gábor Stefanik5904d202009-08-18 19:18:13 +02001156 static const u32 ideal_pwr_table[21] = {
Gábor Stefanik560ad812009-08-13 14:19:02 +02001157 0x10000, 0x10557, 0x10e2d, 0x113e0, 0x10f22, 0x0ff64,
1158 0x0eda2, 0x0e5d4, 0x0efd1, 0x0fbe8, 0x0b7b8, 0x04b35,
1159 0x01a5e, 0x00a0b, 0x00444, 0x001fd, 0x000ff, 0x00088,
Gábor Stefanik5904d202009-08-18 19:18:13 +02001160 0x0004c, 0x0002c, 0x0001a,
Gábor Stefanik560ad812009-08-13 14:19:02 +02001161 };
1162 bool old_txg_ovr;
1163 u8 old_bbmult;
1164 u16 old_rf_ovr, old_rf_ovrval, old_afe_ovr, old_afe_ovrval,
Gábor Stefanik12456842009-08-14 23:00:32 +02001165 old_rf2_ovr, old_rf2_ovrval, old_phy_ctl;
1166 enum b43_lpphy_txpctl_mode old_txpctl;
Gábor Stefanik560ad812009-08-13 14:19:02 +02001167 u32 normal_pwr, ideal_pwr, mean_sq_pwr, tmp = 0, mean_sq_pwr_min = 0;
Gábor Stefanik5269102e2009-08-16 18:05:09 +02001168 int loopback, i, j, inner_sum, err;
Gábor Stefanik560ad812009-08-13 14:19:02 +02001169
1170 memset(&iq_est, 0, sizeof(iq_est));
1171
Gábor Stefanik5269102e2009-08-16 18:05:09 +02001172 err = b43_lpphy_op_switch_channel(dev, 7);
1173 if (err) {
1174 b43dbg(dev->wl,
1175 "RC calib: Failed to switch to channel 7, error = %d",
1176 err);
1177 }
Gábor Stefanik5904d202009-08-18 19:18:13 +02001178 old_txg_ovr = !!(b43_phy_read(dev, B43_LPPHY_AFE_CTL_OVR) & 0x40);
Gábor Stefanik560ad812009-08-13 14:19:02 +02001179 old_bbmult = lpphy_get_bb_mult(dev);
1180 if (old_txg_ovr)
1181 tx_gains = lpphy_get_tx_gains(dev);
1182 old_rf_ovr = b43_phy_read(dev, B43_LPPHY_RF_OVERRIDE_0);
1183 old_rf_ovrval = b43_phy_read(dev, B43_LPPHY_RF_OVERRIDE_VAL_0);
1184 old_afe_ovr = b43_phy_read(dev, B43_LPPHY_AFE_CTL_OVR);
1185 old_afe_ovrval = b43_phy_read(dev, B43_LPPHY_AFE_CTL_OVRVAL);
1186 old_rf2_ovr = b43_phy_read(dev, B43_LPPHY_RF_OVERRIDE_2);
1187 old_rf2_ovrval = b43_phy_read(dev, B43_LPPHY_RF_OVERRIDE_2_VAL);
1188 old_phy_ctl = b43_phy_read(dev, B43_LPPHY_LP_PHY_CTL);
Gábor Stefanik12456842009-08-14 23:00:32 +02001189 lpphy_read_tx_pctl_mode_from_hardware(dev);
1190 old_txpctl = lpphy->txpctl_mode;
Gábor Stefanik560ad812009-08-13 14:19:02 +02001191
Gábor Stefanik5f1c07d2009-08-14 21:19:58 +02001192 lpphy_set_tx_power_control(dev, B43_LPPHY_TXPCTL_OFF);
Gábor Stefanik5904d202009-08-18 19:18:13 +02001193 lpphy_disable_crs(dev, true);
Gábor Stefanik560ad812009-08-13 14:19:02 +02001194 loopback = lpphy_loopback(dev);
1195 if (loopback == -1)
1196 goto finish;
1197 lpphy_set_rx_gain_by_index(dev, loopback);
1198 b43_phy_maskset(dev, B43_LPPHY_LP_PHY_CTL, 0xFFBF, 0x40);
1199 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFFF8, 0x1);
1200 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFFC7, 0x8);
1201 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFF3F, 0xC0);
1202 for (i = 128; i <= 159; i++) {
1203 b43_radio_write(dev, B2062_N_RXBB_CALIB2, i);
1204 inner_sum = 0;
1205 for (j = 5; j <= 25; j++) {
1206 lpphy_run_ddfs(dev, 1, 1, j, j, 0);
1207 if (!(lpphy_rx_iq_est(dev, 1000, 32, &iq_est)))
1208 goto finish;
1209 mean_sq_pwr = iq_est.i_pwr + iq_est.q_pwr;
1210 if (j == 5)
1211 tmp = mean_sq_pwr;
1212 ideal_pwr = ((ideal_pwr_table[j-5] >> 3) + 1) >> 1;
1213 normal_pwr = lpphy_qdiv_roundup(mean_sq_pwr, tmp, 12);
1214 mean_sq_pwr = ideal_pwr - normal_pwr;
1215 mean_sq_pwr *= mean_sq_pwr;
1216 inner_sum += mean_sq_pwr;
Gábor Stefanik6bd5f522009-08-25 16:17:48 +02001217 if ((i == 128) || (inner_sum < mean_sq_pwr_min)) {
Gábor Stefanik560ad812009-08-13 14:19:02 +02001218 lpphy->rc_cap = i;
1219 mean_sq_pwr_min = inner_sum;
1220 }
1221 }
1222 }
1223 lpphy_stop_ddfs(dev);
1224
1225finish:
Gábor Stefanik5904d202009-08-18 19:18:13 +02001226 lpphy_restore_crs(dev, true);
Gábor Stefanik560ad812009-08-13 14:19:02 +02001227 b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, old_rf_ovrval);
1228 b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_0, old_rf_ovr);
1229 b43_phy_write(dev, B43_LPPHY_AFE_CTL_OVRVAL, old_afe_ovrval);
1230 b43_phy_write(dev, B43_LPPHY_AFE_CTL_OVR, old_afe_ovr);
1231 b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, old_rf2_ovrval);
1232 b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_2, old_rf2_ovr);
1233 b43_phy_write(dev, B43_LPPHY_LP_PHY_CTL, old_phy_ctl);
1234
1235 lpphy_set_bb_mult(dev, old_bbmult);
1236 if (old_txg_ovr) {
1237 /*
1238 * SPEC FIXME: The specs say "get_tx_gains" here, which is
1239 * illogical. According to lwfinger, vendor driver v4.150.10.5
1240 * has a Set here, while v4.174.64.19 has a Get - regression in
1241 * the vendor driver? This should be tested this once the code
1242 * is testable.
1243 */
1244 lpphy_set_tx_gains(dev, tx_gains);
1245 }
1246 lpphy_set_tx_power_control(dev, old_txpctl);
1247 if (lpphy->rc_cap)
1248 lpphy_set_rc_cap(dev);
1249}
1250
1251static void lpphy_rev2plus_rc_calib(struct b43_wldev *dev)
1252{
1253 struct ssb_bus *bus = dev->dev->bus;
1254 u32 crystal_freq = bus->chipco.pmu.crystalfreq * 1000;
1255 u8 tmp = b43_radio_read(dev, B2063_RX_BB_SP8) & 0xFF;
1256 int i;
1257
1258 b43_radio_write(dev, B2063_RX_BB_SP8, 0x0);
1259 b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7E);
1260 b43_radio_mask(dev, B2063_PLL_SP1, 0xF7);
1261 b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7C);
1262 b43_radio_write(dev, B2063_RC_CALIB_CTL2, 0x15);
1263 b43_radio_write(dev, B2063_RC_CALIB_CTL3, 0x70);
1264 b43_radio_write(dev, B2063_RC_CALIB_CTL4, 0x52);
1265 b43_radio_write(dev, B2063_RC_CALIB_CTL5, 0x1);
1266 b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7D);
1267
1268 for (i = 0; i < 10000; i++) {
1269 if (b43_radio_read(dev, B2063_RC_CALIB_CTL6) & 0x2)
1270 break;
1271 msleep(1);
1272 }
1273
1274 if (!(b43_radio_read(dev, B2063_RC_CALIB_CTL6) & 0x2))
1275 b43_radio_write(dev, B2063_RX_BB_SP8, tmp);
1276
1277 tmp = b43_radio_read(dev, B2063_TX_BB_SP3) & 0xFF;
1278
1279 b43_radio_write(dev, B2063_TX_BB_SP3, 0x0);
1280 b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7E);
1281 b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7C);
1282 b43_radio_write(dev, B2063_RC_CALIB_CTL2, 0x55);
1283 b43_radio_write(dev, B2063_RC_CALIB_CTL3, 0x76);
1284
1285 if (crystal_freq == 24000000) {
1286 b43_radio_write(dev, B2063_RC_CALIB_CTL4, 0xFC);
1287 b43_radio_write(dev, B2063_RC_CALIB_CTL5, 0x0);
1288 } else {
1289 b43_radio_write(dev, B2063_RC_CALIB_CTL4, 0x13);
1290 b43_radio_write(dev, B2063_RC_CALIB_CTL5, 0x1);
1291 }
1292
1293 b43_radio_write(dev, B2063_PA_SP7, 0x7D);
1294
1295 for (i = 0; i < 10000; i++) {
1296 if (b43_radio_read(dev, B2063_RC_CALIB_CTL6) & 0x2)
1297 break;
1298 msleep(1);
1299 }
1300
1301 if (!(b43_radio_read(dev, B2063_RC_CALIB_CTL6) & 0x2))
1302 b43_radio_write(dev, B2063_TX_BB_SP3, tmp);
1303
1304 b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7E);
1305}
1306
1307static void lpphy_calibrate_rc(struct b43_wldev *dev)
1308{
1309 struct b43_phy_lp *lpphy = dev->phy.lp;
1310
1311 if (dev->phy.rev >= 2) {
1312 lpphy_rev2plus_rc_calib(dev);
1313 } else if (!lpphy->rc_cap) {
1314 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
1315 lpphy_rev0_1_rc_calib(dev);
1316 } else {
1317 lpphy_set_rc_cap(dev);
1318 }
1319}
1320
Michael Bueschce1a9ee2009-02-04 19:55:22 +01001321static void lpphy_set_tx_power_by_index(struct b43_wldev *dev, u8 index)
1322{
1323 struct b43_phy_lp *lpphy = dev->phy.lp;
1324
1325 lpphy->tx_pwr_idx_over = index;
1326 if (lpphy->txpctl_mode != B43_LPPHY_TXPCTL_OFF)
1327 lpphy_set_tx_power_control(dev, B43_LPPHY_TXPCTL_SW);
1328
1329 //TODO
1330}
1331
1332static void lpphy_btcoex_override(struct b43_wldev *dev)
1333{
1334 b43_write16(dev, B43_MMIO_BTCOEX_CTL, 0x3);
1335 b43_write16(dev, B43_MMIO_BTCOEX_TXCTL, 0xFF);
1336}
1337
1338static void lpphy_pr41573_workaround(struct b43_wldev *dev)
1339{
1340 struct b43_phy_lp *lpphy = dev->phy.lp;
1341 u32 *saved_tab;
1342 const unsigned int saved_tab_size = 256;
1343 enum b43_lpphy_txpctl_mode txpctl_mode;
1344 s8 tx_pwr_idx_over;
1345 u16 tssi_npt, tssi_idx;
1346
1347 saved_tab = kcalloc(saved_tab_size, sizeof(saved_tab[0]), GFP_KERNEL);
1348 if (!saved_tab) {
1349 b43err(dev->wl, "PR41573 failed. Out of memory!\n");
1350 return;
1351 }
1352
1353 lpphy_read_tx_pctl_mode_from_hardware(dev);
1354 txpctl_mode = lpphy->txpctl_mode;
1355 tx_pwr_idx_over = lpphy->tx_pwr_idx_over;
1356 tssi_npt = lpphy->tssi_npt;
1357 tssi_idx = lpphy->tssi_idx;
1358
1359 if (dev->phy.rev < 2) {
1360 b43_lptab_read_bulk(dev, B43_LPTAB32(10, 0x140),
1361 saved_tab_size, saved_tab);
1362 } else {
1363 b43_lptab_read_bulk(dev, B43_LPTAB32(7, 0x140),
1364 saved_tab_size, saved_tab);
1365 }
1366 //TODO
1367
1368 kfree(saved_tab);
1369}
1370
1371static void lpphy_calibration(struct b43_wldev *dev)
1372{
1373 struct b43_phy_lp *lpphy = dev->phy.lp;
1374 enum b43_lpphy_txpctl_mode saved_pctl_mode;
1375
1376 b43_mac_suspend(dev);
1377
1378 lpphy_btcoex_override(dev);
1379 lpphy_read_tx_pctl_mode_from_hardware(dev);
1380 saved_pctl_mode = lpphy->txpctl_mode;
1381 lpphy_set_tx_power_control(dev, B43_LPPHY_TXPCTL_OFF);
1382 //TODO Perform transmit power table I/Q LO calibration
1383 if ((dev->phy.rev == 0) && (saved_pctl_mode != B43_LPPHY_TXPCTL_OFF))
1384 lpphy_pr41573_workaround(dev);
1385 //TODO If a full calibration has not been performed on this channel yet, perform PAPD TX-power calibration
1386 lpphy_set_tx_power_control(dev, saved_pctl_mode);
1387 //TODO Perform I/Q calibration with a single control value set
1388
1389 b43_mac_enable(dev);
1390}
1391
Gábor Stefanik7021f622009-08-13 17:27:31 +02001392static void lpphy_set_tssi_mux(struct b43_wldev *dev, enum tssi_mux_mode mode)
1393{
1394 if (mode != TSSI_MUX_EXT) {
1395 b43_radio_set(dev, B2063_PA_SP1, 0x2);
1396 b43_phy_set(dev, B43_PHY_OFDM(0xF3), 0x1000);
1397 b43_radio_write(dev, B2063_PA_CTL10, 0x51);
1398 if (mode == TSSI_MUX_POSTPA) {
1399 b43_radio_mask(dev, B2063_PA_SP1, 0xFFFE);
1400 b43_phy_mask(dev, B43_LPPHY_AFE_CTL_OVRVAL, 0xFFC7);
1401 } else {
1402 b43_radio_maskset(dev, B2063_PA_SP1, 0xFFFE, 0x1);
1403 b43_phy_maskset(dev, B43_LPPHY_AFE_CTL_OVRVAL,
1404 0xFFC7, 0x20);
1405 }
1406 } else {
1407 B43_WARN_ON(1);
1408 }
1409}
1410
1411static void lpphy_tx_pctl_init_hw(struct b43_wldev *dev)
1412{
1413 u16 tmp;
1414 int i;
1415
1416 //SPEC TODO Call LP PHY Clear TX Power offsets
1417 for (i = 0; i < 64; i++) {
1418 if (dev->phy.rev >= 2)
1419 b43_lptab_write(dev, B43_LPTAB32(7, i + 1), i);
1420 else
1421 b43_lptab_write(dev, B43_LPTAB32(10, i + 1), i);
1422 }
1423
1424 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_NNUM, 0xFF00, 0xFF);
1425 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_NNUM, 0x8FFF, 0x5000);
1426 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_IDLETSSI, 0xFFC0, 0x1F);
1427 if (dev->phy.rev < 2) {
1428 b43_phy_mask(dev, B43_LPPHY_LP_PHY_CTL, 0xEFFF);
1429 b43_phy_maskset(dev, B43_LPPHY_LP_PHY_CTL, 0xDFFF, 0x2000);
1430 } else {
1431 b43_phy_mask(dev, B43_PHY_OFDM(0x103), 0xFFFE);
1432 b43_phy_maskset(dev, B43_PHY_OFDM(0x103), 0xFFFB, 0x4);
1433 b43_phy_maskset(dev, B43_PHY_OFDM(0x103), 0xFFEF, 0x10);
1434 b43_radio_maskset(dev, B2063_IQ_CALIB_CTL2, 0xF3, 0x1);
1435 lpphy_set_tssi_mux(dev, TSSI_MUX_POSTPA);
1436 }
1437 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_IDLETSSI, 0x7FFF, 0x8000);
1438 b43_phy_mask(dev, B43_LPPHY_TX_PWR_CTL_DELTAPWR_LIMIT, 0xFF);
1439 b43_phy_write(dev, B43_LPPHY_TX_PWR_CTL_DELTAPWR_LIMIT, 0xA);
1440 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_CMD,
1441 (u16)~B43_LPPHY_TX_PWR_CTL_CMD_MODE,
1442 B43_LPPHY_TX_PWR_CTL_CMD_MODE_OFF);
1443 b43_phy_mask(dev, B43_LPPHY_TX_PWR_CTL_NNUM, 0xF8FF);
1444 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_CMD,
1445 (u16)~B43_LPPHY_TX_PWR_CTL_CMD_MODE,
1446 B43_LPPHY_TX_PWR_CTL_CMD_MODE_SW);
1447
1448 if (dev->phy.rev < 2) {
1449 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_0, 0xEFFF, 0x1000);
1450 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xEFFF);
1451 } else {
1452 lpphy_set_tx_power_by_index(dev, 0x7F);
1453 }
1454
1455 b43_dummy_transmission(dev, true, true);
1456
1457 tmp = b43_phy_read(dev, B43_LPPHY_TX_PWR_CTL_STAT);
1458 if (tmp & 0x8000) {
1459 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_IDLETSSI,
1460 0xFFC0, (tmp & 0xFF) - 32);
1461 }
1462
1463 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xEFFF);
1464
1465 // (SPEC?) TODO Set "Target TX frequency" variable to 0
1466 // SPEC FIXME "Set BB Multiplier to 0xE000" impossible - bb_mult is u8!
1467}
1468
1469static void lpphy_tx_pctl_init_sw(struct b43_wldev *dev)
1470{
1471 struct lpphy_tx_gains gains;
1472
1473 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1474 gains.gm = 4;
1475 gains.pad = 12;
1476 gains.pga = 12;
1477 gains.dac = 0;
1478 } else {
1479 gains.gm = 7;
1480 gains.pad = 14;
1481 gains.pga = 15;
1482 gains.dac = 0;
1483 }
1484 lpphy_set_tx_gains(dev, gains);
1485 lpphy_set_bb_mult(dev, 150);
1486}
1487
Michael Bueschce1a9ee2009-02-04 19:55:22 +01001488/* Initialize TX power control */
1489static void lpphy_tx_pctl_init(struct b43_wldev *dev)
1490{
1491 if (0/*FIXME HWPCTL capable */) {
Gábor Stefanik7021f622009-08-13 17:27:31 +02001492 lpphy_tx_pctl_init_hw(dev);
Michael Bueschce1a9ee2009-02-04 19:55:22 +01001493 } else { /* This device is only software TX power control capable. */
Gábor Stefanik7021f622009-08-13 17:27:31 +02001494 lpphy_tx_pctl_init_sw(dev);
Michael Bueschce1a9ee2009-02-04 19:55:22 +01001495 }
1496}
1497
Michael Buesche63e4362008-08-30 10:55:48 +02001498static u16 b43_lpphy_op_read(struct b43_wldev *dev, u16 reg)
1499{
Michael Buesch08887072008-08-30 11:49:45 +02001500 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
1501 return b43_read16(dev, B43_MMIO_PHY_DATA);
Michael Buesche63e4362008-08-30 10:55:48 +02001502}
1503
1504static void b43_lpphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
1505{
Michael Buesch08887072008-08-30 11:49:45 +02001506 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
1507 b43_write16(dev, B43_MMIO_PHY_DATA, value);
Michael Buesche63e4362008-08-30 10:55:48 +02001508}
1509
1510static u16 b43_lpphy_op_radio_read(struct b43_wldev *dev, u16 reg)
1511{
Michael Buesch08887072008-08-30 11:49:45 +02001512 /* Register 1 is a 32-bit register. */
1513 B43_WARN_ON(reg == 1);
1514 /* LP-PHY needs a special bit set for read access */
1515 if (dev->phy.rev < 2) {
1516 if (reg != 0x4001)
1517 reg |= 0x100;
1518 } else
1519 reg |= 0x200;
1520
1521 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
1522 return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
Michael Buesche63e4362008-08-30 10:55:48 +02001523}
1524
1525static void b43_lpphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
1526{
1527 /* Register 1 is a 32-bit register. */
1528 B43_WARN_ON(reg == 1);
1529
Michael Buesch08887072008-08-30 11:49:45 +02001530 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
1531 b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
Michael Buesche63e4362008-08-30 10:55:48 +02001532}
1533
1534static void b43_lpphy_op_software_rfkill(struct b43_wldev *dev,
Johannes Berg19d337d2009-06-02 13:01:37 +02001535 bool blocked)
Michael Buesche63e4362008-08-30 10:55:48 +02001536{
1537 //TODO
1538}
1539
Gábor Stefanik588f8372009-08-13 22:46:30 +02001540struct b206x_channel {
1541 u8 channel;
1542 u16 freq;
1543 u8 data[12];
1544};
1545
Gábor Stefanik1e711be2009-08-14 00:15:17 +02001546static const struct b206x_channel b2062_chantbl[] = {
1547 { .channel = 1, .freq = 2412, .data[0] = 0xFF, .data[1] = 0xFF,
1548 .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
1549 .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
1550 { .channel = 2, .freq = 2417, .data[0] = 0xFF, .data[1] = 0xFF,
1551 .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
1552 .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
1553 { .channel = 3, .freq = 2422, .data[0] = 0xFF, .data[1] = 0xFF,
1554 .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
1555 .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
1556 { .channel = 4, .freq = 2427, .data[0] = 0xFF, .data[1] = 0xFF,
1557 .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
1558 .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
1559 { .channel = 5, .freq = 2432, .data[0] = 0xFF, .data[1] = 0xFF,
1560 .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
1561 .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
1562 { .channel = 6, .freq = 2437, .data[0] = 0xFF, .data[1] = 0xFF,
1563 .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
1564 .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
1565 { .channel = 7, .freq = 2442, .data[0] = 0xFF, .data[1] = 0xFF,
1566 .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
1567 .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
1568 { .channel = 8, .freq = 2447, .data[0] = 0xFF, .data[1] = 0xFF,
1569 .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
1570 .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
1571 { .channel = 9, .freq = 2452, .data[0] = 0xFF, .data[1] = 0xFF,
1572 .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
1573 .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
1574 { .channel = 10, .freq = 2457, .data[0] = 0xFF, .data[1] = 0xFF,
1575 .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
1576 .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
1577 { .channel = 11, .freq = 2462, .data[0] = 0xFF, .data[1] = 0xFF,
1578 .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
1579 .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
1580 { .channel = 12, .freq = 2467, .data[0] = 0xFF, .data[1] = 0xFF,
1581 .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
1582 .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
1583 { .channel = 13, .freq = 2472, .data[0] = 0xFF, .data[1] = 0xFF,
1584 .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
1585 .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
1586 { .channel = 14, .freq = 2484, .data[0] = 0xFF, .data[1] = 0xFF,
1587 .data[2] = 0xB5, .data[3] = 0x1B, .data[4] = 0x24, .data[5] = 0x32,
1588 .data[6] = 0x32, .data[7] = 0x88, .data[8] = 0x88, },
1589 { .channel = 34, .freq = 5170, .data[0] = 0x00, .data[1] = 0x22,
1590 .data[2] = 0x20, .data[3] = 0x84, .data[4] = 0x3C, .data[5] = 0x77,
1591 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
1592 { .channel = 38, .freq = 5190, .data[0] = 0x00, .data[1] = 0x11,
1593 .data[2] = 0x10, .data[3] = 0x83, .data[4] = 0x3C, .data[5] = 0x77,
1594 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
1595 { .channel = 42, .freq = 5210, .data[0] = 0x00, .data[1] = 0x11,
1596 .data[2] = 0x10, .data[3] = 0x83, .data[4] = 0x3C, .data[5] = 0x77,
1597 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
1598 { .channel = 46, .freq = 5230, .data[0] = 0x00, .data[1] = 0x00,
1599 .data[2] = 0x00, .data[3] = 0x83, .data[4] = 0x3C, .data[5] = 0x77,
1600 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
1601 { .channel = 36, .freq = 5180, .data[0] = 0x00, .data[1] = 0x11,
1602 .data[2] = 0x20, .data[3] = 0x83, .data[4] = 0x3C, .data[5] = 0x77,
1603 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
1604 { .channel = 40, .freq = 5200, .data[0] = 0x00, .data[1] = 0x11,
1605 .data[2] = 0x10, .data[3] = 0x84, .data[4] = 0x3C, .data[5] = 0x77,
1606 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
1607 { .channel = 44, .freq = 5220, .data[0] = 0x00, .data[1] = 0x11,
1608 .data[2] = 0x00, .data[3] = 0x83, .data[4] = 0x3C, .data[5] = 0x77,
1609 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
1610 { .channel = 48, .freq = 5240, .data[0] = 0x00, .data[1] = 0x00,
1611 .data[2] = 0x00, .data[3] = 0x83, .data[4] = 0x3C, .data[5] = 0x77,
1612 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
1613 { .channel = 52, .freq = 5260, .data[0] = 0x00, .data[1] = 0x00,
1614 .data[2] = 0x00, .data[3] = 0x83, .data[4] = 0x3C, .data[5] = 0x77,
1615 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
1616 { .channel = 56, .freq = 5280, .data[0] = 0x00, .data[1] = 0x00,
1617 .data[2] = 0x00, .data[3] = 0x83, .data[4] = 0x3C, .data[5] = 0x77,
1618 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
1619 { .channel = 60, .freq = 5300, .data[0] = 0x00, .data[1] = 0x00,
1620 .data[2] = 0x00, .data[3] = 0x63, .data[4] = 0x3C, .data[5] = 0x77,
1621 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
1622 { .channel = 64, .freq = 5320, .data[0] = 0x00, .data[1] = 0x00,
1623 .data[2] = 0x00, .data[3] = 0x62, .data[4] = 0x3C, .data[5] = 0x77,
1624 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
1625 { .channel = 100, .freq = 5500, .data[0] = 0x00, .data[1] = 0x00,
1626 .data[2] = 0x00, .data[3] = 0x30, .data[4] = 0x3C, .data[5] = 0x77,
1627 .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
1628 { .channel = 104, .freq = 5520, .data[0] = 0x00, .data[1] = 0x00,
1629 .data[2] = 0x00, .data[3] = 0x20, .data[4] = 0x3C, .data[5] = 0x77,
1630 .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
1631 { .channel = 108, .freq = 5540, .data[0] = 0x00, .data[1] = 0x00,
1632 .data[2] = 0x00, .data[3] = 0x20, .data[4] = 0x3C, .data[5] = 0x77,
1633 .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
1634 { .channel = 112, .freq = 5560, .data[0] = 0x00, .data[1] = 0x00,
1635 .data[2] = 0x00, .data[3] = 0x20, .data[4] = 0x3C, .data[5] = 0x77,
1636 .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
1637 { .channel = 116, .freq = 5580, .data[0] = 0x00, .data[1] = 0x00,
1638 .data[2] = 0x00, .data[3] = 0x10, .data[4] = 0x3C, .data[5] = 0x77,
1639 .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
1640 { .channel = 120, .freq = 5600, .data[0] = 0x00, .data[1] = 0x00,
1641 .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
1642 .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
1643 { .channel = 124, .freq = 5620, .data[0] = 0x00, .data[1] = 0x00,
1644 .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
1645 .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
1646 { .channel = 128, .freq = 5640, .data[0] = 0x00, .data[1] = 0x00,
1647 .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
1648 .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
1649 { .channel = 132, .freq = 5660, .data[0] = 0x00, .data[1] = 0x00,
1650 .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
1651 .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
1652 { .channel = 136, .freq = 5680, .data[0] = 0x00, .data[1] = 0x00,
1653 .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
1654 .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
1655 { .channel = 140, .freq = 5700, .data[0] = 0x00, .data[1] = 0x00,
1656 .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
1657 .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
1658 { .channel = 149, .freq = 5745, .data[0] = 0x00, .data[1] = 0x00,
1659 .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
1660 .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
1661 { .channel = 153, .freq = 5765, .data[0] = 0x00, .data[1] = 0x00,
1662 .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
1663 .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
1664 { .channel = 157, .freq = 5785, .data[0] = 0x00, .data[1] = 0x00,
1665 .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
1666 .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
1667 { .channel = 161, .freq = 5805, .data[0] = 0x00, .data[1] = 0x00,
1668 .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
1669 .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
1670 { .channel = 165, .freq = 5825, .data[0] = 0x00, .data[1] = 0x00,
1671 .data[2] = 0x00, .data[3] = 0x00, .data[4] = 0x3C, .data[5] = 0x77,
1672 .data[6] = 0x37, .data[7] = 0xFF, .data[8] = 0x88, },
1673 { .channel = 184, .freq = 4920, .data[0] = 0x55, .data[1] = 0x77,
1674 .data[2] = 0x90, .data[3] = 0xF7, .data[4] = 0x3C, .data[5] = 0x77,
1675 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0xFF, },
1676 { .channel = 188, .freq = 4940, .data[0] = 0x44, .data[1] = 0x77,
1677 .data[2] = 0x80, .data[3] = 0xE7, .data[4] = 0x3C, .data[5] = 0x77,
1678 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0xFF, },
1679 { .channel = 192, .freq = 4960, .data[0] = 0x44, .data[1] = 0x66,
1680 .data[2] = 0x80, .data[3] = 0xE7, .data[4] = 0x3C, .data[5] = 0x77,
1681 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0xFF, },
1682 { .channel = 196, .freq = 4980, .data[0] = 0x33, .data[1] = 0x66,
1683 .data[2] = 0x70, .data[3] = 0xC7, .data[4] = 0x3C, .data[5] = 0x77,
1684 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0xFF, },
1685 { .channel = 200, .freq = 5000, .data[0] = 0x22, .data[1] = 0x55,
1686 .data[2] = 0x60, .data[3] = 0xD7, .data[4] = 0x3C, .data[5] = 0x77,
1687 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0xFF, },
1688 { .channel = 204, .freq = 5020, .data[0] = 0x22, .data[1] = 0x55,
1689 .data[2] = 0x60, .data[3] = 0xC7, .data[4] = 0x3C, .data[5] = 0x77,
1690 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0xFF, },
1691 { .channel = 208, .freq = 5040, .data[0] = 0x22, .data[1] = 0x44,
1692 .data[2] = 0x50, .data[3] = 0xC7, .data[4] = 0x3C, .data[5] = 0x77,
1693 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0xFF, },
1694 { .channel = 212, .freq = 5060, .data[0] = 0x11, .data[1] = 0x44,
1695 .data[2] = 0x50, .data[3] = 0xA5, .data[4] = 0x3C, .data[5] = 0x77,
1696 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
1697 { .channel = 216, .freq = 5080, .data[0] = 0x00, .data[1] = 0x44,
1698 .data[2] = 0x40, .data[3] = 0xB6, .data[4] = 0x3C, .data[5] = 0x77,
1699 .data[6] = 0x35, .data[7] = 0xFF, .data[8] = 0x88, },
1700};
1701
Gábor Stefanik588f8372009-08-13 22:46:30 +02001702static const struct b206x_channel b2063_chantbl[] = {
1703 { .channel = 1, .freq = 2412, .data[0] = 0x6F, .data[1] = 0x3C,
1704 .data[2] = 0x3C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1705 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1706 .data[10] = 0x80, .data[11] = 0x70, },
1707 { .channel = 2, .freq = 2417, .data[0] = 0x6F, .data[1] = 0x3C,
1708 .data[2] = 0x3C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1709 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1710 .data[10] = 0x80, .data[11] = 0x70, },
1711 { .channel = 3, .freq = 2422, .data[0] = 0x6F, .data[1] = 0x3C,
1712 .data[2] = 0x3C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1713 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1714 .data[10] = 0x80, .data[11] = 0x70, },
1715 { .channel = 4, .freq = 2427, .data[0] = 0x6F, .data[1] = 0x2C,
1716 .data[2] = 0x2C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1717 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1718 .data[10] = 0x80, .data[11] = 0x70, },
1719 { .channel = 5, .freq = 2432, .data[0] = 0x6F, .data[1] = 0x2C,
1720 .data[2] = 0x2C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1721 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1722 .data[10] = 0x80, .data[11] = 0x70, },
1723 { .channel = 6, .freq = 2437, .data[0] = 0x6F, .data[1] = 0x2C,
1724 .data[2] = 0x2C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1725 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1726 .data[10] = 0x80, .data[11] = 0x70, },
1727 { .channel = 7, .freq = 2442, .data[0] = 0x6F, .data[1] = 0x2C,
1728 .data[2] = 0x2C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1729 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1730 .data[10] = 0x80, .data[11] = 0x70, },
1731 { .channel = 8, .freq = 2447, .data[0] = 0x6F, .data[1] = 0x2C,
1732 .data[2] = 0x2C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1733 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1734 .data[10] = 0x80, .data[11] = 0x70, },
1735 { .channel = 9, .freq = 2452, .data[0] = 0x6F, .data[1] = 0x1C,
1736 .data[2] = 0x1C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1737 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1738 .data[10] = 0x80, .data[11] = 0x70, },
1739 { .channel = 10, .freq = 2457, .data[0] = 0x6F, .data[1] = 0x1C,
1740 .data[2] = 0x1C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1741 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1742 .data[10] = 0x80, .data[11] = 0x70, },
1743 { .channel = 11, .freq = 2462, .data[0] = 0x6E, .data[1] = 0x1C,
1744 .data[2] = 0x1C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1745 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1746 .data[10] = 0x80, .data[11] = 0x70, },
1747 { .channel = 12, .freq = 2467, .data[0] = 0x6E, .data[1] = 0x1C,
1748 .data[2] = 0x1C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1749 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1750 .data[10] = 0x80, .data[11] = 0x70, },
1751 { .channel = 13, .freq = 2472, .data[0] = 0x6E, .data[1] = 0x1C,
1752 .data[2] = 0x1C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1753 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1754 .data[10] = 0x80, .data[11] = 0x70, },
1755 { .channel = 14, .freq = 2484, .data[0] = 0x6E, .data[1] = 0x0C,
1756 .data[2] = 0x0C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1757 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1758 .data[10] = 0x80, .data[11] = 0x70, },
1759 { .channel = 34, .freq = 5170, .data[0] = 0x6A, .data[1] = 0x0C,
1760 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x02, .data[5] = 0x05,
1761 .data[6] = 0x0D, .data[7] = 0x0D, .data[8] = 0x77, .data[9] = 0x80,
1762 .data[10] = 0x20, .data[11] = 0x00, },
1763 { .channel = 36, .freq = 5180, .data[0] = 0x6A, .data[1] = 0x0C,
1764 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x01, .data[5] = 0x05,
1765 .data[6] = 0x0D, .data[7] = 0x0C, .data[8] = 0x77, .data[9] = 0x80,
1766 .data[10] = 0x20, .data[11] = 0x00, },
1767 { .channel = 38, .freq = 5190, .data[0] = 0x6A, .data[1] = 0x0C,
1768 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x01, .data[5] = 0x04,
1769 .data[6] = 0x0C, .data[7] = 0x0C, .data[8] = 0x77, .data[9] = 0x80,
1770 .data[10] = 0x20, .data[11] = 0x00, },
1771 { .channel = 40, .freq = 5200, .data[0] = 0x69, .data[1] = 0x0C,
1772 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x01, .data[5] = 0x04,
1773 .data[6] = 0x0C, .data[7] = 0x0C, .data[8] = 0x77, .data[9] = 0x70,
1774 .data[10] = 0x20, .data[11] = 0x00, },
1775 { .channel = 42, .freq = 5210, .data[0] = 0x69, .data[1] = 0x0C,
1776 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x01, .data[5] = 0x04,
1777 .data[6] = 0x0B, .data[7] = 0x0C, .data[8] = 0x77, .data[9] = 0x70,
1778 .data[10] = 0x20, .data[11] = 0x00, },
1779 { .channel = 44, .freq = 5220, .data[0] = 0x69, .data[1] = 0x0C,
1780 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x04,
1781 .data[6] = 0x0B, .data[7] = 0x0B, .data[8] = 0x77, .data[9] = 0x60,
1782 .data[10] = 0x20, .data[11] = 0x00, },
1783 { .channel = 46, .freq = 5230, .data[0] = 0x69, .data[1] = 0x0C,
1784 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x03,
1785 .data[6] = 0x0A, .data[7] = 0x0B, .data[8] = 0x77, .data[9] = 0x60,
1786 .data[10] = 0x20, .data[11] = 0x00, },
1787 { .channel = 48, .freq = 5240, .data[0] = 0x69, .data[1] = 0x0C,
1788 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x03,
1789 .data[6] = 0x0A, .data[7] = 0x0A, .data[8] = 0x77, .data[9] = 0x60,
1790 .data[10] = 0x20, .data[11] = 0x00, },
1791 { .channel = 52, .freq = 5260, .data[0] = 0x68, .data[1] = 0x0C,
1792 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x02,
1793 .data[6] = 0x09, .data[7] = 0x09, .data[8] = 0x77, .data[9] = 0x60,
1794 .data[10] = 0x20, .data[11] = 0x00, },
1795 { .channel = 56, .freq = 5280, .data[0] = 0x68, .data[1] = 0x0C,
1796 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x01,
1797 .data[6] = 0x08, .data[7] = 0x08, .data[8] = 0x77, .data[9] = 0x50,
1798 .data[10] = 0x10, .data[11] = 0x00, },
1799 { .channel = 60, .freq = 5300, .data[0] = 0x68, .data[1] = 0x0C,
1800 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x01,
1801 .data[6] = 0x08, .data[7] = 0x08, .data[8] = 0x77, .data[9] = 0x50,
1802 .data[10] = 0x10, .data[11] = 0x00, },
1803 { .channel = 64, .freq = 5320, .data[0] = 0x67, .data[1] = 0x0C,
1804 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1805 .data[6] = 0x08, .data[7] = 0x08, .data[8] = 0x77, .data[9] = 0x50,
1806 .data[10] = 0x10, .data[11] = 0x00, },
1807 { .channel = 100, .freq = 5500, .data[0] = 0x64, .data[1] = 0x0C,
1808 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1809 .data[6] = 0x02, .data[7] = 0x01, .data[8] = 0x77, .data[9] = 0x20,
1810 .data[10] = 0x00, .data[11] = 0x00, },
1811 { .channel = 104, .freq = 5520, .data[0] = 0x64, .data[1] = 0x0C,
1812 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1813 .data[6] = 0x01, .data[7] = 0x01, .data[8] = 0x77, .data[9] = 0x20,
1814 .data[10] = 0x00, .data[11] = 0x00, },
1815 { .channel = 108, .freq = 5540, .data[0] = 0x63, .data[1] = 0x0C,
1816 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1817 .data[6] = 0x01, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x10,
1818 .data[10] = 0x00, .data[11] = 0x00, },
1819 { .channel = 112, .freq = 5560, .data[0] = 0x63, .data[1] = 0x0C,
1820 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1821 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x10,
1822 .data[10] = 0x00, .data[11] = 0x00, },
1823 { .channel = 116, .freq = 5580, .data[0] = 0x62, .data[1] = 0x0C,
1824 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1825 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x10,
1826 .data[10] = 0x00, .data[11] = 0x00, },
1827 { .channel = 120, .freq = 5600, .data[0] = 0x62, .data[1] = 0x0C,
1828 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1829 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1830 .data[10] = 0x00, .data[11] = 0x00, },
1831 { .channel = 124, .freq = 5620, .data[0] = 0x62, .data[1] = 0x0C,
1832 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1833 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1834 .data[10] = 0x00, .data[11] = 0x00, },
1835 { .channel = 128, .freq = 5640, .data[0] = 0x61, .data[1] = 0x0C,
1836 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1837 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1838 .data[10] = 0x00, .data[11] = 0x00, },
1839 { .channel = 132, .freq = 5660, .data[0] = 0x61, .data[1] = 0x0C,
1840 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1841 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1842 .data[10] = 0x00, .data[11] = 0x00, },
1843 { .channel = 136, .freq = 5680, .data[0] = 0x61, .data[1] = 0x0C,
1844 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1845 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1846 .data[10] = 0x00, .data[11] = 0x00, },
1847 { .channel = 140, .freq = 5700, .data[0] = 0x60, .data[1] = 0x0C,
1848 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1849 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1850 .data[10] = 0x00, .data[11] = 0x00, },
1851 { .channel = 149, .freq = 5745, .data[0] = 0x60, .data[1] = 0x0C,
1852 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1853 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1854 .data[10] = 0x00, .data[11] = 0x00, },
1855 { .channel = 153, .freq = 5765, .data[0] = 0x60, .data[1] = 0x0C,
1856 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1857 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1858 .data[10] = 0x00, .data[11] = 0x00, },
1859 { .channel = 157, .freq = 5785, .data[0] = 0x60, .data[1] = 0x0C,
1860 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1861 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1862 .data[10] = 0x00, .data[11] = 0x00, },
1863 { .channel = 161, .freq = 5805, .data[0] = 0x60, .data[1] = 0x0C,
1864 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1865 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1866 .data[10] = 0x00, .data[11] = 0x00, },
1867 { .channel = 165, .freq = 5825, .data[0] = 0x60, .data[1] = 0x0C,
1868 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1869 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1870 .data[10] = 0x00, .data[11] = 0x00, },
1871 { .channel = 184, .freq = 4920, .data[0] = 0x6E, .data[1] = 0x0C,
1872 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x09, .data[5] = 0x0E,
1873 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xC0,
1874 .data[10] = 0x50, .data[11] = 0x00, },
1875 { .channel = 188, .freq = 4940, .data[0] = 0x6E, .data[1] = 0x0C,
1876 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x09, .data[5] = 0x0D,
1877 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xB0,
1878 .data[10] = 0x50, .data[11] = 0x00, },
1879 { .channel = 192, .freq = 4960, .data[0] = 0x6E, .data[1] = 0x0C,
1880 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x08, .data[5] = 0x0C,
1881 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xB0,
1882 .data[10] = 0x50, .data[11] = 0x00, },
1883 { .channel = 196, .freq = 4980, .data[0] = 0x6D, .data[1] = 0x0C,
1884 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x08, .data[5] = 0x0C,
1885 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xA0,
1886 .data[10] = 0x40, .data[11] = 0x00, },
1887 { .channel = 200, .freq = 5000, .data[0] = 0x6D, .data[1] = 0x0C,
1888 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x08, .data[5] = 0x0B,
1889 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xA0,
1890 .data[10] = 0x40, .data[11] = 0x00, },
1891 { .channel = 204, .freq = 5020, .data[0] = 0x6D, .data[1] = 0x0C,
1892 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x08, .data[5] = 0x0A,
1893 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xA0,
1894 .data[10] = 0x40, .data[11] = 0x00, },
1895 { .channel = 208, .freq = 5040, .data[0] = 0x6C, .data[1] = 0x0C,
1896 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x07, .data[5] = 0x09,
1897 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0x90,
1898 .data[10] = 0x40, .data[11] = 0x00, },
1899 { .channel = 212, .freq = 5060, .data[0] = 0x6C, .data[1] = 0x0C,
1900 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x06, .data[5] = 0x08,
1901 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0x90,
1902 .data[10] = 0x40, .data[11] = 0x00, },
1903 { .channel = 216, .freq = 5080, .data[0] = 0x6C, .data[1] = 0x0C,
1904 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x05, .data[5] = 0x08,
1905 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0x90,
1906 .data[10] = 0x40, .data[11] = 0x00, },
1907};
1908
Gábor Stefanik1e711be2009-08-14 00:15:17 +02001909static void lpphy_b2062_reset_pll_bias(struct b43_wldev *dev)
Gábor Stefanik588f8372009-08-13 22:46:30 +02001910{
Gábor Stefanik1e711be2009-08-14 00:15:17 +02001911 struct ssb_bus *bus = dev->dev->bus;
1912
1913 b43_radio_write(dev, B2062_S_RFPLL_CTL2, 0xFF);
1914 udelay(20);
1915 if (bus->chip_id == 0x5354) {
1916 b43_radio_write(dev, B2062_N_COMM1, 4);
1917 b43_radio_write(dev, B2062_S_RFPLL_CTL2, 4);
1918 } else {
1919 b43_radio_write(dev, B2062_S_RFPLL_CTL2, 0);
1920 }
1921 udelay(5);
1922}
1923
1924static void lpphy_b2062_vco_calib(struct b43_wldev *dev)
1925{
1926 b43_phy_write(dev, B2062_S_RFPLL_CTL21, 0x42);
1927 b43_phy_write(dev, B2062_S_RFPLL_CTL21, 0x62);
1928 udelay(200);
1929}
1930
1931static int lpphy_b2062_tune(struct b43_wldev *dev,
1932 unsigned int channel)
1933{
1934 struct b43_phy_lp *lpphy = dev->phy.lp;
1935 struct ssb_bus *bus = dev->dev->bus;
Gábor Stefanik5269102e2009-08-16 18:05:09 +02001936 const struct b206x_channel *chandata = NULL;
Gábor Stefanik1e711be2009-08-14 00:15:17 +02001937 u32 crystal_freq = bus->chipco.pmu.crystalfreq * 1000;
1938 u32 tmp1, tmp2, tmp3, tmp4, tmp5, tmp6, tmp7, tmp8, tmp9;
1939 int i, err = 0;
1940
Gábor Stefanik5269102e2009-08-16 18:05:09 +02001941 for (i = 0; i < ARRAY_SIZE(b2062_chantbl); i++) {
1942 if (b2062_chantbl[i].channel == channel) {
1943 chandata = &b2062_chantbl[i];
Gábor Stefanik1e711be2009-08-14 00:15:17 +02001944 break;
1945 }
1946 }
1947
1948 if (B43_WARN_ON(!chandata))
1949 return -EINVAL;
1950
1951 b43_radio_set(dev, B2062_S_RFPLL_CTL14, 0x04);
1952 b43_radio_write(dev, B2062_N_LGENA_TUNE0, chandata->data[0]);
1953 b43_radio_write(dev, B2062_N_LGENA_TUNE2, chandata->data[1]);
1954 b43_radio_write(dev, B2062_N_LGENA_TUNE3, chandata->data[2]);
1955 b43_radio_write(dev, B2062_N_TX_TUNE, chandata->data[3]);
1956 b43_radio_write(dev, B2062_S_LGENG_CTL1, chandata->data[4]);
1957 b43_radio_write(dev, B2062_N_LGENA_CTL5, chandata->data[5]);
1958 b43_radio_write(dev, B2062_N_LGENA_CTL6, chandata->data[6]);
1959 b43_radio_write(dev, B2062_N_TX_PGA, chandata->data[7]);
1960 b43_radio_write(dev, B2062_N_TX_PAD, chandata->data[8]);
1961
1962 tmp1 = crystal_freq / 1000;
1963 tmp2 = lpphy->pdiv * 1000;
1964 b43_radio_write(dev, B2062_S_RFPLL_CTL33, 0xCC);
1965 b43_radio_write(dev, B2062_S_RFPLL_CTL34, 0x07);
1966 lpphy_b2062_reset_pll_bias(dev);
1967 tmp3 = tmp2 * channel2freq_lp(channel);
1968 if (channel2freq_lp(channel) < 4000)
1969 tmp3 *= 2;
1970 tmp4 = 48 * tmp1;
1971 tmp6 = tmp3 / tmp4;
1972 tmp7 = tmp3 % tmp4;
1973 b43_radio_write(dev, B2062_S_RFPLL_CTL26, tmp6);
1974 tmp5 = tmp7 * 0x100;
1975 tmp6 = tmp5 / tmp4;
1976 tmp7 = tmp5 % tmp4;
Gábor Stefanik055114a2009-08-16 15:32:40 +02001977 b43_radio_write(dev, B2062_S_RFPLL_CTL27, tmp6);
1978 tmp5 = tmp7 * 0x100;
1979 tmp6 = tmp5 / tmp4;
1980 tmp7 = tmp5 % tmp4;
Gábor Stefanik1e711be2009-08-14 00:15:17 +02001981 b43_radio_write(dev, B2062_S_RFPLL_CTL28, tmp6);
1982 tmp5 = tmp7 * 0x100;
1983 tmp6 = tmp5 / tmp4;
1984 tmp7 = tmp5 % tmp4;
1985 b43_radio_write(dev, B2062_S_RFPLL_CTL29, tmp6 + ((2 * tmp7) / tmp4));
1986 tmp8 = b43_phy_read(dev, B2062_S_RFPLL_CTL19);
1987 tmp9 = ((2 * tmp3 * (tmp8 + 1)) + (3 * tmp1)) / (6 * tmp1);
Gábor Stefaniked07c4b2009-08-16 18:40:09 +02001988 b43_radio_write(dev, B2062_S_RFPLL_CTL23, (tmp9 >> 8) + 16);
Gábor Stefanik1e711be2009-08-14 00:15:17 +02001989 b43_radio_write(dev, B2062_S_RFPLL_CTL24, tmp9 & 0xFF);
1990
1991 lpphy_b2062_vco_calib(dev);
1992 if (b43_radio_read(dev, B2062_S_RFPLL_CTL3) & 0x10) {
1993 b43_radio_write(dev, B2062_S_RFPLL_CTL33, 0xFC);
1994 b43_radio_write(dev, B2062_S_RFPLL_CTL34, 0);
1995 lpphy_b2062_reset_pll_bias(dev);
1996 lpphy_b2062_vco_calib(dev);
1997 if (b43_radio_read(dev, B2062_S_RFPLL_CTL3) & 0x10)
Gábor Stefanik96909e92009-08-16 01:15:49 +02001998 err = -EIO;
Gábor Stefanik1e711be2009-08-14 00:15:17 +02001999 }
2000
2001 b43_radio_mask(dev, B2062_S_RFPLL_CTL14, ~0x04);
2002 return err;
2003}
2004
Gábor Stefanik5791ce12009-08-18 22:08:31 +02002005
2006/* This was previously called lpphy_japan_filter */
2007static void lpphy_set_analog_filter(struct b43_wldev *dev, int channel)
Gábor Stefanik1e711be2009-08-14 00:15:17 +02002008{
2009 struct b43_phy_lp *lpphy = dev->phy.lp;
2010 u16 tmp = (channel == 14); //SPEC FIXME check japanwidefilter!
2011
2012 if (dev->phy.rev < 2) { //SPEC FIXME Isn't this rev0/1-specific?
2013 b43_phy_maskset(dev, B43_LPPHY_LP_PHY_CTL, 0xFCFF, tmp << 9);
2014 if ((dev->phy.rev == 1) && (lpphy->rc_cap))
2015 lpphy_set_rc_cap(dev);
2016 } else {
2017 b43_radio_write(dev, B2063_TX_BB_SP3, 0x3F);
2018 }
Gábor Stefanik588f8372009-08-13 22:46:30 +02002019}
2020
2021static void lpphy_b2063_vco_calib(struct b43_wldev *dev)
2022{
2023 u16 tmp;
2024
2025 b43_phy_mask(dev, B2063_PLL_SP1, ~0x40);
2026 tmp = b43_phy_read(dev, B2063_PLL_JTAG_CALNRST) & 0xF8;
2027 b43_phy_write(dev, B2063_PLL_JTAG_CALNRST, tmp);
2028 udelay(1);
2029 b43_phy_write(dev, B2063_PLL_JTAG_CALNRST, tmp | 0x4);
2030 udelay(1);
2031 b43_phy_write(dev, B2063_PLL_JTAG_CALNRST, tmp | 0x6);
2032 udelay(1);
2033 b43_phy_write(dev, B2063_PLL_JTAG_CALNRST, tmp | 0x7);
2034 udelay(300);
2035 b43_phy_set(dev, B2063_PLL_SP1, 0x40);
2036}
2037
Gábor Stefanik1e711be2009-08-14 00:15:17 +02002038static int lpphy_b2063_tune(struct b43_wldev *dev,
2039 unsigned int channel)
Gábor Stefanik588f8372009-08-13 22:46:30 +02002040{
2041 struct ssb_bus *bus = dev->dev->bus;
2042
2043 static const struct b206x_channel *chandata = NULL;
2044 u32 crystal_freq = bus->chipco.pmu.crystalfreq * 1000;
2045 u32 freqref, vco_freq, val1, val2, val3, timeout, timeoutref, count;
2046 u16 old_comm15, scale;
2047 u32 tmp1, tmp2, tmp3, tmp4, tmp5, tmp6;
2048 int i, div = (crystal_freq <= 26000000 ? 1 : 2);
2049
2050 for (i = 0; i < ARRAY_SIZE(b2063_chantbl); i++) {
2051 if (b2063_chantbl[i].channel == channel) {
2052 chandata = &b2063_chantbl[i];
2053 break;
2054 }
2055 }
2056
2057 if (B43_WARN_ON(!chandata))
Gábor Stefanik1e711be2009-08-14 00:15:17 +02002058 return -EINVAL;
Gábor Stefanik588f8372009-08-13 22:46:30 +02002059
2060 b43_radio_write(dev, B2063_LOGEN_VCOBUF1, chandata->data[0]);
2061 b43_radio_write(dev, B2063_LOGEN_MIXER2, chandata->data[1]);
2062 b43_radio_write(dev, B2063_LOGEN_BUF2, chandata->data[2]);
2063 b43_radio_write(dev, B2063_LOGEN_RCCR1, chandata->data[3]);
2064 b43_radio_write(dev, B2063_A_RX_1ST3, chandata->data[4]);
2065 b43_radio_write(dev, B2063_A_RX_2ND1, chandata->data[5]);
2066 b43_radio_write(dev, B2063_A_RX_2ND4, chandata->data[6]);
2067 b43_radio_write(dev, B2063_A_RX_2ND7, chandata->data[7]);
2068 b43_radio_write(dev, B2063_A_RX_PS6, chandata->data[8]);
2069 b43_radio_write(dev, B2063_TX_RF_CTL2, chandata->data[9]);
2070 b43_radio_write(dev, B2063_TX_RF_CTL5, chandata->data[10]);
2071 b43_radio_write(dev, B2063_PA_CTL11, chandata->data[11]);
2072
2073 old_comm15 = b43_radio_read(dev, B2063_COMM15);
2074 b43_radio_set(dev, B2063_COMM15, 0x1E);
2075
2076 if (chandata->freq > 4000) /* spec says 2484, but 4000 is safer */
2077 vco_freq = chandata->freq << 1;
2078 else
2079 vco_freq = chandata->freq << 2;
2080
2081 freqref = crystal_freq * 3;
2082 val1 = lpphy_qdiv_roundup(crystal_freq, 1000000, 16);
2083 val2 = lpphy_qdiv_roundup(crystal_freq, 1000000 * div, 16);
2084 val3 = lpphy_qdiv_roundup(vco_freq, 3, 16);
2085 timeout = ((((8 * crystal_freq) / (div * 5000000)) + 1) >> 1) - 1;
2086 b43_radio_write(dev, B2063_PLL_JTAG_PLL_VCO_CALIB3, 0x2);
2087 b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_VCO_CALIB6,
2088 0xFFF8, timeout >> 2);
2089 b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_VCO_CALIB7,
2090 0xFF9F,timeout << 5);
2091
2092 timeoutref = ((((8 * crystal_freq) / (div * (timeout + 1))) +
2093 999999) / 1000000) + 1;
2094 b43_radio_write(dev, B2063_PLL_JTAG_PLL_VCO_CALIB5, timeoutref);
2095
2096 count = lpphy_qdiv_roundup(val3, val2 + 16, 16);
2097 count *= (timeout + 1) * (timeoutref + 1);
2098 count--;
2099 b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_VCO_CALIB7,
2100 0xF0, count >> 8);
2101 b43_radio_write(dev, B2063_PLL_JTAG_PLL_VCO_CALIB8, count & 0xFF);
2102
2103 tmp1 = ((val3 * 62500) / freqref) << 4;
2104 tmp2 = ((val3 * 62500) % freqref) << 4;
2105 while (tmp2 >= freqref) {
2106 tmp1++;
2107 tmp2 -= freqref;
2108 }
2109 b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_SG1, 0xFFE0, tmp1 >> 4);
2110 b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_SG2, 0xFE0F, tmp1 << 4);
2111 b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_SG2, 0xFFF0, tmp1 >> 16);
2112 b43_radio_write(dev, B2063_PLL_JTAG_PLL_SG3, (tmp2 >> 8) & 0xFF);
2113 b43_radio_write(dev, B2063_PLL_JTAG_PLL_SG4, tmp2 & 0xFF);
2114
2115 b43_radio_write(dev, B2063_PLL_JTAG_PLL_LF1, 0xB9);
2116 b43_radio_write(dev, B2063_PLL_JTAG_PLL_LF2, 0x88);
2117 b43_radio_write(dev, B2063_PLL_JTAG_PLL_LF3, 0x28);
2118 b43_radio_write(dev, B2063_PLL_JTAG_PLL_LF4, 0x63);
2119
2120 tmp3 = ((41 * (val3 - 3000)) /1200) + 27;
2121 tmp4 = lpphy_qdiv_roundup(132000 * tmp1, 8451, 16);
2122
2123 if ((tmp4 + tmp3 - 1) / tmp3 > 60) {
2124 scale = 1;
2125 tmp5 = ((tmp4 + tmp3) / (tmp3 << 1)) - 8;
2126 } else {
2127 scale = 0;
2128 tmp5 = ((tmp4 + (tmp3 >> 1)) / tmp3) - 8;
2129 }
2130 b43_phy_maskset(dev, B2063_PLL_JTAG_PLL_CP2, 0xFFC0, tmp5);
2131 b43_phy_maskset(dev, B2063_PLL_JTAG_PLL_CP2, 0xFFBF, scale << 6);
2132
2133 tmp6 = lpphy_qdiv_roundup(100 * val1, val3, 16);
2134 tmp6 *= (tmp5 * 8) * (scale + 1);
2135 if (tmp6 > 150)
2136 tmp6 = 0;
2137
2138 b43_phy_maskset(dev, B2063_PLL_JTAG_PLL_CP3, 0xFFE0, tmp6);
2139 b43_phy_maskset(dev, B2063_PLL_JTAG_PLL_CP3, 0xFFDF, scale << 5);
2140
2141 b43_phy_maskset(dev, B2063_PLL_JTAG_PLL_XTAL_12, 0xFFFB, 0x4);
2142 if (crystal_freq > 26000000)
2143 b43_phy_set(dev, B2063_PLL_JTAG_PLL_XTAL_12, 0x2);
2144 else
2145 b43_phy_mask(dev, B2063_PLL_JTAG_PLL_XTAL_12, 0xFD);
2146
2147 if (val1 == 45)
2148 b43_phy_set(dev, B2063_PLL_JTAG_PLL_VCO1, 0x2);
2149 else
2150 b43_phy_mask(dev, B2063_PLL_JTAG_PLL_VCO1, 0xFD);
2151
2152 b43_phy_set(dev, B2063_PLL_SP2, 0x3);
2153 udelay(1);
2154 b43_phy_mask(dev, B2063_PLL_SP2, 0xFFFC);
2155 lpphy_b2063_vco_calib(dev);
2156 b43_radio_write(dev, B2063_COMM15, old_comm15);
Gábor Stefanik1e711be2009-08-14 00:15:17 +02002157
2158 return 0;
Gábor Stefanik588f8372009-08-13 22:46:30 +02002159}
2160
Michael Buesche63e4362008-08-30 10:55:48 +02002161static int b43_lpphy_op_switch_channel(struct b43_wldev *dev,
2162 unsigned int new_channel)
2163{
Gábor Stefanik1e711be2009-08-14 00:15:17 +02002164 int err;
2165
Gábor Stefanik588f8372009-08-13 22:46:30 +02002166 b43_write16(dev, B43_MMIO_CHANNEL, new_channel);
2167
2168 if (dev->phy.radio_ver == 0x2063) {
Gábor Stefanik1e711be2009-08-14 00:15:17 +02002169 err = lpphy_b2063_tune(dev, new_channel);
2170 if (err)
2171 return err;
Gábor Stefanik588f8372009-08-13 22:46:30 +02002172 } else {
Gábor Stefanik1e711be2009-08-14 00:15:17 +02002173 err = lpphy_b2062_tune(dev, new_channel);
2174 if (err)
2175 return err;
Gábor Stefanik5791ce12009-08-18 22:08:31 +02002176 lpphy_set_analog_filter(dev, new_channel);
Gábor Stefanik0c61bb92009-08-14 21:11:59 +02002177 lpphy_adjust_gain_table(dev, channel2freq_lp(new_channel));
Gábor Stefanik588f8372009-08-13 22:46:30 +02002178 }
2179
Michael Buesche63e4362008-08-30 10:55:48 +02002180 return 0;
2181}
2182
Gábor Stefanik588f8372009-08-13 22:46:30 +02002183static int b43_lpphy_op_init(struct b43_wldev *dev)
Michael Buesche63e4362008-08-30 10:55:48 +02002184{
Gábor Stefanik96909e92009-08-16 01:15:49 +02002185 int err;
2186
Gábor Stefanik588f8372009-08-13 22:46:30 +02002187 lpphy_read_band_sprom(dev); //FIXME should this be in prepare_structs?
2188 lpphy_baseband_init(dev);
2189 lpphy_radio_init(dev);
2190 lpphy_calibrate_rc(dev);
Gábor Stefanik96909e92009-08-16 01:15:49 +02002191 err = b43_lpphy_op_switch_channel(dev,
2192 b43_lpphy_op_get_default_chan(dev));
2193 if (err) {
2194 b43dbg(dev->wl, "Switch to init channel failed, error = %d.\n",
2195 err);
2196 }
Gábor Stefanik588f8372009-08-13 22:46:30 +02002197 lpphy_tx_pctl_init(dev);
2198 lpphy_calibration(dev);
2199 //TODO ACI init
2200
2201 return 0;
Michael Buesche63e4362008-08-30 10:55:48 +02002202}
2203
2204static void b43_lpphy_op_set_rx_antenna(struct b43_wldev *dev, int antenna)
2205{
2206 //TODO
2207}
2208
2209static void b43_lpphy_op_adjust_txpower(struct b43_wldev *dev)
2210{
2211 //TODO
2212}
2213
2214static enum b43_txpwr_result b43_lpphy_op_recalc_txpower(struct b43_wldev *dev,
2215 bool ignore_tssi)
2216{
2217 //TODO
2218 return B43_TXPWR_RES_DONE;
2219}
2220
Michael Buesche63e4362008-08-30 10:55:48 +02002221const struct b43_phy_operations b43_phyops_lp = {
2222 .allocate = b43_lpphy_op_allocate,
Michael Bueschfb111372008-09-02 13:00:34 +02002223 .free = b43_lpphy_op_free,
2224 .prepare_structs = b43_lpphy_op_prepare_structs,
Michael Buesche63e4362008-08-30 10:55:48 +02002225 .init = b43_lpphy_op_init,
Michael Buesche63e4362008-08-30 10:55:48 +02002226 .phy_read = b43_lpphy_op_read,
2227 .phy_write = b43_lpphy_op_write,
2228 .radio_read = b43_lpphy_op_radio_read,
2229 .radio_write = b43_lpphy_op_radio_write,
2230 .software_rfkill = b43_lpphy_op_software_rfkill,
Michael Bueschcb24f572008-09-03 12:12:20 +02002231 .switch_analog = b43_phyop_switch_analog_generic,
Michael Buesche63e4362008-08-30 10:55:48 +02002232 .switch_channel = b43_lpphy_op_switch_channel,
2233 .get_default_chan = b43_lpphy_op_get_default_chan,
2234 .set_rx_antenna = b43_lpphy_op_set_rx_antenna,
2235 .recalc_txpower = b43_lpphy_op_recalc_txpower,
2236 .adjust_txpower = b43_lpphy_op_adjust_txpower,
2237};