blob: a8adef9786b76fdb21993580865dfbde2a22e4b2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_sis.c - Silicon Integrated Systems SATA
3 *
4 * Maintained by: Uwe Koziolek
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2004 Uwe Koziolek
9 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * Hardware documentation available under NDA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 *
31 */
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/kernel.h>
34#include <linux/module.h>
35#include <linux/pci.h>
36#include <linux/init.h>
37#include <linux/blkdev.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050040#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <scsi/scsi_host.h>
42#include <linux/libata.h>
Alan4bb64fb2007-02-16 01:40:04 -080043#include "sis.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45#define DRV_NAME "sata_sis"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040046#define DRV_VERSION "1.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48enum {
49 sis_180 = 0,
50 SIS_SCR_PCI_BAR = 5,
51
52 /* PCI configuration registers */
53 SIS_GENCTL = 0x54, /* IDE General Control register */
54 SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
Arnaud Patardf2c853b2005-09-07 22:44:48 +020055 SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
56 SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
57 SIS_PMR = 0x90, /* port mapping register */
Jeff Garzik8add7882005-09-08 23:07:29 -040058 SIS_PMR_COMBINED = 0x30,
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
60 /* random bits */
61 SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
62
63 GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
64};
65
Jeff Garzik5796d1c2007-10-26 00:03:37 -040066static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
67static int sis_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
68static int sis_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Jeff Garzik3b7d6972005-11-10 11:04:11 -050070static const struct pci_device_id sis_pci_tbl[] = {
Jeff Garzik5796d1c2007-10-26 00:03:37 -040071 { PCI_VDEVICE(SI, 0x0180), sis_180 }, /* SiS 964/180 */
72 { PCI_VDEVICE(SI, 0x0181), sis_180 }, /* SiS 964/180 */
73 { PCI_VDEVICE(SI, 0x0182), sis_180 }, /* SiS 965/965L */
74 { PCI_VDEVICE(SI, 0x0183), sis_180 }, /* SiS 965/965L */
75 { PCI_VDEVICE(SI, 0x1182), sis_180 }, /* SiS 966/680 */
76 { PCI_VDEVICE(SI, 0x1183), sis_180 }, /* SiS 966/966L/968/680 */
Jeff Garzik2d2744f2006-09-28 20:21:59 -040077
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 { } /* terminate list */
79};
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081static struct pci_driver sis_pci_driver = {
82 .name = DRV_NAME,
83 .id_table = sis_pci_tbl,
84 .probe = sis_init_one,
85 .remove = ata_pci_remove_one,
86};
87
Jeff Garzik193515d2005-11-07 00:59:37 -050088static struct scsi_host_template sis_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 .module = THIS_MODULE,
90 .name = DRV_NAME,
91 .ioctl = ata_scsi_ioctl,
92 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 .can_queue = ATA_DEF_QUEUE,
94 .this_id = ATA_SHT_THIS_ID,
Jeff Garzik96af1542007-10-19 22:56:44 -040095 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
97 .emulated = ATA_SHT_EMULATED,
98 .use_clustering = ATA_SHT_USE_CLUSTERING,
99 .proc_name = DRV_NAME,
100 .dma_boundary = ATA_DMA_BOUNDARY,
101 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900102 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104};
105
Jeff Garzik057ace52005-10-22 14:27:05 -0400106static const struct ata_port_operations sis_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 .tf_load = ata_tf_load,
108 .tf_read = ata_tf_read,
109 .check_status = ata_check_status,
110 .exec_command = ata_exec_command,
111 .dev_select = ata_std_dev_select,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 .bmdma_setup = ata_bmdma_setup,
113 .bmdma_start = ata_bmdma_start,
114 .bmdma_stop = ata_bmdma_stop,
115 .bmdma_status = ata_bmdma_status,
116 .qc_prep = ata_qc_prep,
117 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900118 .data_xfer = ata_data_xfer,
Tejun Heo6bd99b42008-03-25 12:22:48 +0900119 .mode_filter = ata_pci_default_filter,
Tejun Heod7a80da2006-06-16 15:00:18 +0900120 .freeze = ata_bmdma_freeze,
121 .thaw = ata_bmdma_thaw,
122 .error_handler = ata_bmdma_error_handler,
123 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900125 .irq_on = ata_irq_on,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 .scr_read = sis_scr_read,
127 .scr_write = sis_scr_write,
Tejun Heo6bd99b42008-03-25 12:22:48 +0900128 .port_start = ata_sff_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129};
130
Tejun Heo1626aeb2007-05-04 12:43:58 +0200131static const struct ata_port_info sis_port_info = {
Jeff Garzikcca39742006-08-24 03:19:22 -0400132 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 .pio_mask = 0x1f,
134 .mwdma_mask = 0x7,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400135 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 .port_ops = &sis_ops,
137};
138
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139MODULE_AUTHOR("Uwe Koziolek");
140MODULE_DESCRIPTION("low-level driver for Silicon Integratad Systems SATA controller");
141MODULE_LICENSE("GPL");
142MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
143MODULE_VERSION(DRV_VERSION);
144
Alan9b14dec2007-01-08 16:11:07 +0000145static unsigned int get_scr_cfg_addr(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146{
Alan9b14dec2007-01-08 16:11:07 +0000147 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
Alan9b14dec2007-01-08 16:11:07 +0000149 u8 pmr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
Alan9b14dec2007-01-08 16:11:07 +0000151 if (ap->port_no) {
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100152 switch (pdev->device) {
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400153 case 0x0180:
154 case 0x0181:
155 pci_read_config_byte(pdev, SIS_PMR, &pmr);
156 if ((pmr & SIS_PMR_COMBINED) == 0)
157 addr += SIS180_SATA1_OFS;
158 break;
Jeff Garzik8add7882005-09-08 23:07:29 -0400159
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400160 case 0x0182:
161 case 0x0183:
162 case 0x1182:
163 addr += SIS182_SATA1_OFS;
164 break;
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100165 }
166 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 return addr;
168}
169
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400170static u32 sis_scr_cfg_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171{
Jeff Garzikcca39742006-08-24 03:19:22 -0400172 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan9b14dec2007-01-08 16:11:07 +0000173 unsigned int cfg_addr = get_scr_cfg_addr(ap, sc_reg);
Tejun Heoaaa092a2007-10-18 11:53:39 +0900174 u32 val2 = 0;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200175 u8 pmr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
177 if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
178 return 0xffffffff;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200179
180 pci_read_config_byte(pdev, SIS_PMR, &pmr);
Jeff Garzik8add7882005-09-08 23:07:29 -0400181
Tejun Heoaaa092a2007-10-18 11:53:39 +0900182 pci_read_config_dword(pdev, cfg_addr, val);
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200183
Uwe Kozioleka3cabb22007-06-14 23:40:43 +0200184 if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
185 (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200186 pci_read_config_dword(pdev, cfg_addr+0x10, &val2);
187
Tejun Heoaaa092a2007-10-18 11:53:39 +0900188 *val |= val2;
189 *val &= 0xfffffffb; /* avoid problems with powerdowned ports */
190
191 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192}
193
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400194static void sis_scr_cfg_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195{
Jeff Garzikcca39742006-08-24 03:19:22 -0400196 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan9b14dec2007-01-08 16:11:07 +0000197 unsigned int cfg_addr = get_scr_cfg_addr(ap, sc_reg);
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200198 u8 pmr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
Alan9b14dec2007-01-08 16:11:07 +0000200 if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 return;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200202
203 pci_read_config_byte(pdev, SIS_PMR, &pmr);
Jeff Garzik8add7882005-09-08 23:07:29 -0400204
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 pci_write_config_dword(pdev, cfg_addr, val);
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200206
Uwe Kozioleka3cabb22007-06-14 23:40:43 +0200207 if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
208 (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200209 pci_write_config_dword(pdev, cfg_addr+0x10, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210}
211
Tejun Heoda3dbb12007-07-16 14:29:40 +0900212static int sis_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213{
Jeff Garzikcca39742006-08-24 03:19:22 -0400214 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200215 u8 pmr;
216
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900218 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
220 if (ap->flags & SIS_FLAG_CFGSCR)
Tejun Heoaaa092a2007-10-18 11:53:39 +0900221 return sis_scr_cfg_read(ap, sc_reg, val);
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200222
223 pci_read_config_byte(pdev, SIS_PMR, &pmr);
224
Tejun Heoda3dbb12007-07-16 14:29:40 +0900225 *val = ioread32(ap->ioaddr.scr_addr + (sc_reg * 4));
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200226
Uwe Kozioleka3cabb22007-06-14 23:40:43 +0200227 if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
228 (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
Tejun Heoda3dbb12007-07-16 14:29:40 +0900229 *val |= ioread32(ap->ioaddr.scr_addr + (sc_reg * 4) + 0x10);
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200230
Tejun Heoda3dbb12007-07-16 14:29:40 +0900231 *val &= 0xfffffffb;
232
233 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234}
235
Tejun Heoda3dbb12007-07-16 14:29:40 +0900236static int sis_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237{
Jeff Garzikcca39742006-08-24 03:19:22 -0400238 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200239 u8 pmr;
240
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900242 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200244 pci_read_config_byte(pdev, SIS_PMR, &pmr);
Jeff Garzik8add7882005-09-08 23:07:29 -0400245
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 if (ap->flags & SIS_FLAG_CFGSCR)
247 sis_scr_cfg_write(ap, sc_reg, val);
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200248 else {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900249 iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Uwe Kozioleka3cabb22007-06-14 23:40:43 +0200250 if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
251 (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
Tejun Heo0d5ff562007-02-01 15:06:36 +0900252 iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4)+0x10);
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200253 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900254 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255}
256
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400257static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258{
Jeff Garzika9524a72005-10-30 14:39:11 -0500259 static int printed_version;
Tejun Heo9a829cc2007-04-17 23:44:08 +0900260 struct ata_port_info pi = sis_port_info;
Uwe Koziolekddfc87a2007-05-25 09:48:52 +0200261 const struct ata_port_info *ppi[] = { &pi, &pi };
Tejun Heo9a829cc2007-04-17 23:44:08 +0900262 struct ata_host *host;
Uwe Koziolek4adccf62006-11-08 09:57:00 +0100263 u32 genctl, val;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200264 u8 pmr;
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100265 u8 port2_start = 0x20;
Tejun Heo9a829cc2007-04-17 23:44:08 +0900266 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
Jeff Garzika9524a72005-10-30 14:39:11 -0500268 if (!printed_version++)
269 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
270
Tejun Heo24dc5f32007-01-20 16:00:28 +0900271 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 if (rc)
273 return rc;
274
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 /* check and see if the SCRs are in IO space or PCI cfg space */
276 pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
277 if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
Tejun Heocf0e8122006-10-27 19:08:47 -0700278 pi.flags |= SIS_FLAG_CFGSCR;
Jeff Garzik8a60a072005-07-31 13:13:24 -0400279
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 /* if hardware thinks SCRs are in IO space, but there are
281 * no IO resources assigned, change to PCI cfg space.
282 */
Tejun Heocf0e8122006-10-27 19:08:47 -0700283 if ((!(pi.flags & SIS_FLAG_CFGSCR)) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
285 (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
286 genctl &= ~GENCTL_IOMAPPED_SCR;
287 pci_write_config_dword(pdev, SIS_GENCTL, genctl);
Tejun Heocf0e8122006-10-27 19:08:47 -0700288 pi.flags |= SIS_FLAG_CFGSCR;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 }
290
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200291 pci_read_config_byte(pdev, SIS_PMR, &pmr);
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100292 switch (ent->device) {
293 case 0x0180:
294 case 0x0181:
Alan9b14dec2007-01-08 16:11:07 +0000295
296 /* The PATA-handling is provided by pata_sis */
297 switch (pmr & 0x30) {
298 case 0x10:
Uwe Kozioleka3cabb22007-06-14 23:40:43 +0200299 ppi[1] = &sis_info133_for_sata;
Alan9b14dec2007-01-08 16:11:07 +0000300 break;
Jeff Garzika84471f2007-02-26 05:51:33 -0500301
Alan9b14dec2007-01-08 16:11:07 +0000302 case 0x30:
Uwe Kozioleka3cabb22007-06-14 23:40:43 +0200303 ppi[0] = &sis_info133_for_sata;
Alan9b14dec2007-01-08 16:11:07 +0000304 break;
305 }
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200306 if ((pmr & SIS_PMR_COMBINED) == 0) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500307 dev_printk(KERN_INFO, &pdev->dev,
Uwe Koziolek4adccf62006-11-08 09:57:00 +0100308 "Detected SiS 180/181/964 chipset in SATA mode\n");
Arnaud Patard39eb9362005-09-13 00:36:45 +0200309 port2_start = 64;
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100310 } else {
Jeff Garzika9524a72005-10-30 14:39:11 -0500311 dev_printk(KERN_INFO, &pdev->dev,
312 "Detected SiS 180/181 chipset in combined mode\n");
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400313 port2_start = 0;
Uwe Koziolek4adccf62006-11-08 09:57:00 +0100314 pi.flags |= ATA_FLAG_SLAVE_POSS;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200315 }
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100316 break;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500317
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100318 case 0x0182:
319 case 0x0183:
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400320 pci_read_config_dword(pdev, 0x6C, &val);
Uwe Koziolek4adccf62006-11-08 09:57:00 +0100321 if (val & (1L << 31)) {
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400322 dev_printk(KERN_INFO, &pdev->dev,
323 "Detected SiS 182/965 chipset\n");
Uwe Koziolek4adccf62006-11-08 09:57:00 +0100324 pi.flags |= ATA_FLAG_SLAVE_POSS;
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100325 } else {
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400326 dev_printk(KERN_INFO, &pdev->dev,
327 "Detected SiS 182/965L chipset\n");
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100328 }
329 break;
330
331 case 0x1182:
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400332 dev_printk(KERN_INFO, &pdev->dev,
333 "Detected SiS 1182/966/680 SATA controller\n");
Uwe Kozioleka3cabb22007-06-14 23:40:43 +0200334 pi.flags |= ATA_FLAG_SLAVE_POSS;
335 break;
336
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100337 case 0x1183:
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400338 dev_printk(KERN_INFO, &pdev->dev,
339 "Detected SiS 1183/966/966L/968/680 controller in PATA mode\n");
Uwe Kozioleka3cabb22007-06-14 23:40:43 +0200340 ppi[0] = &sis_info133_for_sata;
341 ppi[1] = &sis_info133_for_sata;
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100342 break;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200343 }
344
Tejun Heod583bc12007-07-04 18:02:07 +0900345 rc = ata_pci_prepare_sff_host(pdev, ppi, &host);
Tejun Heo9a829cc2007-04-17 23:44:08 +0900346 if (rc)
347 return rc;
Tejun Heocf0e8122006-10-27 19:08:47 -0700348
Tejun Heo9a829cc2007-04-17 23:44:08 +0900349 if (!(pi.flags & SIS_FLAG_CFGSCR)) {
Al Viroedceec32007-03-14 09:19:00 +0000350 void __iomem *mmio;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900351
Tejun Heo9a829cc2007-04-17 23:44:08 +0900352 rc = pcim_iomap_regions(pdev, 1 << SIS_SCR_PCI_BAR, DRV_NAME);
353 if (rc)
354 return rc;
355 mmio = host->iomap[SIS_SCR_PCI_BAR];
Tejun Heo0d5ff562007-02-01 15:06:36 +0900356
Tejun Heo9a829cc2007-04-17 23:44:08 +0900357 host->ports[0]->ioaddr.scr_addr = mmio;
358 host->ports[1]->ioaddr.scr_addr = mmio + port2_start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 }
360
361 pci_set_master(pdev);
Brett M Russa04ce0f2005-08-15 15:23:41 -0400362 pci_intx(pdev, 1);
Tejun Heo9a829cc2007-04-17 23:44:08 +0900363 return ata_host_activate(host, pdev->irq, ata_interrupt, IRQF_SHARED,
364 &sis_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365}
366
367static int __init sis_init(void)
368{
Pavel Roskinb7887192006-08-10 18:13:18 +0900369 return pci_register_driver(&sis_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370}
371
372static void __exit sis_exit(void)
373{
374 pci_unregister_driver(&sis_pci_driver);
375}
376
377module_init(sis_init);
378module_exit(sis_exit);