blob: 887b2a97e2a208df8ff5a29183fb6cba16a06219 [file] [log] [blame]
Ben Skeggsb7bc6132010-10-19 13:05:51 +10001/*
2 * Copyright 2010 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include "drmP.h"
26
27#include "nouveau_drv.h"
28#include "nouveau_dma.h"
29#include "nouveau_ramht.h"
30
31static void
Ben Skeggs1e962682010-10-19 14:18:06 +100032nv50_evo_channel_del(struct nouveau_channel **pevo)
Ben Skeggsb7bc6132010-10-19 13:05:51 +100033{
Ben Skeggs1e962682010-10-19 14:18:06 +100034 struct drm_nouveau_private *dev_priv;
35 struct nouveau_channel *evo = *pevo;
Ben Skeggsb7bc6132010-10-19 13:05:51 +100036
Ben Skeggs1e962682010-10-19 14:18:06 +100037 if (!evo)
Ben Skeggsb7bc6132010-10-19 13:05:51 +100038 return;
Ben Skeggs1e962682010-10-19 14:18:06 +100039 *pevo = NULL;
Ben Skeggsb7bc6132010-10-19 13:05:51 +100040
Ben Skeggs1e962682010-10-19 14:18:06 +100041 dev_priv = evo->dev->dev_private;
42 dev_priv->evo_alloc &= ~(1 << evo->id);
Ben Skeggsb7bc6132010-10-19 13:05:51 +100043
Ben Skeggs1e962682010-10-19 14:18:06 +100044 nouveau_gpuobj_channel_takedown(evo);
45 nouveau_bo_unmap(evo->pushbuf_bo);
46 nouveau_bo_ref(NULL, &evo->pushbuf_bo);
Ben Skeggsb7bc6132010-10-19 13:05:51 +100047
Ben Skeggs1e962682010-10-19 14:18:06 +100048 if (evo->user)
49 iounmap(evo->user);
50
51 kfree(evo);
Ben Skeggsb7bc6132010-10-19 13:05:51 +100052}
53
54int
55nv50_evo_dmaobj_new(struct nouveau_channel *evo, u32 class, u32 name,
56 u32 tile_flags, u32 magic_flags, u32 offset, u32 limit)
57{
58 struct drm_nouveau_private *dev_priv = evo->dev->dev_private;
59 struct drm_device *dev = evo->dev;
60 struct nouveau_gpuobj *obj = NULL;
61 int ret;
62
Ben Skeggs1e962682010-10-19 14:18:06 +100063 ret = nouveau_gpuobj_new(dev, dev_priv->evo, 6*4, 32, 0, &obj);
Ben Skeggsb7bc6132010-10-19 13:05:51 +100064 if (ret)
65 return ret;
66 obj->engine = NVOBJ_ENGINE_DISPLAY;
67
68 nv_wo32(obj, 0, (tile_flags << 22) | (magic_flags << 16) | class);
69 nv_wo32(obj, 4, limit);
70 nv_wo32(obj, 8, offset);
71 nv_wo32(obj, 12, 0x00000000);
72 nv_wo32(obj, 16, 0x00000000);
73 if (dev_priv->card_type < NV_C0)
74 nv_wo32(obj, 20, 0x00010000);
75 else
76 nv_wo32(obj, 20, 0x00020000);
77 dev_priv->engine.instmem.flush(dev);
78
79 ret = nouveau_ramht_insert(evo, name, obj);
80 nouveau_gpuobj_ref(NULL, &obj);
81 if (ret) {
82 return ret;
83 }
84
85 return 0;
86}
87
88static int
Ben Skeggs1e962682010-10-19 14:18:06 +100089nv50_evo_channel_new(struct drm_device *dev, struct nouveau_channel **pevo)
Ben Skeggsb7bc6132010-10-19 13:05:51 +100090{
91 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs1e962682010-10-19 14:18:06 +100092 struct nouveau_channel *evo;
Ben Skeggsb7bc6132010-10-19 13:05:51 +100093 int ret;
94
Ben Skeggs1e962682010-10-19 14:18:06 +100095 evo = kzalloc(sizeof(struct nouveau_channel), GFP_KERNEL);
96 if (!evo)
Ben Skeggsb7bc6132010-10-19 13:05:51 +100097 return -ENOMEM;
Ben Skeggs1e962682010-10-19 14:18:06 +100098 *pevo = evo;
Ben Skeggsb7bc6132010-10-19 13:05:51 +100099
Ben Skeggs1e962682010-10-19 14:18:06 +1000100 for (evo->id = 0; evo->id < 5; evo->id++) {
101 if (dev_priv->evo_alloc & (1 << evo->id))
102 continue;
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000103
Ben Skeggs1e962682010-10-19 14:18:06 +1000104 dev_priv->evo_alloc |= (1 << evo->id);
105 break;
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000106 }
107
Ben Skeggs1e962682010-10-19 14:18:06 +1000108 if (evo->id == 5) {
109 kfree(evo);
110 return -ENODEV;
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000111 }
112
Ben Skeggs1e962682010-10-19 14:18:06 +1000113 evo->dev = dev;
114 evo->user_get = 4;
115 evo->user_put = 0;
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000116
117 ret = nouveau_bo_new(dev, NULL, 4096, 0, TTM_PL_FLAG_VRAM, 0, 0,
Ben Skeggs1e962682010-10-19 14:18:06 +1000118 false, true, &evo->pushbuf_bo);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000119 if (ret == 0)
Ben Skeggs1e962682010-10-19 14:18:06 +1000120 ret = nouveau_bo_pin(evo->pushbuf_bo, TTM_PL_FLAG_VRAM);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000121 if (ret) {
122 NV_ERROR(dev, "Error creating EVO DMA push buffer: %d\n", ret);
Ben Skeggs1e962682010-10-19 14:18:06 +1000123 nv50_evo_channel_del(pevo);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000124 return ret;
125 }
126
Ben Skeggs1e962682010-10-19 14:18:06 +1000127 ret = nouveau_bo_map(evo->pushbuf_bo);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000128 if (ret) {
129 NV_ERROR(dev, "Error mapping EVO DMA push buffer: %d\n", ret);
Ben Skeggs1e962682010-10-19 14:18:06 +1000130 nv50_evo_channel_del(pevo);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000131 return ret;
132 }
133
Ben Skeggs1e962682010-10-19 14:18:06 +1000134 evo->user = ioremap(pci_resource_start(dev->pdev, 0) +
135 NV50_PDISPLAY_USER(evo->id), PAGE_SIZE);
136 if (!evo->user) {
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000137 NV_ERROR(dev, "Error mapping EVO control regs.\n");
Ben Skeggs1e962682010-10-19 14:18:06 +1000138 nv50_evo_channel_del(pevo);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000139 return -ENOMEM;
140 }
141
Ben Skeggs1e962682010-10-19 14:18:06 +1000142 /* bind primary evo channel's ramht to the channel */
143 if (dev_priv->evo && evo != dev_priv->evo)
144 nouveau_ramht_ref(dev_priv->evo->ramht, &evo->ramht, NULL);
145
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000146 return 0;
147}
148
149static int
150nv50_evo_channel_init(struct nouveau_channel *evo)
151{
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000152 struct drm_device *dev = evo->dev;
Ben Skeggs1e962682010-10-19 14:18:06 +1000153 int id = evo->id, ret, i;
Ben Skeggs43ce0282010-10-19 18:01:41 +1000154 u64 pushbuf = evo->pushbuf_bo->bo.mem.start << PAGE_SHIFT;
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000155 u32 tmp;
156
Ben Skeggs43ce0282010-10-19 18:01:41 +1000157 tmp = nv_rd32(dev, NV50_PDISPLAY_EVO_CTRL(id));
158 if ((tmp & 0x009f0000) == 0x00020000)
159 nv_wr32(dev, NV50_PDISPLAY_EVO_CTRL(id), tmp | 0x00800000);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000160
Ben Skeggs43ce0282010-10-19 18:01:41 +1000161 tmp = nv_rd32(dev, NV50_PDISPLAY_EVO_CTRL(id));
162 if ((tmp & 0x003f0000) == 0x00030000)
163 nv_wr32(dev, NV50_PDISPLAY_EVO_CTRL(id), tmp | 0x00600000);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000164
165 /* initialise fifo */
Ben Skeggs43ce0282010-10-19 18:01:41 +1000166 nv_wr32(dev, NV50_PDISPLAY_EVO_DMA_CB(id), pushbuf >> 8 |
167 NV50_PDISPLAY_EVO_DMA_CB_LOCATION_VRAM |
168 NV50_PDISPLAY_EVO_DMA_CB_VALID);
Ben Skeggs1e962682010-10-19 14:18:06 +1000169 nv_wr32(dev, NV50_PDISPLAY_EVO_UNK2(id), 0x00010000);
170 nv_wr32(dev, NV50_PDISPLAY_EVO_HASH_TAG(id), id);
Ben Skeggs43ce0282010-10-19 18:01:41 +1000171 nv_mask(dev, NV50_PDISPLAY_EVO_CTRL(id), NV50_PDISPLAY_EVO_CTRL_DMA,
172 NV50_PDISPLAY_EVO_CTRL_DMA_ENABLED);
173
174 nv_wr32(dev, NV50_PDISPLAY_USER_PUT(id), 0x00000000);
175 nv_wr32(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x01000003 |
176 NV50_PDISPLAY_EVO_CTRL_DMA_ENABLED);
Ben Skeggs1e962682010-10-19 14:18:06 +1000177 if (!nv_wait(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x80000000, 0x00000000)) {
Ben Skeggs43ce0282010-10-19 18:01:41 +1000178 NV_ERROR(dev, "EvoCh %d init timeout: 0x%08x\n", id,
Ben Skeggs1e962682010-10-19 14:18:06 +1000179 nv_rd32(dev, NV50_PDISPLAY_EVO_CTRL(id)));
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000180 return -EBUSY;
181 }
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000182
183 /* enable error reporting on the channel */
Ben Skeggs1e962682010-10-19 14:18:06 +1000184 nv_mask(dev, 0x610028, 0x00000000, 0x00010001 << id);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000185
186 evo->dma.max = (4096/4) - 2;
187 evo->dma.put = 0;
188 evo->dma.cur = evo->dma.put;
189 evo->dma.free = evo->dma.max - evo->dma.cur;
190
191 ret = RING_SPACE(evo, NOUVEAU_DMA_SKIPS);
192 if (ret)
193 return ret;
194
195 for (i = 0; i < NOUVEAU_DMA_SKIPS; i++)
196 OUT_RING(evo, 0);
197
198 return 0;
199}
200
201static void
202nv50_evo_channel_fini(struct nouveau_channel *evo)
203{
204 struct drm_device *dev = evo->dev;
Ben Skeggs43ce0282010-10-19 18:01:41 +1000205 int id = evo->id;
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000206
Ben Skeggs43ce0282010-10-19 18:01:41 +1000207 nv_mask(dev, 0x610028, 0x00010001 << id, 0x00000000);
208 nv_mask(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x00001010, 0x00001000);
209 nv_wr32(dev, NV50_PDISPLAY_INTR_0, (1 << id));
210 nv_mask(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x00000003, 0x00000000);
211 if (!nv_wait(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x001e0000, 0x00000000)) {
212 NV_ERROR(dev, "EvoCh %d takedown timeout: 0x%08x\n", id,
213 nv_rd32(dev, NV50_PDISPLAY_EVO_CTRL(id)));
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000214 }
215}
216
Ben Skeggs1e962682010-10-19 14:18:06 +1000217static int
218nv50_evo_create(struct drm_device *dev)
219{
220 struct drm_nouveau_private *dev_priv = dev->dev_private;
221 struct nouveau_gpuobj *ramht = NULL;
222 struct nouveau_channel *evo;
223 int ret;
224
225 /* create primary evo channel, the one we use for modesetting
226 * purporses
227 */
228 ret = nv50_evo_channel_new(dev, &dev_priv->evo);
229 if (ret)
230 return ret;
231 evo = dev_priv->evo;
232
233 /* setup object management on it, any other evo channel will
234 * use this also as there's no per-channel support on the
235 * hardware
236 */
Ben Skeggs8888cb12010-10-20 15:35:28 +1000237 ret = nouveau_gpuobj_new(dev, NULL, 32768, 65536,
Ben Skeggs1e962682010-10-19 14:18:06 +1000238 NVOBJ_FLAG_ZERO_ALLOC, &evo->ramin);
239 if (ret) {
240 NV_ERROR(dev, "Error allocating EVO channel memory: %d\n", ret);
241 nv50_evo_channel_del(&dev_priv->evo);
242 return ret;
243 }
244
245 ret = drm_mm_init(&evo->ramin_heap, 0, 32768);
246 if (ret) {
247 NV_ERROR(dev, "Error initialising EVO PRAMIN heap: %d\n", ret);
248 nv50_evo_channel_del(&dev_priv->evo);
249 return ret;
250 }
251
252 ret = nouveau_gpuobj_new(dev, evo, 4096, 16, 0, &ramht);
253 if (ret) {
254 NV_ERROR(dev, "Unable to allocate EVO RAMHT: %d\n", ret);
255 nv50_evo_channel_del(&dev_priv->evo);
256 return ret;
257 }
258
259 ret = nouveau_ramht_new(dev, ramht, &evo->ramht);
260 nouveau_gpuobj_ref(NULL, &ramht);
261 if (ret) {
262 nv50_evo_channel_del(&dev_priv->evo);
263 return ret;
264 }
265
266 /* create some default objects for the scanout memtypes we support */
267 if (dev_priv->chipset != 0x50) {
268 ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoFB16, 0x70, 0x19,
269 0, 0xffffffff);
270 if (ret) {
271 nv50_evo_channel_del(&dev_priv->evo);
272 return ret;
273 }
274
275
276 ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoFB32, 0x7a, 0x19,
277 0, 0xffffffff);
278 if (ret) {
279 nv50_evo_channel_del(&dev_priv->evo);
280 return ret;
281 }
282 }
283
284 ret = nv50_evo_dmaobj_new(evo, 0x3d, NvEvoVRAM, 0, 0x19,
285 0, dev_priv->vram_size);
286 if (ret) {
287 nv50_evo_channel_del(&dev_priv->evo);
288 return ret;
289 }
290
291 return 0;
292}
293
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000294int
295nv50_evo_init(struct drm_device *dev)
296{
297 struct drm_nouveau_private *dev_priv = dev->dev_private;
298 int ret;
299
300 if (!dev_priv->evo) {
Ben Skeggs1e962682010-10-19 14:18:06 +1000301 ret = nv50_evo_create(dev);
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000302 if (ret)
303 return ret;
304 }
305
306 return nv50_evo_channel_init(dev_priv->evo);
307}
308
309void
310nv50_evo_fini(struct drm_device *dev)
311{
312 struct drm_nouveau_private *dev_priv = dev->dev_private;
313
314 if (dev_priv->evo) {
315 nv50_evo_channel_fini(dev_priv->evo);
316 nv50_evo_channel_del(&dev_priv->evo);
317 }
318}