blob: 42ff07893f3ab193b7d589eb9c582d17921ab289 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +100028#include <linux/firmware.h>
29#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031#include "drmP.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000033#include "radeon_asic.h"
Dave Airlie4153e582009-09-18 18:41:24 +100034#include "radeon_drm.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100035#include "rv770d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020037#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
Jerome Glisse3ce0a232009-09-08 10:10:24 +100039#define R700_PFP_UCODE_SIZE 848
40#define R700_PM4_UCODE_SIZE 1360
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
Jerome Glisse3ce0a232009-09-08 10:10:24 +100042static void rv770_gpu_init(struct radeon_device *rdev);
43void rv770_fini(struct radeon_device *rdev);
44
Alex Deucher6f34be52010-11-21 10:59:01 -050045u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
46{
47 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
48 u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
49
50 /* Lock the graphics update lock */
51 tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
52 WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
53
54 /* update the scanout addresses */
55 if (radeon_crtc->crtc_id) {
56 WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
57 WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
58 } else {
59 WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
60 WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
61 }
62 WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
63 (u32)crtc_base);
64 WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
65 (u32)crtc_base);
66
67 /* Wait for update_pending to go high. */
68 while (!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING));
69 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
70
71 /* Unlock the lock, so double-buffering can take place inside vblank */
72 tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
73 WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
74
75 /* Return current update_pending status: */
76 return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
77}
78
Alex Deucher21a81222010-07-02 12:58:16 -040079/* get temperature in millidegrees */
80u32 rv770_get_temp(struct radeon_device *rdev)
81{
82 u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
83 ASIC_T_SHIFT;
84 u32 actual_temp = 0;
85
86 if ((temp >> 9) & 1)
87 actual_temp = 0;
88 else
89 actual_temp = (temp >> 1) & 0xff;
90
91 return actual_temp * 1000;
92}
93
Alex Deucher49e02b72010-04-23 17:57:27 -040094void rv770_pm_misc(struct radeon_device *rdev)
95{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -040096 int req_ps_idx = rdev->pm.requested_power_state_index;
97 int req_cm_idx = rdev->pm.requested_clock_mode_index;
98 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
99 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher4d601732010-06-07 18:15:18 -0400100
101 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
102 if (voltage->voltage != rdev->pm.current_vddc) {
103 radeon_atom_set_voltage(rdev, voltage->voltage);
104 rdev->pm.current_vddc = voltage->voltage;
Rafał Miłecki0fcbe942010-06-07 18:25:21 -0400105 DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400106 }
107 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400108}
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000109
110/*
111 * GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000113int rv770_pcie_gart_enable(struct radeon_device *rdev)
114{
115 u32 tmp;
116 int r, i;
117
Jerome Glisse4aac0472009-09-14 18:29:49 +0200118 if (rdev->gart.table.vram.robj == NULL) {
119 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
120 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000121 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200122 r = radeon_gart_table_vram_pin(rdev);
123 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000124 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000125 radeon_gart_restore(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000126 /* Setup L2 cache */
127 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
128 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
129 EFFECTIVE_L2_QUEUE_SIZE(7));
130 WREG32(VM_L2_CNTL2, 0);
131 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
132 /* Setup TLB control */
133 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
134 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
135 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
136 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
137 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
138 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
139 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
140 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
141 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
142 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
143 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
144 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200145 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000146 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
147 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
148 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
149 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
150 (u32)(rdev->dummy_page.addr >> 12));
151 for (i = 1; i < 7; i++)
152 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
153
154 r600_pcie_gart_tlb_flush(rdev);
155 rdev->gart.ready = true;
156 return 0;
157}
158
159void rv770_pcie_gart_disable(struct radeon_device *rdev)
160{
161 u32 tmp;
Jerome Glisse4c788672009-11-20 14:29:23 +0100162 int i, r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000163
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000164 /* Disable all tables */
165 for (i = 0; i < 7; i++)
166 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
167
168 /* Setup L2 cache */
169 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
170 EFFECTIVE_L2_QUEUE_SIZE(7));
171 WREG32(VM_L2_CNTL2, 0);
172 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
173 /* Setup TLB control */
174 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
175 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
176 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
177 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
178 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
179 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
180 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
181 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200182 if (rdev->gart.table.vram.robj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100183 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
184 if (likely(r == 0)) {
185 radeon_bo_kunmap(rdev->gart.table.vram.robj);
186 radeon_bo_unpin(rdev->gart.table.vram.robj);
187 radeon_bo_unreserve(rdev->gart.table.vram.robj);
188 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200189 }
190}
191
192void rv770_pcie_gart_fini(struct radeon_device *rdev)
193{
Jerome Glissef9274562010-03-17 14:44:29 +0000194 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200195 rv770_pcie_gart_disable(rdev);
196 radeon_gart_table_vram_free(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000197}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200198
199
Jerome Glisse1a029b72009-10-06 19:04:30 +0200200void rv770_agp_enable(struct radeon_device *rdev)
201{
202 u32 tmp;
203 int i;
204
205 /* Setup L2 cache */
206 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
207 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
208 EFFECTIVE_L2_QUEUE_SIZE(7));
209 WREG32(VM_L2_CNTL2, 0);
210 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
211 /* Setup TLB control */
212 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
213 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
214 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
215 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
216 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
217 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
218 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
219 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
220 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
221 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
222 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
223 for (i = 0; i < 7; i++)
224 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
225}
226
Jerome Glissea3c19452009-10-01 18:02:13 +0200227static void rv770_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200228{
Jerome Glissea3c19452009-10-01 18:02:13 +0200229 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000230 u32 tmp;
231 int i, j;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000233 /* Initialize HDP */
234 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
235 WREG32((0x2c14 + j), 0x00000000);
236 WREG32((0x2c18 + j), 0x00000000);
237 WREG32((0x2c1c + j), 0x00000000);
238 WREG32((0x2c20 + j), 0x00000000);
239 WREG32((0x2c24 + j), 0x00000000);
240 }
Alex Deucher812d0462010-07-26 18:51:53 -0400241 /* r7xx hw bug. Read from HDP_DEBUG1 rather
242 * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
243 */
244 tmp = RREG32(HDP_DEBUG1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200245
Jerome Glissea3c19452009-10-01 18:02:13 +0200246 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000247 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +0200248 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000250 /* Lockout access through VGA aperture*/
251 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000252 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +0200253 if (rdev->flags & RADEON_IS_AGP) {
254 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
255 /* VRAM before AGP */
256 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
257 rdev->mc.vram_start >> 12);
258 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
259 rdev->mc.gtt_end >> 12);
260 } else {
261 /* VRAM after AGP */
262 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
263 rdev->mc.gtt_start >> 12);
264 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
265 rdev->mc.vram_end >> 12);
266 }
267 } else {
268 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
269 rdev->mc.vram_start >> 12);
270 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
271 rdev->mc.vram_end >> 12);
272 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000273 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200274 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000275 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
276 WREG32(MC_VM_FB_LOCATION, tmp);
277 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
278 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +0200279 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000280 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +0200281 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000282 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
283 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
284 } else {
285 WREG32(MC_VM_AGP_BASE, 0);
286 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
287 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
288 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000289 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +0200290 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000291 }
Jerome Glissea3c19452009-10-01 18:02:13 +0200292 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +1000293 /* we need to own VRAM, so turn off the VGA renderer here
294 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +0200295 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200296}
297
298
299/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000300 * CP.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000302void r700_cp_stop(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200303{
Jerome Glissec919b372010-08-10 17:41:31 -0400304 rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000305 WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
Alex Deucher724c80e2010-08-27 18:25:25 -0400306 WREG32(SCRATCH_UMSK, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307}
308
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000309static int rv770_cp_load_microcode(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000311 const __be32 *fw_data;
312 int i;
313
314 if (!rdev->me_fw || !rdev->pfp_fw)
315 return -EINVAL;
316
317 r700_cp_stop(rdev);
318 WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
319
320 /* Reset cp */
321 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
322 RREG32(GRBM_SOFT_RESET);
323 mdelay(15);
324 WREG32(GRBM_SOFT_RESET, 0);
325
326 fw_data = (const __be32 *)rdev->pfp_fw->data;
327 WREG32(CP_PFP_UCODE_ADDR, 0);
328 for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
329 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
330 WREG32(CP_PFP_UCODE_ADDR, 0);
331
332 fw_data = (const __be32 *)rdev->me_fw->data;
333 WREG32(CP_ME_RAM_WADDR, 0);
334 for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
335 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
336
337 WREG32(CP_PFP_UCODE_ADDR, 0);
338 WREG32(CP_ME_RAM_WADDR, 0);
339 WREG32(CP_ME_RAM_RADDR, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200340 return 0;
341}
342
Alex Deucherfe251e22010-03-24 13:36:43 -0400343void r700_cp_fini(struct radeon_device *rdev)
344{
345 r700_cp_stop(rdev);
346 radeon_ring_fini(rdev);
347}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348
349/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000350 * Core functions
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351 */
Alex Deucherd03f5d52010-02-19 16:22:31 -0500352static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
353 u32 num_tile_pipes,
354 u32 num_backends,
355 u32 backend_disable_mask)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000357 u32 backend_map = 0;
358 u32 enabled_backends_mask;
359 u32 enabled_backends_count;
360 u32 cur_pipe;
361 u32 swizzle_pipe[R7XX_MAX_PIPES];
362 u32 cur_backend;
363 u32 i;
Alex Deucherd03f5d52010-02-19 16:22:31 -0500364 bool force_no_swizzle;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000365
366 if (num_tile_pipes > R7XX_MAX_PIPES)
367 num_tile_pipes = R7XX_MAX_PIPES;
368 if (num_tile_pipes < 1)
369 num_tile_pipes = 1;
370 if (num_backends > R7XX_MAX_BACKENDS)
371 num_backends = R7XX_MAX_BACKENDS;
372 if (num_backends < 1)
373 num_backends = 1;
374
375 enabled_backends_mask = 0;
376 enabled_backends_count = 0;
377 for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
378 if (((backend_disable_mask >> i) & 1) == 0) {
379 enabled_backends_mask |= (1 << i);
380 ++enabled_backends_count;
381 }
382 if (enabled_backends_count == num_backends)
383 break;
384 }
385
386 if (enabled_backends_count == 0) {
387 enabled_backends_mask = 1;
388 enabled_backends_count = 1;
389 }
390
391 if (enabled_backends_count != num_backends)
392 num_backends = enabled_backends_count;
393
Alex Deucherd03f5d52010-02-19 16:22:31 -0500394 switch (rdev->family) {
395 case CHIP_RV770:
396 case CHIP_RV730:
397 force_no_swizzle = false;
398 break;
399 case CHIP_RV710:
400 case CHIP_RV740:
401 default:
402 force_no_swizzle = true;
403 break;
404 }
405
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000406 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
407 switch (num_tile_pipes) {
408 case 1:
409 swizzle_pipe[0] = 0;
410 break;
411 case 2:
412 swizzle_pipe[0] = 0;
413 swizzle_pipe[1] = 1;
414 break;
415 case 3:
Alex Deucherd03f5d52010-02-19 16:22:31 -0500416 if (force_no_swizzle) {
417 swizzle_pipe[0] = 0;
418 swizzle_pipe[1] = 1;
419 swizzle_pipe[2] = 2;
420 } else {
421 swizzle_pipe[0] = 0;
422 swizzle_pipe[1] = 2;
423 swizzle_pipe[2] = 1;
424 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000425 break;
426 case 4:
Alex Deucherd03f5d52010-02-19 16:22:31 -0500427 if (force_no_swizzle) {
428 swizzle_pipe[0] = 0;
429 swizzle_pipe[1] = 1;
430 swizzle_pipe[2] = 2;
431 swizzle_pipe[3] = 3;
432 } else {
433 swizzle_pipe[0] = 0;
434 swizzle_pipe[1] = 2;
435 swizzle_pipe[2] = 3;
436 swizzle_pipe[3] = 1;
437 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000438 break;
439 case 5:
Alex Deucherd03f5d52010-02-19 16:22:31 -0500440 if (force_no_swizzle) {
441 swizzle_pipe[0] = 0;
442 swizzle_pipe[1] = 1;
443 swizzle_pipe[2] = 2;
444 swizzle_pipe[3] = 3;
445 swizzle_pipe[4] = 4;
446 } else {
447 swizzle_pipe[0] = 0;
448 swizzle_pipe[1] = 2;
449 swizzle_pipe[2] = 4;
450 swizzle_pipe[3] = 1;
451 swizzle_pipe[4] = 3;
452 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000453 break;
454 case 6:
Alex Deucherd03f5d52010-02-19 16:22:31 -0500455 if (force_no_swizzle) {
456 swizzle_pipe[0] = 0;
457 swizzle_pipe[1] = 1;
458 swizzle_pipe[2] = 2;
459 swizzle_pipe[3] = 3;
460 swizzle_pipe[4] = 4;
461 swizzle_pipe[5] = 5;
462 } else {
463 swizzle_pipe[0] = 0;
464 swizzle_pipe[1] = 2;
465 swizzle_pipe[2] = 4;
466 swizzle_pipe[3] = 5;
467 swizzle_pipe[4] = 3;
468 swizzle_pipe[5] = 1;
469 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000470 break;
471 case 7:
Alex Deucherd03f5d52010-02-19 16:22:31 -0500472 if (force_no_swizzle) {
473 swizzle_pipe[0] = 0;
474 swizzle_pipe[1] = 1;
475 swizzle_pipe[2] = 2;
476 swizzle_pipe[3] = 3;
477 swizzle_pipe[4] = 4;
478 swizzle_pipe[5] = 5;
479 swizzle_pipe[6] = 6;
480 } else {
481 swizzle_pipe[0] = 0;
482 swizzle_pipe[1] = 2;
483 swizzle_pipe[2] = 4;
484 swizzle_pipe[3] = 6;
485 swizzle_pipe[4] = 3;
486 swizzle_pipe[5] = 1;
487 swizzle_pipe[6] = 5;
488 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000489 break;
490 case 8:
Alex Deucherd03f5d52010-02-19 16:22:31 -0500491 if (force_no_swizzle) {
492 swizzle_pipe[0] = 0;
493 swizzle_pipe[1] = 1;
494 swizzle_pipe[2] = 2;
495 swizzle_pipe[3] = 3;
496 swizzle_pipe[4] = 4;
497 swizzle_pipe[5] = 5;
498 swizzle_pipe[6] = 6;
499 swizzle_pipe[7] = 7;
500 } else {
501 swizzle_pipe[0] = 0;
502 swizzle_pipe[1] = 2;
503 swizzle_pipe[2] = 4;
504 swizzle_pipe[3] = 6;
505 swizzle_pipe[4] = 3;
506 swizzle_pipe[5] = 1;
507 swizzle_pipe[6] = 7;
508 swizzle_pipe[7] = 5;
509 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000510 break;
511 }
512
513 cur_backend = 0;
514 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
515 while (((1 << cur_backend) & enabled_backends_mask) == 0)
516 cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
517
518 backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
519
520 cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
521 }
522
523 return backend_map;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200524}
525
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000526static void rv770_gpu_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200527{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000528 int i, j, num_qd_pipes;
Alex Deucherd03f5d52010-02-19 16:22:31 -0500529 u32 ta_aux_cntl;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000530 u32 sx_debug_1;
531 u32 smx_dc_ctl0;
Alex Deucherd03f5d52010-02-19 16:22:31 -0500532 u32 db_debug3;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000533 u32 num_gs_verts_per_thread;
534 u32 vgt_gs_per_es;
535 u32 gs_prim_buffer_depth = 0;
536 u32 sq_ms_fifo_sizes;
537 u32 sq_config;
538 u32 sq_thread_resource_mgmt;
539 u32 hdp_host_path_cntl;
540 u32 sq_dyn_gpr_size_simd_ab_0;
541 u32 backend_map;
542 u32 gb_tiling_config = 0;
543 u32 cc_rb_backend_disable = 0;
544 u32 cc_gc_shader_pipe_config = 0;
545 u32 mc_arb_ramcfg;
546 u32 db_debug4;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200547
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000548 /* setup chip specs */
549 switch (rdev->family) {
550 case CHIP_RV770:
551 rdev->config.rv770.max_pipes = 4;
552 rdev->config.rv770.max_tile_pipes = 8;
553 rdev->config.rv770.max_simds = 10;
554 rdev->config.rv770.max_backends = 4;
555 rdev->config.rv770.max_gprs = 256;
556 rdev->config.rv770.max_threads = 248;
557 rdev->config.rv770.max_stack_entries = 512;
558 rdev->config.rv770.max_hw_contexts = 8;
559 rdev->config.rv770.max_gs_threads = 16 * 2;
560 rdev->config.rv770.sx_max_export_size = 128;
561 rdev->config.rv770.sx_max_export_pos_size = 16;
562 rdev->config.rv770.sx_max_export_smx_size = 112;
563 rdev->config.rv770.sq_num_cf_insts = 2;
564
565 rdev->config.rv770.sx_num_of_sets = 7;
566 rdev->config.rv770.sc_prim_fifo_size = 0xF9;
567 rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
568 rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
569 break;
570 case CHIP_RV730:
571 rdev->config.rv770.max_pipes = 2;
572 rdev->config.rv770.max_tile_pipes = 4;
573 rdev->config.rv770.max_simds = 8;
574 rdev->config.rv770.max_backends = 2;
575 rdev->config.rv770.max_gprs = 128;
576 rdev->config.rv770.max_threads = 248;
577 rdev->config.rv770.max_stack_entries = 256;
578 rdev->config.rv770.max_hw_contexts = 8;
579 rdev->config.rv770.max_gs_threads = 16 * 2;
580 rdev->config.rv770.sx_max_export_size = 256;
581 rdev->config.rv770.sx_max_export_pos_size = 32;
582 rdev->config.rv770.sx_max_export_smx_size = 224;
583 rdev->config.rv770.sq_num_cf_insts = 2;
584
585 rdev->config.rv770.sx_num_of_sets = 7;
586 rdev->config.rv770.sc_prim_fifo_size = 0xf9;
587 rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
588 rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
589 if (rdev->config.rv770.sx_max_export_pos_size > 16) {
590 rdev->config.rv770.sx_max_export_pos_size -= 16;
591 rdev->config.rv770.sx_max_export_smx_size += 16;
592 }
593 break;
594 case CHIP_RV710:
595 rdev->config.rv770.max_pipes = 2;
596 rdev->config.rv770.max_tile_pipes = 2;
597 rdev->config.rv770.max_simds = 2;
598 rdev->config.rv770.max_backends = 1;
599 rdev->config.rv770.max_gprs = 256;
600 rdev->config.rv770.max_threads = 192;
601 rdev->config.rv770.max_stack_entries = 256;
602 rdev->config.rv770.max_hw_contexts = 4;
603 rdev->config.rv770.max_gs_threads = 8 * 2;
604 rdev->config.rv770.sx_max_export_size = 128;
605 rdev->config.rv770.sx_max_export_pos_size = 16;
606 rdev->config.rv770.sx_max_export_smx_size = 112;
607 rdev->config.rv770.sq_num_cf_insts = 1;
608
609 rdev->config.rv770.sx_num_of_sets = 7;
610 rdev->config.rv770.sc_prim_fifo_size = 0x40;
611 rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
612 rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
613 break;
614 case CHIP_RV740:
615 rdev->config.rv770.max_pipes = 4;
616 rdev->config.rv770.max_tile_pipes = 4;
617 rdev->config.rv770.max_simds = 8;
618 rdev->config.rv770.max_backends = 4;
619 rdev->config.rv770.max_gprs = 256;
620 rdev->config.rv770.max_threads = 248;
621 rdev->config.rv770.max_stack_entries = 512;
622 rdev->config.rv770.max_hw_contexts = 8;
623 rdev->config.rv770.max_gs_threads = 16 * 2;
624 rdev->config.rv770.sx_max_export_size = 256;
625 rdev->config.rv770.sx_max_export_pos_size = 32;
626 rdev->config.rv770.sx_max_export_smx_size = 224;
627 rdev->config.rv770.sq_num_cf_insts = 2;
628
629 rdev->config.rv770.sx_num_of_sets = 7;
630 rdev->config.rv770.sc_prim_fifo_size = 0x100;
631 rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
632 rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
633
634 if (rdev->config.rv770.sx_max_export_pos_size > 16) {
635 rdev->config.rv770.sx_max_export_pos_size -= 16;
636 rdev->config.rv770.sx_max_export_smx_size += 16;
637 }
638 break;
639 default:
640 break;
641 }
642
643 /* Initialize HDP */
644 j = 0;
645 for (i = 0; i < 32; i++) {
646 WREG32((0x2c14 + j), 0x00000000);
647 WREG32((0x2c18 + j), 0x00000000);
648 WREG32((0x2c1c + j), 0x00000000);
649 WREG32((0x2c20 + j), 0x00000000);
650 WREG32((0x2c24 + j), 0x00000000);
651 j += 0x18;
652 }
653
654 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
655
656 /* setup tiling, simd, pipe config */
657 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
658
659 switch (rdev->config.rv770.max_tile_pipes) {
660 case 1:
Alex Deucherd03f5d52010-02-19 16:22:31 -0500661 default:
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000662 gb_tiling_config |= PIPE_TILING(0);
663 break;
664 case 2:
665 gb_tiling_config |= PIPE_TILING(1);
666 break;
667 case 4:
668 gb_tiling_config |= PIPE_TILING(2);
669 break;
670 case 8:
671 gb_tiling_config |= PIPE_TILING(3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000672 break;
673 }
Alex Deucherd03f5d52010-02-19 16:22:31 -0500674 rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000675
676 if (rdev->family == CHIP_RV770)
677 gb_tiling_config |= BANK_TILING(1);
678 else
Alex Deuchere29649d2009-11-03 10:04:01 -0500679 gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse961fb592010-02-10 22:30:05 +0000680 rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
Alex Deucher881fe6c2010-10-18 23:54:56 -0400681 gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
682 if ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
683 rdev->config.rv770.tiling_group_size = 512;
684 else
685 rdev->config.rv770.tiling_group_size = 256;
Alex Deuchere29649d2009-11-03 10:04:01 -0500686 if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000687 gb_tiling_config |= ROW_TILING(3);
688 gb_tiling_config |= SAMPLE_SPLIT(3);
689 } else {
690 gb_tiling_config |=
691 ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
692 gb_tiling_config |=
693 SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
694 }
695
696 gb_tiling_config |= BANK_SWAPS(1);
697
Alex Deucherd03f5d52010-02-19 16:22:31 -0500698 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
699 cc_rb_backend_disable |=
700 BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000701
Alex Deucherd03f5d52010-02-19 16:22:31 -0500702 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
703 cc_gc_shader_pipe_config |=
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000704 INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
705 cc_gc_shader_pipe_config |=
706 INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
707
Alex Deucherd03f5d52010-02-19 16:22:31 -0500708 if (rdev->family == CHIP_RV740)
709 backend_map = 0x28;
710 else
711 backend_map = r700_get_tile_pipe_to_backend_map(rdev,
712 rdev->config.rv770.max_tile_pipes,
713 (R7XX_MAX_BACKENDS -
714 r600_count_pipe_bits((cc_rb_backend_disable &
715 R7XX_MAX_BACKENDS_MASK) >> 16)),
716 (cc_rb_backend_disable >> 16));
Alex Deucherd03f5d52010-02-19 16:22:31 -0500717
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400718 rdev->config.rv770.tile_config = gb_tiling_config;
719 gb_tiling_config |= BACKEND_MAP(backend_map);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000720
721 WREG32(GB_TILING_CONFIG, gb_tiling_config);
722 WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
723 WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
724
725 WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
726 WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Alex Deucherf867c60d2010-03-05 14:50:37 -0500727 WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Alex Deucherd03f5d52010-02-19 16:22:31 -0500728 WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000729
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000730 WREG32(CGTS_SYS_TCC_DISABLE, 0);
731 WREG32(CGTS_TCC_DISABLE, 0);
Alex Deucherf867c60d2010-03-05 14:50:37 -0500732 WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
733 WREG32(CGTS_USER_TCC_DISABLE, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000734
735 num_qd_pipes =
Alex Deucherd03f5d52010-02-19 16:22:31 -0500736 R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000737 WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
738 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
739
740 /* set HW defaults for 3D engine */
741 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
Alex Deuchere29649d2009-11-03 10:04:01 -0500742 ROQ_IB2_START(0x2b)));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000743
744 WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
745
Alex Deucherd03f5d52010-02-19 16:22:31 -0500746 ta_aux_cntl = RREG32(TA_CNTL_AUX);
747 WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000748
749 sx_debug_1 = RREG32(SX_DEBUG_1);
750 sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
751 WREG32(SX_DEBUG_1, sx_debug_1);
752
753 smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
754 smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
755 smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
756 WREG32(SMX_DC_CTL0, smx_dc_ctl0);
757
Alex Deucherd03f5d52010-02-19 16:22:31 -0500758 if (rdev->family != CHIP_RV740)
759 WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
760 GS_FLUSH_CTL(4) |
761 ACK_FLUSH_CTL(3) |
762 SYNC_FLUSH_CTL));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000763
Alex Deucherd03f5d52010-02-19 16:22:31 -0500764 db_debug3 = RREG32(DB_DEBUG3);
765 db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
766 switch (rdev->family) {
767 case CHIP_RV770:
768 case CHIP_RV740:
769 db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
770 break;
771 case CHIP_RV710:
772 case CHIP_RV730:
773 default:
774 db_debug3 |= DB_CLK_OFF_DELAY(2);
775 break;
776 }
777 WREG32(DB_DEBUG3, db_debug3);
778
779 if (rdev->family != CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000780 db_debug4 = RREG32(DB_DEBUG4);
781 db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
782 WREG32(DB_DEBUG4, db_debug4);
783 }
784
785 WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
Alex Deuchere29649d2009-11-03 10:04:01 -0500786 POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
787 SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000788
789 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
Alex Deuchere29649d2009-11-03 10:04:01 -0500790 SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
791 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000792
793 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
794
795 WREG32(VGT_NUM_INSTANCES, 1);
796
797 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
798
799 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
800
801 WREG32(CP_PERFMON_CNTL, 0);
802
803 sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
804 DONE_FIFO_HIWATER(0xe0) |
805 ALU_UPDATE_FIFO_HIWATER(0x8));
806 switch (rdev->family) {
807 case CHIP_RV770:
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000808 case CHIP_RV730:
809 case CHIP_RV710:
Alex Deucherd03f5d52010-02-19 16:22:31 -0500810 sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
811 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000812 case CHIP_RV740:
813 default:
814 sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
815 break;
816 }
817 WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
818
819 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
820 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
821 */
822 sq_config = RREG32(SQ_CONFIG);
823 sq_config &= ~(PS_PRIO(3) |
824 VS_PRIO(3) |
825 GS_PRIO(3) |
826 ES_PRIO(3));
827 sq_config |= (DX9_CONSTS |
828 VC_ENABLE |
829 EXPORT_SRC_C |
830 PS_PRIO(0) |
831 VS_PRIO(1) |
832 GS_PRIO(2) |
833 ES_PRIO(3));
834 if (rdev->family == CHIP_RV710)
835 /* no vertex cache */
836 sq_config &= ~VC_ENABLE;
837
838 WREG32(SQ_CONFIG, sq_config);
839
840 WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
Dave Airliefe62e1a2009-09-21 14:06:30 +1000841 NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
842 NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000843
844 WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
Dave Airliefe62e1a2009-09-21 14:06:30 +1000845 NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000846
847 sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
848 NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
849 NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
850 if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
851 sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
852 else
853 sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
854 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
855
856 WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
857 NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
858
859 WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
860 NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
861
862 sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
863 SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
864 SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
865 SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
866
867 WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
868 WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
869 WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
870 WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
871 WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
872 WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
873 WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
874 WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
875
876 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
Dave Airliefe62e1a2009-09-21 14:06:30 +1000877 FORCE_EOV_MAX_REZ_CNT(255)));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000878
879 if (rdev->family == CHIP_RV710)
880 WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
Dave Airliefe62e1a2009-09-21 14:06:30 +1000881 AUTO_INVLD_EN(ES_AND_GS_AUTO)));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000882 else
883 WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
Dave Airliefe62e1a2009-09-21 14:06:30 +1000884 AUTO_INVLD_EN(ES_AND_GS_AUTO)));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000885
886 switch (rdev->family) {
887 case CHIP_RV770:
888 case CHIP_RV730:
889 case CHIP_RV740:
890 gs_prim_buffer_depth = 384;
891 break;
892 case CHIP_RV710:
893 gs_prim_buffer_depth = 128;
894 break;
895 default:
896 break;
897 }
898
899 num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
900 vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
901 /* Max value for this is 256 */
902 if (vgt_gs_per_es > 256)
903 vgt_gs_per_es = 256;
904
905 WREG32(VGT_ES_PER_GS, 128);
906 WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
907 WREG32(VGT_GS_PER_VS, 2);
908
909 /* more default values. 2D/3D driver should adjust as needed */
910 WREG32(VGT_GS_VERTEX_REUSE, 16);
911 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
912 WREG32(VGT_STRMOUT_EN, 0);
913 WREG32(SX_MISC, 0);
914 WREG32(PA_SC_MODE_CNTL, 0);
915 WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
916 WREG32(PA_SC_AA_CONFIG, 0);
917 WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
918 WREG32(PA_SC_LINE_STIPPLE, 0);
919 WREG32(SPI_INPUT_Z, 0);
920 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
921 WREG32(CB_COLOR7_FRAG, 0);
922
923 /* clear render buffer base addresses */
924 WREG32(CB_COLOR0_BASE, 0);
925 WREG32(CB_COLOR1_BASE, 0);
926 WREG32(CB_COLOR2_BASE, 0);
927 WREG32(CB_COLOR3_BASE, 0);
928 WREG32(CB_COLOR4_BASE, 0);
929 WREG32(CB_COLOR5_BASE, 0);
930 WREG32(CB_COLOR6_BASE, 0);
931 WREG32(CB_COLOR7_BASE, 0);
932
933 WREG32(TCP_CNTL, 0);
934
935 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
936 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
937
938 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
939
940 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
941 NUM_CLIP_SEQ(3)));
942
943}
944
Alex Deucher87cbf8f2010-08-27 13:59:54 -0400945static int rv770_vram_scratch_init(struct radeon_device *rdev)
946{
947 int r;
948 u64 gpu_addr;
949
950 if (rdev->vram_scratch.robj == NULL) {
951 r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE,
Alex Deucher268b2512010-11-17 19:00:26 -0500952 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
953 &rdev->vram_scratch.robj);
Alex Deucher87cbf8f2010-08-27 13:59:54 -0400954 if (r) {
955 return r;
956 }
957 }
958
959 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
960 if (unlikely(r != 0))
961 return r;
962 r = radeon_bo_pin(rdev->vram_scratch.robj,
963 RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
964 if (r) {
965 radeon_bo_unreserve(rdev->vram_scratch.robj);
966 return r;
967 }
968 r = radeon_bo_kmap(rdev->vram_scratch.robj,
969 (void **)&rdev->vram_scratch.ptr);
970 if (r)
971 radeon_bo_unpin(rdev->vram_scratch.robj);
972 radeon_bo_unreserve(rdev->vram_scratch.robj);
973
974 return r;
975}
976
977static void rv770_vram_scratch_fini(struct radeon_device *rdev)
978{
979 int r;
980
981 if (rdev->vram_scratch.robj == NULL) {
982 return;
983 }
984 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
985 if (likely(r == 0)) {
986 radeon_bo_kunmap(rdev->vram_scratch.robj);
987 radeon_bo_unpin(rdev->vram_scratch.robj);
988 radeon_bo_unreserve(rdev->vram_scratch.robj);
989 }
990 radeon_bo_unref(&rdev->vram_scratch.robj);
991}
992
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000993int rv770_mc_init(struct radeon_device *rdev)
994{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000995 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -0400996 int chansize, numchan;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000997
998 /* Get VRAM informations */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000999 rdev->mc.vram_is_ddr = true;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001000 tmp = RREG32(MC_ARB_RAMCFG);
1001 if (tmp & CHANSIZE_OVERRIDE) {
1002 chansize = 16;
1003 } else if (tmp & CHANSIZE_MASK) {
1004 chansize = 64;
1005 } else {
1006 chansize = 32;
1007 }
1008 tmp = RREG32(MC_SHARED_CHMAP);
1009 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1010 case 0:
1011 default:
1012 numchan = 1;
1013 break;
1014 case 1:
1015 numchan = 2;
1016 break;
1017 case 2:
1018 numchan = 4;
1019 break;
1020 case 3:
1021 numchan = 8;
1022 break;
1023 }
1024 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001025 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001026 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1027 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001028 /* Setup GPU memory space */
1029 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1030 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001031 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissec919b372010-08-10 17:41:31 -04001032 rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001033 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001034 radeon_update_bandwidth_info(rdev);
1035
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001036 return 0;
1037}
Jerome Glissed594e462010-02-17 21:54:29 +00001038
Dave Airliefc30b8e2009-09-18 15:19:37 +10001039static int rv770_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001040{
1041 int r;
1042
Alex Deucher779720a2009-12-09 19:31:44 -05001043 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
1044 r = r600_init_microcode(rdev);
1045 if (r) {
1046 DRM_ERROR("Failed to load firmware!\n");
1047 return r;
1048 }
1049 }
1050
Jerome Glissea3c19452009-10-01 18:02:13 +02001051 rv770_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001052 if (rdev->flags & RADEON_IS_AGP) {
1053 rv770_agp_enable(rdev);
1054 } else {
1055 r = rv770_pcie_gart_enable(rdev);
1056 if (r)
1057 return r;
1058 }
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001059 r = rv770_vram_scratch_init(rdev);
1060 if (r)
1061 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001062 rv770_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01001063 r = r600_blit_init(rdev);
1064 if (r) {
1065 r600_blit_fini(rdev);
1066 rdev->asic->copy = NULL;
1067 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
1068 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04001069
Alex Deucher724c80e2010-08-27 18:25:25 -04001070 /* allocate wb buffer */
1071 r = radeon_wb_init(rdev);
1072 if (r)
1073 return r;
1074
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001075 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001076 r = r600_irq_init(rdev);
1077 if (r) {
1078 DRM_ERROR("radeon: IH init failed (%d).\n", r);
1079 radeon_irq_kms_fini(rdev);
1080 return r;
1081 }
1082 r600_irq_set(rdev);
1083
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001084 r = radeon_ring_init(rdev, rdev->cp.ring_size);
1085 if (r)
1086 return r;
1087 r = rv770_cp_load_microcode(rdev);
1088 if (r)
1089 return r;
1090 r = r600_cp_resume(rdev);
1091 if (r)
1092 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04001093
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001094 return 0;
1095}
1096
Dave Airliefc30b8e2009-09-18 15:19:37 +10001097int rv770_resume(struct radeon_device *rdev)
1098{
1099 int r;
1100
Jerome Glisse1a029b72009-10-06 19:04:30 +02001101 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
1102 * posting will perform necessary task to bring back GPU into good
1103 * shape.
1104 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10001105 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02001106 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10001107
1108 r = rv770_startup(rdev);
1109 if (r) {
1110 DRM_ERROR("r600 startup failed on resume\n");
1111 return r;
1112 }
1113
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001114 r = r600_ib_test(rdev);
Dave Airliefc30b8e2009-09-18 15:19:37 +10001115 if (r) {
1116 DRM_ERROR("radeon: failled testing IB (%d).\n", r);
1117 return r;
1118 }
Rafał Miłecki8a8c6e72010-03-06 13:03:36 +00001119
1120 r = r600_audio_init(rdev);
1121 if (r) {
1122 dev_err(rdev->dev, "radeon: audio init failed\n");
1123 return r;
1124 }
1125
Dave Airliefc30b8e2009-09-18 15:19:37 +10001126 return r;
1127
1128}
1129
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001130int rv770_suspend(struct radeon_device *rdev)
1131{
Jerome Glisse4c788672009-11-20 14:29:23 +01001132 int r;
1133
Rafał Miłecki8a8c6e72010-03-06 13:03:36 +00001134 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001135 /* FIXME: we should wait for ring to be empty */
1136 r700_cp_stop(rdev);
Dave Airlie4153e582009-09-18 18:41:24 +10001137 rdev->cp.ready = false;
Jerome Glisse0c452492010-01-15 14:44:37 +01001138 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001139 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001140 rv770_pcie_gart_disable(rdev);
Dave Airlie4153e582009-09-18 18:41:24 +10001141 /* unpin shaders bo */
Jerome Glisse30d2d9a2010-01-13 10:29:27 +01001142 if (rdev->r600_blit.shader_obj) {
1143 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
1144 if (likely(r == 0)) {
1145 radeon_bo_unpin(rdev->r600_blit.shader_obj);
1146 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
1147 }
Jerome Glisse4c788672009-11-20 14:29:23 +01001148 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001149 return 0;
1150}
1151
1152/* Plan is to move initialization in that function and use
1153 * helper function so that radeon_device_init pretty much
1154 * do nothing more than calling asic specific function. This
1155 * should also allow to remove a bunch of callback function
1156 * like vram_info.
1157 */
1158int rv770_init(struct radeon_device *rdev)
1159{
1160 int r;
1161
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001162 r = radeon_dummy_page_init(rdev);
1163 if (r)
1164 return r;
1165 /* This don't do much */
1166 r = radeon_gem_init(rdev);
1167 if (r)
1168 return r;
1169 /* Read BIOS */
1170 if (!radeon_get_bios(rdev)) {
1171 if (ASIC_IS_AVIVO(rdev))
1172 return -EINVAL;
1173 }
1174 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02001175 if (!rdev->is_atom_bios) {
1176 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001177 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02001178 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001179 r = radeon_atombios_init(rdev);
1180 if (r)
1181 return r;
1182 /* Post card if necessary */
Dave Airlie72542d72009-12-01 14:06:31 +10001183 if (!r600_card_posted(rdev)) {
1184 if (!rdev->bios) {
1185 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
1186 return -EINVAL;
1187 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001188 DRM_INFO("GPU not posted. posting now...\n");
1189 atom_asic_init(rdev->mode_info.atom_context);
1190 }
1191 /* Initialize scratch registers */
1192 r600_scratch_init(rdev);
1193 /* Initialize surface registers */
1194 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01001195 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02001196 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001197 /* Fence driver */
1198 r = radeon_fence_driver_init(rdev);
1199 if (r)
1200 return r;
Jerome Glissed594e462010-02-17 21:54:29 +00001201 /* initialize AGP */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001202 if (rdev->flags & RADEON_IS_AGP) {
1203 r = radeon_agp_init(rdev);
1204 if (r)
1205 radeon_agp_disable(rdev);
1206 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001207 r = rv770_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001208 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001209 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001210 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01001211 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001212 if (r)
1213 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001214
1215 r = radeon_irq_kms_init(rdev);
1216 if (r)
1217 return r;
1218
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001219 rdev->cp.ring_obj = NULL;
1220 r600_ring_init(rdev, 1024 * 1024);
1221
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001222 rdev->ih.ring_obj = NULL;
1223 r600_ih_ring_init(rdev, 64 * 1024);
1224
Jerome Glisse4aac0472009-09-14 18:29:49 +02001225 r = r600_pcie_gart_init(rdev);
1226 if (r)
1227 return r;
1228
Alex Deucher779720a2009-12-09 19:31:44 -05001229 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10001230 r = rv770_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001231 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01001232 dev_err(rdev->dev, "disabling GPU acceleration\n");
Alex Deucherfe251e22010-03-24 13:36:43 -04001233 r700_cp_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001234 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001235 radeon_wb_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001236 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02001237 rv770_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02001238 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001239 }
Jerome Glisse733289c2009-09-16 15:24:21 +02001240 if (rdev->accel_working) {
Jerome Glisse733289c2009-09-16 15:24:21 +02001241 r = radeon_ib_pool_init(rdev);
1242 if (r) {
Jerome Glissedb963802010-01-17 21:21:56 +01001243 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisse733289c2009-09-16 15:24:21 +02001244 rdev->accel_working = false;
Jerome Glissedb963802010-01-17 21:21:56 +01001245 } else {
1246 r = r600_ib_test(rdev);
1247 if (r) {
1248 dev_err(rdev->dev, "IB test failed (%d).\n", r);
1249 rdev->accel_working = false;
1250 }
Jerome Glisse733289c2009-09-16 15:24:21 +02001251 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001252 }
Rafał Miłecki8a8c6e72010-03-06 13:03:36 +00001253
1254 r = r600_audio_init(rdev);
1255 if (r) {
1256 dev_err(rdev->dev, "radeon: audio init failed\n");
1257 return r;
1258 }
1259
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001260 return 0;
1261}
1262
1263void rv770_fini(struct radeon_device *rdev)
1264{
1265 r600_blit_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001266 r700_cp_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001267 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001268 radeon_wb_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001269 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001270 rv770_pcie_gart_fini(rdev);
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001271 rv770_vram_scratch_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001272 radeon_gem_fini(rdev);
1273 radeon_fence_driver_fini(rdev);
Jerome Glissed0269ed2010-01-07 16:08:32 +01001274 radeon_agp_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01001275 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02001276 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001277 kfree(rdev->bios);
1278 rdev->bios = NULL;
1279 radeon_dummy_page_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001280}