blob: e22e8215d94166c8b7a7107bfa92179f6fdab0ce [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
2 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010018#include <linux/ath9k_platform.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019
Sujith55624202010-01-08 10:36:02 +053020#include "ath9k.h"
21
22static char *dev_info = "ath9k";
23
24MODULE_AUTHOR("Atheros Communications");
25MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
26MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
27MODULE_LICENSE("Dual BSD/GPL");
28
29static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
30module_param_named(debug, ath9k_debug, uint, 0);
31MODULE_PARM_DESC(debug, "Debugging mask");
32
John W. Linville3e6109c2011-01-05 09:39:17 -050033int ath9k_modparam_nohwcrypt;
34module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053035MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
36
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053037int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053038module_param_named(blink, led_blink, int, 0444);
39MODULE_PARM_DESC(blink, "Enable LED blink on activity");
40
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080041static int ath9k_btcoex_enable;
42module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
43MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
44
Rajkumar Manoharand5847472010-12-20 14:39:51 +053045bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053046/* We use the hw_value as an index into our private channel structure */
47
48#define CHAN2G(_freq, _idx) { \
Mohammed Shafi Shajakhanb1c1d002010-12-17 20:44:36 +053049 .band = IEEE80211_BAND_2GHZ, \
Sujith55624202010-01-08 10:36:02 +053050 .center_freq = (_freq), \
51 .hw_value = (_idx), \
52 .max_power = 20, \
53}
54
55#define CHAN5G(_freq, _idx) { \
56 .band = IEEE80211_BAND_5GHZ, \
57 .center_freq = (_freq), \
58 .hw_value = (_idx), \
59 .max_power = 20, \
60}
61
62/* Some 2 GHz radios are actually tunable on 2312-2732
63 * on 5 MHz steps, we support the channels which we know
64 * we have calibration data for all cards though to make
65 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020066static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053067 CHAN2G(2412, 0), /* Channel 1 */
68 CHAN2G(2417, 1), /* Channel 2 */
69 CHAN2G(2422, 2), /* Channel 3 */
70 CHAN2G(2427, 3), /* Channel 4 */
71 CHAN2G(2432, 4), /* Channel 5 */
72 CHAN2G(2437, 5), /* Channel 6 */
73 CHAN2G(2442, 6), /* Channel 7 */
74 CHAN2G(2447, 7), /* Channel 8 */
75 CHAN2G(2452, 8), /* Channel 9 */
76 CHAN2G(2457, 9), /* Channel 10 */
77 CHAN2G(2462, 10), /* Channel 11 */
78 CHAN2G(2467, 11), /* Channel 12 */
79 CHAN2G(2472, 12), /* Channel 13 */
80 CHAN2G(2484, 13), /* Channel 14 */
81};
82
83/* Some 5 GHz radios are actually tunable on XXXX-YYYY
84 * on 5 MHz steps, we support the channels which we know
85 * we have calibration data for all cards though to make
86 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020087static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053088 /* _We_ call this UNII 1 */
89 CHAN5G(5180, 14), /* Channel 36 */
90 CHAN5G(5200, 15), /* Channel 40 */
91 CHAN5G(5220, 16), /* Channel 44 */
92 CHAN5G(5240, 17), /* Channel 48 */
93 /* _We_ call this UNII 2 */
94 CHAN5G(5260, 18), /* Channel 52 */
95 CHAN5G(5280, 19), /* Channel 56 */
96 CHAN5G(5300, 20), /* Channel 60 */
97 CHAN5G(5320, 21), /* Channel 64 */
98 /* _We_ call this "Middle band" */
99 CHAN5G(5500, 22), /* Channel 100 */
100 CHAN5G(5520, 23), /* Channel 104 */
101 CHAN5G(5540, 24), /* Channel 108 */
102 CHAN5G(5560, 25), /* Channel 112 */
103 CHAN5G(5580, 26), /* Channel 116 */
104 CHAN5G(5600, 27), /* Channel 120 */
105 CHAN5G(5620, 28), /* Channel 124 */
106 CHAN5G(5640, 29), /* Channel 128 */
107 CHAN5G(5660, 30), /* Channel 132 */
108 CHAN5G(5680, 31), /* Channel 136 */
109 CHAN5G(5700, 32), /* Channel 140 */
110 /* _We_ call this UNII 3 */
111 CHAN5G(5745, 33), /* Channel 149 */
112 CHAN5G(5765, 34), /* Channel 153 */
113 CHAN5G(5785, 35), /* Channel 157 */
114 CHAN5G(5805, 36), /* Channel 161 */
115 CHAN5G(5825, 37), /* Channel 165 */
116};
117
118/* Atheros hardware rate code addition for short premble */
119#define SHPCHECK(__hw_rate, __flags) \
120 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
121
122#define RATE(_bitrate, _hw_rate, _flags) { \
123 .bitrate = (_bitrate), \
124 .flags = (_flags), \
125 .hw_value = (_hw_rate), \
126 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
127}
128
129static struct ieee80211_rate ath9k_legacy_rates[] = {
130 RATE(10, 0x1b, 0),
131 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
132 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
133 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
134 RATE(60, 0x0b, 0),
135 RATE(90, 0x0f, 0),
136 RATE(120, 0x0a, 0),
137 RATE(180, 0x0e, 0),
138 RATE(240, 0x09, 0),
139 RATE(360, 0x0d, 0),
140 RATE(480, 0x08, 0),
141 RATE(540, 0x0c, 0),
142};
143
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100144#ifdef CONFIG_MAC80211_LEDS
145static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
146 { .throughput = 0 * 1024, .blink_time = 334 },
147 { .throughput = 1 * 1024, .blink_time = 260 },
148 { .throughput = 5 * 1024, .blink_time = 220 },
149 { .throughput = 10 * 1024, .blink_time = 190 },
150 { .throughput = 20 * 1024, .blink_time = 170 },
151 { .throughput = 50 * 1024, .blink_time = 150 },
152 { .throughput = 70 * 1024, .blink_time = 130 },
153 { .throughput = 100 * 1024, .blink_time = 110 },
154 { .throughput = 200 * 1024, .blink_time = 80 },
155 { .throughput = 300 * 1024, .blink_time = 50 },
156};
157#endif
158
Sujith285f2dd2010-01-08 10:36:07 +0530159static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530160
161/*
162 * Read and write, they both share the same lock. We do this to serialize
163 * reads and writes on Atheros 802.11n PCI devices only. This is required
164 * as the FIFO on these devices can only accept sanely 2 requests.
165 */
166
167static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
168{
169 struct ath_hw *ah = (struct ath_hw *) hw_priv;
170 struct ath_common *common = ath9k_hw_common(ah);
171 struct ath_softc *sc = (struct ath_softc *) common->priv;
172
173 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
174 unsigned long flags;
175 spin_lock_irqsave(&sc->sc_serial_rw, flags);
176 iowrite32(val, sc->mem + reg_offset);
177 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
178 } else
179 iowrite32(val, sc->mem + reg_offset);
180}
181
182static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
183{
184 struct ath_hw *ah = (struct ath_hw *) hw_priv;
185 struct ath_common *common = ath9k_hw_common(ah);
186 struct ath_softc *sc = (struct ath_softc *) common->priv;
187 u32 val;
188
189 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
190 unsigned long flags;
191 spin_lock_irqsave(&sc->sc_serial_rw, flags);
192 val = ioread32(sc->mem + reg_offset);
193 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
194 } else
195 val = ioread32(sc->mem + reg_offset);
196 return val;
197}
198
199static const struct ath_ops ath9k_common_ops = {
200 .read = ath9k_ioread32,
201 .write = ath9k_iowrite32,
202};
203
204/**************************/
205/* Initialization */
206/**************************/
207
208static void setup_ht_cap(struct ath_softc *sc,
209 struct ieee80211_sta_ht_cap *ht_info)
210{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200211 struct ath_hw *ah = sc->sc_ah;
212 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530213 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200214 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530215
216 ht_info->ht_supported = true;
217 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
218 IEEE80211_HT_CAP_SM_PS |
219 IEEE80211_HT_CAP_SGI_40 |
220 IEEE80211_HT_CAP_DSSSCCK40;
221
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400222 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
223 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
224
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700225 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
226 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
227
Sujith55624202010-01-08 10:36:02 +0530228 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
229 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
230
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800231 if (AR_SREV_9485(ah))
232 max_streams = 1;
233 else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200234 max_streams = 3;
235 else
236 max_streams = 2;
237
Felix Fietkau7a370812010-09-22 12:34:52 +0200238 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200239 if (max_streams >= 2)
240 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
241 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
242 }
243
Sujith55624202010-01-08 10:36:02 +0530244 /* set up supported mcs set */
245 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Sujith61389f32010-06-02 15:53:37 +0530246 tx_streams = ath9k_cmn_count_streams(common->tx_chainmask, max_streams);
247 rx_streams = ath9k_cmn_count_streams(common->rx_chainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200248
Joe Perches226afe62010-12-02 19:12:37 -0800249 ath_dbg(common, ATH_DBG_CONFIG,
250 "TX streams %d, RX streams: %d\n",
251 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530252
253 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530254 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
255 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
256 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
257 }
258
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200259 for (i = 0; i < rx_streams; i++)
260 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530261
262 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
263}
264
265static int ath9k_reg_notifier(struct wiphy *wiphy,
266 struct regulatory_request *request)
267{
268 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100269 struct ath_softc *sc = hw->priv;
Sujith55624202010-01-08 10:36:02 +0530270 struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
271
272 return ath_reg_notifier_apply(wiphy, request, reg);
273}
274
275/*
276 * This function will allocate both the DMA descriptor structure, and the
277 * buffers it contains. These are used to contain the descriptors used
278 * by the system.
279*/
280int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
281 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400282 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530283{
284#define DS2PHYS(_dd, _ds) \
285 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
286#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
287#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
288 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400289 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530290 struct ath_buf *bf;
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400291 int i, bsize, error, desc_len;
Sujith55624202010-01-08 10:36:02 +0530292
Joe Perches226afe62010-12-02 19:12:37 -0800293 ath_dbg(common, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
294 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530295
296 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400297
298 if (is_tx)
299 desc_len = sc->sc_ah->caps.tx_desc_len;
300 else
301 desc_len = sizeof(struct ath_desc);
302
Sujith55624202010-01-08 10:36:02 +0530303 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400304 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800305 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400306 BUG_ON((desc_len % 4) != 0);
Sujith55624202010-01-08 10:36:02 +0530307 error = -ENOMEM;
308 goto fail;
309 }
310
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400311 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530312
313 /*
314 * Need additional DMA memory because we can't use
315 * descriptors that cross the 4K page boundary. Assume
316 * one skipped descriptor per 4K page.
317 */
318 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
319 u32 ndesc_skipped =
320 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
321 u32 dma_len;
322
323 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400324 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530325 dd->dd_desc_len += dma_len;
326
327 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700328 }
Sujith55624202010-01-08 10:36:02 +0530329 }
330
331 /* allocate descriptors */
332 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
333 &dd->dd_desc_paddr, GFP_KERNEL);
334 if (dd->dd_desc == NULL) {
335 error = -ENOMEM;
336 goto fail;
337 }
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400338 ds = (u8 *) dd->dd_desc;
Joe Perches226afe62010-12-02 19:12:37 -0800339 ath_dbg(common, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
340 name, ds, (u32) dd->dd_desc_len,
341 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530342
343 /* allocate buffers */
344 bsize = sizeof(struct ath_buf) * nbuf;
345 bf = kzalloc(bsize, GFP_KERNEL);
346 if (bf == NULL) {
347 error = -ENOMEM;
348 goto fail2;
349 }
350 dd->dd_bufptr = bf;
351
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400352 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530353 bf->bf_desc = ds;
354 bf->bf_daddr = DS2PHYS(dd, ds);
355
356 if (!(sc->sc_ah->caps.hw_caps &
357 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
358 /*
359 * Skip descriptor addresses which can cause 4KB
360 * boundary crossing (addr + length) with a 32 dword
361 * descriptor fetch.
362 */
363 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
364 BUG_ON((caddr_t) bf->bf_desc >=
365 ((caddr_t) dd->dd_desc +
366 dd->dd_desc_len));
367
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400368 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530369 bf->bf_desc = ds;
370 bf->bf_daddr = DS2PHYS(dd, ds);
371 }
372 }
373 list_add_tail(&bf->list, head);
374 }
375 return 0;
376fail2:
377 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
378 dd->dd_desc_paddr);
379fail:
380 memset(dd, 0, sizeof(*dd));
381 return error;
382#undef ATH_DESC_4KB_BOUND_CHECK
383#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
384#undef DS2PHYS
385}
386
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530387void ath9k_init_crypto(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530388{
Sujith285f2dd2010-01-08 10:36:07 +0530389 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
390 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530391
392 /* Get the hardware key cache size. */
Sujith285f2dd2010-01-08 10:36:07 +0530393 common->keymax = sc->sc_ah->caps.keycache_size;
Sujith55624202010-01-08 10:36:02 +0530394 if (common->keymax > ATH_KEYMAX) {
Joe Perches226afe62010-12-02 19:12:37 -0800395 ath_dbg(common, ATH_DBG_ANY,
396 "Warning, using only %u entries in %u key cache\n",
397 ATH_KEYMAX, common->keymax);
Sujith55624202010-01-08 10:36:02 +0530398 common->keymax = ATH_KEYMAX;
399 }
400
401 /*
402 * Reset the key cache since some parts do not
403 * reset the contents on initial power up.
404 */
405 for (i = 0; i < common->keymax; i++)
Bruno Randolf040e5392010-09-08 16:05:04 +0900406 ath_hw_keyreset(common, (u16) i);
Sujith55624202010-01-08 10:36:02 +0530407
Felix Fietkau716f7fc2010-06-12 17:22:28 +0200408 /*
Sujith55624202010-01-08 10:36:02 +0530409 * Check whether the separate key cache entries
410 * are required to handle both tx+rx MIC keys.
411 * With split mic keys the number of stations is limited
412 * to 27 otherwise 59.
413 */
Bruno Randolf117675d2010-09-08 16:04:54 +0900414 if (sc->sc_ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA)
415 common->crypt_caps |= ATH_CRYPT_CAP_MIC_COMBINED;
Sujith285f2dd2010-01-08 10:36:07 +0530416}
Sujith55624202010-01-08 10:36:02 +0530417
Sujith285f2dd2010-01-08 10:36:07 +0530418static int ath9k_init_btcoex(struct ath_softc *sc)
419{
Felix Fietkau066dae92010-11-07 14:59:39 +0100420 struct ath_txq *txq;
421 int r;
Sujith285f2dd2010-01-08 10:36:07 +0530422
423 switch (sc->sc_ah->btcoex_hw.scheme) {
424 case ATH_BTCOEX_CFG_NONE:
425 break;
426 case ATH_BTCOEX_CFG_2WIRE:
427 ath9k_hw_btcoex_init_2wire(sc->sc_ah);
428 break;
429 case ATH_BTCOEX_CFG_3WIRE:
430 ath9k_hw_btcoex_init_3wire(sc->sc_ah);
431 r = ath_init_btcoex_timer(sc);
432 if (r)
433 return -1;
Felix Fietkau066dae92010-11-07 14:59:39 +0100434 txq = sc->tx.txq_map[WME_AC_BE];
435 ath9k_hw_init_btcoex_hw(sc->sc_ah, txq->axq_qnum);
Sujith285f2dd2010-01-08 10:36:07 +0530436 sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
437 break;
438 default:
439 WARN_ON(1);
440 break;
Sujith55624202010-01-08 10:36:02 +0530441 }
442
Sujith285f2dd2010-01-08 10:36:07 +0530443 return 0;
444}
Sujith55624202010-01-08 10:36:02 +0530445
Sujith285f2dd2010-01-08 10:36:07 +0530446static int ath9k_init_queues(struct ath_softc *sc)
447{
Sujith285f2dd2010-01-08 10:36:07 +0530448 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530449
Sujith285f2dd2010-01-08 10:36:07 +0530450 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530451 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530452
Sujith285f2dd2010-01-08 10:36:07 +0530453 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
454 ath_cabq_update(sc);
455
Ben Greear60f2d1d2011-01-09 23:11:52 -0800456 for (i = 0; i < WME_NUM_AC; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100457 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800458 sc->tx.txq_map[i]->mac80211_qnum = i;
459 }
Sujith285f2dd2010-01-08 10:36:07 +0530460 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530461}
462
Felix Fietkauf209f522010-10-01 01:06:53 +0200463static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530464{
Felix Fietkauf209f522010-10-01 01:06:53 +0200465 void *channels;
466
Felix Fietkaucac42202010-10-09 02:39:30 +0200467 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
468 ARRAY_SIZE(ath9k_5ghz_chantable) !=
469 ATH9K_NUM_CHANNELS);
470
Felix Fietkaud4659912010-10-14 16:02:39 +0200471 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200472 channels = kmemdup(ath9k_2ghz_chantable,
473 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
474 if (!channels)
475 return -ENOMEM;
476
477 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530478 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
479 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
480 ARRAY_SIZE(ath9k_2ghz_chantable);
481 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
482 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
483 ARRAY_SIZE(ath9k_legacy_rates);
484 }
485
Felix Fietkaud4659912010-10-14 16:02:39 +0200486 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200487 channels = kmemdup(ath9k_5ghz_chantable,
488 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
489 if (!channels) {
490 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
491 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
492 return -ENOMEM;
493 }
494
495 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530496 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
497 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
498 ARRAY_SIZE(ath9k_5ghz_chantable);
499 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
500 ath9k_legacy_rates + 4;
501 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
502 ARRAY_SIZE(ath9k_legacy_rates) - 4;
503 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200504 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530505}
Sujith55624202010-01-08 10:36:02 +0530506
Sujith285f2dd2010-01-08 10:36:07 +0530507static void ath9k_init_misc(struct ath_softc *sc)
508{
509 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
510 int i = 0;
511
Sujith285f2dd2010-01-08 10:36:07 +0530512 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
513
514 sc->config.txpowlimit = ATH_TXPOWER_MAX;
515
516 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
517 sc->sc_flags |= SC_OP_TXAGGR;
518 sc->sc_flags |= SC_OP_RXAGGR;
Sujith55624202010-01-08 10:36:02 +0530519 }
520
Sujith285f2dd2010-01-08 10:36:07 +0530521 common->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
522 common->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
523
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400524 ath9k_hw_set_diversity(sc->sc_ah, true);
Sujith285f2dd2010-01-08 10:36:07 +0530525 sc->rx.defant = ath9k_hw_getdefantenna(sc->sc_ah);
526
Felix Fietkau364734f2010-09-14 20:22:44 +0200527 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530528
529 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
530
Felix Fietkau7545daf2011-01-24 19:23:16 +0100531 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530532 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700533
534 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
535 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Sujith285f2dd2010-01-08 10:36:07 +0530536}
537
538static int ath9k_init_softc(u16 devid, struct ath_softc *sc, u16 subsysid,
539 const struct ath_bus_ops *bus_ops)
540{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100541 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530542 struct ath_hw *ah = NULL;
543 struct ath_common *common;
544 int ret = 0, i;
545 int csz = 0;
546
Sujith285f2dd2010-01-08 10:36:07 +0530547 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
548 if (!ah)
549 return -ENOMEM;
550
Ben Greear233536e2011-01-09 23:11:44 -0800551 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530552 ah->hw_version.devid = devid;
553 ah->hw_version.subsysid = subsysid;
554 sc->sc_ah = ah;
555
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100556 if (!pdata)
Felix Fietkaua05b5d42010-11-17 04:25:33 +0100557 ah->ah_flags |= AH_USE_EEPROM;
558
Sujith285f2dd2010-01-08 10:36:07 +0530559 common = ath9k_hw_common(ah);
560 common->ops = &ath9k_common_ops;
561 common->bus_ops = bus_ops;
562 common->ah = ah;
563 common->hw = sc->hw;
564 common->priv = sc;
565 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800566 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Ben Greear20b25742010-10-15 15:04:09 -0700567 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530568
Sujith285f2dd2010-01-08 10:36:07 +0530569 spin_lock_init(&sc->sc_serial_rw);
570 spin_lock_init(&sc->sc_pm_lock);
571 mutex_init(&sc->mutex);
Ben Greear7f010c92011-01-09 23:11:49 -0800572#ifdef CONFIG_ATH9K_DEBUGFS
573 spin_lock_init(&sc->nodes_lock);
574 INIT_LIST_HEAD(&sc->nodes);
575#endif
Sujith285f2dd2010-01-08 10:36:07 +0530576 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
577 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
578 (unsigned long)sc);
579
580 /*
581 * Cache line size is used to size and align various
582 * structures used to communicate with the hardware.
583 */
584 ath_read_cachesize(common, &csz);
585 common->cachelsz = csz << 2; /* convert to bytes */
586
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400587 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530588 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400589 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530590 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530591
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100592 if (pdata && pdata->macaddr)
593 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
594
Sujith285f2dd2010-01-08 10:36:07 +0530595 ret = ath9k_init_queues(sc);
596 if (ret)
597 goto err_queues;
598
599 ret = ath9k_init_btcoex(sc);
600 if (ret)
601 goto err_btcoex;
602
Felix Fietkauf209f522010-10-01 01:06:53 +0200603 ret = ath9k_init_channels_rates(sc);
604 if (ret)
605 goto err_btcoex;
606
Sujith285f2dd2010-01-08 10:36:07 +0530607 ath9k_init_crypto(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530608 ath9k_init_misc(sc);
609
Sujith55624202010-01-08 10:36:02 +0530610 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530611
612err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530613 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
614 if (ATH_TXQ_SETUP(sc, i))
615 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530616err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530617 ath9k_hw_deinit(ah);
618err_hw:
Sujith55624202010-01-08 10:36:02 +0530619
Sujith285f2dd2010-01-08 10:36:07 +0530620 kfree(ah);
621 sc->sc_ah = NULL;
622
623 return ret;
Sujith55624202010-01-08 10:36:02 +0530624}
625
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200626static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
627{
628 struct ieee80211_supported_band *sband;
629 struct ieee80211_channel *chan;
630 struct ath_hw *ah = sc->sc_ah;
631 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
632 int i;
633
634 sband = &sc->sbands[band];
635 for (i = 0; i < sband->n_channels; i++) {
636 chan = &sband->channels[i];
637 ah->curchan = &ah->channels[chan->hw_value];
638 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
639 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
640 chan->max_power = reg->max_power_level / 2;
641 }
642}
643
644static void ath9k_init_txpower_limits(struct ath_softc *sc)
645{
646 struct ath_hw *ah = sc->sc_ah;
647 struct ath9k_channel *curchan = ah->curchan;
648
649 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
650 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
651 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
652 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
653
654 ah->curchan = curchan;
655}
656
Sujith285f2dd2010-01-08 10:36:07 +0530657void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530658{
Sujith285f2dd2010-01-08 10:36:07 +0530659 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
660
Sujith55624202010-01-08 10:36:02 +0530661 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
662 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
663 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530664 IEEE80211_HW_SUPPORTS_PS |
665 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530666 IEEE80211_HW_SPECTRUM_MGMT |
Mohammed Shafi Shajakhanbd8027a2010-12-30 12:18:01 +0530667 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Sujith55624202010-01-08 10:36:02 +0530668
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500669 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
670 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
671
John W. Linville3e6109c2011-01-05 09:39:17 -0500672 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530673 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
674
675 hw->wiphy->interface_modes =
Johannes Bergc426ee22010-11-26 11:38:04 +0100676 BIT(NL80211_IFTYPE_P2P_GO) |
677 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Sujith55624202010-01-08 10:36:02 +0530678 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400679 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530680 BIT(NL80211_IFTYPE_STATION) |
681 BIT(NL80211_IFTYPE_ADHOC) |
682 BIT(NL80211_IFTYPE_MESH_POINT);
683
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400684 if (AR_SREV_5416(sc->sc_ah))
685 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530686
687 hw->queues = 4;
688 hw->max_rates = 4;
689 hw->channel_change_time = 5000;
690 hw->max_listen_interval = 10;
Felix Fietkau65896512010-01-24 03:26:11 +0100691 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530692 hw->sta_data_size = sizeof(struct ath_node);
693 hw->vif_data_size = sizeof(struct ath_vif);
694
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200695#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530696 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200697#endif
Sujith55624202010-01-08 10:36:02 +0530698
Felix Fietkaud4659912010-10-14 16:02:39 +0200699 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530700 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
701 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200702 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530703 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
704 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530705
706 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Felix Fietkaud4659912010-10-14 16:02:39 +0200707 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith285f2dd2010-01-08 10:36:07 +0530708 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Felix Fietkaud4659912010-10-14 16:02:39 +0200709 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith285f2dd2010-01-08 10:36:07 +0530710 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
711 }
712
713 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530714}
715
Sujith285f2dd2010-01-08 10:36:07 +0530716int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Sujith55624202010-01-08 10:36:02 +0530717 const struct ath_bus_ops *bus_ops)
718{
719 struct ieee80211_hw *hw = sc->hw;
720 struct ath_common *common;
721 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530722 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530723 struct ath_regulatory *reg;
724
Sujith285f2dd2010-01-08 10:36:07 +0530725 /* Bring up device */
726 error = ath9k_init_softc(devid, sc, subsysid, bus_ops);
Sujith55624202010-01-08 10:36:02 +0530727 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530728 goto error_init;
Sujith55624202010-01-08 10:36:02 +0530729
730 ah = sc->sc_ah;
731 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530732 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530733
Sujith285f2dd2010-01-08 10:36:07 +0530734 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530735 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
736 ath9k_reg_notifier);
737 if (error)
Sujith285f2dd2010-01-08 10:36:07 +0530738 goto error_regd;
Sujith55624202010-01-08 10:36:02 +0530739
740 reg = &common->regulatory;
741
Sujith285f2dd2010-01-08 10:36:07 +0530742 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530743 error = ath_tx_init(sc, ATH_TXBUF);
744 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530745 goto error_tx;
Sujith55624202010-01-08 10:36:02 +0530746
Sujith285f2dd2010-01-08 10:36:07 +0530747 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530748 error = ath_rx_init(sc, ATH_RXBUF);
749 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530750 goto error_rx;
751
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200752 ath9k_init_txpower_limits(sc);
753
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100754#ifdef CONFIG_MAC80211_LEDS
755 /* must be initialized before ieee80211_register_hw */
756 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
757 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
758 ARRAY_SIZE(ath9k_tpt_blink));
759#endif
760
Sujith285f2dd2010-01-08 10:36:07 +0530761 /* Register with mac80211 */
762 error = ieee80211_register_hw(hw);
763 if (error)
764 goto error_register;
765
Ben Greeareb272442010-11-29 14:13:22 -0800766 error = ath9k_init_debug(ah);
767 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800768 ath_err(common, "Unable to create debugfs files\n");
Ben Greeareb272442010-11-29 14:13:22 -0800769 goto error_world;
770 }
771
Sujith285f2dd2010-01-08 10:36:07 +0530772 /* Handle world regulatory */
773 if (!ath_is_world_regd(reg)) {
774 error = regulatory_hint(hw->wiphy, reg->alpha2);
775 if (error)
776 goto error_world;
777 }
Sujith55624202010-01-08 10:36:02 +0530778
Felix Fietkau347809f2010-07-02 00:09:52 +0200779 INIT_WORK(&sc->hw_check_work, ath_hw_check);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400780 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100781 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith55624202010-01-08 10:36:02 +0530782
Sujith55624202010-01-08 10:36:02 +0530783 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530784 ath_start_rfkill_poll(sc);
785
786 return 0;
787
Sujith285f2dd2010-01-08 10:36:07 +0530788error_world:
789 ieee80211_unregister_hw(hw);
790error_register:
791 ath_rx_cleanup(sc);
792error_rx:
793 ath_tx_cleanup(sc);
794error_tx:
795 /* Nothing */
796error_regd:
797 ath9k_deinit_softc(sc);
798error_init:
Sujith55624202010-01-08 10:36:02 +0530799 return error;
800}
801
802/*****************************/
803/* De-Initialization */
804/*****************************/
805
Sujith285f2dd2010-01-08 10:36:07 +0530806static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530807{
Sujith285f2dd2010-01-08 10:36:07 +0530808 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530809
Felix Fietkauf209f522010-10-01 01:06:53 +0200810 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
811 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
812
813 if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
814 kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
815
Sujith285f2dd2010-01-08 10:36:07 +0530816 if ((sc->btcoex.no_stomp_timer) &&
817 sc->sc_ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
818 ath_gen_timer_free(sc->sc_ah, sc->btcoex.no_stomp_timer);
Sujith55624202010-01-08 10:36:02 +0530819
Sujith285f2dd2010-01-08 10:36:07 +0530820 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
821 if (ATH_TXQ_SETUP(sc, i))
822 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
823
Sujith285f2dd2010-01-08 10:36:07 +0530824 ath9k_hw_deinit(sc->sc_ah);
825
Sujith736b3a22010-03-17 14:25:24 +0530826 kfree(sc->sc_ah);
827 sc->sc_ah = NULL;
Sujith55624202010-01-08 10:36:02 +0530828}
829
Sujith285f2dd2010-01-08 10:36:07 +0530830void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530831{
832 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530833
834 ath9k_ps_wakeup(sc);
835
Sujith55624202010-01-08 10:36:02 +0530836 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530837 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530838
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530839 ath9k_ps_restore(sc);
840
Sujith55624202010-01-08 10:36:02 +0530841 ieee80211_unregister_hw(hw);
842 ath_rx_cleanup(sc);
843 ath_tx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530844 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530845}
846
847void ath_descdma_cleanup(struct ath_softc *sc,
848 struct ath_descdma *dd,
849 struct list_head *head)
850{
851 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
852 dd->dd_desc_paddr);
853
854 INIT_LIST_HEAD(head);
855 kfree(dd->dd_bufptr);
856 memset(dd, 0, sizeof(*dd));
857}
858
Sujith55624202010-01-08 10:36:02 +0530859/************************/
860/* Module Hooks */
861/************************/
862
863static int __init ath9k_init(void)
864{
865 int error;
866
867 /* Register rate control algorithm */
868 error = ath_rate_control_register();
869 if (error != 0) {
870 printk(KERN_ERR
871 "ath9k: Unable to register rate control "
872 "algorithm: %d\n",
873 error);
874 goto err_out;
875 }
876
Sujith55624202010-01-08 10:36:02 +0530877 error = ath_pci_init();
878 if (error < 0) {
879 printk(KERN_ERR
880 "ath9k: No PCI devices found, driver not installed.\n");
881 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -0800882 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +0530883 }
884
885 error = ath_ahb_init();
886 if (error < 0) {
887 error = -ENODEV;
888 goto err_pci_exit;
889 }
890
891 return 0;
892
893 err_pci_exit:
894 ath_pci_exit();
895
Sujith55624202010-01-08 10:36:02 +0530896 err_rate_unregister:
897 ath_rate_control_unregister();
898 err_out:
899 return error;
900}
901module_init(ath9k_init);
902
903static void __exit ath9k_exit(void)
904{
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530905 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +0530906 ath_ahb_exit();
907 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +0530908 ath_rate_control_unregister();
909 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
910}
911module_exit(ath9k_exit);