blob: cfc162d050103dde44ca9b2c0abc5edd6d6d6a77 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
Dave Airlie28d52042009-09-21 14:33:58 +100033#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100034#include <linux/vga_switcheroo.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035#include "radeon_reg.h"
36#include "radeon.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037#include "atom.h"
38
Jerome Glisse1b5331d2010-04-12 20:21:53 +000039static const char radeon_family_name[][16] = {
40 "R100",
41 "RV100",
42 "RS100",
43 "RV200",
44 "RS200",
45 "R200",
46 "RV250",
47 "RS300",
48 "RV280",
49 "R300",
50 "R350",
51 "RV350",
52 "RV380",
53 "R420",
54 "R423",
55 "RV410",
56 "RS400",
57 "RS480",
58 "RS600",
59 "RS690",
60 "RS740",
61 "RV515",
62 "R520",
63 "RV530",
64 "RV560",
65 "RV570",
66 "R580",
67 "R600",
68 "RV610",
69 "RV630",
70 "RV670",
71 "RV620",
72 "RV635",
73 "RS780",
74 "RS880",
75 "RV770",
76 "RV730",
77 "RV710",
78 "RV740",
79 "CEDAR",
80 "REDWOOD",
81 "JUNIPER",
82 "CYPRESS",
83 "HEMLOCK",
84 "LAST",
85};
86
Jerome Glisse771fe6b2009-06-05 14:42:42 +020087/*
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +020088 * Clear GPU surface registers.
89 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +100090void radeon_surface_init(struct radeon_device *rdev)
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +020091{
92 /* FIXME: check this out */
93 if (rdev->family < CHIP_R600) {
94 int i;
95
Dave Airlie550e2d92009-12-09 14:15:38 +100096 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
97 if (rdev->surface_regs[i].bo)
98 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
99 else
100 radeon_clear_surface_reg(rdev, i);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200101 }
Dave Airliee024e112009-06-24 09:48:08 +1000102 /* enable surfaces */
103 WREG32(RADEON_SURFACE_CNTL, 0);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200104 }
105}
106
107/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200108 * GPU scratch registers helpers function.
109 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000110void radeon_scratch_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200111{
112 int i;
113
114 /* FIXME: check this out */
115 if (rdev->family < CHIP_R300) {
116 rdev->scratch.num_reg = 5;
117 } else {
118 rdev->scratch.num_reg = 7;
119 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400120 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200121 for (i = 0; i < rdev->scratch.num_reg; i++) {
122 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -0400123 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200124 }
125}
126
127int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
128{
129 int i;
130
131 for (i = 0; i < rdev->scratch.num_reg; i++) {
132 if (rdev->scratch.free[i]) {
133 rdev->scratch.free[i] = false;
134 *reg = rdev->scratch.reg[i];
135 return 0;
136 }
137 }
138 return -EINVAL;
139}
140
141void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
142{
143 int i;
144
145 for (i = 0; i < rdev->scratch.num_reg; i++) {
146 if (rdev->scratch.reg[i] == reg) {
147 rdev->scratch.free[i] = true;
148 return;
149 }
150 }
151}
152
Alex Deucher724c80e2010-08-27 18:25:25 -0400153void radeon_wb_disable(struct radeon_device *rdev)
154{
155 int r;
156
157 if (rdev->wb.wb_obj) {
158 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
159 if (unlikely(r != 0))
160 return;
161 radeon_bo_kunmap(rdev->wb.wb_obj);
162 radeon_bo_unpin(rdev->wb.wb_obj);
163 radeon_bo_unreserve(rdev->wb.wb_obj);
164 }
165 rdev->wb.enabled = false;
166}
167
168void radeon_wb_fini(struct radeon_device *rdev)
169{
170 radeon_wb_disable(rdev);
171 if (rdev->wb.wb_obj) {
172 radeon_bo_unref(&rdev->wb.wb_obj);
173 rdev->wb.wb = NULL;
174 rdev->wb.wb_obj = NULL;
175 }
176}
177
178int radeon_wb_init(struct radeon_device *rdev)
179{
180 int r;
181
182 if (rdev->wb.wb_obj == NULL) {
183 r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
184 RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
185 if (r) {
186 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
187 return r;
188 }
189 }
190 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
191 if (unlikely(r != 0)) {
192 radeon_wb_fini(rdev);
193 return r;
194 }
195 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
196 &rdev->wb.gpu_addr);
197 if (r) {
198 radeon_bo_unreserve(rdev->wb.wb_obj);
199 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
200 radeon_wb_fini(rdev);
201 return r;
202 }
203 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
204 radeon_bo_unreserve(rdev->wb.wb_obj);
205 if (r) {
206 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
207 radeon_wb_fini(rdev);
208 return r;
209 }
210
211 /* disabled via module param */
212 if (radeon_no_wb == 1)
213 rdev->wb.enabled = false;
214 else {
215 /* often unreliable on AGP */
216 if (rdev->flags & RADEON_IS_AGP) {
217 rdev->wb.enabled = false;
218 } else
219 rdev->wb.enabled = true;
220 }
221
222 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
223
224 return 0;
225}
226
Jerome Glissed594e462010-02-17 21:54:29 +0000227/**
228 * radeon_vram_location - try to find VRAM location
229 * @rdev: radeon device structure holding all necessary informations
230 * @mc: memory controller structure holding memory informations
231 * @base: base address at which to put VRAM
232 *
233 * Function will place try to place VRAM at base address provided
234 * as parameter (which is so far either PCI aperture address or
235 * for IGP TOM base address).
236 *
237 * If there is not enough space to fit the unvisible VRAM in the 32bits
238 * address space then we limit the VRAM size to the aperture.
239 *
240 * If we are using AGP and if the AGP aperture doesn't allow us to have
241 * room for all the VRAM than we restrict the VRAM to the PCI aperture
242 * size and print a warning.
243 *
244 * This function will never fails, worst case are limiting VRAM.
245 *
246 * Note: GTT start, end, size should be initialized before calling this
247 * function on AGP platform.
248 *
249 * Note: We don't explictly enforce VRAM start to be aligned on VRAM size,
250 * this shouldn't be a problem as we are using the PCI aperture as a reference.
251 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
252 * not IGP.
253 *
254 * Note: we use mc_vram_size as on some board we need to program the mc to
255 * cover the whole aperture even if VRAM size is inferior to aperture size
256 * Novell bug 204882 + along with lots of ubuntu ones
257 *
258 * Note: when limiting vram it's safe to overwritte real_vram_size because
259 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
260 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
261 * ones)
262 *
263 * Note: IGP TOM addr should be the same as the aperture addr, we don't
264 * explicitly check for that thought.
265 *
266 * FIXME: when reducing VRAM size align new size on power of 2.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200267 */
Jerome Glissed594e462010-02-17 21:54:29 +0000268void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200269{
Jerome Glissed594e462010-02-17 21:54:29 +0000270 mc->vram_start = base;
271 if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) {
272 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
273 mc->real_vram_size = mc->aper_size;
274 mc->mc_vram_size = mc->aper_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200275 }
Jerome Glissed594e462010-02-17 21:54:29 +0000276 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Jerome Glisse2cbeb4e2010-08-16 11:54:36 -0400277 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
Jerome Glissed594e462010-02-17 21:54:29 +0000278 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
279 mc->real_vram_size = mc->aper_size;
280 mc->mc_vram_size = mc->aper_size;
281 }
282 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
283 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
284 mc->mc_vram_size >> 20, mc->vram_start,
285 mc->vram_end, mc->real_vram_size >> 20);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200286}
287
Jerome Glissed594e462010-02-17 21:54:29 +0000288/**
289 * radeon_gtt_location - try to find GTT location
290 * @rdev: radeon device structure holding all necessary informations
291 * @mc: memory controller structure holding memory informations
292 *
293 * Function will place try to place GTT before or after VRAM.
294 *
295 * If GTT size is bigger than space left then we ajust GTT size.
296 * Thus function will never fails.
297 *
298 * FIXME: when reducing GTT size align new size on power of 2.
299 */
300void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
301{
302 u64 size_af, size_bf;
303
Alex Deucher8d369bb2010-07-15 10:51:10 -0400304 size_af = ((0xFFFFFFFF - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
305 size_bf = mc->vram_start & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000306 if (size_bf > size_af) {
307 if (mc->gtt_size > size_bf) {
308 dev_warn(rdev->dev, "limiting GTT\n");
309 mc->gtt_size = size_bf;
310 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400311 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000312 } else {
313 if (mc->gtt_size > size_af) {
314 dev_warn(rdev->dev, "limiting GTT\n");
315 mc->gtt_size = size_af;
316 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400317 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000318 }
319 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
320 dev_info(rdev->dev, "GTT: %lluM 0x%08llX - 0x%08llX\n",
321 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
322}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200323
324/*
325 * GPU helpers function.
326 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200327bool radeon_card_posted(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200328{
329 uint32_t reg;
330
331 /* first check CRTCs */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500332 if (ASIC_IS_DCE4(rdev)) {
333 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
334 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
335 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
336 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
337 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
338 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
339 if (reg & EVERGREEN_CRTC_MASTER_EN)
340 return true;
341 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200342 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
343 RREG32(AVIVO_D2CRTC_CONTROL);
344 if (reg & AVIVO_CRTC_EN) {
345 return true;
346 }
347 } else {
348 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
349 RREG32(RADEON_CRTC2_GEN_CNTL);
350 if (reg & RADEON_CRTC_EN) {
351 return true;
352 }
353 }
354
355 /* then check MEM_SIZE, in case the crtcs are off */
356 if (rdev->family >= CHIP_R600)
357 reg = RREG32(R600_CONFIG_MEMSIZE);
358 else
359 reg = RREG32(RADEON_CONFIG_MEMSIZE);
360
361 if (reg)
362 return true;
363
364 return false;
365
366}
367
Alex Deucherf47299c2010-03-16 20:54:38 -0400368void radeon_update_bandwidth_info(struct radeon_device *rdev)
369{
370 fixed20_12 a;
Alex Deucher88072862010-08-10 12:33:20 -0400371 u32 sclk = rdev->pm.current_sclk;
372 u32 mclk = rdev->pm.current_mclk;
373
374 /* sclk/mclk in Mhz */
375 a.full = dfixed_const(100);
376 rdev->pm.sclk.full = dfixed_const(sclk);
377 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
378 rdev->pm.mclk.full = dfixed_const(mclk);
379 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400380
381 if (rdev->flags & RADEON_IS_IGP) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000382 a.full = dfixed_const(16);
Alex Deucherf47299c2010-03-16 20:54:38 -0400383 /* core_bandwidth = sclk(Mhz) * 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000384 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400385 }
386}
387
Dave Airlie72542d72009-12-01 14:06:31 +1000388bool radeon_boot_test_post_card(struct radeon_device *rdev)
389{
390 if (radeon_card_posted(rdev))
391 return true;
392
393 if (rdev->bios) {
394 DRM_INFO("GPU not posted. posting now...\n");
395 if (rdev->is_atom_bios)
396 atom_asic_init(rdev->mode_info.atom_context);
397 else
398 radeon_combios_asic_init(rdev->ddev);
399 return true;
400 } else {
401 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
402 return false;
403 }
404}
405
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000406int radeon_dummy_page_init(struct radeon_device *rdev)
407{
Dave Airlie82568562010-02-05 16:00:07 +1000408 if (rdev->dummy_page.page)
409 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000410 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
411 if (rdev->dummy_page.page == NULL)
412 return -ENOMEM;
413 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
414 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Benjamin Herrenschmidta30f6fb2010-08-10 14:48:58 +1000415 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
416 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000417 __free_page(rdev->dummy_page.page);
418 rdev->dummy_page.page = NULL;
419 return -ENOMEM;
420 }
421 return 0;
422}
423
424void radeon_dummy_page_fini(struct radeon_device *rdev)
425{
426 if (rdev->dummy_page.page == NULL)
427 return;
428 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
429 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
430 __free_page(rdev->dummy_page.page);
431 rdev->dummy_page.page = NULL;
432}
433
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200434
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200435/* ATOM accessor methods */
436static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
437{
438 struct radeon_device *rdev = info->dev->dev_private;
439 uint32_t r;
440
441 r = rdev->pll_rreg(rdev, reg);
442 return r;
443}
444
445static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
446{
447 struct radeon_device *rdev = info->dev->dev_private;
448
449 rdev->pll_wreg(rdev, reg, val);
450}
451
452static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
453{
454 struct radeon_device *rdev = info->dev->dev_private;
455 uint32_t r;
456
457 r = rdev->mc_rreg(rdev, reg);
458 return r;
459}
460
461static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
462{
463 struct radeon_device *rdev = info->dev->dev_private;
464
465 rdev->mc_wreg(rdev, reg, val);
466}
467
468static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
469{
470 struct radeon_device *rdev = info->dev->dev_private;
471
472 WREG32(reg*4, val);
473}
474
475static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
476{
477 struct radeon_device *rdev = info->dev->dev_private;
478 uint32_t r;
479
480 r = RREG32(reg*4);
481 return r;
482}
483
Alex Deucher351a52a2010-06-30 11:52:50 -0400484static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
485{
486 struct radeon_device *rdev = info->dev->dev_private;
487
488 WREG32_IO(reg*4, val);
489}
490
491static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
492{
493 struct radeon_device *rdev = info->dev->dev_private;
494 uint32_t r;
495
496 r = RREG32_IO(reg*4);
497 return r;
498}
499
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200500int radeon_atombios_init(struct radeon_device *rdev)
501{
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400502 struct card_info *atom_card_info =
503 kzalloc(sizeof(struct card_info), GFP_KERNEL);
504
505 if (!atom_card_info)
506 return -ENOMEM;
507
508 rdev->mode_info.atom_card_info = atom_card_info;
509 atom_card_info->dev = rdev->ddev;
510 atom_card_info->reg_read = cail_reg_read;
511 atom_card_info->reg_write = cail_reg_write;
Alex Deucher351a52a2010-06-30 11:52:50 -0400512 /* needed for iio ops */
513 if (rdev->rio_mem) {
514 atom_card_info->ioreg_read = cail_ioreg_read;
515 atom_card_info->ioreg_write = cail_ioreg_write;
516 } else {
517 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
518 atom_card_info->ioreg_read = cail_reg_read;
519 atom_card_info->ioreg_write = cail_reg_write;
520 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400521 atom_card_info->mc_read = cail_mc_read;
522 atom_card_info->mc_write = cail_mc_write;
523 atom_card_info->pll_read = cail_pll_read;
524 atom_card_info->pll_write = cail_pll_write;
525
526 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
Rafał Miłeckic31ad972009-12-17 00:00:46 +0100527 mutex_init(&rdev->mode_info.atom_context->mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200528 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
Dave Airlied904ef92009-11-17 06:29:46 +1000529 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200530 return 0;
531}
532
533void radeon_atombios_fini(struct radeon_device *rdev)
534{
Jerome Glisse4a04a842009-12-09 17:39:16 +0100535 if (rdev->mode_info.atom_context) {
536 kfree(rdev->mode_info.atom_context->scratch);
537 kfree(rdev->mode_info.atom_context);
538 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400539 kfree(rdev->mode_info.atom_card_info);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200540}
541
542int radeon_combios_init(struct radeon_device *rdev)
543{
544 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
545 return 0;
546}
547
548void radeon_combios_fini(struct radeon_device *rdev)
549{
550}
551
Dave Airlie28d52042009-09-21 14:33:58 +1000552/* if we get transitioned to only one device, tak VGA back */
553static unsigned int radeon_vga_set_decode(void *cookie, bool state)
554{
555 struct radeon_device *rdev = cookie;
Dave Airlie28d52042009-09-21 14:33:58 +1000556 radeon_vga_set_state(rdev, state);
557 if (state)
558 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
559 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
560 else
561 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
562}
Dave Airliec1176d62009-10-08 14:03:05 +1000563
Jerome Glisse36421332009-12-11 21:18:34 +0100564void radeon_check_arguments(struct radeon_device *rdev)
565{
566 /* vramlimit must be a power of two */
567 switch (radeon_vram_limit) {
568 case 0:
569 case 4:
570 case 8:
571 case 16:
572 case 32:
573 case 64:
574 case 128:
575 case 256:
576 case 512:
577 case 1024:
578 case 2048:
579 case 4096:
580 break;
581 default:
582 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
583 radeon_vram_limit);
584 radeon_vram_limit = 0;
585 break;
586 }
587 radeon_vram_limit = radeon_vram_limit << 20;
588 /* gtt size must be power of two and greater or equal to 32M */
589 switch (radeon_gart_size) {
590 case 4:
591 case 8:
592 case 16:
593 dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
594 radeon_gart_size);
595 radeon_gart_size = 512;
596 break;
597 case 32:
598 case 64:
599 case 128:
600 case 256:
601 case 512:
602 case 1024:
603 case 2048:
604 case 4096:
605 break;
606 default:
607 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
608 radeon_gart_size);
609 radeon_gart_size = 512;
610 break;
611 }
612 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
613 /* AGP mode can only be -1, 1, 2, 4, 8 */
614 switch (radeon_agpmode) {
615 case -1:
616 case 0:
617 case 1:
618 case 2:
619 case 4:
620 case 8:
621 break;
622 default:
623 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
624 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
625 radeon_agpmode = 0;
626 break;
627 }
628}
629
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000630static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
631{
632 struct drm_device *dev = pci_get_drvdata(pdev);
633 struct radeon_device *rdev = dev->dev_private;
634 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
635 if (state == VGA_SWITCHEROO_ON) {
636 printk(KERN_INFO "radeon: switched on\n");
637 /* don't suspend or resume card normally */
638 rdev->powered_down = false;
639 radeon_resume_kms(dev);
Dave Airliefbf81762010-06-01 09:09:06 +1000640 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000641 } else {
642 printk(KERN_INFO "radeon: switched off\n");
Dave Airliefbf81762010-06-01 09:09:06 +1000643 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000644 radeon_suspend_kms(dev, pmm);
645 /* don't suspend or resume card normally */
646 rdev->powered_down = true;
647 }
648}
649
650static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
651{
652 struct drm_device *dev = pci_get_drvdata(pdev);
653 bool can_switch;
654
655 spin_lock(&dev->count_lock);
656 can_switch = (dev->open_count == 0);
657 spin_unlock(&dev->count_lock);
658 return can_switch;
659}
660
661
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200662int radeon_device_init(struct radeon_device *rdev,
663 struct drm_device *ddev,
664 struct pci_dev *pdev,
665 uint32_t flags)
666{
Alex Deucher351a52a2010-06-30 11:52:50 -0400667 int r, i;
Dave Airliead49f502009-07-10 22:36:26 +1000668 int dma_bits;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200669
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200670 rdev->shutdown = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200671 rdev->dev = &pdev->dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200672 rdev->ddev = ddev;
673 rdev->pdev = pdev;
674 rdev->flags = flags;
675 rdev->family = flags & RADEON_FAMILY_MASK;
676 rdev->is_atom_bios = false;
677 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
678 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
679 rdev->gpu_lockup = false;
Jerome Glisse733289c2009-09-16 15:24:21 +0200680 rdev->accel_working = false;
Jerome Glisse1b5331d2010-04-12 20:21:53 +0000681
682 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X).\n",
683 radeon_family_name[rdev->family], pdev->vendor, pdev->device);
684
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200685 /* mutex initialization are all done here so we
686 * can recall function without having locking issues */
687 mutex_init(&rdev->cs_mutex);
688 mutex_init(&rdev->ib_pool.mutex);
689 mutex_init(&rdev->cp.mutex);
Alex Deucher40bacf12009-12-23 03:23:21 -0500690 mutex_init(&rdev->dc_hw_i2c_mutex);
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500691 if (rdev->family >= CHIP_R600)
692 spin_lock_init(&rdev->ih.lock);
Jerome Glisse4c788672009-11-20 14:29:23 +0100693 mutex_init(&rdev->gem.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100694 mutex_init(&rdev->pm.mutex);
Matthew Garrett5876dd22010-04-26 15:52:20 -0400695 mutex_init(&rdev->vram_mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200696 rwlock_init(&rdev->fence_drv.lock);
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200697 INIT_LIST_HEAD(&rdev->gem.objects);
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100698 init_waitqueue_head(&rdev->irq.vblank_queue);
Alex Deucher2031f772010-04-22 12:52:11 -0400699 init_waitqueue_head(&rdev->irq.idle_queue);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200700
Alex Deucherd4877cf2009-12-04 16:56:37 -0500701 /* setup workqueue */
702 rdev->wq = create_workqueue("radeon");
703 if (rdev->wq == NULL)
704 return -ENOMEM;
705
Jerome Glisse4aac0472009-09-14 18:29:49 +0200706 /* Set asic functions */
707 r = radeon_asic_init(rdev);
Jerome Glisse36421332009-12-11 21:18:34 +0100708 if (r)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200709 return r;
Jerome Glisse36421332009-12-11 21:18:34 +0100710 radeon_check_arguments(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200711
Alex Deucherf95df9c2010-03-21 14:02:25 -0400712 /* all of the newer IGP chips have an internal gart
713 * However some rs4xx report as AGP, so remove that here.
714 */
715 if ((rdev->family >= CHIP_RS400) &&
716 (rdev->flags & RADEON_IS_IGP)) {
717 rdev->flags &= ~RADEON_IS_AGP;
718 }
719
Jerome Glisse30256a32009-11-30 17:47:59 +0100720 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
Jerome Glisseb574f252009-10-06 19:04:29 +0200721 radeon_agp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200722 }
723
Dave Airliead49f502009-07-10 22:36:26 +1000724 /* set DMA mask + need_dma32 flags.
725 * PCIE - can handle 40-bits.
726 * IGP - can handle 40-bits (in theory)
727 * AGP - generally dma32 is safest
728 * PCI - only dma32
729 */
730 rdev->need_dma32 = false;
731 if (rdev->flags & RADEON_IS_AGP)
732 rdev->need_dma32 = true;
733 if (rdev->flags & RADEON_IS_PCI)
734 rdev->need_dma32 = true;
735
736 dma_bits = rdev->need_dma32 ? 32 : 40;
737 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200738 if (r) {
739 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
740 }
741
742 /* Registers mapping */
743 /* TODO: block userspace mapping of io register */
Jordan Crouse01d73a62010-05-27 13:40:24 -0600744 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
745 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200746 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
747 if (rdev->rmmio == NULL) {
748 return -ENOMEM;
749 }
750 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
751 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
752
Alex Deucher351a52a2010-06-30 11:52:50 -0400753 /* io port mapping */
754 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
755 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
756 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
757 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
758 break;
759 }
760 }
761 if (rdev->rio_mem == NULL)
762 DRM_ERROR("Unable to find PCI I/O BAR\n");
763
Dave Airlie28d52042009-09-21 14:33:58 +1000764 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
Dave Airlie93239ea2009-10-28 11:09:58 +1000765 /* this will fail for cards that aren't VGA class devices, just
766 * ignore it */
767 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000768 vga_switcheroo_register_client(rdev->pdev,
769 radeon_switcheroo_set_state,
770 radeon_switcheroo_can_switch);
Dave Airlie28d52042009-09-21 14:33:58 +1000771
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000772 r = radeon_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +0200773 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000774 return r;
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200775
Jerome Glisseb574f252009-10-06 19:04:29 +0200776 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
777 /* Acceleration not working on AGP card try again
778 * with fallback to PCI or PCIE GART
779 */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000780 radeon_asic_reset(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +0200781 radeon_fini(rdev);
782 radeon_agp_disable(rdev);
783 r = radeon_init(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200784 if (r)
785 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200786 }
Michel Dänzerecc0b322009-07-21 11:23:57 +0200787 if (radeon_testing) {
788 radeon_test_moves(rdev);
789 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200790 if (radeon_benchmarking) {
791 radeon_benchmark(rdev);
792 }
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +0200793 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200794}
795
796void radeon_device_fini(struct radeon_device *rdev)
797{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200798 DRM_INFO("radeon: finishing device.\n");
799 rdev->shutdown = true;
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000800 /* evict vram memory */
801 radeon_bo_evict_vram(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +0200802 radeon_fini(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -0500803 destroy_workqueue(rdev->wq);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000804 vga_switcheroo_unregister_client(rdev->pdev);
Dave Airliec1176d62009-10-08 14:03:05 +1000805 vga_client_register(rdev->pdev, NULL, NULL, NULL);
Alex Deuchere0a2ca72010-07-08 12:24:52 -0400806 if (rdev->rio_mem)
807 pci_iounmap(rdev->pdev, rdev->rio_mem);
Alex Deucher351a52a2010-06-30 11:52:50 -0400808 rdev->rio_mem = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200809 iounmap(rdev->rmmio);
810 rdev->rmmio = NULL;
811}
812
813
814/*
815 * Suspend & resume.
816 */
817int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
818{
Darren Jenkins875c1862009-12-30 12:18:30 +1100819 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200820 struct drm_crtc *crtc;
Alex Deucherd8dcaa12010-06-02 12:08:41 -0400821 struct drm_connector *connector;
Jerome Glisse4c788672009-11-20 14:29:23 +0100822 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200823
Darren Jenkins875c1862009-12-30 12:18:30 +1100824 if (dev == NULL || dev->dev_private == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200825 return -ENODEV;
826 }
827 if (state.event == PM_EVENT_PRETHAW) {
828 return 0;
829 }
Darren Jenkins875c1862009-12-30 12:18:30 +1100830 rdev = dev->dev_private;
831
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000832 if (rdev->powered_down)
833 return 0;
Alex Deucherd8dcaa12010-06-02 12:08:41 -0400834
835 /* turn off display hw */
836 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
837 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
838 }
839
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200840 /* unpin the front buffers */
841 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
842 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
Jerome Glisse4c788672009-11-20 14:29:23 +0100843 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200844
845 if (rfb == NULL || rfb->obj == NULL) {
846 continue;
847 }
848 robj = rfb->obj->driver_private;
Dave Airlie38651672010-03-30 05:34:13 +0000849 /* don't unpin kernel fb objects */
850 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100851 r = radeon_bo_reserve(robj, false);
Dave Airlie38651672010-03-30 05:34:13 +0000852 if (r == 0) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100853 radeon_bo_unpin(robj);
854 radeon_bo_unreserve(robj);
855 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200856 }
857 }
858 /* evict vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +0100859 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200860 /* wait for gpu to finish processing current batch */
861 radeon_fence_wait_last(rdev);
862
Yang Zhaof657c2a2009-09-15 12:21:01 +1000863 radeon_save_bios_scratch_regs(rdev);
864
Alex Deucherce8f5372010-05-07 15:10:16 -0400865 radeon_pm_suspend(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +0200866 radeon_suspend(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -0500867 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200868 /* evict remaining vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +0100869 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200870
Jerome Glisse10b06122010-05-21 18:48:54 +0200871 radeon_agp_suspend(rdev);
872
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200873 pci_save_state(dev->pdev);
874 if (state.event == PM_EVENT_SUSPEND) {
875 /* Shut down the device */
876 pci_disable_device(dev->pdev);
877 pci_set_power_state(dev->pdev, PCI_D3hot);
878 }
879 acquire_console_sem();
Dave Airlie38651672010-03-30 05:34:13 +0000880 radeon_fbdev_set_suspend(rdev, 1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200881 release_console_sem();
882 return 0;
883}
884
885int radeon_resume_kms(struct drm_device *dev)
886{
Cedric Godin09bdf592010-06-11 14:40:56 -0400887 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200888 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200889
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000890 if (rdev->powered_down)
891 return 0;
892
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200893 acquire_console_sem();
894 pci_set_power_state(dev->pdev, PCI_D0);
895 pci_restore_state(dev->pdev);
896 if (pci_enable_device(dev->pdev)) {
897 release_console_sem();
898 return -1;
899 }
900 pci_set_master(dev->pdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000901 /* resume AGP if in use */
902 radeon_agp_resume(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +0200903 radeon_resume(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400904 radeon_pm_resume(rdev);
Yang Zhaof657c2a2009-09-15 12:21:01 +1000905 radeon_restore_bios_scratch_regs(rdev);
Cedric Godin09bdf592010-06-11 14:40:56 -0400906
907 /* turn on display hw */
908 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
909 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
910 }
911
Dave Airlie38651672010-03-30 05:34:13 +0000912 radeon_fbdev_set_suspend(rdev, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200913 release_console_sem();
914
Alex Deucherd4877cf2009-12-04 16:56:37 -0500915 /* reset hpd state */
916 radeon_hpd_init(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200917 /* blat the mode back in */
918 drm_helper_resume_force_mode(dev);
919 return 0;
920}
921
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000922int radeon_gpu_reset(struct radeon_device *rdev)
923{
924 int r;
925
926 radeon_save_bios_scratch_regs(rdev);
927 radeon_suspend(rdev);
928
929 r = radeon_asic_reset(rdev);
930 if (!r) {
931 dev_info(rdev->dev, "GPU reset succeed\n");
932 radeon_resume(rdev);
933 radeon_restore_bios_scratch_regs(rdev);
934 drm_helper_resume_force_mode(rdev->ddev);
935 return 0;
936 }
937 /* bad news, how to tell it to userspace ? */
938 dev_info(rdev->dev, "GPU reset failed\n");
939 return r;
940}
941
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200942
943/*
944 * Debugfs
945 */
946struct radeon_debugfs {
947 struct drm_info_list *files;
948 unsigned num_files;
949};
950static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
951static unsigned _radeon_debugfs_count = 0;
952
953int radeon_debugfs_add_files(struct radeon_device *rdev,
954 struct drm_info_list *files,
955 unsigned nfiles)
956{
957 unsigned i;
958
959 for (i = 0; i < _radeon_debugfs_count; i++) {
960 if (_radeon_debugfs[i].files == files) {
961 /* Already registered */
962 return 0;
963 }
964 }
965 if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
966 DRM_ERROR("Reached maximum number of debugfs files.\n");
967 DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
968 return -EINVAL;
969 }
970 _radeon_debugfs[_radeon_debugfs_count].files = files;
971 _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
972 _radeon_debugfs_count++;
973#if defined(CONFIG_DEBUG_FS)
974 drm_debugfs_create_files(files, nfiles,
975 rdev->ddev->control->debugfs_root,
976 rdev->ddev->control);
977 drm_debugfs_create_files(files, nfiles,
978 rdev->ddev->primary->debugfs_root,
979 rdev->ddev->primary);
980#endif
981 return 0;
982}
983
984#if defined(CONFIG_DEBUG_FS)
985int radeon_debugfs_init(struct drm_minor *minor)
986{
987 return 0;
988}
989
990void radeon_debugfs_cleanup(struct drm_minor *minor)
991{
992 unsigned i;
993
994 for (i = 0; i < _radeon_debugfs_count; i++) {
995 drm_debugfs_remove_files(_radeon_debugfs[i].files,
996 _radeon_debugfs[i].num_files, minor);
997 }
998}
999#endif