Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1 | /****************************************************************************** |
| 2 | * |
Reinette Chatre | eb7ae89 | 2008-03-11 16:17:17 -0700 | [diff] [blame] | 3 | * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved. |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms of version 2 of the GNU General Public License as |
| 7 | * published by the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program; if not, write to the Free Software Foundation, Inc., |
| 16 | * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA |
| 17 | * |
| 18 | * The full GNU General Public License is included in this distribution in the |
| 19 | * file called LICENSE. |
| 20 | * |
| 21 | * Contact Information: |
Winkler, Tomas | 759ef89 | 2008-12-09 11:28:58 -0800 | [diff] [blame^] | 22 | * Intel Linux Wireless <ilw@linux.intel.com> |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 23 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 24 | * |
| 25 | *****************************************************************************/ |
| 26 | |
| 27 | #include <linux/kernel.h> |
| 28 | #include <linux/module.h> |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 29 | #include <linux/init.h> |
| 30 | #include <linux/pci.h> |
| 31 | #include <linux/dma-mapping.h> |
| 32 | #include <linux/delay.h> |
| 33 | #include <linux/skbuff.h> |
| 34 | #include <linux/netdevice.h> |
| 35 | #include <linux/wireless.h> |
| 36 | #include <net/mac80211.h> |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 37 | #include <linux/etherdevice.h> |
Zhu Yi | 12342c4 | 2007-12-20 11:27:32 +0800 | [diff] [blame] | 38 | #include <asm/unaligned.h> |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 39 | |
Assaf Krauss | 6bc913b | 2008-03-11 16:17:18 -0700 | [diff] [blame] | 40 | #include "iwl-eeprom.h" |
Tomas Winkler | 3e0d4cb | 2008-04-24 11:55:38 -0700 | [diff] [blame] | 41 | #include "iwl-dev.h" |
Tomas Winkler | fee1247 | 2008-04-03 16:05:21 -0700 | [diff] [blame] | 42 | #include "iwl-core.h" |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 43 | #include "iwl-io.h" |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 44 | #include "iwl-helpers.h" |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 45 | #include "iwl-calib.h" |
Tomas Winkler | 5083e56 | 2008-05-29 16:35:15 +0800 | [diff] [blame] | 46 | #include "iwl-sta.h" |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 47 | |
Tomas Winkler | 630fe9b | 2008-06-12 09:47:08 +0800 | [diff] [blame] | 48 | static int iwl4965_send_tx_power(struct iwl_priv *priv); |
Emmanuel Grumbach | 91dbc5b | 2008-06-12 09:47:14 +0800 | [diff] [blame] | 49 | static int iwl4965_hw_get_temperature(const struct iwl_priv *priv); |
Tomas Winkler | 630fe9b | 2008-06-12 09:47:08 +0800 | [diff] [blame] | 50 | |
Reinette Chatre | a0987a8 | 2008-12-02 12:14:06 -0800 | [diff] [blame] | 51 | /* Highest firmware API version supported */ |
| 52 | #define IWL4965_UCODE_API_MAX 2 |
| 53 | |
| 54 | /* Lowest firmware API version supported */ |
| 55 | #define IWL4965_UCODE_API_MIN 2 |
| 56 | |
| 57 | #define IWL4965_FW_PRE "iwlwifi-4965-" |
| 58 | #define _IWL4965_MODULE_FIRMWARE(api) IWL4965_FW_PRE #api ".ucode" |
| 59 | #define IWL4965_MODULE_FIRMWARE(api) _IWL4965_MODULE_FIRMWARE(api) |
Tomas Winkler | d16dc48 | 2008-07-11 11:53:38 +0800 | [diff] [blame] | 60 | |
| 61 | |
Assaf Krauss | 1ea8739 | 2008-03-18 14:57:50 -0700 | [diff] [blame] | 62 | /* module parameters */ |
| 63 | static struct iwl_mod_params iwl4965_mod_params = { |
Emmanuel Grumbach | 038669e | 2008-04-23 17:15:04 -0700 | [diff] [blame] | 64 | .num_of_queues = IWL49_NUM_QUEUES, |
Tomas Winkler | 9f17b31 | 2008-07-11 11:53:35 +0800 | [diff] [blame] | 65 | .num_of_ampdu_queues = IWL49_NUM_AMPDU_QUEUES, |
Assaf Krauss | 1ea8739 | 2008-03-18 14:57:50 -0700 | [diff] [blame] | 66 | .enable_qos = 1, |
| 67 | .amsdu_size_8K = 1, |
Ester Kummer | 3a1081e | 2008-05-06 11:05:14 +0800 | [diff] [blame] | 68 | .restart_fw = 1, |
Assaf Krauss | 1ea8739 | 2008-03-18 14:57:50 -0700 | [diff] [blame] | 69 | /* the rest are 0 by default */ |
| 70 | }; |
| 71 | |
Tomas Winkler | 57aab75 | 2008-04-14 21:16:03 -0700 | [diff] [blame] | 72 | /* check contents of special bootstrap uCode SRAM */ |
| 73 | static int iwl4965_verify_bsm(struct iwl_priv *priv) |
| 74 | { |
| 75 | __le32 *image = priv->ucode_boot.v_addr; |
| 76 | u32 len = priv->ucode_boot.len; |
| 77 | u32 reg; |
| 78 | u32 val; |
| 79 | |
| 80 | IWL_DEBUG_INFO("Begin verify bsm\n"); |
| 81 | |
| 82 | /* verify BSM SRAM contents */ |
| 83 | val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG); |
| 84 | for (reg = BSM_SRAM_LOWER_BOUND; |
| 85 | reg < BSM_SRAM_LOWER_BOUND + len; |
| 86 | reg += sizeof(u32), image++) { |
| 87 | val = iwl_read_prph(priv, reg); |
| 88 | if (val != le32_to_cpu(*image)) { |
| 89 | IWL_ERROR("BSM uCode verification failed at " |
| 90 | "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n", |
| 91 | BSM_SRAM_LOWER_BOUND, |
| 92 | reg - BSM_SRAM_LOWER_BOUND, len, |
| 93 | val, le32_to_cpu(*image)); |
| 94 | return -EIO; |
| 95 | } |
| 96 | } |
| 97 | |
| 98 | IWL_DEBUG_INFO("BSM bootstrap uCode image OK\n"); |
| 99 | |
| 100 | return 0; |
| 101 | } |
| 102 | |
| 103 | /** |
| 104 | * iwl4965_load_bsm - Load bootstrap instructions |
| 105 | * |
| 106 | * BSM operation: |
| 107 | * |
| 108 | * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program |
| 109 | * in special SRAM that does not power down during RFKILL. When powering back |
| 110 | * up after power-saving sleeps (or during initial uCode load), the BSM loads |
| 111 | * the bootstrap program into the on-board processor, and starts it. |
| 112 | * |
| 113 | * The bootstrap program loads (via DMA) instructions and data for a new |
| 114 | * program from host DRAM locations indicated by the host driver in the |
| 115 | * BSM_DRAM_* registers. Once the new program is loaded, it starts |
| 116 | * automatically. |
| 117 | * |
| 118 | * When initializing the NIC, the host driver points the BSM to the |
| 119 | * "initialize" uCode image. This uCode sets up some internal data, then |
| 120 | * notifies host via "initialize alive" that it is complete. |
| 121 | * |
| 122 | * The host then replaces the BSM_DRAM_* pointer values to point to the |
| 123 | * normal runtime uCode instructions and a backup uCode data cache buffer |
| 124 | * (filled initially with starting data values for the on-board processor), |
| 125 | * then triggers the "initialize" uCode to load and launch the runtime uCode, |
| 126 | * which begins normal operation. |
| 127 | * |
| 128 | * When doing a power-save shutdown, runtime uCode saves data SRAM into |
| 129 | * the backup data cache in DRAM before SRAM is powered down. |
| 130 | * |
| 131 | * When powering back up, the BSM loads the bootstrap program. This reloads |
| 132 | * the runtime uCode instructions and the backup data cache into SRAM, |
| 133 | * and re-launches the runtime uCode from where it left off. |
| 134 | */ |
| 135 | static int iwl4965_load_bsm(struct iwl_priv *priv) |
| 136 | { |
| 137 | __le32 *image = priv->ucode_boot.v_addr; |
| 138 | u32 len = priv->ucode_boot.len; |
| 139 | dma_addr_t pinst; |
| 140 | dma_addr_t pdata; |
| 141 | u32 inst_len; |
| 142 | u32 data_len; |
| 143 | int i; |
| 144 | u32 done; |
| 145 | u32 reg_offset; |
| 146 | int ret; |
| 147 | |
| 148 | IWL_DEBUG_INFO("Begin load bsm\n"); |
| 149 | |
Ron Rindjunsky | fe9b6b7 | 2008-05-29 16:35:06 +0800 | [diff] [blame] | 150 | priv->ucode_type = UCODE_RT; |
| 151 | |
Tomas Winkler | 57aab75 | 2008-04-14 21:16:03 -0700 | [diff] [blame] | 152 | /* make sure bootstrap program is no larger than BSM's SRAM size */ |
| 153 | if (len > IWL_MAX_BSM_SIZE) |
| 154 | return -EINVAL; |
| 155 | |
| 156 | /* Tell bootstrap uCode where to find the "Initialize" uCode |
| 157 | * in host DRAM ... host DRAM physical address bits 35:4 for 4965. |
Tomas Winkler | 2d87889 | 2008-05-29 16:34:51 +0800 | [diff] [blame] | 158 | * NOTE: iwl_init_alive_start() will replace these values, |
Tomas Winkler | 57aab75 | 2008-04-14 21:16:03 -0700 | [diff] [blame] | 159 | * after the "initialize" uCode has run, to point to |
Tomas Winkler | 2d87889 | 2008-05-29 16:34:51 +0800 | [diff] [blame] | 160 | * runtime/protocol instructions and backup data cache. |
| 161 | */ |
Tomas Winkler | 57aab75 | 2008-04-14 21:16:03 -0700 | [diff] [blame] | 162 | pinst = priv->ucode_init.p_addr >> 4; |
| 163 | pdata = priv->ucode_init_data.p_addr >> 4; |
| 164 | inst_len = priv->ucode_init.len; |
| 165 | data_len = priv->ucode_init_data.len; |
| 166 | |
| 167 | ret = iwl_grab_nic_access(priv); |
| 168 | if (ret) |
| 169 | return ret; |
| 170 | |
| 171 | iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst); |
| 172 | iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata); |
| 173 | iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len); |
| 174 | iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len); |
| 175 | |
| 176 | /* Fill BSM memory with bootstrap instructions */ |
| 177 | for (reg_offset = BSM_SRAM_LOWER_BOUND; |
| 178 | reg_offset < BSM_SRAM_LOWER_BOUND + len; |
| 179 | reg_offset += sizeof(u32), image++) |
| 180 | _iwl_write_prph(priv, reg_offset, le32_to_cpu(*image)); |
| 181 | |
| 182 | ret = iwl4965_verify_bsm(priv); |
| 183 | if (ret) { |
| 184 | iwl_release_nic_access(priv); |
| 185 | return ret; |
| 186 | } |
| 187 | |
| 188 | /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */ |
| 189 | iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0); |
| 190 | iwl_write_prph(priv, BSM_WR_MEM_DST_REG, RTC_INST_LOWER_BOUND); |
| 191 | iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32)); |
| 192 | |
| 193 | /* Load bootstrap code into instruction SRAM now, |
| 194 | * to prepare to load "initialize" uCode */ |
| 195 | iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START); |
| 196 | |
| 197 | /* Wait for load of bootstrap uCode to finish */ |
| 198 | for (i = 0; i < 100; i++) { |
| 199 | done = iwl_read_prph(priv, BSM_WR_CTRL_REG); |
| 200 | if (!(done & BSM_WR_CTRL_REG_BIT_START)) |
| 201 | break; |
| 202 | udelay(10); |
| 203 | } |
| 204 | if (i < 100) |
| 205 | IWL_DEBUG_INFO("BSM write complete, poll %d iterations\n", i); |
| 206 | else { |
| 207 | IWL_ERROR("BSM write did not complete!\n"); |
| 208 | return -EIO; |
| 209 | } |
| 210 | |
| 211 | /* Enable future boot loads whenever power management unit triggers it |
| 212 | * (e.g. when powering back up after power-save shutdown) */ |
| 213 | iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN); |
| 214 | |
| 215 | iwl_release_nic_access(priv); |
| 216 | |
| 217 | return 0; |
| 218 | } |
| 219 | |
Emmanuel Grumbach | f3ccc08 | 2008-05-05 10:22:45 +0800 | [diff] [blame] | 220 | /** |
| 221 | * iwl4965_set_ucode_ptrs - Set uCode address location |
| 222 | * |
| 223 | * Tell initialization uCode where to find runtime uCode. |
| 224 | * |
| 225 | * BSM registers initially contain pointers to initialization uCode. |
| 226 | * We need to replace them to load runtime uCode inst and data, |
| 227 | * and to save runtime data when powering down. |
| 228 | */ |
| 229 | static int iwl4965_set_ucode_ptrs(struct iwl_priv *priv) |
| 230 | { |
| 231 | dma_addr_t pinst; |
| 232 | dma_addr_t pdata; |
| 233 | unsigned long flags; |
| 234 | int ret = 0; |
| 235 | |
| 236 | /* bits 35:4 for 4965 */ |
| 237 | pinst = priv->ucode_code.p_addr >> 4; |
| 238 | pdata = priv->ucode_data_backup.p_addr >> 4; |
| 239 | |
| 240 | spin_lock_irqsave(&priv->lock, flags); |
| 241 | ret = iwl_grab_nic_access(priv); |
| 242 | if (ret) { |
| 243 | spin_unlock_irqrestore(&priv->lock, flags); |
| 244 | return ret; |
| 245 | } |
| 246 | |
| 247 | /* Tell bootstrap uCode where to find image to load */ |
| 248 | iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst); |
| 249 | iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata); |
| 250 | iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, |
| 251 | priv->ucode_data.len); |
| 252 | |
Tomas Winkler | a96a27f | 2008-10-23 23:48:56 -0700 | [diff] [blame] | 253 | /* Inst byte count must be last to set up, bit 31 signals uCode |
Emmanuel Grumbach | f3ccc08 | 2008-05-05 10:22:45 +0800 | [diff] [blame] | 254 | * that all new ptr/size info is in place */ |
| 255 | iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, |
| 256 | priv->ucode_code.len | BSM_DRAM_INST_LOAD); |
| 257 | iwl_release_nic_access(priv); |
| 258 | |
| 259 | spin_unlock_irqrestore(&priv->lock, flags); |
| 260 | |
| 261 | IWL_DEBUG_INFO("Runtime uCode pointers are set.\n"); |
| 262 | |
| 263 | return ret; |
| 264 | } |
| 265 | |
| 266 | /** |
| 267 | * iwl4965_init_alive_start - Called after REPLY_ALIVE notification received |
| 268 | * |
| 269 | * Called after REPLY_ALIVE notification received from "initialize" uCode. |
| 270 | * |
| 271 | * The 4965 "initialize" ALIVE reply contains calibration data for: |
| 272 | * Voltage, temperature, and MIMO tx gain correction, now stored in priv |
| 273 | * (3945 does not contain this data). |
| 274 | * |
| 275 | * Tell "initialize" uCode to go ahead and load the runtime uCode. |
| 276 | */ |
| 277 | static void iwl4965_init_alive_start(struct iwl_priv *priv) |
| 278 | { |
| 279 | /* Check alive response for "valid" sign from uCode */ |
| 280 | if (priv->card_alive_init.is_valid != UCODE_VALID_OK) { |
| 281 | /* We had an error bringing up the hardware, so take it |
| 282 | * all the way back down so we can try again */ |
| 283 | IWL_DEBUG_INFO("Initialize Alive failed.\n"); |
| 284 | goto restart; |
| 285 | } |
| 286 | |
| 287 | /* Bootstrap uCode has loaded initialize uCode ... verify inst image. |
| 288 | * This is a paranoid check, because we would not have gotten the |
| 289 | * "initialize" alive if code weren't properly loaded. */ |
| 290 | if (iwl_verify_ucode(priv)) { |
| 291 | /* Runtime instruction load was bad; |
| 292 | * take it all the way back down so we can try again */ |
| 293 | IWL_DEBUG_INFO("Bad \"initialize\" uCode load.\n"); |
| 294 | goto restart; |
| 295 | } |
| 296 | |
| 297 | /* Calculate temperature */ |
Emmanuel Grumbach | 91dbc5b | 2008-06-12 09:47:14 +0800 | [diff] [blame] | 298 | priv->temperature = iwl4965_hw_get_temperature(priv); |
Emmanuel Grumbach | f3ccc08 | 2008-05-05 10:22:45 +0800 | [diff] [blame] | 299 | |
| 300 | /* Send pointers to protocol/runtime uCode image ... init code will |
| 301 | * load and launch runtime uCode, which will send us another "Alive" |
| 302 | * notification. */ |
| 303 | IWL_DEBUG_INFO("Initialization Alive received.\n"); |
| 304 | if (iwl4965_set_ucode_ptrs(priv)) { |
| 305 | /* Runtime instruction load won't happen; |
| 306 | * take it all the way back down so we can try again */ |
| 307 | IWL_DEBUG_INFO("Couldn't set up uCode pointers.\n"); |
| 308 | goto restart; |
| 309 | } |
| 310 | return; |
| 311 | |
| 312 | restart: |
| 313 | queue_work(priv->workqueue, &priv->restart); |
| 314 | } |
| 315 | |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 316 | static int is_fat_channel(__le32 rxon_flags) |
| 317 | { |
| 318 | return (rxon_flags & RXON_FLG_CHANNEL_MODE_PURE_40_MSK) || |
| 319 | (rxon_flags & RXON_FLG_CHANNEL_MODE_MIXED_MSK); |
| 320 | } |
| 321 | |
Tomas Winkler | 8614f36 | 2008-04-23 17:14:55 -0700 | [diff] [blame] | 322 | /* |
| 323 | * EEPROM handlers |
| 324 | */ |
Tomas Winkler | 0ef2ca6 | 2008-10-23 23:48:51 -0700 | [diff] [blame] | 325 | static u16 iwl4965_eeprom_calib_version(struct iwl_priv *priv) |
Tomas Winkler | 8614f36 | 2008-04-23 17:14:55 -0700 | [diff] [blame] | 326 | { |
Tomas Winkler | 0ef2ca6 | 2008-10-23 23:48:51 -0700 | [diff] [blame] | 327 | return iwl_eeprom_query16(priv, EEPROM_4965_CALIB_VERSION_OFFSET); |
Tomas Winkler | 8614f36 | 2008-04-23 17:14:55 -0700 | [diff] [blame] | 328 | } |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 329 | |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 330 | /* |
Tomas Winkler | a96a27f | 2008-10-23 23:48:56 -0700 | [diff] [blame] | 331 | * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 332 | * must be called under priv->lock and mac access |
| 333 | */ |
| 334 | static void iwl4965_txq_set_sched(struct iwl_priv *priv, u32 mask) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 335 | { |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 336 | iwl_write_prph(priv, IWL49_SCD_TXFACT, mask); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 337 | } |
Ron Rindjunsky | 5a676bb | 2008-05-05 10:22:42 +0800 | [diff] [blame] | 338 | |
Tomas Winkler | 9123871 | 2008-04-23 17:14:53 -0700 | [diff] [blame] | 339 | static int iwl4965_apm_init(struct iwl_priv *priv) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 340 | { |
Tomas Winkler | 9123871 | 2008-04-23 17:14:53 -0700 | [diff] [blame] | 341 | int ret = 0; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 342 | |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 343 | iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS, |
Tomas Winkler | 9123871 | 2008-04-23 17:14:53 -0700 | [diff] [blame] | 344 | CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 345 | |
Tomas Winkler | 8f06189 | 2008-05-29 16:34:56 +0800 | [diff] [blame] | 346 | /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */ |
| 347 | iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS, |
| 348 | CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX); |
| 349 | |
Tomas Winkler | 9123871 | 2008-04-23 17:14:53 -0700 | [diff] [blame] | 350 | /* set "initialization complete" bit to move adapter |
| 351 | * D0U* --> D0A* state */ |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 352 | iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
Tomas Winkler | 9123871 | 2008-04-23 17:14:53 -0700 | [diff] [blame] | 353 | |
| 354 | /* wait for clock stabilization */ |
Zhu, Yi | 73d7b5a | 2008-12-05 07:58:40 -0800 | [diff] [blame] | 355 | ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL, |
| 356 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000); |
Tomas Winkler | 9123871 | 2008-04-23 17:14:53 -0700 | [diff] [blame] | 357 | if (ret < 0) { |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 358 | IWL_DEBUG_INFO("Failed to init the card\n"); |
Tomas Winkler | 9123871 | 2008-04-23 17:14:53 -0700 | [diff] [blame] | 359 | goto out; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 360 | } |
| 361 | |
Tomas Winkler | 9123871 | 2008-04-23 17:14:53 -0700 | [diff] [blame] | 362 | ret = iwl_grab_nic_access(priv); |
| 363 | if (ret) |
| 364 | goto out; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 365 | |
Tomas Winkler | 9123871 | 2008-04-23 17:14:53 -0700 | [diff] [blame] | 366 | /* enable DMA */ |
Tomas Winkler | 8f06189 | 2008-05-29 16:34:56 +0800 | [diff] [blame] | 367 | iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT | |
| 368 | APMG_CLK_VAL_BSM_CLK_RQT); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 369 | |
| 370 | udelay(20); |
| 371 | |
Tomas Winkler | 8f06189 | 2008-05-29 16:34:56 +0800 | [diff] [blame] | 372 | /* disable L1-Active */ |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 373 | iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG, |
Tomas Winkler | 9123871 | 2008-04-23 17:14:53 -0700 | [diff] [blame] | 374 | APMG_PCIDEV_STT_VAL_L1_ACT_DIS); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 375 | |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 376 | iwl_release_nic_access(priv); |
Tomas Winkler | 9123871 | 2008-04-23 17:14:53 -0700 | [diff] [blame] | 377 | out: |
Tomas Winkler | 9123871 | 2008-04-23 17:14:53 -0700 | [diff] [blame] | 378 | return ret; |
| 379 | } |
| 380 | |
Tomas Winkler | 694cc56 | 2008-04-24 11:55:22 -0700 | [diff] [blame] | 381 | |
| 382 | static void iwl4965_nic_config(struct iwl_priv *priv) |
| 383 | { |
| 384 | unsigned long flags; |
| 385 | u32 val; |
| 386 | u16 radio_cfg; |
Tomas Winkler | e7b6358 | 2008-09-03 11:26:49 +0800 | [diff] [blame] | 387 | u16 link; |
Tomas Winkler | 694cc56 | 2008-04-24 11:55:22 -0700 | [diff] [blame] | 388 | |
| 389 | spin_lock_irqsave(&priv->lock, flags); |
| 390 | |
| 391 | if ((priv->rev_id & 0x80) == 0x80 && (priv->rev_id & 0x7f) < 8) { |
| 392 | pci_read_config_dword(priv->pci_dev, PCI_REG_WUM8, &val); |
| 393 | /* Enable No Snoop field */ |
| 394 | pci_write_config_dword(priv->pci_dev, PCI_REG_WUM8, |
| 395 | val & ~(1 << 11)); |
| 396 | } |
| 397 | |
Tomas Winkler | e7b6358 | 2008-09-03 11:26:49 +0800 | [diff] [blame] | 398 | pci_read_config_word(priv->pci_dev, PCI_CFG_LINK_CTRL, &link); |
Tomas Winkler | 694cc56 | 2008-04-24 11:55:22 -0700 | [diff] [blame] | 399 | |
Tomas Winkler | 8f06189 | 2008-05-29 16:34:56 +0800 | [diff] [blame] | 400 | /* L1 is enabled by BIOS */ |
Tomas Winkler | e7b6358 | 2008-09-03 11:26:49 +0800 | [diff] [blame] | 401 | if ((link & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN) |
Tomas Winkler | a96a27f | 2008-10-23 23:48:56 -0700 | [diff] [blame] | 402 | /* disable L0S disabled L1A enabled */ |
Tomas Winkler | 8f06189 | 2008-05-29 16:34:56 +0800 | [diff] [blame] | 403 | iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED); |
| 404 | else |
| 405 | /* L0S enabled L1A disabled */ |
| 406 | iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED); |
Tomas Winkler | 694cc56 | 2008-04-24 11:55:22 -0700 | [diff] [blame] | 407 | |
| 408 | radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG); |
| 409 | |
| 410 | /* write radio config values to register */ |
| 411 | if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) == EEPROM_4965_RF_CFG_TYPE_MAX) |
| 412 | iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG, |
| 413 | EEPROM_RF_CFG_TYPE_MSK(radio_cfg) | |
| 414 | EEPROM_RF_CFG_STEP_MSK(radio_cfg) | |
| 415 | EEPROM_RF_CFG_DASH_MSK(radio_cfg)); |
| 416 | |
| 417 | /* set CSR_HW_CONFIG_REG for uCode use */ |
| 418 | iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG, |
| 419 | CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI | |
| 420 | CSR_HW_IF_CONFIG_REG_BIT_MAC_SI); |
| 421 | |
| 422 | priv->calib_info = (struct iwl_eeprom_calib_info *) |
| 423 | iwl_eeprom_query_addr(priv, EEPROM_4965_CALIB_TXPOWER_OFFSET); |
| 424 | |
| 425 | spin_unlock_irqrestore(&priv->lock, flags); |
| 426 | } |
| 427 | |
Tomas Winkler | 46315e0 | 2008-05-29 16:34:59 +0800 | [diff] [blame] | 428 | static int iwl4965_apm_stop_master(struct iwl_priv *priv) |
| 429 | { |
| 430 | int ret = 0; |
| 431 | unsigned long flags; |
| 432 | |
| 433 | spin_lock_irqsave(&priv->lock, flags); |
| 434 | |
| 435 | /* set stop master bit */ |
| 436 | iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER); |
| 437 | |
Zhu, Yi | 73d7b5a | 2008-12-05 07:58:40 -0800 | [diff] [blame] | 438 | ret = iwl_poll_direct_bit(priv, CSR_RESET, |
| 439 | CSR_RESET_REG_FLAG_MASTER_DISABLED, 100); |
Tomas Winkler | 46315e0 | 2008-05-29 16:34:59 +0800 | [diff] [blame] | 440 | if (ret < 0) |
| 441 | goto out; |
| 442 | |
| 443 | out: |
| 444 | spin_unlock_irqrestore(&priv->lock, flags); |
| 445 | IWL_DEBUG_INFO("stop master\n"); |
| 446 | |
| 447 | return ret; |
| 448 | } |
| 449 | |
Tomas Winkler | f118a91 | 2008-05-29 16:34:58 +0800 | [diff] [blame] | 450 | static void iwl4965_apm_stop(struct iwl_priv *priv) |
| 451 | { |
| 452 | unsigned long flags; |
| 453 | |
Tomas Winkler | 46315e0 | 2008-05-29 16:34:59 +0800 | [diff] [blame] | 454 | iwl4965_apm_stop_master(priv); |
Tomas Winkler | f118a91 | 2008-05-29 16:34:58 +0800 | [diff] [blame] | 455 | |
| 456 | spin_lock_irqsave(&priv->lock, flags); |
| 457 | |
| 458 | iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); |
| 459 | |
| 460 | udelay(10); |
Mohamed Abbas | 1d3e6c6 | 2008-08-28 17:25:05 +0800 | [diff] [blame] | 461 | /* clear "init complete" move adapter D0A* --> D0U state */ |
| 462 | iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
Tomas Winkler | f118a91 | 2008-05-29 16:34:58 +0800 | [diff] [blame] | 463 | spin_unlock_irqrestore(&priv->lock, flags); |
| 464 | } |
| 465 | |
Tomas Winkler | 7f06610 | 2008-05-29 16:34:57 +0800 | [diff] [blame] | 466 | static int iwl4965_apm_reset(struct iwl_priv *priv) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 467 | { |
Tomas Winkler | 7f06610 | 2008-05-29 16:34:57 +0800 | [diff] [blame] | 468 | int ret = 0; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 469 | unsigned long flags; |
| 470 | |
Tomas Winkler | 46315e0 | 2008-05-29 16:34:59 +0800 | [diff] [blame] | 471 | iwl4965_apm_stop_master(priv); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 472 | |
| 473 | spin_lock_irqsave(&priv->lock, flags); |
| 474 | |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 475 | iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 476 | |
| 477 | udelay(10); |
| 478 | |
Tomas Winkler | 7f06610 | 2008-05-29 16:34:57 +0800 | [diff] [blame] | 479 | /* FIXME: put here L1A -L0S w/a */ |
| 480 | |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 481 | iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
Tomas Winkler | f118a91 | 2008-05-29 16:34:58 +0800 | [diff] [blame] | 482 | |
Zhu, Yi | 73d7b5a | 2008-12-05 07:58:40 -0800 | [diff] [blame] | 483 | ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL, |
| 484 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000); |
Zhu, Yi | 42802d7 | 2008-12-05 07:58:39 -0800 | [diff] [blame] | 485 | if (ret < 0) |
Tomas Winkler | 7f06610 | 2008-05-29 16:34:57 +0800 | [diff] [blame] | 486 | goto out; |
| 487 | |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 488 | udelay(10); |
| 489 | |
Tomas Winkler | 7f06610 | 2008-05-29 16:34:57 +0800 | [diff] [blame] | 490 | ret = iwl_grab_nic_access(priv); |
| 491 | if (ret) |
| 492 | goto out; |
| 493 | /* Enable DMA and BSM Clock */ |
| 494 | iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT | |
| 495 | APMG_CLK_VAL_BSM_CLK_RQT); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 496 | |
Tomas Winkler | 7f06610 | 2008-05-29 16:34:57 +0800 | [diff] [blame] | 497 | udelay(10); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 498 | |
Tomas Winkler | 7f06610 | 2008-05-29 16:34:57 +0800 | [diff] [blame] | 499 | /* disable L1A */ |
| 500 | iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG, |
| 501 | APMG_PCIDEV_STT_VAL_L1_ACT_DIS); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 502 | |
Tomas Winkler | 7f06610 | 2008-05-29 16:34:57 +0800 | [diff] [blame] | 503 | iwl_release_nic_access(priv); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 504 | |
| 505 | clear_bit(STATUS_HCMD_ACTIVE, &priv->status); |
| 506 | wake_up_interruptible(&priv->wait_command_queue); |
| 507 | |
Tomas Winkler | 7f06610 | 2008-05-29 16:34:57 +0800 | [diff] [blame] | 508 | out: |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 509 | spin_unlock_irqrestore(&priv->lock, flags); |
| 510 | |
Tomas Winkler | 7f06610 | 2008-05-29 16:34:57 +0800 | [diff] [blame] | 511 | return ret; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 512 | } |
| 513 | |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 514 | /* Reset differential Rx gains in NIC to prepare for chain noise calibration. |
| 515 | * Called after every association, but this runs only once! |
| 516 | * ... once chain noise is calibrated the first time, it's good forever. */ |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 517 | static void iwl4965_chain_noise_reset(struct iwl_priv *priv) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 518 | { |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 519 | struct iwl_chain_noise_data *data = &(priv->chain_noise_data); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 520 | |
Tomas Winkler | 3109ece | 2008-03-28 16:33:35 -0700 | [diff] [blame] | 521 | if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) { |
Tomas Winkler | f69f42a | 2008-10-23 23:48:52 -0700 | [diff] [blame] | 522 | struct iwl_calib_diff_gain_cmd cmd; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 523 | |
| 524 | memset(&cmd, 0, sizeof(cmd)); |
Tomas Winkler | 0d950d8 | 2008-11-25 13:36:01 -0800 | [diff] [blame] | 525 | cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 526 | cmd.diff_gain_a = 0; |
| 527 | cmd.diff_gain_b = 0; |
| 528 | cmd.diff_gain_c = 0; |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 529 | if (iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD, |
| 530 | sizeof(cmd), &cmd)) |
| 531 | IWL_ERROR("Could not send REPLY_PHY_CALIBRATION_CMD\n"); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 532 | data->state = IWL_CHAIN_NOISE_ACCUMULATE; |
| 533 | IWL_DEBUG_CALIB("Run chain_noise_calibrate\n"); |
| 534 | } |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 535 | } |
| 536 | |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 537 | static void iwl4965_gain_computation(struct iwl_priv *priv, |
| 538 | u32 *average_noise, |
| 539 | u16 min_average_noise_antenna_i, |
| 540 | u32 min_average_noise) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 541 | { |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 542 | int i, ret; |
| 543 | struct iwl_chain_noise_data *data = &priv->chain_noise_data; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 544 | |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 545 | data->delta_gain_code[min_average_noise_antenna_i] = 0; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 546 | |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 547 | for (i = 0; i < NUM_RX_CHAINS; i++) { |
| 548 | s32 delta_g = 0; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 549 | |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 550 | if (!(data->disconn_array[i]) && |
| 551 | (data->delta_gain_code[i] == |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 552 | CHAIN_NOISE_DELTA_GAIN_INIT_VAL)) { |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 553 | delta_g = average_noise[i] - min_average_noise; |
| 554 | data->delta_gain_code[i] = (u8)((delta_g * 10) / 15); |
| 555 | data->delta_gain_code[i] = |
| 556 | min(data->delta_gain_code[i], |
| 557 | (u8) CHAIN_NOISE_MAX_DELTA_GAIN_CODE); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 558 | |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 559 | data->delta_gain_code[i] = |
| 560 | (data->delta_gain_code[i] | (1 << 2)); |
| 561 | } else { |
| 562 | data->delta_gain_code[i] = 0; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 563 | } |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 564 | } |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 565 | IWL_DEBUG_CALIB("delta_gain_codes: a %d b %d c %d\n", |
| 566 | data->delta_gain_code[0], |
| 567 | data->delta_gain_code[1], |
| 568 | data->delta_gain_code[2]); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 569 | |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 570 | /* Differential gain gets sent to uCode only once */ |
| 571 | if (!data->radio_write) { |
Tomas Winkler | f69f42a | 2008-10-23 23:48:52 -0700 | [diff] [blame] | 572 | struct iwl_calib_diff_gain_cmd cmd; |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 573 | data->radio_write = 1; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 574 | |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 575 | memset(&cmd, 0, sizeof(cmd)); |
Tomas Winkler | 0d950d8 | 2008-11-25 13:36:01 -0800 | [diff] [blame] | 576 | cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD; |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 577 | cmd.diff_gain_a = data->delta_gain_code[0]; |
| 578 | cmd.diff_gain_b = data->delta_gain_code[1]; |
| 579 | cmd.diff_gain_c = data->delta_gain_code[2]; |
| 580 | ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD, |
| 581 | sizeof(cmd), &cmd); |
| 582 | if (ret) |
| 583 | IWL_DEBUG_CALIB("fail sending cmd " |
| 584 | "REPLY_PHY_CALIBRATION_CMD \n"); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 585 | |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 586 | /* TODO we might want recalculate |
| 587 | * rx_chain in rxon cmd */ |
| 588 | |
| 589 | /* Mark so we run this algo only once! */ |
| 590 | data->state = IWL_CHAIN_NOISE_CALIBRATED; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 591 | } |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 592 | data->chain_noise_a = 0; |
| 593 | data->chain_noise_b = 0; |
| 594 | data->chain_noise_c = 0; |
| 595 | data->chain_signal_a = 0; |
| 596 | data->chain_signal_b = 0; |
| 597 | data->chain_signal_c = 0; |
| 598 | data->beacon_count = 0; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 599 | } |
| 600 | |
Emmanuel Grumbach | a326a5d | 2008-07-11 11:53:31 +0800 | [diff] [blame] | 601 | static void iwl4965_rts_tx_cmd_flag(struct ieee80211_tx_info *info, |
| 602 | __le32 *tx_flags) |
| 603 | { |
Johannes Berg | e6a9854 | 2008-10-21 12:40:02 +0200 | [diff] [blame] | 604 | if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) { |
Emmanuel Grumbach | a326a5d | 2008-07-11 11:53:31 +0800 | [diff] [blame] | 605 | *tx_flags |= TX_CMD_FLG_RTS_MSK; |
| 606 | *tx_flags &= ~TX_CMD_FLG_CTS_MSK; |
Johannes Berg | e6a9854 | 2008-10-21 12:40:02 +0200 | [diff] [blame] | 607 | } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) { |
Emmanuel Grumbach | a326a5d | 2008-07-11 11:53:31 +0800 | [diff] [blame] | 608 | *tx_flags &= ~TX_CMD_FLG_RTS_MSK; |
| 609 | *tx_flags |= TX_CMD_FLG_CTS_MSK; |
| 610 | } |
| 611 | } |
| 612 | |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 613 | static void iwl4965_bg_txpower_work(struct work_struct *work) |
| 614 | { |
Tomas Winkler | c79dd5b | 2008-03-12 16:58:50 -0700 | [diff] [blame] | 615 | struct iwl_priv *priv = container_of(work, struct iwl_priv, |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 616 | txpower_work); |
| 617 | |
| 618 | /* If a scan happened to start before we got here |
| 619 | * then just return; the statistics notification will |
| 620 | * kick off another scheduled work to compensate for |
| 621 | * any temperature delta we missed here. */ |
| 622 | if (test_bit(STATUS_EXIT_PENDING, &priv->status) || |
| 623 | test_bit(STATUS_SCANNING, &priv->status)) |
| 624 | return; |
| 625 | |
| 626 | mutex_lock(&priv->mutex); |
| 627 | |
Tomas Winkler | a96a27f | 2008-10-23 23:48:56 -0700 | [diff] [blame] | 628 | /* Regardless of if we are associated, we must reconfigure the |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 629 | * TX power since frames can be sent on non-radar channels while |
| 630 | * not associated */ |
Tomas Winkler | 630fe9b | 2008-06-12 09:47:08 +0800 | [diff] [blame] | 631 | iwl4965_send_tx_power(priv); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 632 | |
| 633 | /* Update last_temperature to keep is_calib_needed from running |
| 634 | * when it isn't needed... */ |
| 635 | priv->last_temperature = priv->temperature; |
| 636 | |
| 637 | mutex_unlock(&priv->mutex); |
| 638 | } |
| 639 | |
| 640 | /* |
| 641 | * Acquire priv->lock before calling this function ! |
| 642 | */ |
Tomas Winkler | c79dd5b | 2008-03-12 16:58:50 -0700 | [diff] [blame] | 643 | static void iwl4965_set_wr_ptrs(struct iwl_priv *priv, int txq_id, u32 index) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 644 | { |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 645 | iwl_write_direct32(priv, HBUS_TARG_WRPTR, |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 646 | (index & 0xff) | (txq_id << 8)); |
Tomas Winkler | 12a81f6 | 2008-04-03 16:05:20 -0700 | [diff] [blame] | 647 | iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(txq_id), index); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 648 | } |
| 649 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 650 | /** |
| 651 | * iwl4965_tx_queue_set_status - (optionally) start Tx/Cmd queue |
| 652 | * @tx_fifo_id: Tx DMA/FIFO channel (range 0-7) that the queue will feed |
| 653 | * @scd_retry: (1) Indicates queue will be used in aggregation mode |
| 654 | * |
| 655 | * NOTE: Acquire priv->lock before calling this function ! |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 656 | */ |
Tomas Winkler | c79dd5b | 2008-03-12 16:58:50 -0700 | [diff] [blame] | 657 | static void iwl4965_tx_queue_set_status(struct iwl_priv *priv, |
Ron Rindjunsky | 1646690 | 2008-05-05 10:22:50 +0800 | [diff] [blame] | 658 | struct iwl_tx_queue *txq, |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 659 | int tx_fifo_id, int scd_retry) |
| 660 | { |
| 661 | int txq_id = txq->q.id; |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 662 | |
| 663 | /* Find out whether to activate Tx queue */ |
Abhijeet Kolekar | c305606 | 2008-11-12 13:14:08 -0800 | [diff] [blame] | 664 | int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 665 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 666 | /* Set up and activate */ |
Tomas Winkler | 12a81f6 | 2008-04-03 16:05:20 -0700 | [diff] [blame] | 667 | iwl_write_prph(priv, IWL49_SCD_QUEUE_STATUS_BITS(txq_id), |
Emmanuel Grumbach | 038669e | 2008-04-23 17:15:04 -0700 | [diff] [blame] | 668 | (active << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) | |
| 669 | (tx_fifo_id << IWL49_SCD_QUEUE_STTS_REG_POS_TXF) | |
| 670 | (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_WSL) | |
| 671 | (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) | |
| 672 | IWL49_SCD_QUEUE_STTS_REG_MSK); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 673 | |
| 674 | txq->sched_retry = scd_retry; |
| 675 | |
| 676 | IWL_DEBUG_INFO("%s %s Queue %d on AC %d\n", |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 677 | active ? "Activate" : "Deactivate", |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 678 | scd_retry ? "BA" : "AC", txq_id, tx_fifo_id); |
| 679 | } |
| 680 | |
| 681 | static const u16 default_queue_to_tx_fifo[] = { |
| 682 | IWL_TX_FIFO_AC3, |
| 683 | IWL_TX_FIFO_AC2, |
| 684 | IWL_TX_FIFO_AC1, |
| 685 | IWL_TX_FIFO_AC0, |
Emmanuel Grumbach | 038669e | 2008-04-23 17:15:04 -0700 | [diff] [blame] | 686 | IWL49_CMD_FIFO_NUM, |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 687 | IWL_TX_FIFO_HCCA_1, |
| 688 | IWL_TX_FIFO_HCCA_2 |
| 689 | }; |
| 690 | |
Emmanuel Grumbach | be1f3ab6 | 2008-06-12 09:47:18 +0800 | [diff] [blame] | 691 | static int iwl4965_alive_notify(struct iwl_priv *priv) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 692 | { |
| 693 | u32 a; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 694 | unsigned long flags; |
Tomas Winkler | 857485c | 2008-03-21 13:53:44 -0700 | [diff] [blame] | 695 | int ret; |
Winkler, Tomas | 31a73fe | 2008-11-19 15:32:26 -0800 | [diff] [blame] | 696 | int i, chan; |
Winkler, Tomas | 40fc95d | 2008-11-19 15:32:27 -0800 | [diff] [blame] | 697 | u32 reg_val; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 698 | |
| 699 | spin_lock_irqsave(&priv->lock, flags); |
| 700 | |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 701 | ret = iwl_grab_nic_access(priv); |
Tomas Winkler | 857485c | 2008-03-21 13:53:44 -0700 | [diff] [blame] | 702 | if (ret) { |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 703 | spin_unlock_irqrestore(&priv->lock, flags); |
Tomas Winkler | 857485c | 2008-03-21 13:53:44 -0700 | [diff] [blame] | 704 | return ret; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 705 | } |
| 706 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 707 | /* Clear 4965's internal Tx Scheduler data base */ |
Tomas Winkler | 12a81f6 | 2008-04-03 16:05:20 -0700 | [diff] [blame] | 708 | priv->scd_base_addr = iwl_read_prph(priv, IWL49_SCD_SRAM_BASE_ADDR); |
Emmanuel Grumbach | 038669e | 2008-04-23 17:15:04 -0700 | [diff] [blame] | 709 | a = priv->scd_base_addr + IWL49_SCD_CONTEXT_DATA_OFFSET; |
| 710 | for (; a < priv->scd_base_addr + IWL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4) |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 711 | iwl_write_targ_mem(priv, a, 0); |
Emmanuel Grumbach | 038669e | 2008-04-23 17:15:04 -0700 | [diff] [blame] | 712 | for (; a < priv->scd_base_addr + IWL49_SCD_TRANSLATE_TBL_OFFSET; a += 4) |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 713 | iwl_write_targ_mem(priv, a, 0); |
Tomas Winkler | 5425e49 | 2008-04-15 16:01:38 -0700 | [diff] [blame] | 714 | for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4) |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 715 | iwl_write_targ_mem(priv, a, 0); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 716 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 717 | /* Tel 4965 where to find Tx byte count tables */ |
Tomas Winkler | 12a81f6 | 2008-04-03 16:05:20 -0700 | [diff] [blame] | 718 | iwl_write_prph(priv, IWL49_SCD_DRAM_BASE_ADDR, |
Tomas Winkler | 4ddbb7d | 2008-11-07 09:58:40 -0800 | [diff] [blame] | 719 | priv->scd_bc_tbls.dma >> 10); |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 720 | |
Winkler, Tomas | 31a73fe | 2008-11-19 15:32:26 -0800 | [diff] [blame] | 721 | /* Enable DMA channel */ |
| 722 | for (chan = 0; chan < FH49_TCSR_CHNL_NUM ; chan++) |
| 723 | iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan), |
| 724 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE | |
| 725 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE); |
| 726 | |
Winkler, Tomas | 40fc95d | 2008-11-19 15:32:27 -0800 | [diff] [blame] | 727 | /* Update FH chicken bits */ |
| 728 | reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG); |
| 729 | iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG, |
| 730 | reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN); |
| 731 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 732 | /* Disable chain mode for all queues */ |
Tomas Winkler | 12a81f6 | 2008-04-03 16:05:20 -0700 | [diff] [blame] | 733 | iwl_write_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, 0); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 734 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 735 | /* Initialize each Tx queue (including the command queue) */ |
Tomas Winkler | 5425e49 | 2008-04-15 16:01:38 -0700 | [diff] [blame] | 736 | for (i = 0; i < priv->hw_params.max_txq_num; i++) { |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 737 | |
| 738 | /* TFD circular buffer read/write indexes */ |
Tomas Winkler | 12a81f6 | 2008-04-03 16:05:20 -0700 | [diff] [blame] | 739 | iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(i), 0); |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 740 | iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8)); |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 741 | |
| 742 | /* Max Tx Window size for Scheduler-ACK mode */ |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 743 | iwl_write_targ_mem(priv, priv->scd_base_addr + |
Emmanuel Grumbach | 038669e | 2008-04-23 17:15:04 -0700 | [diff] [blame] | 744 | IWL49_SCD_CONTEXT_QUEUE_OFFSET(i), |
| 745 | (SCD_WIN_SIZE << |
| 746 | IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) & |
| 747 | IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK); |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 748 | |
| 749 | /* Frame limit */ |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 750 | iwl_write_targ_mem(priv, priv->scd_base_addr + |
Emmanuel Grumbach | 038669e | 2008-04-23 17:15:04 -0700 | [diff] [blame] | 751 | IWL49_SCD_CONTEXT_QUEUE_OFFSET(i) + |
| 752 | sizeof(u32), |
| 753 | (SCD_FRAME_LIMIT << |
| 754 | IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) & |
| 755 | IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 756 | |
| 757 | } |
Tomas Winkler | 12a81f6 | 2008-04-03 16:05:20 -0700 | [diff] [blame] | 758 | iwl_write_prph(priv, IWL49_SCD_INTERRUPT_MASK, |
Tomas Winkler | 5425e49 | 2008-04-15 16:01:38 -0700 | [diff] [blame] | 759 | (1 << priv->hw_params.max_txq_num) - 1); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 760 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 761 | /* Activate all Tx DMA/FIFO channels */ |
Winkler, Tomas | 31a73fe | 2008-11-19 15:32:26 -0800 | [diff] [blame] | 762 | priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 6)); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 763 | |
| 764 | iwl4965_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0); |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 765 | |
| 766 | /* Map each Tx/cmd queue to its corresponding fifo */ |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 767 | for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) { |
| 768 | int ac = default_queue_to_tx_fifo[i]; |
Ron Rindjunsky | 3647074 | 2008-05-15 13:54:10 +0800 | [diff] [blame] | 769 | iwl_txq_ctx_activate(priv, i); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 770 | iwl4965_tx_queue_set_status(priv, &priv->txq[i], ac, 0); |
| 771 | } |
| 772 | |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 773 | iwl_release_nic_access(priv); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 774 | spin_unlock_irqrestore(&priv->lock, flags); |
| 775 | |
Tomas Winkler | 857485c | 2008-03-21 13:53:44 -0700 | [diff] [blame] | 776 | return ret; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 777 | } |
| 778 | |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 779 | static struct iwl_sensitivity_ranges iwl4965_sensitivity = { |
| 780 | .min_nrg_cck = 97, |
| 781 | .max_nrg_cck = 0, |
| 782 | |
| 783 | .auto_corr_min_ofdm = 85, |
| 784 | .auto_corr_min_ofdm_mrc = 170, |
| 785 | .auto_corr_min_ofdm_x1 = 105, |
| 786 | .auto_corr_min_ofdm_mrc_x1 = 220, |
| 787 | |
| 788 | .auto_corr_max_ofdm = 120, |
| 789 | .auto_corr_max_ofdm_mrc = 210, |
| 790 | .auto_corr_max_ofdm_x1 = 140, |
| 791 | .auto_corr_max_ofdm_mrc_x1 = 270, |
| 792 | |
| 793 | .auto_corr_min_cck = 125, |
| 794 | .auto_corr_max_cck = 200, |
| 795 | .auto_corr_min_cck_mrc = 200, |
| 796 | .auto_corr_max_cck_mrc = 400, |
| 797 | |
| 798 | .nrg_th_cck = 100, |
| 799 | .nrg_th_ofdm = 100, |
| 800 | }; |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 801 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 802 | /** |
Tomas Winkler | 5425e49 | 2008-04-15 16:01:38 -0700 | [diff] [blame] | 803 | * iwl4965_hw_set_hw_params |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 804 | * |
| 805 | * Called when initializing driver |
| 806 | */ |
Emmanuel Grumbach | be1f3ab6 | 2008-06-12 09:47:18 +0800 | [diff] [blame] | 807 | static int iwl4965_hw_set_hw_params(struct iwl_priv *priv) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 808 | { |
Assaf Krauss | 316c30d | 2008-03-14 10:38:46 -0700 | [diff] [blame] | 809 | |
Emmanuel Grumbach | 038669e | 2008-04-23 17:15:04 -0700 | [diff] [blame] | 810 | if ((priv->cfg->mod_params->num_of_queues > IWL49_NUM_QUEUES) || |
Assaf Krauss | 1ea8739 | 2008-03-18 14:57:50 -0700 | [diff] [blame] | 811 | (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) { |
Assaf Krauss | 316c30d | 2008-03-14 10:38:46 -0700 | [diff] [blame] | 812 | IWL_ERROR("invalid queues_num, should be between %d and %d\n", |
Emmanuel Grumbach | 038669e | 2008-04-23 17:15:04 -0700 | [diff] [blame] | 813 | IWL_MIN_NUM_QUEUES, IWL49_NUM_QUEUES); |
Tomas Winkler | 059ff82 | 2008-04-14 21:16:14 -0700 | [diff] [blame] | 814 | return -EINVAL; |
Assaf Krauss | 316c30d | 2008-03-14 10:38:46 -0700 | [diff] [blame] | 815 | } |
| 816 | |
Tomas Winkler | 5425e49 | 2008-04-15 16:01:38 -0700 | [diff] [blame] | 817 | priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues; |
Zhu Yi | f3f911d | 2008-12-02 12:14:04 -0800 | [diff] [blame] | 818 | priv->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM; |
Tomas Winkler | 4ddbb7d | 2008-11-07 09:58:40 -0800 | [diff] [blame] | 819 | priv->hw_params.scd_bc_tbls_size = |
| 820 | IWL49_NUM_QUEUES * sizeof(struct iwl4965_scd_bc_tbl); |
Tomas Winkler | 5425e49 | 2008-04-15 16:01:38 -0700 | [diff] [blame] | 821 | priv->hw_params.max_stations = IWL4965_STATION_COUNT; |
| 822 | priv->hw_params.bcast_sta_id = IWL4965_BROADCAST_ID; |
Ron Rindjunsky | 099b40b | 2008-04-21 15:41:53 -0700 | [diff] [blame] | 823 | priv->hw_params.max_data_size = IWL49_RTC_DATA_SIZE; |
| 824 | priv->hw_params.max_inst_size = IWL49_RTC_INST_SIZE; |
| 825 | priv->hw_params.max_bsm_size = BSM_SRAM_SIZE; |
| 826 | priv->hw_params.fat_channel = BIT(IEEE80211_BAND_5GHZ); |
| 827 | |
Tomas Winkler | ec35cf2 | 2008-04-15 16:01:39 -0700 | [diff] [blame] | 828 | priv->hw_params.tx_chains_num = 2; |
| 829 | priv->hw_params.rx_chains_num = 2; |
Guy Cohen | fde0db3 | 2008-04-21 15:42:01 -0700 | [diff] [blame] | 830 | priv->hw_params.valid_tx_ant = ANT_A | ANT_B; |
| 831 | priv->hw_params.valid_rx_ant = ANT_A | ANT_B; |
Ron Rindjunsky | 099b40b | 2008-04-21 15:41:53 -0700 | [diff] [blame] | 832 | priv->hw_params.ct_kill_threshold = CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD); |
| 833 | |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 834 | priv->hw_params.sens = &iwl4965_sensitivity; |
Tomas Winkler | 3e82a82 | 2008-02-13 11:32:31 -0800 | [diff] [blame] | 835 | |
Tomas Winkler | 059ff82 | 2008-04-14 21:16:14 -0700 | [diff] [blame] | 836 | return 0; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 837 | } |
| 838 | |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 839 | static s32 iwl4965_math_div_round(s32 num, s32 denom, s32 *res) |
| 840 | { |
| 841 | s32 sign = 1; |
| 842 | |
| 843 | if (num < 0) { |
| 844 | sign = -sign; |
| 845 | num = -num; |
| 846 | } |
| 847 | if (denom < 0) { |
| 848 | sign = -sign; |
| 849 | denom = -denom; |
| 850 | } |
| 851 | *res = 1; |
| 852 | *res = ((num * 2 + denom) / (denom * 2)) * sign; |
| 853 | |
| 854 | return 1; |
| 855 | } |
| 856 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 857 | /** |
| 858 | * iwl4965_get_voltage_compensation - Power supply voltage comp for txpower |
| 859 | * |
| 860 | * Determines power supply voltage compensation for txpower calculations. |
| 861 | * Returns number of 1/2-dB steps to subtract from gain table index, |
| 862 | * to compensate for difference between power supply voltage during |
| 863 | * factory measurements, vs. current power supply voltage. |
| 864 | * |
| 865 | * Voltage indication is higher for lower voltage. |
| 866 | * Lower voltage requires more gain (lower gain table index). |
| 867 | */ |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 868 | static s32 iwl4965_get_voltage_compensation(s32 eeprom_voltage, |
| 869 | s32 current_voltage) |
| 870 | { |
| 871 | s32 comp = 0; |
| 872 | |
| 873 | if ((TX_POWER_IWL_ILLEGAL_VOLTAGE == eeprom_voltage) || |
| 874 | (TX_POWER_IWL_ILLEGAL_VOLTAGE == current_voltage)) |
| 875 | return 0; |
| 876 | |
| 877 | iwl4965_math_div_round(current_voltage - eeprom_voltage, |
| 878 | TX_POWER_IWL_VOLTAGE_CODES_PER_03V, &comp); |
| 879 | |
| 880 | if (current_voltage > eeprom_voltage) |
| 881 | comp *= 2; |
| 882 | if ((comp < -2) || (comp > 2)) |
| 883 | comp = 0; |
| 884 | |
| 885 | return comp; |
| 886 | } |
| 887 | |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 888 | static s32 iwl4965_get_tx_atten_grp(u16 channel) |
| 889 | { |
| 890 | if (channel >= CALIB_IWL_TX_ATTEN_GR5_FCH && |
| 891 | channel <= CALIB_IWL_TX_ATTEN_GR5_LCH) |
| 892 | return CALIB_CH_GROUP_5; |
| 893 | |
| 894 | if (channel >= CALIB_IWL_TX_ATTEN_GR1_FCH && |
| 895 | channel <= CALIB_IWL_TX_ATTEN_GR1_LCH) |
| 896 | return CALIB_CH_GROUP_1; |
| 897 | |
| 898 | if (channel >= CALIB_IWL_TX_ATTEN_GR2_FCH && |
| 899 | channel <= CALIB_IWL_TX_ATTEN_GR2_LCH) |
| 900 | return CALIB_CH_GROUP_2; |
| 901 | |
| 902 | if (channel >= CALIB_IWL_TX_ATTEN_GR3_FCH && |
| 903 | channel <= CALIB_IWL_TX_ATTEN_GR3_LCH) |
| 904 | return CALIB_CH_GROUP_3; |
| 905 | |
| 906 | if (channel >= CALIB_IWL_TX_ATTEN_GR4_FCH && |
| 907 | channel <= CALIB_IWL_TX_ATTEN_GR4_LCH) |
| 908 | return CALIB_CH_GROUP_4; |
| 909 | |
| 910 | IWL_ERROR("Can't find txatten group for channel %d.\n", channel); |
| 911 | return -1; |
| 912 | } |
| 913 | |
Tomas Winkler | c79dd5b | 2008-03-12 16:58:50 -0700 | [diff] [blame] | 914 | static u32 iwl4965_get_sub_band(const struct iwl_priv *priv, u32 channel) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 915 | { |
| 916 | s32 b = -1; |
| 917 | |
| 918 | for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) { |
Tomas Winkler | 073d3f5 | 2008-04-21 15:41:52 -0700 | [diff] [blame] | 919 | if (priv->calib_info->band_info[b].ch_from == 0) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 920 | continue; |
| 921 | |
Tomas Winkler | 073d3f5 | 2008-04-21 15:41:52 -0700 | [diff] [blame] | 922 | if ((channel >= priv->calib_info->band_info[b].ch_from) |
| 923 | && (channel <= priv->calib_info->band_info[b].ch_to)) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 924 | break; |
| 925 | } |
| 926 | |
| 927 | return b; |
| 928 | } |
| 929 | |
| 930 | static s32 iwl4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2) |
| 931 | { |
| 932 | s32 val; |
| 933 | |
| 934 | if (x2 == x1) |
| 935 | return y1; |
| 936 | else { |
| 937 | iwl4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val); |
| 938 | return val + y2; |
| 939 | } |
| 940 | } |
| 941 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 942 | /** |
| 943 | * iwl4965_interpolate_chan - Interpolate factory measurements for one channel |
| 944 | * |
| 945 | * Interpolates factory measurements from the two sample channels within a |
| 946 | * sub-band, to apply to channel of interest. Interpolation is proportional to |
| 947 | * differences in channel frequencies, which is proportional to differences |
| 948 | * in channel number. |
| 949 | */ |
Tomas Winkler | c79dd5b | 2008-03-12 16:58:50 -0700 | [diff] [blame] | 950 | static int iwl4965_interpolate_chan(struct iwl_priv *priv, u32 channel, |
Tomas Winkler | 073d3f5 | 2008-04-21 15:41:52 -0700 | [diff] [blame] | 951 | struct iwl_eeprom_calib_ch_info *chan_info) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 952 | { |
| 953 | s32 s = -1; |
| 954 | u32 c; |
| 955 | u32 m; |
Tomas Winkler | 073d3f5 | 2008-04-21 15:41:52 -0700 | [diff] [blame] | 956 | const struct iwl_eeprom_calib_measure *m1; |
| 957 | const struct iwl_eeprom_calib_measure *m2; |
| 958 | struct iwl_eeprom_calib_measure *omeas; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 959 | u32 ch_i1; |
| 960 | u32 ch_i2; |
| 961 | |
| 962 | s = iwl4965_get_sub_band(priv, channel); |
| 963 | if (s >= EEPROM_TX_POWER_BANDS) { |
Jiri Slaby | 6f14792 | 2008-08-11 23:49:41 +0200 | [diff] [blame] | 964 | IWL_ERROR("Tx Power can not find channel %d\n", channel); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 965 | return -1; |
| 966 | } |
| 967 | |
Tomas Winkler | 073d3f5 | 2008-04-21 15:41:52 -0700 | [diff] [blame] | 968 | ch_i1 = priv->calib_info->band_info[s].ch1.ch_num; |
| 969 | ch_i2 = priv->calib_info->band_info[s].ch2.ch_num; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 970 | chan_info->ch_num = (u8) channel; |
| 971 | |
| 972 | IWL_DEBUG_TXPOWER("channel %d subband %d factory cal ch %d & %d\n", |
| 973 | channel, s, ch_i1, ch_i2); |
| 974 | |
| 975 | for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) { |
| 976 | for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) { |
Tomas Winkler | 073d3f5 | 2008-04-21 15:41:52 -0700 | [diff] [blame] | 977 | m1 = &(priv->calib_info->band_info[s].ch1. |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 978 | measurements[c][m]); |
Tomas Winkler | 073d3f5 | 2008-04-21 15:41:52 -0700 | [diff] [blame] | 979 | m2 = &(priv->calib_info->band_info[s].ch2. |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 980 | measurements[c][m]); |
| 981 | omeas = &(chan_info->measurements[c][m]); |
| 982 | |
| 983 | omeas->actual_pow = |
| 984 | (u8) iwl4965_interpolate_value(channel, ch_i1, |
| 985 | m1->actual_pow, |
| 986 | ch_i2, |
| 987 | m2->actual_pow); |
| 988 | omeas->gain_idx = |
| 989 | (u8) iwl4965_interpolate_value(channel, ch_i1, |
| 990 | m1->gain_idx, ch_i2, |
| 991 | m2->gain_idx); |
| 992 | omeas->temperature = |
| 993 | (u8) iwl4965_interpolate_value(channel, ch_i1, |
| 994 | m1->temperature, |
| 995 | ch_i2, |
| 996 | m2->temperature); |
| 997 | omeas->pa_det = |
| 998 | (s8) iwl4965_interpolate_value(channel, ch_i1, |
| 999 | m1->pa_det, ch_i2, |
| 1000 | m2->pa_det); |
| 1001 | |
| 1002 | IWL_DEBUG_TXPOWER |
| 1003 | ("chain %d meas %d AP1=%d AP2=%d AP=%d\n", c, m, |
| 1004 | m1->actual_pow, m2->actual_pow, omeas->actual_pow); |
| 1005 | IWL_DEBUG_TXPOWER |
| 1006 | ("chain %d meas %d NI1=%d NI2=%d NI=%d\n", c, m, |
| 1007 | m1->gain_idx, m2->gain_idx, omeas->gain_idx); |
| 1008 | IWL_DEBUG_TXPOWER |
| 1009 | ("chain %d meas %d PA1=%d PA2=%d PA=%d\n", c, m, |
| 1010 | m1->pa_det, m2->pa_det, omeas->pa_det); |
| 1011 | IWL_DEBUG_TXPOWER |
| 1012 | ("chain %d meas %d T1=%d T2=%d T=%d\n", c, m, |
| 1013 | m1->temperature, m2->temperature, |
| 1014 | omeas->temperature); |
| 1015 | } |
| 1016 | } |
| 1017 | |
| 1018 | return 0; |
| 1019 | } |
| 1020 | |
| 1021 | /* bit-rate-dependent table to prevent Tx distortion, in half-dB units, |
| 1022 | * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */ |
| 1023 | static s32 back_off_table[] = { |
| 1024 | 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */ |
| 1025 | 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */ |
| 1026 | 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */ |
| 1027 | 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */ |
| 1028 | 10 /* CCK */ |
| 1029 | }; |
| 1030 | |
| 1031 | /* Thermal compensation values for txpower for various frequency ranges ... |
| 1032 | * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */ |
Christoph Hellwig | bb8c093 | 2008-01-27 16:41:47 -0800 | [diff] [blame] | 1033 | static struct iwl4965_txpower_comp_entry { |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1034 | s32 degrees_per_05db_a; |
| 1035 | s32 degrees_per_05db_a_denom; |
| 1036 | } tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = { |
| 1037 | {9, 2}, /* group 0 5.2, ch 34-43 */ |
| 1038 | {4, 1}, /* group 1 5.2, ch 44-70 */ |
| 1039 | {4, 1}, /* group 2 5.2, ch 71-124 */ |
| 1040 | {4, 1}, /* group 3 5.2, ch 125-200 */ |
| 1041 | {3, 1} /* group 4 2.4, ch all */ |
| 1042 | }; |
| 1043 | |
| 1044 | static s32 get_min_power_index(s32 rate_power_index, u32 band) |
| 1045 | { |
| 1046 | if (!band) { |
| 1047 | if ((rate_power_index & 7) <= 4) |
| 1048 | return MIN_TX_GAIN_INDEX_52GHZ_EXT; |
| 1049 | } |
| 1050 | return MIN_TX_GAIN_INDEX; |
| 1051 | } |
| 1052 | |
| 1053 | struct gain_entry { |
| 1054 | u8 dsp; |
| 1055 | u8 radio; |
| 1056 | }; |
| 1057 | |
| 1058 | static const struct gain_entry gain_table[2][108] = { |
| 1059 | /* 5.2GHz power gain index table */ |
| 1060 | { |
| 1061 | {123, 0x3F}, /* highest txpower */ |
| 1062 | {117, 0x3F}, |
| 1063 | {110, 0x3F}, |
| 1064 | {104, 0x3F}, |
| 1065 | {98, 0x3F}, |
| 1066 | {110, 0x3E}, |
| 1067 | {104, 0x3E}, |
| 1068 | {98, 0x3E}, |
| 1069 | {110, 0x3D}, |
| 1070 | {104, 0x3D}, |
| 1071 | {98, 0x3D}, |
| 1072 | {110, 0x3C}, |
| 1073 | {104, 0x3C}, |
| 1074 | {98, 0x3C}, |
| 1075 | {110, 0x3B}, |
| 1076 | {104, 0x3B}, |
| 1077 | {98, 0x3B}, |
| 1078 | {110, 0x3A}, |
| 1079 | {104, 0x3A}, |
| 1080 | {98, 0x3A}, |
| 1081 | {110, 0x39}, |
| 1082 | {104, 0x39}, |
| 1083 | {98, 0x39}, |
| 1084 | {110, 0x38}, |
| 1085 | {104, 0x38}, |
| 1086 | {98, 0x38}, |
| 1087 | {110, 0x37}, |
| 1088 | {104, 0x37}, |
| 1089 | {98, 0x37}, |
| 1090 | {110, 0x36}, |
| 1091 | {104, 0x36}, |
| 1092 | {98, 0x36}, |
| 1093 | {110, 0x35}, |
| 1094 | {104, 0x35}, |
| 1095 | {98, 0x35}, |
| 1096 | {110, 0x34}, |
| 1097 | {104, 0x34}, |
| 1098 | {98, 0x34}, |
| 1099 | {110, 0x33}, |
| 1100 | {104, 0x33}, |
| 1101 | {98, 0x33}, |
| 1102 | {110, 0x32}, |
| 1103 | {104, 0x32}, |
| 1104 | {98, 0x32}, |
| 1105 | {110, 0x31}, |
| 1106 | {104, 0x31}, |
| 1107 | {98, 0x31}, |
| 1108 | {110, 0x30}, |
| 1109 | {104, 0x30}, |
| 1110 | {98, 0x30}, |
| 1111 | {110, 0x25}, |
| 1112 | {104, 0x25}, |
| 1113 | {98, 0x25}, |
| 1114 | {110, 0x24}, |
| 1115 | {104, 0x24}, |
| 1116 | {98, 0x24}, |
| 1117 | {110, 0x23}, |
| 1118 | {104, 0x23}, |
| 1119 | {98, 0x23}, |
| 1120 | {110, 0x22}, |
| 1121 | {104, 0x18}, |
| 1122 | {98, 0x18}, |
| 1123 | {110, 0x17}, |
| 1124 | {104, 0x17}, |
| 1125 | {98, 0x17}, |
| 1126 | {110, 0x16}, |
| 1127 | {104, 0x16}, |
| 1128 | {98, 0x16}, |
| 1129 | {110, 0x15}, |
| 1130 | {104, 0x15}, |
| 1131 | {98, 0x15}, |
| 1132 | {110, 0x14}, |
| 1133 | {104, 0x14}, |
| 1134 | {98, 0x14}, |
| 1135 | {110, 0x13}, |
| 1136 | {104, 0x13}, |
| 1137 | {98, 0x13}, |
| 1138 | {110, 0x12}, |
| 1139 | {104, 0x08}, |
| 1140 | {98, 0x08}, |
| 1141 | {110, 0x07}, |
| 1142 | {104, 0x07}, |
| 1143 | {98, 0x07}, |
| 1144 | {110, 0x06}, |
| 1145 | {104, 0x06}, |
| 1146 | {98, 0x06}, |
| 1147 | {110, 0x05}, |
| 1148 | {104, 0x05}, |
| 1149 | {98, 0x05}, |
| 1150 | {110, 0x04}, |
| 1151 | {104, 0x04}, |
| 1152 | {98, 0x04}, |
| 1153 | {110, 0x03}, |
| 1154 | {104, 0x03}, |
| 1155 | {98, 0x03}, |
| 1156 | {110, 0x02}, |
| 1157 | {104, 0x02}, |
| 1158 | {98, 0x02}, |
| 1159 | {110, 0x01}, |
| 1160 | {104, 0x01}, |
| 1161 | {98, 0x01}, |
| 1162 | {110, 0x00}, |
| 1163 | {104, 0x00}, |
| 1164 | {98, 0x00}, |
| 1165 | {93, 0x00}, |
| 1166 | {88, 0x00}, |
| 1167 | {83, 0x00}, |
| 1168 | {78, 0x00}, |
| 1169 | }, |
| 1170 | /* 2.4GHz power gain index table */ |
| 1171 | { |
| 1172 | {110, 0x3f}, /* highest txpower */ |
| 1173 | {104, 0x3f}, |
| 1174 | {98, 0x3f}, |
| 1175 | {110, 0x3e}, |
| 1176 | {104, 0x3e}, |
| 1177 | {98, 0x3e}, |
| 1178 | {110, 0x3d}, |
| 1179 | {104, 0x3d}, |
| 1180 | {98, 0x3d}, |
| 1181 | {110, 0x3c}, |
| 1182 | {104, 0x3c}, |
| 1183 | {98, 0x3c}, |
| 1184 | {110, 0x3b}, |
| 1185 | {104, 0x3b}, |
| 1186 | {98, 0x3b}, |
| 1187 | {110, 0x3a}, |
| 1188 | {104, 0x3a}, |
| 1189 | {98, 0x3a}, |
| 1190 | {110, 0x39}, |
| 1191 | {104, 0x39}, |
| 1192 | {98, 0x39}, |
| 1193 | {110, 0x38}, |
| 1194 | {104, 0x38}, |
| 1195 | {98, 0x38}, |
| 1196 | {110, 0x37}, |
| 1197 | {104, 0x37}, |
| 1198 | {98, 0x37}, |
| 1199 | {110, 0x36}, |
| 1200 | {104, 0x36}, |
| 1201 | {98, 0x36}, |
| 1202 | {110, 0x35}, |
| 1203 | {104, 0x35}, |
| 1204 | {98, 0x35}, |
| 1205 | {110, 0x34}, |
| 1206 | {104, 0x34}, |
| 1207 | {98, 0x34}, |
| 1208 | {110, 0x33}, |
| 1209 | {104, 0x33}, |
| 1210 | {98, 0x33}, |
| 1211 | {110, 0x32}, |
| 1212 | {104, 0x32}, |
| 1213 | {98, 0x32}, |
| 1214 | {110, 0x31}, |
| 1215 | {104, 0x31}, |
| 1216 | {98, 0x31}, |
| 1217 | {110, 0x30}, |
| 1218 | {104, 0x30}, |
| 1219 | {98, 0x30}, |
| 1220 | {110, 0x6}, |
| 1221 | {104, 0x6}, |
| 1222 | {98, 0x6}, |
| 1223 | {110, 0x5}, |
| 1224 | {104, 0x5}, |
| 1225 | {98, 0x5}, |
| 1226 | {110, 0x4}, |
| 1227 | {104, 0x4}, |
| 1228 | {98, 0x4}, |
| 1229 | {110, 0x3}, |
| 1230 | {104, 0x3}, |
| 1231 | {98, 0x3}, |
| 1232 | {110, 0x2}, |
| 1233 | {104, 0x2}, |
| 1234 | {98, 0x2}, |
| 1235 | {110, 0x1}, |
| 1236 | {104, 0x1}, |
| 1237 | {98, 0x1}, |
| 1238 | {110, 0x0}, |
| 1239 | {104, 0x0}, |
| 1240 | {98, 0x0}, |
| 1241 | {97, 0}, |
| 1242 | {96, 0}, |
| 1243 | {95, 0}, |
| 1244 | {94, 0}, |
| 1245 | {93, 0}, |
| 1246 | {92, 0}, |
| 1247 | {91, 0}, |
| 1248 | {90, 0}, |
| 1249 | {89, 0}, |
| 1250 | {88, 0}, |
| 1251 | {87, 0}, |
| 1252 | {86, 0}, |
| 1253 | {85, 0}, |
| 1254 | {84, 0}, |
| 1255 | {83, 0}, |
| 1256 | {82, 0}, |
| 1257 | {81, 0}, |
| 1258 | {80, 0}, |
| 1259 | {79, 0}, |
| 1260 | {78, 0}, |
| 1261 | {77, 0}, |
| 1262 | {76, 0}, |
| 1263 | {75, 0}, |
| 1264 | {74, 0}, |
| 1265 | {73, 0}, |
| 1266 | {72, 0}, |
| 1267 | {71, 0}, |
| 1268 | {70, 0}, |
| 1269 | {69, 0}, |
| 1270 | {68, 0}, |
| 1271 | {67, 0}, |
| 1272 | {66, 0}, |
| 1273 | {65, 0}, |
| 1274 | {64, 0}, |
| 1275 | {63, 0}, |
| 1276 | {62, 0}, |
| 1277 | {61, 0}, |
| 1278 | {60, 0}, |
| 1279 | {59, 0}, |
| 1280 | } |
| 1281 | }; |
| 1282 | |
Tomas Winkler | c79dd5b | 2008-03-12 16:58:50 -0700 | [diff] [blame] | 1283 | static int iwl4965_fill_txpower_tbl(struct iwl_priv *priv, u8 band, u16 channel, |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1284 | u8 is_fat, u8 ctrl_chan_high, |
Christoph Hellwig | bb8c093 | 2008-01-27 16:41:47 -0800 | [diff] [blame] | 1285 | struct iwl4965_tx_power_db *tx_power_tbl) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1286 | { |
| 1287 | u8 saturation_power; |
| 1288 | s32 target_power; |
| 1289 | s32 user_target_power; |
| 1290 | s32 power_limit; |
| 1291 | s32 current_temp; |
| 1292 | s32 reg_limit; |
| 1293 | s32 current_regulatory; |
| 1294 | s32 txatten_grp = CALIB_CH_GROUP_MAX; |
| 1295 | int i; |
| 1296 | int c; |
Assaf Krauss | bf85ea4 | 2008-03-14 10:38:49 -0700 | [diff] [blame] | 1297 | const struct iwl_channel_info *ch_info = NULL; |
Tomas Winkler | 073d3f5 | 2008-04-21 15:41:52 -0700 | [diff] [blame] | 1298 | struct iwl_eeprom_calib_ch_info ch_eeprom_info; |
| 1299 | const struct iwl_eeprom_calib_measure *measurement; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1300 | s16 voltage; |
| 1301 | s32 init_voltage; |
| 1302 | s32 voltage_compensation; |
| 1303 | s32 degrees_per_05db_num; |
| 1304 | s32 degrees_per_05db_denom; |
| 1305 | s32 factory_temp; |
| 1306 | s32 temperature_comp[2]; |
| 1307 | s32 factory_gain_index[2]; |
| 1308 | s32 factory_actual_pwr[2]; |
| 1309 | s32 power_index; |
| 1310 | |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1311 | /* user_txpower_limit is in dBm, convert to half-dBm (half-dB units |
| 1312 | * are used for indexing into txpower table) */ |
Tomas Winkler | 630fe9b | 2008-06-12 09:47:08 +0800 | [diff] [blame] | 1313 | user_target_power = 2 * priv->tx_power_user_lmt; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1314 | |
| 1315 | /* Get current (RXON) channel, band, width */ |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1316 | IWL_DEBUG_TXPOWER("chan %d band %d is_fat %d\n", channel, band, |
| 1317 | is_fat); |
| 1318 | |
Tomas Winkler | 630fe9b | 2008-06-12 09:47:08 +0800 | [diff] [blame] | 1319 | ch_info = iwl_get_channel_info(priv, priv->band, channel); |
| 1320 | |
| 1321 | if (!is_channel_valid(ch_info)) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1322 | return -EINVAL; |
| 1323 | |
| 1324 | /* get txatten group, used to select 1) thermal txpower adjustment |
| 1325 | * and 2) mimo txpower balance between Tx chains. */ |
| 1326 | txatten_grp = iwl4965_get_tx_atten_grp(channel); |
| 1327 | if (txatten_grp < 0) |
| 1328 | return -EINVAL; |
| 1329 | |
| 1330 | IWL_DEBUG_TXPOWER("channel %d belongs to txatten group %d\n", |
| 1331 | channel, txatten_grp); |
| 1332 | |
| 1333 | if (is_fat) { |
| 1334 | if (ctrl_chan_high) |
| 1335 | channel -= 2; |
| 1336 | else |
| 1337 | channel += 2; |
| 1338 | } |
| 1339 | |
| 1340 | /* hardware txpower limits ... |
| 1341 | * saturation (clipping distortion) txpowers are in half-dBm */ |
| 1342 | if (band) |
Tomas Winkler | 073d3f5 | 2008-04-21 15:41:52 -0700 | [diff] [blame] | 1343 | saturation_power = priv->calib_info->saturation_power24; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1344 | else |
Tomas Winkler | 073d3f5 | 2008-04-21 15:41:52 -0700 | [diff] [blame] | 1345 | saturation_power = priv->calib_info->saturation_power52; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1346 | |
| 1347 | if (saturation_power < IWL_TX_POWER_SATURATION_MIN || |
| 1348 | saturation_power > IWL_TX_POWER_SATURATION_MAX) { |
| 1349 | if (band) |
| 1350 | saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_24; |
| 1351 | else |
| 1352 | saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_52; |
| 1353 | } |
| 1354 | |
| 1355 | /* regulatory txpower limits ... reg_limit values are in half-dBm, |
| 1356 | * max_power_avg values are in dBm, convert * 2 */ |
| 1357 | if (is_fat) |
| 1358 | reg_limit = ch_info->fat_max_power_avg * 2; |
| 1359 | else |
| 1360 | reg_limit = ch_info->max_power_avg * 2; |
| 1361 | |
| 1362 | if ((reg_limit < IWL_TX_POWER_REGULATORY_MIN) || |
| 1363 | (reg_limit > IWL_TX_POWER_REGULATORY_MAX)) { |
| 1364 | if (band) |
| 1365 | reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_24; |
| 1366 | else |
| 1367 | reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_52; |
| 1368 | } |
| 1369 | |
| 1370 | /* Interpolate txpower calibration values for this channel, |
| 1371 | * based on factory calibration tests on spaced channels. */ |
| 1372 | iwl4965_interpolate_chan(priv, channel, &ch_eeprom_info); |
| 1373 | |
| 1374 | /* calculate tx gain adjustment based on power supply voltage */ |
Tomas Winkler | 073d3f5 | 2008-04-21 15:41:52 -0700 | [diff] [blame] | 1375 | voltage = priv->calib_info->voltage; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1376 | init_voltage = (s32)le32_to_cpu(priv->card_alive_init.voltage); |
| 1377 | voltage_compensation = |
| 1378 | iwl4965_get_voltage_compensation(voltage, init_voltage); |
| 1379 | |
| 1380 | IWL_DEBUG_TXPOWER("curr volt %d eeprom volt %d volt comp %d\n", |
| 1381 | init_voltage, |
| 1382 | voltage, voltage_compensation); |
| 1383 | |
| 1384 | /* get current temperature (Celsius) */ |
| 1385 | current_temp = max(priv->temperature, IWL_TX_POWER_TEMPERATURE_MIN); |
| 1386 | current_temp = min(priv->temperature, IWL_TX_POWER_TEMPERATURE_MAX); |
| 1387 | current_temp = KELVIN_TO_CELSIUS(current_temp); |
| 1388 | |
| 1389 | /* select thermal txpower adjustment params, based on channel group |
| 1390 | * (same frequency group used for mimo txatten adjustment) */ |
| 1391 | degrees_per_05db_num = |
| 1392 | tx_power_cmp_tble[txatten_grp].degrees_per_05db_a; |
| 1393 | degrees_per_05db_denom = |
| 1394 | tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom; |
| 1395 | |
| 1396 | /* get per-chain txpower values from factory measurements */ |
| 1397 | for (c = 0; c < 2; c++) { |
| 1398 | measurement = &ch_eeprom_info.measurements[c][1]; |
| 1399 | |
| 1400 | /* txgain adjustment (in half-dB steps) based on difference |
| 1401 | * between factory and current temperature */ |
| 1402 | factory_temp = measurement->temperature; |
| 1403 | iwl4965_math_div_round((current_temp - factory_temp) * |
| 1404 | degrees_per_05db_denom, |
| 1405 | degrees_per_05db_num, |
| 1406 | &temperature_comp[c]); |
| 1407 | |
| 1408 | factory_gain_index[c] = measurement->gain_idx; |
| 1409 | factory_actual_pwr[c] = measurement->actual_pow; |
| 1410 | |
| 1411 | IWL_DEBUG_TXPOWER("chain = %d\n", c); |
| 1412 | IWL_DEBUG_TXPOWER("fctry tmp %d, " |
| 1413 | "curr tmp %d, comp %d steps\n", |
| 1414 | factory_temp, current_temp, |
| 1415 | temperature_comp[c]); |
| 1416 | |
| 1417 | IWL_DEBUG_TXPOWER("fctry idx %d, fctry pwr %d\n", |
| 1418 | factory_gain_index[c], |
| 1419 | factory_actual_pwr[c]); |
| 1420 | } |
| 1421 | |
| 1422 | /* for each of 33 bit-rates (including 1 for CCK) */ |
| 1423 | for (i = 0; i < POWER_TABLE_NUM_ENTRIES; i++) { |
| 1424 | u8 is_mimo_rate; |
Christoph Hellwig | bb8c093 | 2008-01-27 16:41:47 -0800 | [diff] [blame] | 1425 | union iwl4965_tx_power_dual_stream tx_power; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1426 | |
| 1427 | /* for mimo, reduce each chain's txpower by half |
| 1428 | * (3dB, 6 steps), so total output power is regulatory |
| 1429 | * compliant. */ |
| 1430 | if (i & 0x8) { |
| 1431 | current_regulatory = reg_limit - |
| 1432 | IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION; |
| 1433 | is_mimo_rate = 1; |
| 1434 | } else { |
| 1435 | current_regulatory = reg_limit; |
| 1436 | is_mimo_rate = 0; |
| 1437 | } |
| 1438 | |
| 1439 | /* find txpower limit, either hardware or regulatory */ |
| 1440 | power_limit = saturation_power - back_off_table[i]; |
| 1441 | if (power_limit > current_regulatory) |
| 1442 | power_limit = current_regulatory; |
| 1443 | |
| 1444 | /* reduce user's txpower request if necessary |
| 1445 | * for this rate on this channel */ |
| 1446 | target_power = user_target_power; |
| 1447 | if (target_power > power_limit) |
| 1448 | target_power = power_limit; |
| 1449 | |
| 1450 | IWL_DEBUG_TXPOWER("rate %d sat %d reg %d usr %d tgt %d\n", |
| 1451 | i, saturation_power - back_off_table[i], |
| 1452 | current_regulatory, user_target_power, |
| 1453 | target_power); |
| 1454 | |
| 1455 | /* for each of 2 Tx chains (radio transmitters) */ |
| 1456 | for (c = 0; c < 2; c++) { |
| 1457 | s32 atten_value; |
| 1458 | |
| 1459 | if (is_mimo_rate) |
| 1460 | atten_value = |
| 1461 | (s32)le32_to_cpu(priv->card_alive_init. |
| 1462 | tx_atten[txatten_grp][c]); |
| 1463 | else |
| 1464 | atten_value = 0; |
| 1465 | |
| 1466 | /* calculate index; higher index means lower txpower */ |
| 1467 | power_index = (u8) (factory_gain_index[c] - |
| 1468 | (target_power - |
| 1469 | factory_actual_pwr[c]) - |
| 1470 | temperature_comp[c] - |
| 1471 | voltage_compensation + |
| 1472 | atten_value); |
| 1473 | |
| 1474 | /* IWL_DEBUG_TXPOWER("calculated txpower index %d\n", |
| 1475 | power_index); */ |
| 1476 | |
| 1477 | if (power_index < get_min_power_index(i, band)) |
| 1478 | power_index = get_min_power_index(i, band); |
| 1479 | |
| 1480 | /* adjust 5 GHz index to support negative indexes */ |
| 1481 | if (!band) |
| 1482 | power_index += 9; |
| 1483 | |
| 1484 | /* CCK, rate 32, reduce txpower for CCK */ |
| 1485 | if (i == POWER_TABLE_CCK_ENTRY) |
| 1486 | power_index += |
| 1487 | IWL_TX_POWER_CCK_COMPENSATION_C_STEP; |
| 1488 | |
| 1489 | /* stay within the table! */ |
| 1490 | if (power_index > 107) { |
| 1491 | IWL_WARNING("txpower index %d > 107\n", |
| 1492 | power_index); |
| 1493 | power_index = 107; |
| 1494 | } |
| 1495 | if (power_index < 0) { |
| 1496 | IWL_WARNING("txpower index %d < 0\n", |
| 1497 | power_index); |
| 1498 | power_index = 0; |
| 1499 | } |
| 1500 | |
| 1501 | /* fill txpower command for this rate/chain */ |
| 1502 | tx_power.s.radio_tx_gain[c] = |
| 1503 | gain_table[band][power_index].radio; |
| 1504 | tx_power.s.dsp_predis_atten[c] = |
| 1505 | gain_table[band][power_index].dsp; |
| 1506 | |
| 1507 | IWL_DEBUG_TXPOWER("chain %d mimo %d index %d " |
| 1508 | "gain 0x%02x dsp %d\n", |
| 1509 | c, atten_value, power_index, |
| 1510 | tx_power.s.radio_tx_gain[c], |
| 1511 | tx_power.s.dsp_predis_atten[c]); |
Tomas Winkler | 3ac7f14 | 2008-07-21 02:40:14 +0300 | [diff] [blame] | 1512 | } /* for each chain */ |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1513 | |
| 1514 | tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw); |
| 1515 | |
Tomas Winkler | 3ac7f14 | 2008-07-21 02:40:14 +0300 | [diff] [blame] | 1516 | } /* for each rate */ |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1517 | |
| 1518 | return 0; |
| 1519 | } |
| 1520 | |
| 1521 | /** |
Tomas Winkler | 630fe9b | 2008-06-12 09:47:08 +0800 | [diff] [blame] | 1522 | * iwl4965_send_tx_power - Configure the TXPOWER level user limit |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1523 | * |
| 1524 | * Uses the active RXON for channel, band, and characteristics (fat, high) |
Tomas Winkler | 630fe9b | 2008-06-12 09:47:08 +0800 | [diff] [blame] | 1525 | * The power limit is taken from priv->tx_power_user_lmt. |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1526 | */ |
Tomas Winkler | 630fe9b | 2008-06-12 09:47:08 +0800 | [diff] [blame] | 1527 | static int iwl4965_send_tx_power(struct iwl_priv *priv) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1528 | { |
Christoph Hellwig | bb8c093 | 2008-01-27 16:41:47 -0800 | [diff] [blame] | 1529 | struct iwl4965_txpowertable_cmd cmd = { 0 }; |
Tomas Winkler | 857485c | 2008-03-21 13:53:44 -0700 | [diff] [blame] | 1530 | int ret; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1531 | u8 band = 0; |
| 1532 | u8 is_fat = 0; |
| 1533 | u8 ctrl_chan_high = 0; |
| 1534 | |
| 1535 | if (test_bit(STATUS_SCANNING, &priv->status)) { |
| 1536 | /* If this gets hit a lot, switch it to a BUG() and catch |
| 1537 | * the stack trace to find out who is calling this during |
| 1538 | * a scan. */ |
| 1539 | IWL_WARNING("TX Power requested while scanning!\n"); |
| 1540 | return -EAGAIN; |
| 1541 | } |
| 1542 | |
Johannes Berg | 8318d78 | 2008-01-24 19:38:38 +0100 | [diff] [blame] | 1543 | band = priv->band == IEEE80211_BAND_2GHZ; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1544 | |
| 1545 | is_fat = is_fat_channel(priv->active_rxon.flags); |
| 1546 | |
| 1547 | if (is_fat && |
| 1548 | (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK)) |
| 1549 | ctrl_chan_high = 1; |
| 1550 | |
| 1551 | cmd.band = band; |
| 1552 | cmd.channel = priv->active_rxon.channel; |
| 1553 | |
Tomas Winkler | 857485c | 2008-03-21 13:53:44 -0700 | [diff] [blame] | 1554 | ret = iwl4965_fill_txpower_tbl(priv, band, |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1555 | le16_to_cpu(priv->active_rxon.channel), |
| 1556 | is_fat, ctrl_chan_high, &cmd.tx_power); |
Tomas Winkler | 857485c | 2008-03-21 13:53:44 -0700 | [diff] [blame] | 1557 | if (ret) |
| 1558 | goto out; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1559 | |
Tomas Winkler | 857485c | 2008-03-21 13:53:44 -0700 | [diff] [blame] | 1560 | ret = iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD, sizeof(cmd), &cmd); |
| 1561 | |
| 1562 | out: |
| 1563 | return ret; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1564 | } |
| 1565 | |
Tomas Winkler | 7e8c519 | 2008-04-15 16:01:43 -0700 | [diff] [blame] | 1566 | static int iwl4965_send_rxon_assoc(struct iwl_priv *priv) |
| 1567 | { |
| 1568 | int ret = 0; |
| 1569 | struct iwl4965_rxon_assoc_cmd rxon_assoc; |
Gregory Greenman | c1adf9f | 2008-05-15 13:53:59 +0800 | [diff] [blame] | 1570 | const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon; |
| 1571 | const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon; |
Tomas Winkler | 7e8c519 | 2008-04-15 16:01:43 -0700 | [diff] [blame] | 1572 | |
| 1573 | if ((rxon1->flags == rxon2->flags) && |
| 1574 | (rxon1->filter_flags == rxon2->filter_flags) && |
| 1575 | (rxon1->cck_basic_rates == rxon2->cck_basic_rates) && |
| 1576 | (rxon1->ofdm_ht_single_stream_basic_rates == |
| 1577 | rxon2->ofdm_ht_single_stream_basic_rates) && |
| 1578 | (rxon1->ofdm_ht_dual_stream_basic_rates == |
| 1579 | rxon2->ofdm_ht_dual_stream_basic_rates) && |
| 1580 | (rxon1->rx_chain == rxon2->rx_chain) && |
| 1581 | (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) { |
| 1582 | IWL_DEBUG_INFO("Using current RXON_ASSOC. Not resending.\n"); |
| 1583 | return 0; |
| 1584 | } |
| 1585 | |
| 1586 | rxon_assoc.flags = priv->staging_rxon.flags; |
| 1587 | rxon_assoc.filter_flags = priv->staging_rxon.filter_flags; |
| 1588 | rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates; |
| 1589 | rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates; |
| 1590 | rxon_assoc.reserved = 0; |
| 1591 | rxon_assoc.ofdm_ht_single_stream_basic_rates = |
| 1592 | priv->staging_rxon.ofdm_ht_single_stream_basic_rates; |
| 1593 | rxon_assoc.ofdm_ht_dual_stream_basic_rates = |
| 1594 | priv->staging_rxon.ofdm_ht_dual_stream_basic_rates; |
| 1595 | rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain; |
| 1596 | |
| 1597 | ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC, |
| 1598 | sizeof(rxon_assoc), &rxon_assoc, NULL); |
| 1599 | if (ret) |
| 1600 | return ret; |
| 1601 | |
| 1602 | return ret; |
| 1603 | } |
| 1604 | |
Zhu Yi | 3c93552 | 2008-09-03 11:26:57 +0800 | [diff] [blame] | 1605 | #ifdef IEEE80211_CONF_CHANNEL_SWITCH |
Emmanuel Grumbach | a33c2f4 | 2008-09-03 11:26:56 +0800 | [diff] [blame] | 1606 | static int iwl4965_hw_channel_switch(struct iwl_priv *priv, u16 channel) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1607 | { |
| 1608 | int rc; |
| 1609 | u8 band = 0; |
| 1610 | u8 is_fat = 0; |
| 1611 | u8 ctrl_chan_high = 0; |
Christoph Hellwig | bb8c093 | 2008-01-27 16:41:47 -0800 | [diff] [blame] | 1612 | struct iwl4965_channel_switch_cmd cmd = { 0 }; |
Assaf Krauss | bf85ea4 | 2008-03-14 10:38:49 -0700 | [diff] [blame] | 1613 | const struct iwl_channel_info *ch_info; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1614 | |
Johannes Berg | 8318d78 | 2008-01-24 19:38:38 +0100 | [diff] [blame] | 1615 | band = priv->band == IEEE80211_BAND_2GHZ; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1616 | |
Assaf Krauss | 8622e70 | 2008-03-21 13:53:43 -0700 | [diff] [blame] | 1617 | ch_info = iwl_get_channel_info(priv, priv->band, channel); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1618 | |
| 1619 | is_fat = is_fat_channel(priv->staging_rxon.flags); |
| 1620 | |
| 1621 | if (is_fat && |
| 1622 | (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK)) |
| 1623 | ctrl_chan_high = 1; |
| 1624 | |
| 1625 | cmd.band = band; |
| 1626 | cmd.expect_beacon = 0; |
| 1627 | cmd.channel = cpu_to_le16(channel); |
| 1628 | cmd.rxon_flags = priv->active_rxon.flags; |
| 1629 | cmd.rxon_filter_flags = priv->active_rxon.filter_flags; |
| 1630 | cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time); |
| 1631 | if (ch_info) |
| 1632 | cmd.expect_beacon = is_channel_radar(ch_info); |
| 1633 | else |
| 1634 | cmd.expect_beacon = 1; |
| 1635 | |
| 1636 | rc = iwl4965_fill_txpower_tbl(priv, band, channel, is_fat, |
| 1637 | ctrl_chan_high, &cmd.tx_power); |
| 1638 | if (rc) { |
| 1639 | IWL_DEBUG_11H("error:%d fill txpower_tbl\n", rc); |
| 1640 | return rc; |
| 1641 | } |
| 1642 | |
Tomas Winkler | 857485c | 2008-03-21 13:53:44 -0700 | [diff] [blame] | 1643 | rc = iwl_send_cmd_pdu(priv, REPLY_CHANNEL_SWITCH, sizeof(cmd), &cmd); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1644 | return rc; |
| 1645 | } |
Zhu Yi | 3c93552 | 2008-09-03 11:26:57 +0800 | [diff] [blame] | 1646 | #endif |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1647 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1648 | /** |
Tomas Winkler | e2a722e | 2008-04-14 21:16:10 -0700 | [diff] [blame] | 1649 | * iwl4965_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1650 | */ |
Tomas Winkler | e2a722e | 2008-04-14 21:16:10 -0700 | [diff] [blame] | 1651 | static void iwl4965_txq_update_byte_cnt_tbl(struct iwl_priv *priv, |
Ron Rindjunsky | 1646690 | 2008-05-05 10:22:50 +0800 | [diff] [blame] | 1652 | struct iwl_tx_queue *txq, |
Tomas Winkler | e2a722e | 2008-04-14 21:16:10 -0700 | [diff] [blame] | 1653 | u16 byte_cnt) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1654 | { |
Tomas Winkler | 4ddbb7d | 2008-11-07 09:58:40 -0800 | [diff] [blame] | 1655 | struct iwl4965_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr; |
Tomas Winkler | 127901a | 2008-10-23 23:48:55 -0700 | [diff] [blame] | 1656 | int txq_id = txq->q.id; |
| 1657 | int write_ptr = txq->q.write_ptr; |
| 1658 | int len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE; |
| 1659 | __le16 bc_ent; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1660 | |
Tomas Winkler | 127901a | 2008-10-23 23:48:55 -0700 | [diff] [blame] | 1661 | WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1662 | |
Tomas Winkler | 127901a | 2008-10-23 23:48:55 -0700 | [diff] [blame] | 1663 | bc_ent = cpu_to_le16(len & 0xFFF); |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1664 | /* Set up byte count within first 256 entries */ |
Tomas Winkler | 4ddbb7d | 2008-11-07 09:58:40 -0800 | [diff] [blame] | 1665 | scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1666 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1667 | /* If within first 64 entries, duplicate at end */ |
Tomas Winkler | 127901a | 2008-10-23 23:48:55 -0700 | [diff] [blame] | 1668 | if (write_ptr < TFD_QUEUE_SIZE_BC_DUP) |
Tomas Winkler | 4ddbb7d | 2008-11-07 09:58:40 -0800 | [diff] [blame] | 1669 | scd_bc_tbl[txq_id]. |
Tomas Winkler | 127901a | 2008-10-23 23:48:55 -0700 | [diff] [blame] | 1670 | tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1671 | } |
| 1672 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1673 | /** |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1674 | * sign_extend - Sign extend a value using specified bit as sign-bit |
| 1675 | * |
| 1676 | * Example: sign_extend(9, 3) would return -7 as bit3 of 1001b is 1 |
| 1677 | * and bit0..2 is 001b which when sign extended to 1111111111111001b is -7. |
| 1678 | * |
| 1679 | * @param oper value to sign extend |
| 1680 | * @param index 0 based bit index (0<=index<32) to sign bit |
| 1681 | */ |
| 1682 | static s32 sign_extend(u32 oper, int index) |
| 1683 | { |
| 1684 | u8 shift = 31 - index; |
| 1685 | |
| 1686 | return (s32)(oper << shift) >> shift; |
| 1687 | } |
| 1688 | |
| 1689 | /** |
Emmanuel Grumbach | 91dbc5b | 2008-06-12 09:47:14 +0800 | [diff] [blame] | 1690 | * iwl4965_hw_get_temperature - return the calibrated temperature (in Kelvin) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1691 | * @statistics: Provides the temperature reading from the uCode |
| 1692 | * |
| 1693 | * A return of <0 indicates bogus data in the statistics |
| 1694 | */ |
Emmanuel Grumbach | 91dbc5b | 2008-06-12 09:47:14 +0800 | [diff] [blame] | 1695 | static int iwl4965_hw_get_temperature(const struct iwl_priv *priv) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1696 | { |
| 1697 | s32 temperature; |
| 1698 | s32 vt; |
| 1699 | s32 R1, R2, R3; |
| 1700 | u32 R4; |
| 1701 | |
| 1702 | if (test_bit(STATUS_TEMPERATURE, &priv->status) && |
| 1703 | (priv->statistics.flag & STATISTICS_REPLY_FLG_FAT_MODE_MSK)) { |
| 1704 | IWL_DEBUG_TEMP("Running FAT temperature calibration\n"); |
| 1705 | R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]); |
| 1706 | R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]); |
| 1707 | R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]); |
| 1708 | R4 = le32_to_cpu(priv->card_alive_init.therm_r4[1]); |
| 1709 | } else { |
| 1710 | IWL_DEBUG_TEMP("Running temperature calibration\n"); |
| 1711 | R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]); |
| 1712 | R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]); |
| 1713 | R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]); |
| 1714 | R4 = le32_to_cpu(priv->card_alive_init.therm_r4[0]); |
| 1715 | } |
| 1716 | |
| 1717 | /* |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1718 | * Temperature is only 23 bits, so sign extend out to 32. |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1719 | * |
| 1720 | * NOTE If we haven't received a statistics notification yet |
| 1721 | * with an updated temperature, use R4 provided to us in the |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1722 | * "initialize" ALIVE response. |
| 1723 | */ |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1724 | if (!test_bit(STATUS_TEMPERATURE, &priv->status)) |
| 1725 | vt = sign_extend(R4, 23); |
| 1726 | else |
| 1727 | vt = sign_extend( |
| 1728 | le32_to_cpu(priv->statistics.general.temperature), 23); |
| 1729 | |
Emmanuel Grumbach | 91dbc5b | 2008-06-12 09:47:14 +0800 | [diff] [blame] | 1730 | IWL_DEBUG_TEMP("Calib values R[1-3]: %d %d %d R4: %d\n", R1, R2, R3, vt); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1731 | |
| 1732 | if (R3 == R1) { |
| 1733 | IWL_ERROR("Calibration conflict R1 == R3\n"); |
| 1734 | return -1; |
| 1735 | } |
| 1736 | |
| 1737 | /* Calculate temperature in degrees Kelvin, adjust by 97%. |
| 1738 | * Add offset to center the adjustment around 0 degrees Centigrade. */ |
| 1739 | temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2); |
| 1740 | temperature /= (R3 - R1); |
Emmanuel Grumbach | 91dbc5b | 2008-06-12 09:47:14 +0800 | [diff] [blame] | 1741 | temperature = (temperature * 97) / 100 + TEMPERATURE_CALIB_KELVIN_OFFSET; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1742 | |
Emmanuel Grumbach | 91dbc5b | 2008-06-12 09:47:14 +0800 | [diff] [blame] | 1743 | IWL_DEBUG_TEMP("Calibrated temperature: %dK, %dC\n", |
| 1744 | temperature, KELVIN_TO_CELSIUS(temperature)); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1745 | |
| 1746 | return temperature; |
| 1747 | } |
| 1748 | |
| 1749 | /* Adjust Txpower only if temperature variance is greater than threshold. */ |
| 1750 | #define IWL_TEMPERATURE_THRESHOLD 3 |
| 1751 | |
| 1752 | /** |
| 1753 | * iwl4965_is_temp_calib_needed - determines if new calibration is needed |
| 1754 | * |
| 1755 | * If the temperature changed has changed sufficiently, then a recalibration |
| 1756 | * is needed. |
| 1757 | * |
| 1758 | * Assumes caller will replace priv->last_temperature once calibration |
| 1759 | * executed. |
| 1760 | */ |
Tomas Winkler | c79dd5b | 2008-03-12 16:58:50 -0700 | [diff] [blame] | 1761 | static int iwl4965_is_temp_calib_needed(struct iwl_priv *priv) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1762 | { |
| 1763 | int temp_diff; |
| 1764 | |
| 1765 | if (!test_bit(STATUS_STATISTICS, &priv->status)) { |
| 1766 | IWL_DEBUG_TEMP("Temperature not updated -- no statistics.\n"); |
| 1767 | return 0; |
| 1768 | } |
| 1769 | |
| 1770 | temp_diff = priv->temperature - priv->last_temperature; |
| 1771 | |
| 1772 | /* get absolute value */ |
| 1773 | if (temp_diff < 0) { |
| 1774 | IWL_DEBUG_POWER("Getting cooler, delta %d, \n", temp_diff); |
| 1775 | temp_diff = -temp_diff; |
| 1776 | } else if (temp_diff == 0) |
| 1777 | IWL_DEBUG_POWER("Same temp, \n"); |
| 1778 | else |
| 1779 | IWL_DEBUG_POWER("Getting warmer, delta %d, \n", temp_diff); |
| 1780 | |
| 1781 | if (temp_diff < IWL_TEMPERATURE_THRESHOLD) { |
| 1782 | IWL_DEBUG_POWER("Thermal txpower calib not needed\n"); |
| 1783 | return 0; |
| 1784 | } |
| 1785 | |
| 1786 | IWL_DEBUG_POWER("Thermal txpower calib needed\n"); |
| 1787 | |
| 1788 | return 1; |
| 1789 | } |
| 1790 | |
Zhu Yi | 5225640 | 2008-06-30 17:23:31 +0800 | [diff] [blame] | 1791 | static void iwl4965_temperature_calib(struct iwl_priv *priv) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1792 | { |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1793 | s32 temp; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1794 | |
Emmanuel Grumbach | 91dbc5b | 2008-06-12 09:47:14 +0800 | [diff] [blame] | 1795 | temp = iwl4965_hw_get_temperature(priv); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1796 | if (temp < 0) |
| 1797 | return; |
| 1798 | |
| 1799 | if (priv->temperature != temp) { |
| 1800 | if (priv->temperature) |
| 1801 | IWL_DEBUG_TEMP("Temperature changed " |
| 1802 | "from %dC to %dC\n", |
| 1803 | KELVIN_TO_CELSIUS(priv->temperature), |
| 1804 | KELVIN_TO_CELSIUS(temp)); |
| 1805 | else |
| 1806 | IWL_DEBUG_TEMP("Temperature " |
| 1807 | "initialized to %dC\n", |
| 1808 | KELVIN_TO_CELSIUS(temp)); |
| 1809 | } |
| 1810 | |
| 1811 | priv->temperature = temp; |
| 1812 | set_bit(STATUS_TEMPERATURE, &priv->status); |
| 1813 | |
Emmanuel Grumbach | 203566f | 2008-06-12 09:46:54 +0800 | [diff] [blame] | 1814 | if (!priv->disable_tx_power_cal && |
| 1815 | unlikely(!test_bit(STATUS_SCANNING, &priv->status)) && |
| 1816 | iwl4965_is_temp_calib_needed(priv)) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1817 | queue_work(priv->workqueue, &priv->txpower_work); |
| 1818 | } |
| 1819 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1820 | /** |
Ron Rindjunsky | fe01b47 | 2008-01-28 14:07:24 +0200 | [diff] [blame] | 1821 | * iwl4965_tx_queue_stop_scheduler - Stop queue, but keep configuration |
| 1822 | */ |
Tomas Winkler | c79dd5b | 2008-03-12 16:58:50 -0700 | [diff] [blame] | 1823 | static void iwl4965_tx_queue_stop_scheduler(struct iwl_priv *priv, |
Ron Rindjunsky | fe01b47 | 2008-01-28 14:07:24 +0200 | [diff] [blame] | 1824 | u16 txq_id) |
| 1825 | { |
| 1826 | /* Simply stop the queue, but don't change any configuration; |
| 1827 | * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */ |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 1828 | iwl_write_prph(priv, |
Tomas Winkler | 12a81f6 | 2008-04-03 16:05:20 -0700 | [diff] [blame] | 1829 | IWL49_SCD_QUEUE_STATUS_BITS(txq_id), |
Emmanuel Grumbach | 038669e | 2008-04-23 17:15:04 -0700 | [diff] [blame] | 1830 | (0 << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE)| |
| 1831 | (1 << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN)); |
Ron Rindjunsky | fe01b47 | 2008-01-28 14:07:24 +0200 | [diff] [blame] | 1832 | } |
| 1833 | |
| 1834 | /** |
Ron Rindjunsky | 7f3e4bb | 2008-06-12 09:46:55 +0800 | [diff] [blame] | 1835 | * txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE |
Ron Rindjunsky | b095d03 | 2008-03-06 17:36:56 -0800 | [diff] [blame] | 1836 | * priv->lock must be held by the caller |
Ron Rindjunsky | fe01b47 | 2008-01-28 14:07:24 +0200 | [diff] [blame] | 1837 | */ |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 1838 | static int iwl4965_txq_agg_disable(struct iwl_priv *priv, u16 txq_id, |
| 1839 | u16 ssn_idx, u8 tx_fifo) |
Ron Rindjunsky | fe01b47 | 2008-01-28 14:07:24 +0200 | [diff] [blame] | 1840 | { |
Ron Rindjunsky | b095d03 | 2008-03-06 17:36:56 -0800 | [diff] [blame] | 1841 | int ret = 0; |
| 1842 | |
Tomas Winkler | 9f17b31 | 2008-07-11 11:53:35 +0800 | [diff] [blame] | 1843 | if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) || |
| 1844 | (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) { |
| 1845 | IWL_WARNING("queue number out of range: %d, must be %d to %d\n", |
| 1846 | txq_id, IWL49_FIRST_AMPDU_QUEUE, |
| 1847 | IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1); |
Ron Rindjunsky | fe01b47 | 2008-01-28 14:07:24 +0200 | [diff] [blame] | 1848 | return -EINVAL; |
| 1849 | } |
| 1850 | |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 1851 | ret = iwl_grab_nic_access(priv); |
Ron Rindjunsky | b095d03 | 2008-03-06 17:36:56 -0800 | [diff] [blame] | 1852 | if (ret) |
| 1853 | return ret; |
| 1854 | |
Ron Rindjunsky | fe01b47 | 2008-01-28 14:07:24 +0200 | [diff] [blame] | 1855 | iwl4965_tx_queue_stop_scheduler(priv, txq_id); |
| 1856 | |
Tomas Winkler | 12a81f6 | 2008-04-03 16:05:20 -0700 | [diff] [blame] | 1857 | iwl_clear_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id)); |
Ron Rindjunsky | fe01b47 | 2008-01-28 14:07:24 +0200 | [diff] [blame] | 1858 | |
| 1859 | priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff); |
| 1860 | priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff); |
| 1861 | /* supposes that ssn_idx is valid (!= 0xFFF) */ |
| 1862 | iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx); |
| 1863 | |
Tomas Winkler | 12a81f6 | 2008-04-03 16:05:20 -0700 | [diff] [blame] | 1864 | iwl_clear_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id)); |
Ron Rindjunsky | 3647074 | 2008-05-15 13:54:10 +0800 | [diff] [blame] | 1865 | iwl_txq_ctx_deactivate(priv, txq_id); |
Ron Rindjunsky | fe01b47 | 2008-01-28 14:07:24 +0200 | [diff] [blame] | 1866 | iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0); |
| 1867 | |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 1868 | iwl_release_nic_access(priv); |
Ron Rindjunsky | b095d03 | 2008-03-06 17:36:56 -0800 | [diff] [blame] | 1869 | |
Ron Rindjunsky | fe01b47 | 2008-01-28 14:07:24 +0200 | [diff] [blame] | 1870 | return 0; |
| 1871 | } |
| 1872 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1873 | /** |
| 1874 | * iwl4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue |
| 1875 | */ |
Tomas Winkler | c79dd5b | 2008-03-12 16:58:50 -0700 | [diff] [blame] | 1876 | static int iwl4965_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid, |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1877 | u16 txq_id) |
| 1878 | { |
| 1879 | u32 tbl_dw_addr; |
| 1880 | u32 tbl_dw; |
| 1881 | u16 scd_q2ratid; |
| 1882 | |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 1883 | scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1884 | |
| 1885 | tbl_dw_addr = priv->scd_base_addr + |
Emmanuel Grumbach | 038669e | 2008-04-23 17:15:04 -0700 | [diff] [blame] | 1886 | IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1887 | |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 1888 | tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1889 | |
| 1890 | if (txq_id & 0x1) |
| 1891 | tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF); |
| 1892 | else |
| 1893 | tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000); |
| 1894 | |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 1895 | iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1896 | |
| 1897 | return 0; |
| 1898 | } |
| 1899 | |
Ron Rindjunsky | fe01b47 | 2008-01-28 14:07:24 +0200 | [diff] [blame] | 1900 | |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1901 | /** |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1902 | * iwl4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue |
| 1903 | * |
Ron Rindjunsky | 7f3e4bb | 2008-06-12 09:46:55 +0800 | [diff] [blame] | 1904 | * NOTE: txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE, |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1905 | * i.e. it must be one of the higher queues used for aggregation |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1906 | */ |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 1907 | static int iwl4965_txq_agg_enable(struct iwl_priv *priv, int txq_id, |
| 1908 | int tx_fifo, int sta_id, int tid, u16 ssn_idx) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1909 | { |
| 1910 | unsigned long flags; |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 1911 | int ret; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1912 | u16 ra_tid; |
| 1913 | |
Tomas Winkler | 9f17b31 | 2008-07-11 11:53:35 +0800 | [diff] [blame] | 1914 | if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) || |
| 1915 | (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) { |
| 1916 | IWL_WARNING("queue number out of range: %d, must be %d to %d\n", |
| 1917 | txq_id, IWL49_FIRST_AMPDU_QUEUE, |
| 1918 | IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1); |
| 1919 | return -EINVAL; |
| 1920 | } |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1921 | |
| 1922 | ra_tid = BUILD_RAxTID(sta_id, tid); |
| 1923 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1924 | /* Modify device's station table to Tx this TID */ |
Tomas Winkler | 9f58671 | 2008-11-12 13:14:05 -0800 | [diff] [blame] | 1925 | iwl_sta_tx_modify_enable_tid(priv, sta_id, tid); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1926 | |
| 1927 | spin_lock_irqsave(&priv->lock, flags); |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 1928 | ret = iwl_grab_nic_access(priv); |
| 1929 | if (ret) { |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1930 | spin_unlock_irqrestore(&priv->lock, flags); |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 1931 | return ret; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1932 | } |
| 1933 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1934 | /* Stop this Tx queue before configuring it */ |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1935 | iwl4965_tx_queue_stop_scheduler(priv, txq_id); |
| 1936 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1937 | /* Map receiver-address / traffic-ID to this queue */ |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1938 | iwl4965_tx_queue_set_q2ratid(priv, ra_tid, txq_id); |
| 1939 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1940 | /* Set this queue as a chain-building queue */ |
Tomas Winkler | 12a81f6 | 2008-04-03 16:05:20 -0700 | [diff] [blame] | 1941 | iwl_set_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id)); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1942 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1943 | /* Place first TFD at index corresponding to start sequence number. |
| 1944 | * Assumes that ssn_idx is valid (!= 0xFFF) */ |
Tomas Winkler | fc4b685 | 2007-10-25 17:15:24 +0800 | [diff] [blame] | 1945 | priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff); |
| 1946 | priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1947 | iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx); |
| 1948 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1949 | /* Set up Tx window size and frame limit for this queue */ |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 1950 | iwl_write_targ_mem(priv, |
Emmanuel Grumbach | 038669e | 2008-04-23 17:15:04 -0700 | [diff] [blame] | 1951 | priv->scd_base_addr + IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id), |
| 1952 | (SCD_WIN_SIZE << IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) & |
| 1953 | IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1954 | |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 1955 | iwl_write_targ_mem(priv, priv->scd_base_addr + |
Emmanuel Grumbach | 038669e | 2008-04-23 17:15:04 -0700 | [diff] [blame] | 1956 | IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32), |
| 1957 | (SCD_FRAME_LIMIT << IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) |
| 1958 | & IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1959 | |
Tomas Winkler | 12a81f6 | 2008-04-03 16:05:20 -0700 | [diff] [blame] | 1960 | iwl_set_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id)); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1961 | |
Cahill, Ben M | 8b6eaea | 2007-11-29 11:09:54 +0800 | [diff] [blame] | 1962 | /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */ |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1963 | iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1); |
| 1964 | |
Tomas Winkler | 3395f6e | 2008-03-25 16:33:37 -0700 | [diff] [blame] | 1965 | iwl_release_nic_access(priv); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1966 | spin_unlock_irqrestore(&priv->lock, flags); |
| 1967 | |
| 1968 | return 0; |
| 1969 | } |
| 1970 | |
Tomas Winkler | 133636d | 2008-05-05 10:22:34 +0800 | [diff] [blame] | 1971 | |
Gregory Greenman | c1adf9f | 2008-05-15 13:53:59 +0800 | [diff] [blame] | 1972 | static u16 iwl4965_get_hcmd_size(u8 cmd_id, u16 len) |
| 1973 | { |
| 1974 | switch (cmd_id) { |
| 1975 | case REPLY_RXON: |
| 1976 | return (u16) sizeof(struct iwl4965_rxon_cmd); |
| 1977 | default: |
| 1978 | return len; |
| 1979 | } |
| 1980 | } |
| 1981 | |
Tomas Winkler | 133636d | 2008-05-05 10:22:34 +0800 | [diff] [blame] | 1982 | static u16 iwl4965_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data) |
| 1983 | { |
| 1984 | struct iwl4965_addsta_cmd *addsta = (struct iwl4965_addsta_cmd *)data; |
| 1985 | addsta->mode = cmd->mode; |
| 1986 | memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify)); |
| 1987 | memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo)); |
| 1988 | addsta->station_flags = cmd->station_flags; |
| 1989 | addsta->station_flags_msk = cmd->station_flags_msk; |
| 1990 | addsta->tid_disable_tx = cmd->tid_disable_tx; |
| 1991 | addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid; |
| 1992 | addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid; |
| 1993 | addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn; |
| 1994 | addsta->reserved1 = __constant_cpu_to_le16(0); |
| 1995 | addsta->reserved2 = __constant_cpu_to_le32(0); |
| 1996 | |
| 1997 | return (u16)sizeof(struct iwl4965_addsta_cmd); |
| 1998 | } |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 1999 | |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2000 | static inline u32 iwl4965_get_scd_ssn(struct iwl4965_tx_resp *tx_resp) |
| 2001 | { |
Tomas Winkler | 25a6572 | 2008-06-12 09:47:07 +0800 | [diff] [blame] | 2002 | return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN; |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2003 | } |
| 2004 | |
| 2005 | /** |
Tomas Winkler | a96a27f | 2008-10-23 23:48:56 -0700 | [diff] [blame] | 2006 | * iwl4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2007 | */ |
| 2008 | static int iwl4965_tx_status_reply_tx(struct iwl_priv *priv, |
| 2009 | struct iwl_ht_agg *agg, |
Tomas Winkler | 25a6572 | 2008-06-12 09:47:07 +0800 | [diff] [blame] | 2010 | struct iwl4965_tx_resp *tx_resp, |
| 2011 | int txq_id, u16 start_idx) |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2012 | { |
| 2013 | u16 status; |
Tomas Winkler | 25a6572 | 2008-06-12 09:47:07 +0800 | [diff] [blame] | 2014 | struct agg_tx_status *frame_status = tx_resp->u.agg_status; |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2015 | struct ieee80211_tx_info *info = NULL; |
| 2016 | struct ieee80211_hdr *hdr = NULL; |
Tomas Winkler | e7d326a | 2008-06-12 09:47:11 +0800 | [diff] [blame] | 2017 | u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags); |
Tomas Winkler | 25a6572 | 2008-06-12 09:47:07 +0800 | [diff] [blame] | 2018 | int i, sh, idx; |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2019 | u16 seq; |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2020 | if (agg->wait_for_ba) |
| 2021 | IWL_DEBUG_TX_REPLY("got tx response w/o block-ack\n"); |
| 2022 | |
| 2023 | agg->frame_count = tx_resp->frame_count; |
| 2024 | agg->start_idx = start_idx; |
Tomas Winkler | e7d326a | 2008-06-12 09:47:11 +0800 | [diff] [blame] | 2025 | agg->rate_n_flags = rate_n_flags; |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2026 | agg->bitmap = 0; |
| 2027 | |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 2028 | /* num frames attempted by Tx command */ |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2029 | if (agg->frame_count == 1) { |
| 2030 | /* Only one frame was attempted; no block-ack will arrive */ |
| 2031 | status = le16_to_cpu(frame_status[0].status); |
Tomas Winkler | 25a6572 | 2008-06-12 09:47:07 +0800 | [diff] [blame] | 2032 | idx = start_idx; |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2033 | |
| 2034 | /* FIXME: code repetition */ |
| 2035 | IWL_DEBUG_TX_REPLY("FrameCnt = %d, StartIdx=%d idx=%d\n", |
| 2036 | agg->frame_count, agg->start_idx, idx); |
| 2037 | |
| 2038 | info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]); |
Johannes Berg | e6a9854 | 2008-10-21 12:40:02 +0200 | [diff] [blame] | 2039 | info->status.rates[0].count = tx_resp->failure_frame + 1; |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2040 | info->flags &= ~IEEE80211_TX_CTL_AMPDU; |
Abhijeet Kolekar | c305606 | 2008-11-12 13:14:08 -0800 | [diff] [blame] | 2041 | info->flags |= iwl_is_tx_success(status) ? |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2042 | IEEE80211_TX_STAT_ACK : 0; |
Tomas Winkler | e7d326a | 2008-06-12 09:47:11 +0800 | [diff] [blame] | 2043 | iwl_hwrate_to_tx_control(priv, rate_n_flags, info); |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2044 | /* FIXME: code repetition end */ |
| 2045 | |
| 2046 | IWL_DEBUG_TX_REPLY("1 Frame 0x%x failure :%d\n", |
| 2047 | status & 0xff, tx_resp->failure_frame); |
Tomas Winkler | e7d326a | 2008-06-12 09:47:11 +0800 | [diff] [blame] | 2048 | IWL_DEBUG_TX_REPLY("Rate Info rate_n_flags=%x\n", rate_n_flags); |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2049 | |
| 2050 | agg->wait_for_ba = 0; |
| 2051 | } else { |
| 2052 | /* Two or more frames were attempted; expect block-ack */ |
| 2053 | u64 bitmap = 0; |
| 2054 | int start = agg->start_idx; |
| 2055 | |
| 2056 | /* Construct bit-map of pending frames within Tx window */ |
| 2057 | for (i = 0; i < agg->frame_count; i++) { |
| 2058 | u16 sc; |
| 2059 | status = le16_to_cpu(frame_status[i].status); |
| 2060 | seq = le16_to_cpu(frame_status[i].sequence); |
| 2061 | idx = SEQ_TO_INDEX(seq); |
| 2062 | txq_id = SEQ_TO_QUEUE(seq); |
| 2063 | |
| 2064 | if (status & (AGG_TX_STATE_FEW_BYTES_MSK | |
| 2065 | AGG_TX_STATE_ABORT_MSK)) |
| 2066 | continue; |
| 2067 | |
| 2068 | IWL_DEBUG_TX_REPLY("FrameCnt = %d, txq_id=%d idx=%d\n", |
| 2069 | agg->frame_count, txq_id, idx); |
| 2070 | |
| 2071 | hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx); |
| 2072 | |
| 2073 | sc = le16_to_cpu(hdr->seq_ctrl); |
| 2074 | if (idx != (SEQ_TO_SN(sc) & 0xff)) { |
| 2075 | IWL_ERROR("BUG_ON idx doesn't match seq control" |
| 2076 | " idx=%d, seq_idx=%d, seq=%d\n", |
| 2077 | idx, SEQ_TO_SN(sc), |
| 2078 | hdr->seq_ctrl); |
| 2079 | return -1; |
| 2080 | } |
| 2081 | |
| 2082 | IWL_DEBUG_TX_REPLY("AGG Frame i=%d idx %d seq=%d\n", |
| 2083 | i, idx, SEQ_TO_SN(sc)); |
| 2084 | |
| 2085 | sh = idx - start; |
| 2086 | if (sh > 64) { |
| 2087 | sh = (start - idx) + 0xff; |
| 2088 | bitmap = bitmap << sh; |
| 2089 | sh = 0; |
| 2090 | start = idx; |
| 2091 | } else if (sh < -64) |
| 2092 | sh = 0xff - (start - idx); |
| 2093 | else if (sh < 0) { |
| 2094 | sh = start - idx; |
| 2095 | start = idx; |
| 2096 | bitmap = bitmap << sh; |
| 2097 | sh = 0; |
| 2098 | } |
Emmanuel Grumbach | 4aa41f1 | 2008-07-18 13:53:09 +0800 | [diff] [blame] | 2099 | bitmap |= 1ULL << sh; |
| 2100 | IWL_DEBUG_TX_REPLY("start=%d bitmap=0x%llx\n", |
| 2101 | start, (unsigned long long)bitmap); |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2102 | } |
| 2103 | |
| 2104 | agg->bitmap = bitmap; |
| 2105 | agg->start_idx = start; |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2106 | IWL_DEBUG_TX_REPLY("Frames %d start_idx=%d bitmap=0x%llx\n", |
| 2107 | agg->frame_count, agg->start_idx, |
| 2108 | (unsigned long long)agg->bitmap); |
| 2109 | |
| 2110 | if (bitmap) |
| 2111 | agg->wait_for_ba = 1; |
| 2112 | } |
| 2113 | return 0; |
| 2114 | } |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2115 | |
| 2116 | /** |
| 2117 | * iwl4965_rx_reply_tx - Handle standard (non-aggregation) Tx response |
| 2118 | */ |
| 2119 | static void iwl4965_rx_reply_tx(struct iwl_priv *priv, |
| 2120 | struct iwl_rx_mem_buffer *rxb) |
| 2121 | { |
| 2122 | struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data; |
| 2123 | u16 sequence = le16_to_cpu(pkt->hdr.sequence); |
| 2124 | int txq_id = SEQ_TO_QUEUE(sequence); |
| 2125 | int index = SEQ_TO_INDEX(sequence); |
| 2126 | struct iwl_tx_queue *txq = &priv->txq[txq_id]; |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 2127 | struct ieee80211_hdr *hdr; |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2128 | struct ieee80211_tx_info *info; |
| 2129 | struct iwl4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0]; |
Tomas Winkler | 25a6572 | 2008-06-12 09:47:07 +0800 | [diff] [blame] | 2130 | u32 status = le32_to_cpu(tx_resp->u.status); |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 2131 | int tid = MAX_TID_COUNT; |
| 2132 | int sta_id; |
| 2133 | int freed; |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2134 | u8 *qc = NULL; |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2135 | |
| 2136 | if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) { |
| 2137 | IWL_ERROR("Read index for DMA queue txq_id (%d) index %d " |
| 2138 | "is out of range [0-%d] %d %d\n", txq_id, |
| 2139 | index, txq->q.n_bd, txq->q.write_ptr, |
| 2140 | txq->q.read_ptr); |
| 2141 | return; |
| 2142 | } |
| 2143 | |
| 2144 | info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]); |
| 2145 | memset(&info->status, 0, sizeof(info->status)); |
| 2146 | |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2147 | hdr = iwl_tx_queue_get_hdr(priv, txq_id, index); |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 2148 | if (ieee80211_is_data_qos(hdr->frame_control)) { |
Harvey Harrison | fd7c8a4 | 2008-06-11 14:21:56 -0700 | [diff] [blame] | 2149 | qc = ieee80211_get_qos_ctl(hdr); |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2150 | tid = qc[0] & 0xf; |
| 2151 | } |
| 2152 | |
| 2153 | sta_id = iwl_get_ra_sta_id(priv, hdr); |
| 2154 | if (txq->sched_retry && unlikely(sta_id == IWL_INVALID_STATION)) { |
| 2155 | IWL_ERROR("Station not known\n"); |
| 2156 | return; |
| 2157 | } |
| 2158 | |
| 2159 | if (txq->sched_retry) { |
| 2160 | const u32 scd_ssn = iwl4965_get_scd_ssn(tx_resp); |
| 2161 | struct iwl_ht_agg *agg = NULL; |
| 2162 | |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 2163 | WARN_ON(!qc); |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2164 | |
| 2165 | agg = &priv->stations[sta_id].tid[tid].agg; |
| 2166 | |
Tomas Winkler | 25a6572 | 2008-06-12 09:47:07 +0800 | [diff] [blame] | 2167 | iwl4965_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index); |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2168 | |
Ron Rindjunsky | 3235427 | 2008-07-01 10:44:51 +0300 | [diff] [blame] | 2169 | /* check if BAR is needed */ |
| 2170 | if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status)) |
| 2171 | info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK; |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2172 | |
| 2173 | if (txq->q.read_ptr != (scd_ssn & 0xff)) { |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2174 | index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd); |
| 2175 | IWL_DEBUG_TX_REPLY("Retry scheduler reclaim scd_ssn " |
| 2176 | "%d index %d\n", scd_ssn , index); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 2177 | freed = iwl_tx_queue_reclaim(priv, txq_id, index); |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2178 | priv->stations[sta_id].tid[tid].tfds_in_queue -= freed; |
| 2179 | |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 2180 | if (priv->mac80211_registered && |
| 2181 | (iwl_queue_space(&txq->q) > txq->q.low_mark) && |
| 2182 | (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) { |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2183 | if (agg->state == IWL_AGG_OFF) |
| 2184 | ieee80211_wake_queue(priv->hw, txq_id); |
| 2185 | else |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 2186 | ieee80211_wake_queue(priv->hw, |
| 2187 | txq->swq_id); |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2188 | } |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2189 | } |
| 2190 | } else { |
Johannes Berg | e6a9854 | 2008-10-21 12:40:02 +0200 | [diff] [blame] | 2191 | info->status.rates[0].count = tx_resp->failure_frame + 1; |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 2192 | info->flags |= iwl_is_tx_success(status) ? |
| 2193 | IEEE80211_TX_STAT_ACK : 0; |
Tomas Winkler | e7d326a | 2008-06-12 09:47:11 +0800 | [diff] [blame] | 2194 | iwl_hwrate_to_tx_control(priv, |
Ron Rindjunsky | 4f85f5b | 2008-06-09 22:54:35 +0300 | [diff] [blame] | 2195 | le32_to_cpu(tx_resp->rate_n_flags), |
| 2196 | info); |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2197 | |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 2198 | IWL_DEBUG_TX_REPLY("TXQ %d status %s (0x%08x) " |
| 2199 | "rate_n_flags 0x%x retries %d\n", |
| 2200 | txq_id, |
| 2201 | iwl_get_tx_fail_reason(status), status, |
| 2202 | le32_to_cpu(tx_resp->rate_n_flags), |
| 2203 | tx_resp->failure_frame); |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2204 | |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 2205 | freed = iwl_tx_queue_reclaim(priv, txq_id, index); |
Tomas Winkler | ed7fafe | 2008-10-23 23:48:50 -0700 | [diff] [blame] | 2206 | if (qc && likely(sta_id != IWL_INVALID_STATION)) |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2207 | priv->stations[sta_id].tid[tid].tfds_in_queue -= freed; |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 2208 | |
| 2209 | if (priv->mac80211_registered && |
| 2210 | (iwl_queue_space(&txq->q) > txq->q.low_mark)) |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2211 | ieee80211_wake_queue(priv->hw, txq_id); |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2212 | } |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2213 | |
Tomas Winkler | ed7fafe | 2008-10-23 23:48:50 -0700 | [diff] [blame] | 2214 | if (qc && likely(sta_id != IWL_INVALID_STATION)) |
Tomas Winkler | 3fd07a1 | 2008-10-23 23:48:49 -0700 | [diff] [blame] | 2215 | iwl_txq_check_empty(priv, sta_id, tid, txq_id); |
| 2216 | |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2217 | if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK)) |
| 2218 | IWL_ERROR("TODO: Implement Tx ABORT REQUIRED!!!\n"); |
| 2219 | } |
| 2220 | |
Tomas Winkler | caab8f1 | 2008-08-04 16:00:42 +0800 | [diff] [blame] | 2221 | static int iwl4965_calc_rssi(struct iwl_priv *priv, |
| 2222 | struct iwl_rx_phy_res *rx_resp) |
| 2223 | { |
| 2224 | /* data from PHY/DSP regarding signal strength, etc., |
| 2225 | * contents are always there, not configurable by host. */ |
| 2226 | struct iwl4965_rx_non_cfg_phy *ncphy = |
| 2227 | (struct iwl4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf; |
| 2228 | u32 agc = (le16_to_cpu(ncphy->agc_info) & IWL49_AGC_DB_MASK) |
| 2229 | >> IWL49_AGC_DB_POS; |
| 2230 | |
| 2231 | u32 valid_antennae = |
| 2232 | (le16_to_cpu(rx_resp->phy_flags) & IWL49_RX_PHY_FLAGS_ANTENNAE_MASK) |
| 2233 | >> IWL49_RX_PHY_FLAGS_ANTENNAE_OFFSET; |
| 2234 | u8 max_rssi = 0; |
| 2235 | u32 i; |
| 2236 | |
| 2237 | /* Find max rssi among 3 possible receivers. |
| 2238 | * These values are measured by the digital signal processor (DSP). |
| 2239 | * They should stay fairly constant even as the signal strength varies, |
| 2240 | * if the radio's automatic gain control (AGC) is working right. |
| 2241 | * AGC value (see below) will provide the "interesting" info. */ |
| 2242 | for (i = 0; i < 3; i++) |
| 2243 | if (valid_antennae & (1 << i)) |
| 2244 | max_rssi = max(ncphy->rssi_info[i << 1], max_rssi); |
| 2245 | |
| 2246 | IWL_DEBUG_STATS("Rssi In A %d B %d C %d Max %d AGC dB %d\n", |
| 2247 | ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4], |
| 2248 | max_rssi, agc); |
| 2249 | |
| 2250 | /* dBm = max_rssi dB - agc dB - constant. |
| 2251 | * Higher AGC (higher radio gain) means lower signal. */ |
| 2252 | return max_rssi - agc - IWL_RSSI_OFFSET; |
| 2253 | } |
| 2254 | |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2255 | |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 2256 | /* Set up 4965-specific Rx frame reply handlers */ |
Emmanuel Grumbach | d4789ef | 2008-04-24 11:55:20 -0700 | [diff] [blame] | 2257 | static void iwl4965_rx_handler_setup(struct iwl_priv *priv) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 2258 | { |
| 2259 | /* Legacy Rx frames */ |
Emmanuel Grumbach | 1781a07 | 2008-06-30 17:23:09 +0800 | [diff] [blame] | 2260 | priv->rx_handlers[REPLY_RX] = iwl_rx_reply_rx; |
Ron Rindjunsky | 37a4421 | 2008-05-29 16:35:18 +0800 | [diff] [blame] | 2261 | /* Tx response */ |
Tomas Winkler | f20217d | 2008-05-29 16:35:10 +0800 | [diff] [blame] | 2262 | priv->rx_handlers[REPLY_TX] = iwl4965_rx_reply_tx; |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 2263 | } |
| 2264 | |
Emmanuel Grumbach | 4e39317 | 2008-06-12 09:46:53 +0800 | [diff] [blame] | 2265 | static void iwl4965_setup_deferred_work(struct iwl_priv *priv) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 2266 | { |
| 2267 | INIT_WORK(&priv->txpower_work, iwl4965_bg_txpower_work); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 2268 | } |
| 2269 | |
Emmanuel Grumbach | 4e39317 | 2008-06-12 09:46:53 +0800 | [diff] [blame] | 2270 | static void iwl4965_cancel_deferred_work(struct iwl_priv *priv) |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 2271 | { |
Emmanuel Grumbach | 4e39317 | 2008-06-12 09:46:53 +0800 | [diff] [blame] | 2272 | cancel_work_sync(&priv->txpower_work); |
Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 2273 | } |
| 2274 | |
Tomas Winkler | 3c424c2 | 2008-04-15 16:01:42 -0700 | [diff] [blame] | 2275 | |
| 2276 | static struct iwl_hcmd_ops iwl4965_hcmd = { |
Tomas Winkler | 7e8c519 | 2008-04-15 16:01:43 -0700 | [diff] [blame] | 2277 | .rxon_assoc = iwl4965_send_rxon_assoc, |
Tomas Winkler | 3c424c2 | 2008-04-15 16:01:42 -0700 | [diff] [blame] | 2278 | }; |
| 2279 | |
Tomas Winkler | 857485c | 2008-03-21 13:53:44 -0700 | [diff] [blame] | 2280 | static struct iwl_hcmd_utils_ops iwl4965_hcmd_utils = { |
Gregory Greenman | c1adf9f | 2008-05-15 13:53:59 +0800 | [diff] [blame] | 2281 | .get_hcmd_size = iwl4965_get_hcmd_size, |
Tomas Winkler | 133636d | 2008-05-05 10:22:34 +0800 | [diff] [blame] | 2282 | .build_addsta_hcmd = iwl4965_build_addsta_hcmd, |
Emmanuel Grumbach | f0832f1 | 2008-04-16 16:34:47 -0700 | [diff] [blame] | 2283 | .chain_noise_reset = iwl4965_chain_noise_reset, |
| 2284 | .gain_computation = iwl4965_gain_computation, |
Emmanuel Grumbach | a326a5d | 2008-07-11 11:53:31 +0800 | [diff] [blame] | 2285 | .rts_tx_cmd_flag = iwl4965_rts_tx_cmd_flag, |
Tomas Winkler | caab8f1 | 2008-08-04 16:00:42 +0800 | [diff] [blame] | 2286 | .calc_rssi = iwl4965_calc_rssi, |
Tomas Winkler | 857485c | 2008-03-21 13:53:44 -0700 | [diff] [blame] | 2287 | }; |
| 2288 | |
Assaf Krauss | 6bc913b | 2008-03-11 16:17:18 -0700 | [diff] [blame] | 2289 | static struct iwl_lib_ops iwl4965_lib = { |
Tomas Winkler | 5425e49 | 2008-04-15 16:01:38 -0700 | [diff] [blame] | 2290 | .set_hw_params = iwl4965_hw_set_hw_params, |
Tomas Winkler | e2a722e | 2008-04-14 21:16:10 -0700 | [diff] [blame] | 2291 | .txq_update_byte_cnt_tbl = iwl4965_txq_update_byte_cnt_tbl, |
Tomas Winkler | da1bc45 | 2008-05-29 16:35:00 +0800 | [diff] [blame] | 2292 | .txq_set_sched = iwl4965_txq_set_sched, |
Tomas Winkler | 30e553e | 2008-05-29 16:35:16 +0800 | [diff] [blame] | 2293 | .txq_agg_enable = iwl4965_txq_agg_enable, |
| 2294 | .txq_agg_disable = iwl4965_txq_agg_disable, |
Emmanuel Grumbach | d4789ef | 2008-04-24 11:55:20 -0700 | [diff] [blame] | 2295 | .rx_handler_setup = iwl4965_rx_handler_setup, |
Emmanuel Grumbach | 4e39317 | 2008-06-12 09:46:53 +0800 | [diff] [blame] | 2296 | .setup_deferred_work = iwl4965_setup_deferred_work, |
| 2297 | .cancel_deferred_work = iwl4965_cancel_deferred_work, |
Tomas Winkler | 57aab75 | 2008-04-14 21:16:03 -0700 | [diff] [blame] | 2298 | .is_valid_rtc_data_addr = iwl4965_hw_valid_rtc_data_addr, |
| 2299 | .alive_notify = iwl4965_alive_notify, |
Emmanuel Grumbach | f3ccc08 | 2008-05-05 10:22:45 +0800 | [diff] [blame] | 2300 | .init_alive_start = iwl4965_init_alive_start, |
Tomas Winkler | 57aab75 | 2008-04-14 21:16:03 -0700 | [diff] [blame] | 2301 | .load_ucode = iwl4965_load_bsm, |
Tomas Winkler | 6f4083a | 2008-04-16 16:34:49 -0700 | [diff] [blame] | 2302 | .apm_ops = { |
Tomas Winkler | 9123871 | 2008-04-23 17:14:53 -0700 | [diff] [blame] | 2303 | .init = iwl4965_apm_init, |
Tomas Winkler | 7f06610 | 2008-05-29 16:34:57 +0800 | [diff] [blame] | 2304 | .reset = iwl4965_apm_reset, |
Tomas Winkler | f118a91 | 2008-05-29 16:34:58 +0800 | [diff] [blame] | 2305 | .stop = iwl4965_apm_stop, |
Tomas Winkler | 694cc56 | 2008-04-24 11:55:22 -0700 | [diff] [blame] | 2306 | .config = iwl4965_nic_config, |
Emmanuel Grumbach | 5b9f8cd | 2008-10-29 14:05:46 -0700 | [diff] [blame] | 2307 | .set_pwr_src = iwl_set_pwr_src, |
Tomas Winkler | 6f4083a | 2008-04-16 16:34:49 -0700 | [diff] [blame] | 2308 | }, |
Assaf Krauss | 6bc913b | 2008-03-11 16:17:18 -0700 | [diff] [blame] | 2309 | .eeprom_ops = { |
Tomas Winkler | 073d3f5 | 2008-04-21 15:41:52 -0700 | [diff] [blame] | 2310 | .regulatory_bands = { |
| 2311 | EEPROM_REGULATORY_BAND_1_CHANNELS, |
| 2312 | EEPROM_REGULATORY_BAND_2_CHANNELS, |
| 2313 | EEPROM_REGULATORY_BAND_3_CHANNELS, |
| 2314 | EEPROM_REGULATORY_BAND_4_CHANNELS, |
| 2315 | EEPROM_REGULATORY_BAND_5_CHANNELS, |
| 2316 | EEPROM_4965_REGULATORY_BAND_24_FAT_CHANNELS, |
| 2317 | EEPROM_4965_REGULATORY_BAND_52_FAT_CHANNELS |
| 2318 | }, |
Assaf Krauss | 6bc913b | 2008-03-11 16:17:18 -0700 | [diff] [blame] | 2319 | .verify_signature = iwlcore_eeprom_verify_signature, |
| 2320 | .acquire_semaphore = iwlcore_eeprom_acquire_semaphore, |
| 2321 | .release_semaphore = iwlcore_eeprom_release_semaphore, |
Tomas Winkler | 0ef2ca6 | 2008-10-23 23:48:51 -0700 | [diff] [blame] | 2322 | .calib_version = iwl4965_eeprom_calib_version, |
Tomas Winkler | 073d3f5 | 2008-04-21 15:41:52 -0700 | [diff] [blame] | 2323 | .query_addr = iwlcore_eeprom_query_addr, |
Assaf Krauss | 6bc913b | 2008-03-11 16:17:18 -0700 | [diff] [blame] | 2324 | }, |
Tomas Winkler | 630fe9b | 2008-06-12 09:47:08 +0800 | [diff] [blame] | 2325 | .send_tx_power = iwl4965_send_tx_power, |
Emmanuel Grumbach | 5b9f8cd | 2008-10-29 14:05:46 -0700 | [diff] [blame] | 2326 | .update_chain_flags = iwl_update_chain_flags, |
Emmanuel Grumbach | 8f91aec | 2008-06-30 17:23:07 +0800 | [diff] [blame] | 2327 | .temperature = iwl4965_temperature_calib, |
Assaf Krauss | 6bc913b | 2008-03-11 16:17:18 -0700 | [diff] [blame] | 2328 | }; |
| 2329 | |
| 2330 | static struct iwl_ops iwl4965_ops = { |
| 2331 | .lib = &iwl4965_lib, |
Tomas Winkler | 3c424c2 | 2008-04-15 16:01:42 -0700 | [diff] [blame] | 2332 | .hcmd = &iwl4965_hcmd, |
Tomas Winkler | 857485c | 2008-03-21 13:53:44 -0700 | [diff] [blame] | 2333 | .utils = &iwl4965_hcmd_utils, |
Assaf Krauss | 6bc913b | 2008-03-11 16:17:18 -0700 | [diff] [blame] | 2334 | }; |
| 2335 | |
Ron Rindjunsky | fed9017 | 2008-04-15 16:01:41 -0700 | [diff] [blame] | 2336 | struct iwl_cfg iwl4965_agn_cfg = { |
Tomas Winkler | 82b9a12 | 2008-03-04 18:09:30 -0800 | [diff] [blame] | 2337 | .name = "4965AGN", |
Reinette Chatre | a0987a8 | 2008-12-02 12:14:06 -0800 | [diff] [blame] | 2338 | .fw_name_pre = IWL4965_FW_PRE, |
| 2339 | .ucode_api_max = IWL4965_UCODE_API_MAX, |
| 2340 | .ucode_api_min = IWL4965_UCODE_API_MIN, |
Tomas Winkler | 82b9a12 | 2008-03-04 18:09:30 -0800 | [diff] [blame] | 2341 | .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N, |
Tomas Winkler | 073d3f5 | 2008-04-21 15:41:52 -0700 | [diff] [blame] | 2342 | .eeprom_size = IWL4965_EEPROM_IMG_SIZE, |
Tomas Winkler | 0ef2ca6 | 2008-10-23 23:48:51 -0700 | [diff] [blame] | 2343 | .eeprom_ver = EEPROM_4965_EEPROM_VERSION, |
| 2344 | .eeprom_calib_ver = EEPROM_4965_TX_POWER_VERSION, |
Assaf Krauss | 6bc913b | 2008-03-11 16:17:18 -0700 | [diff] [blame] | 2345 | .ops = &iwl4965_ops, |
Assaf Krauss | 1ea8739 | 2008-03-18 14:57:50 -0700 | [diff] [blame] | 2346 | .mod_params = &iwl4965_mod_params, |
Tomas Winkler | 82b9a12 | 2008-03-04 18:09:30 -0800 | [diff] [blame] | 2347 | }; |
| 2348 | |
Tomas Winkler | d16dc48 | 2008-07-11 11:53:38 +0800 | [diff] [blame] | 2349 | /* Module firmware */ |
Reinette Chatre | a0987a8 | 2008-12-02 12:14:06 -0800 | [diff] [blame] | 2350 | MODULE_FIRMWARE(IWL4965_MODULE_FIRMWARE(IWL4965_UCODE_API_MAX)); |
Tomas Winkler | d16dc48 | 2008-07-11 11:53:38 +0800 | [diff] [blame] | 2351 | |
Assaf Krauss | 1ea8739 | 2008-03-18 14:57:50 -0700 | [diff] [blame] | 2352 | module_param_named(antenna, iwl4965_mod_params.antenna, int, 0444); |
| 2353 | MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])"); |
| 2354 | module_param_named(disable, iwl4965_mod_params.disable, int, 0444); |
| 2355 | MODULE_PARM_DESC(disable, "manually disable the radio (default 0 [radio on])"); |
Emmanuel Grumbach | fcc76c6 | 2008-04-15 16:01:47 -0700 | [diff] [blame] | 2356 | module_param_named(swcrypto, iwl4965_mod_params.sw_crypto, int, 0444); |
Niels de Vos | 61a2d07 | 2008-07-31 00:07:23 -0700 | [diff] [blame] | 2357 | MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])"); |
Assaf Krauss | 1ea8739 | 2008-03-18 14:57:50 -0700 | [diff] [blame] | 2358 | module_param_named(debug, iwl4965_mod_params.debug, int, 0444); |
| 2359 | MODULE_PARM_DESC(debug, "debug output mask"); |
| 2360 | module_param_named( |
| 2361 | disable_hw_scan, iwl4965_mod_params.disable_hw_scan, int, 0444); |
| 2362 | MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)"); |
| 2363 | |
| 2364 | module_param_named(queues_num, iwl4965_mod_params.num_of_queues, int, 0444); |
| 2365 | MODULE_PARM_DESC(queues_num, "number of hw queues."); |
Assaf Krauss | 1ea8739 | 2008-03-18 14:57:50 -0700 | [diff] [blame] | 2366 | /* QoS */ |
| 2367 | module_param_named(qos_enable, iwl4965_mod_params.enable_qos, int, 0444); |
| 2368 | MODULE_PARM_DESC(qos_enable, "enable all QoS functionality"); |
Ron Rindjunsky | 4977929 | 2008-06-30 17:23:21 +0800 | [diff] [blame] | 2369 | /* 11n */ |
| 2370 | module_param_named(11n_disable, iwl4965_mod_params.disable_11n, int, 0444); |
| 2371 | MODULE_PARM_DESC(11n_disable, "disable 11n functionality"); |
Assaf Krauss | 1ea8739 | 2008-03-18 14:57:50 -0700 | [diff] [blame] | 2372 | module_param_named(amsdu_size_8K, iwl4965_mod_params.amsdu_size_8K, int, 0444); |
| 2373 | MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size"); |
Ron Rindjunsky | 4977929 | 2008-06-30 17:23:21 +0800 | [diff] [blame] | 2374 | |
Ester Kummer | 3a1081e | 2008-05-06 11:05:14 +0800 | [diff] [blame] | 2375 | module_param_named(fw_restart4965, iwl4965_mod_params.restart_fw, int, 0444); |
| 2376 | MODULE_PARM_DESC(fw_restart4965, "restart firmware in case of error"); |