blob: 2b0d90109828ca384e485121284836d526997433 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/gpio.c
3 *
4 * Support functions for OMAP GPIO
5 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01006 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02007 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01008 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/init.h>
18#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010019#include <linux/interrupt.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010020#include <linux/sysdev.h>
21#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000022#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010024
Russell Kinga09e64f2008-08-05 16:14:15 +010025#include <mach/hardware.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010026#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/irqs.h>
28#include <mach/gpio.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010029#include <asm/mach/irq.h>
Kevin Hilman43ffcd92009-01-27 11:09:24 -080030#include <plat/powerdomain.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010031
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010032/*
33 * OMAP1510 GPIO registers
34 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070035#define OMAP1510_GPIO_BASE 0xfffce000
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010036#define OMAP1510_GPIO_DATA_INPUT 0x00
37#define OMAP1510_GPIO_DATA_OUTPUT 0x04
38#define OMAP1510_GPIO_DIR_CONTROL 0x08
39#define OMAP1510_GPIO_INT_CONTROL 0x0c
40#define OMAP1510_GPIO_INT_MASK 0x10
41#define OMAP1510_GPIO_INT_STATUS 0x14
42#define OMAP1510_GPIO_PIN_CONTROL 0x18
43
44#define OMAP1510_IH_GPIO_BASE 64
45
46/*
47 * OMAP1610 specific GPIO registers
48 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070049#define OMAP1610_GPIO1_BASE 0xfffbe400
50#define OMAP1610_GPIO2_BASE 0xfffbec00
51#define OMAP1610_GPIO3_BASE 0xfffbb400
52#define OMAP1610_GPIO4_BASE 0xfffbbc00
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010053#define OMAP1610_GPIO_REVISION 0x0000
54#define OMAP1610_GPIO_SYSCONFIG 0x0010
55#define OMAP1610_GPIO_SYSSTATUS 0x0014
56#define OMAP1610_GPIO_IRQSTATUS1 0x0018
57#define OMAP1610_GPIO_IRQENABLE1 0x001c
Tony Lindgren92105bb2005-09-07 17:20:26 +010058#define OMAP1610_GPIO_WAKEUPENABLE 0x0028
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010059#define OMAP1610_GPIO_DATAIN 0x002c
60#define OMAP1610_GPIO_DATAOUT 0x0030
61#define OMAP1610_GPIO_DIRECTION 0x0034
62#define OMAP1610_GPIO_EDGE_CTRL1 0x0038
63#define OMAP1610_GPIO_EDGE_CTRL2 0x003c
64#define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
Tony Lindgren92105bb2005-09-07 17:20:26 +010065#define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010066#define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
67#define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
Tony Lindgren92105bb2005-09-07 17:20:26 +010068#define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010069#define OMAP1610_GPIO_SET_DATAOUT 0x00f0
70
71/*
Alistair Buxton7c006922009-09-22 10:02:58 +010072 * OMAP7XX specific GPIO registers
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010073 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070074#define OMAP7XX_GPIO1_BASE 0xfffbc000
75#define OMAP7XX_GPIO2_BASE 0xfffbc800
76#define OMAP7XX_GPIO3_BASE 0xfffbd000
77#define OMAP7XX_GPIO4_BASE 0xfffbd800
78#define OMAP7XX_GPIO5_BASE 0xfffbe000
79#define OMAP7XX_GPIO6_BASE 0xfffbe800
Alistair Buxton7c006922009-09-22 10:02:58 +010080#define OMAP7XX_GPIO_DATA_INPUT 0x00
81#define OMAP7XX_GPIO_DATA_OUTPUT 0x04
82#define OMAP7XX_GPIO_DIR_CONTROL 0x08
83#define OMAP7XX_GPIO_INT_CONTROL 0x0c
84#define OMAP7XX_GPIO_INT_MASK 0x10
85#define OMAP7XX_GPIO_INT_STATUS 0x14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010086
Tony Lindgren9f7065d2009-10-19 15:25:20 -070087#define OMAP1_MPUIO_VBASE OMAP1_MPUIO_BASE
Tony Lindgren94113262009-08-28 10:50:33 -070088
Zebediah C. McClure56739a62009-03-23 18:07:40 -070089/*
Tony Lindgren92105bb2005-09-07 17:20:26 +010090 * omap24xx specific GPIO registers
91 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070092#define OMAP242X_GPIO1_BASE 0x48018000
93#define OMAP242X_GPIO2_BASE 0x4801a000
94#define OMAP242X_GPIO3_BASE 0x4801c000
95#define OMAP242X_GPIO4_BASE 0x4801e000
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -080096
Tony Lindgren9f7065d2009-10-19 15:25:20 -070097#define OMAP243X_GPIO1_BASE 0x4900C000
98#define OMAP243X_GPIO2_BASE 0x4900E000
99#define OMAP243X_GPIO3_BASE 0x49010000
100#define OMAP243X_GPIO4_BASE 0x49012000
101#define OMAP243X_GPIO5_BASE 0x480B6000
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800102
Tony Lindgren92105bb2005-09-07 17:20:26 +0100103#define OMAP24XX_GPIO_REVISION 0x0000
104#define OMAP24XX_GPIO_SYSCONFIG 0x0010
105#define OMAP24XX_GPIO_SYSSTATUS 0x0014
106#define OMAP24XX_GPIO_IRQSTATUS1 0x0018
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300107#define OMAP24XX_GPIO_IRQSTATUS2 0x0028
108#define OMAP24XX_GPIO_IRQENABLE2 0x002c
Tony Lindgren92105bb2005-09-07 17:20:26 +0100109#define OMAP24XX_GPIO_IRQENABLE1 0x001c
Tero Kristo723fdb72008-11-26 14:35:16 -0800110#define OMAP24XX_GPIO_WAKE_EN 0x0020
Tony Lindgren92105bb2005-09-07 17:20:26 +0100111#define OMAP24XX_GPIO_CTRL 0x0030
112#define OMAP24XX_GPIO_OE 0x0034
113#define OMAP24XX_GPIO_DATAIN 0x0038
114#define OMAP24XX_GPIO_DATAOUT 0x003c
115#define OMAP24XX_GPIO_LEVELDETECT0 0x0040
116#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
117#define OMAP24XX_GPIO_RISINGDETECT 0x0048
118#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700119#define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
120#define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
Tony Lindgren92105bb2005-09-07 17:20:26 +0100121#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
122#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
123#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
124#define OMAP24XX_GPIO_SETWKUENA 0x0084
125#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
126#define OMAP24XX_GPIO_SETDATAOUT 0x0094
127
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530128#define OMAP4_GPIO_REVISION 0x0000
129#define OMAP4_GPIO_SYSCONFIG 0x0010
130#define OMAP4_GPIO_EOI 0x0020
131#define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
132#define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
133#define OMAP4_GPIO_IRQSTATUS0 0x002c
134#define OMAP4_GPIO_IRQSTATUS1 0x0030
135#define OMAP4_GPIO_IRQSTATUSSET0 0x0034
136#define OMAP4_GPIO_IRQSTATUSSET1 0x0038
137#define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
138#define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
139#define OMAP4_GPIO_IRQWAKEN0 0x0044
140#define OMAP4_GPIO_IRQWAKEN1 0x0048
Charulatha V9f096862010-05-14 12:05:27 -0700141#define OMAP4_GPIO_SYSSTATUS 0x0114
142#define OMAP4_GPIO_IRQENABLE1 0x011c
143#define OMAP4_GPIO_WAKE_EN 0x0120
144#define OMAP4_GPIO_IRQSTATUS2 0x0128
145#define OMAP4_GPIO_IRQENABLE2 0x012c
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530146#define OMAP4_GPIO_CTRL 0x0130
147#define OMAP4_GPIO_OE 0x0134
148#define OMAP4_GPIO_DATAIN 0x0138
149#define OMAP4_GPIO_DATAOUT 0x013c
150#define OMAP4_GPIO_LEVELDETECT0 0x0140
151#define OMAP4_GPIO_LEVELDETECT1 0x0144
152#define OMAP4_GPIO_RISINGDETECT 0x0148
153#define OMAP4_GPIO_FALLINGDETECT 0x014c
154#define OMAP4_GPIO_DEBOUNCENABLE 0x0150
155#define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
Charulatha V9f096862010-05-14 12:05:27 -0700156#define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
157#define OMAP4_GPIO_SETIRQENABLE1 0x0164
158#define OMAP4_GPIO_CLEARWKUENA 0x0180
159#define OMAP4_GPIO_SETWKUENA 0x0184
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530160#define OMAP4_GPIO_CLEARDATAOUT 0x0190
161#define OMAP4_GPIO_SETDATAOUT 0x0194
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800162/*
163 * omap34xx specific GPIO registers
164 */
165
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700166#define OMAP34XX_GPIO1_BASE 0x48310000
167#define OMAP34XX_GPIO2_BASE 0x49050000
168#define OMAP34XX_GPIO3_BASE 0x49052000
169#define OMAP34XX_GPIO4_BASE 0x49054000
170#define OMAP34XX_GPIO5_BASE 0x49056000
171#define OMAP34XX_GPIO6_BASE 0x49058000
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800172
Santosh Shilimkar44169072009-05-28 14:16:04 -0700173/*
174 * OMAP44XX specific GPIO registers
175 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700176#define OMAP44XX_GPIO1_BASE 0x4a310000
177#define OMAP44XX_GPIO2_BASE 0x48055000
178#define OMAP44XX_GPIO3_BASE 0x48057000
179#define OMAP44XX_GPIO4_BASE 0x48059000
180#define OMAP44XX_GPIO5_BASE 0x4805B000
181#define OMAP44XX_GPIO6_BASE 0x4805D000
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800182
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100183struct gpio_bank {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700184 unsigned long pbase;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100185 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100186 u16 irq;
187 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100188 int method;
Tony Lindgren140455f2010-02-12 12:26:48 -0800189#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100190 u32 suspend_wakeup;
191 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800192#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800193 u32 non_wakeup_gpios;
194 u32 enabled_non_wakeup_gpios;
195
196 u32 saved_datain;
197 u32 saved_fallingdetect;
198 u32 saved_risingdetect;
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800199 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800200 u32 toggle_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100201 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -0800202 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -0800203 struct clk *dbck;
Charulatha V058af1e2009-11-22 10:11:25 -0800204 u32 mod_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -0800205 u32 dbck_enable_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100206};
207
Tony Lindgren92105bb2005-09-07 17:20:26 +0100208#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100209static struct gpio_bank gpio_bank_1610[5] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700210 { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
211 METHOD_MPUIO },
212 { OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
213 METHOD_GPIO_1610 },
214 { OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
215 METHOD_GPIO_1610 },
216 { OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
217 METHOD_GPIO_1610 },
218 { OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
219 METHOD_GPIO_1610 },
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100220};
221#endif
222
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000223#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100224static struct gpio_bank gpio_bank_1510[2] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700225 { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
226 METHOD_MPUIO },
227 { OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
228 METHOD_GPIO_1510 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100229};
230#endif
231
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100232#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100233static struct gpio_bank gpio_bank_7xx[7] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700234 { OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
235 METHOD_MPUIO },
236 { OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
237 METHOD_GPIO_7XX },
238 { OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
239 METHOD_GPIO_7XX },
240 { OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
241 METHOD_GPIO_7XX },
242 { OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4, IH_GPIO_BASE + 96,
243 METHOD_GPIO_7XX },
244 { OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5, IH_GPIO_BASE + 128,
245 METHOD_GPIO_7XX },
246 { OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6, IH_GPIO_BASE + 160,
247 METHOD_GPIO_7XX },
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100248};
249#endif
250
Tony Lindgren088ef952010-02-12 12:26:47 -0800251#ifdef CONFIG_ARCH_OMAP2
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800252
253static struct gpio_bank gpio_bank_242x[4] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700254 { OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
255 METHOD_GPIO_24XX },
256 { OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
257 METHOD_GPIO_24XX },
258 { OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
259 METHOD_GPIO_24XX },
260 { OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
261 METHOD_GPIO_24XX },
Tony Lindgren92105bb2005-09-07 17:20:26 +0100262};
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800263
264static struct gpio_bank gpio_bank_243x[5] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700265 { OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
266 METHOD_GPIO_24XX },
267 { OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
268 METHOD_GPIO_24XX },
269 { OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
270 METHOD_GPIO_24XX },
271 { OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
272 METHOD_GPIO_24XX },
273 { OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
274 METHOD_GPIO_24XX },
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800275};
276
Tony Lindgren92105bb2005-09-07 17:20:26 +0100277#endif
278
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800279#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800280static struct gpio_bank gpio_bank_34xx[6] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700281 { OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
282 METHOD_GPIO_24XX },
283 { OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
284 METHOD_GPIO_24XX },
285 { OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
286 METHOD_GPIO_24XX },
287 { OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
288 METHOD_GPIO_24XX },
289 { OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
290 METHOD_GPIO_24XX },
291 { OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
292 METHOD_GPIO_24XX },
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800293};
294
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530295struct omap3_gpio_regs {
296 u32 sysconfig;
297 u32 irqenable1;
298 u32 irqenable2;
299 u32 wake_en;
300 u32 ctrl;
301 u32 oe;
302 u32 leveldetect0;
303 u32 leveldetect1;
304 u32 risingdetect;
305 u32 fallingdetect;
306 u32 dataout;
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530307};
308
309static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800310#endif
311
Santosh Shilimkar44169072009-05-28 14:16:04 -0700312#ifdef CONFIG_ARCH_OMAP4
313static struct gpio_bank gpio_bank_44xx[6] = {
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530314 { OMAP44XX_GPIO1_BASE, NULL, OMAP44XX_IRQ_GPIO1, IH_GPIO_BASE,
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800315 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530316 { OMAP44XX_GPIO2_BASE, NULL, OMAP44XX_IRQ_GPIO2, IH_GPIO_BASE + 32,
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800317 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530318 { OMAP44XX_GPIO3_BASE, NULL, OMAP44XX_IRQ_GPIO3, IH_GPIO_BASE + 64,
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800319 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530320 { OMAP44XX_GPIO4_BASE, NULL, OMAP44XX_IRQ_GPIO4, IH_GPIO_BASE + 96,
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800321 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530322 { OMAP44XX_GPIO5_BASE, NULL, OMAP44XX_IRQ_GPIO5, IH_GPIO_BASE + 128,
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800323 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530324 { OMAP44XX_GPIO6_BASE, NULL, OMAP44XX_IRQ_GPIO6, IH_GPIO_BASE + 160,
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800325 METHOD_GPIO_44XX },
Santosh Shilimkar44169072009-05-28 14:16:04 -0700326};
327
328#endif
329
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100330static struct gpio_bank *gpio_bank;
Varadarajan, Charulathac95d10b2010-12-07 16:26:56 -0800331/* TODO: Analyze removing gpio_bank_count usage from driver code */
332int gpio_bank_count;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100333
334static inline struct gpio_bank *get_gpio_bank(int gpio)
335{
Tony Lindgren6e60e792006-04-02 17:46:23 +0100336 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100337 if (OMAP_GPIO_IS_MPUIO(gpio))
338 return &gpio_bank[0];
339 return &gpio_bank[1];
340 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100341 if (cpu_is_omap16xx()) {
342 if (OMAP_GPIO_IS_MPUIO(gpio))
343 return &gpio_bank[0];
344 return &gpio_bank[1 + (gpio >> 4)];
345 }
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700346 if (cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100347 if (OMAP_GPIO_IS_MPUIO(gpio))
348 return &gpio_bank[0];
349 return &gpio_bank[1 + (gpio >> 5)];
350 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100351 if (cpu_is_omap24xx())
352 return &gpio_bank[gpio >> 5];
Santosh Shilimkar44169072009-05-28 14:16:04 -0700353 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800354 return &gpio_bank[gpio >> 5];
David Brownelle031ab22008-12-10 17:35:27 -0800355 BUG();
356 return NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100357}
358
359static inline int get_gpio_index(int gpio)
360{
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700361 if (cpu_is_omap7xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100362 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100363 if (cpu_is_omap24xx())
364 return gpio & 0x1f;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700365 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800366 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100367 return gpio & 0x0f;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100368}
369
370static inline int gpio_valid(int gpio)
371{
372 if (gpio < 0)
373 return -1;
Tony Lindgrend11ac972008-01-12 15:35:04 -0800374 if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
Jonathan McDowell193e68b2006-09-25 12:41:30 +0300375 if (gpio >= OMAP_MAX_GPIO_LINES + 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100376 return -1;
377 return 0;
378 }
Tony Lindgren6e60e792006-04-02 17:46:23 +0100379 if (cpu_is_omap15xx() && gpio < 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100380 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100381 if ((cpu_is_omap16xx()) && gpio < 64)
382 return 0;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700383 if (cpu_is_omap7xx() && gpio < 192)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100384 return 0;
Tony Lindgren25d6f632010-08-02 14:21:39 +0300385 if (cpu_is_omap2420() && gpio < 128)
386 return 0;
387 if (cpu_is_omap2430() && gpio < 160)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100388 return 0;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700389 if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800390 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100391 return -1;
392}
393
394static int check_gpio(int gpio)
395{
Roel Kluind32b20f2009-11-17 14:39:03 -0800396 if (unlikely(gpio_valid(gpio) < 0)) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100397 printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
398 dump_stack();
399 return -1;
400 }
401 return 0;
402}
403
404static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
405{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100406 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100407 u32 l;
408
409 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800410#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100411 case METHOD_MPUIO:
412 reg += OMAP_MPUIO_IO_CNTL;
413 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800414#endif
415#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100416 case METHOD_GPIO_1510:
417 reg += OMAP1510_GPIO_DIR_CONTROL;
418 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800419#endif
420#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100421 case METHOD_GPIO_1610:
422 reg += OMAP1610_GPIO_DIRECTION;
423 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800424#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100425#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100426 case METHOD_GPIO_7XX:
427 reg += OMAP7XX_GPIO_DIR_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700428 break;
429#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800430#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100431 case METHOD_GPIO_24XX:
432 reg += OMAP24XX_GPIO_OE;
433 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800434#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530435#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800436 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530437 reg += OMAP4_GPIO_OE;
438 break;
439#endif
David Brownelle5c56ed2006-12-06 17:13:59 -0800440 default:
441 WARN_ON(1);
442 return;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100443 }
444 l = __raw_readl(reg);
445 if (is_input)
446 l |= 1 << gpio;
447 else
448 l &= ~(1 << gpio);
449 __raw_writel(l, reg);
450}
451
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100452static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
453{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100454 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100455 u32 l = 0;
456
457 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800458#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100459 case METHOD_MPUIO:
460 reg += OMAP_MPUIO_OUTPUT;
461 l = __raw_readl(reg);
462 if (enable)
463 l |= 1 << gpio;
464 else
465 l &= ~(1 << gpio);
466 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800467#endif
468#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100469 case METHOD_GPIO_1510:
470 reg += OMAP1510_GPIO_DATA_OUTPUT;
471 l = __raw_readl(reg);
472 if (enable)
473 l |= 1 << gpio;
474 else
475 l &= ~(1 << gpio);
476 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800477#endif
478#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100479 case METHOD_GPIO_1610:
480 if (enable)
481 reg += OMAP1610_GPIO_SET_DATAOUT;
482 else
483 reg += OMAP1610_GPIO_CLEAR_DATAOUT;
484 l = 1 << gpio;
485 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800486#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100487#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100488 case METHOD_GPIO_7XX:
489 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700490 l = __raw_readl(reg);
491 if (enable)
492 l |= 1 << gpio;
493 else
494 l &= ~(1 << gpio);
495 break;
496#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800497#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100498 case METHOD_GPIO_24XX:
499 if (enable)
500 reg += OMAP24XX_GPIO_SETDATAOUT;
501 else
502 reg += OMAP24XX_GPIO_CLEARDATAOUT;
503 l = 1 << gpio;
504 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800505#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530506#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800507 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530508 if (enable)
509 reg += OMAP4_GPIO_SETDATAOUT;
510 else
511 reg += OMAP4_GPIO_CLEARDATAOUT;
512 l = 1 << gpio;
513 break;
514#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100515 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800516 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100517 return;
518 }
519 __raw_writel(l, reg);
520}
521
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300522static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100523{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100524 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100525
526 if (check_gpio(gpio) < 0)
David Brownelle5c56ed2006-12-06 17:13:59 -0800527 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100528 reg = bank->base;
529 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800530#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100531 case METHOD_MPUIO:
532 reg += OMAP_MPUIO_INPUT_LATCH;
533 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800534#endif
535#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100536 case METHOD_GPIO_1510:
537 reg += OMAP1510_GPIO_DATA_INPUT;
538 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800539#endif
540#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100541 case METHOD_GPIO_1610:
542 reg += OMAP1610_GPIO_DATAIN;
543 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800544#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100545#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100546 case METHOD_GPIO_7XX:
547 reg += OMAP7XX_GPIO_DATA_INPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700548 break;
549#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800550#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100551 case METHOD_GPIO_24XX:
552 reg += OMAP24XX_GPIO_DATAIN;
553 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800554#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530555#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800556 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530557 reg += OMAP4_GPIO_DATAIN;
558 break;
559#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100560 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800561 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100562 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100563 return (__raw_readl(reg)
564 & (1 << get_gpio_index(gpio))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100565}
566
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300567static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
568{
569 void __iomem *reg;
570
571 if (check_gpio(gpio) < 0)
572 return -EINVAL;
573 reg = bank->base;
574
575 switch (bank->method) {
576#ifdef CONFIG_ARCH_OMAP1
577 case METHOD_MPUIO:
578 reg += OMAP_MPUIO_OUTPUT;
579 break;
580#endif
581#ifdef CONFIG_ARCH_OMAP15XX
582 case METHOD_GPIO_1510:
583 reg += OMAP1510_GPIO_DATA_OUTPUT;
584 break;
585#endif
586#ifdef CONFIG_ARCH_OMAP16XX
587 case METHOD_GPIO_1610:
588 reg += OMAP1610_GPIO_DATAOUT;
589 break;
590#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100591#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100592 case METHOD_GPIO_7XX:
593 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300594 break;
595#endif
Charulatha V9f096862010-05-14 12:05:27 -0700596#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300597 case METHOD_GPIO_24XX:
598 reg += OMAP24XX_GPIO_DATAOUT;
599 break;
600#endif
Charulatha V9f096862010-05-14 12:05:27 -0700601#ifdef CONFIG_ARCH_OMAP4
602 case METHOD_GPIO_44XX:
603 reg += OMAP4_GPIO_DATAOUT;
604 break;
605#endif
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300606 default:
607 return -EINVAL;
608 }
609
610 return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
611}
612
Tony Lindgren92105bb2005-09-07 17:20:26 +0100613#define MOD_REG_BIT(reg, bit_mask, set) \
614do { \
615 int l = __raw_readl(base + reg); \
616 if (set) l |= bit_mask; \
617 else l &= ~bit_mask; \
618 __raw_writel(l, base + reg); \
619} while(0)
620
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700621/**
622 * _set_gpio_debounce - low level gpio debounce time
623 * @bank: the gpio bank we're acting upon
624 * @gpio: the gpio number on this @gpio
625 * @debounce: debounce time to use
626 *
627 * OMAP's debounce time is in 31us steps so we need
628 * to convert and round up to the closest unit.
629 */
630static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
631 unsigned debounce)
632{
633 void __iomem *reg = bank->base;
634 u32 val;
635 u32 l;
636
637 if (debounce < 32)
638 debounce = 0x01;
639 else if (debounce > 7936)
640 debounce = 0xff;
641 else
642 debounce = (debounce / 0x1f) - 1;
643
644 l = 1 << get_gpio_index(gpio);
645
646 if (cpu_is_omap44xx())
647 reg += OMAP4_GPIO_DEBOUNCINGTIME;
648 else
649 reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
650
651 __raw_writel(debounce, reg);
652
653 reg = bank->base;
654 if (cpu_is_omap44xx())
655 reg += OMAP4_GPIO_DEBOUNCENABLE;
656 else
657 reg += OMAP24XX_GPIO_DEBOUNCE_EN;
658
659 val = __raw_readl(reg);
660
661 if (debounce) {
662 val |= l;
663 if (cpu_is_omap34xx() || cpu_is_omap44xx())
664 clk_enable(bank->dbck);
665 } else {
666 val &= ~l;
667 if (cpu_is_omap34xx() || cpu_is_omap44xx())
668 clk_disable(bank->dbck);
669 }
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300670 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700671
672 __raw_writel(val, reg);
673}
674
Tony Lindgren140455f2010-02-12 12:26:48 -0800675#ifdef CONFIG_ARCH_OMAP2PLUS
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700676static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
677 int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100678{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800679 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100680 u32 gpio_bit = 1 << gpio;
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530681 u32 val;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100682
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530683 if (cpu_is_omap44xx()) {
684 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
685 trigger & IRQ_TYPE_LEVEL_LOW);
686 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
687 trigger & IRQ_TYPE_LEVEL_HIGH);
688 MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
689 trigger & IRQ_TYPE_EDGE_RISING);
690 MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
691 trigger & IRQ_TYPE_EDGE_FALLING);
692 } else {
693 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
694 trigger & IRQ_TYPE_LEVEL_LOW);
695 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
696 trigger & IRQ_TYPE_LEVEL_HIGH);
697 MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
698 trigger & IRQ_TYPE_EDGE_RISING);
699 MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
700 trigger & IRQ_TYPE_EDGE_FALLING);
701 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800702 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530703 if (cpu_is_omap44xx()) {
704 if (trigger != 0)
705 __raw_writel(1 << gpio, bank->base+
706 OMAP4_GPIO_IRQWAKEN0);
707 else {
708 val = __raw_readl(bank->base +
709 OMAP4_GPIO_IRQWAKEN0);
710 __raw_writel(val & (~(1 << gpio)), bank->base +
711 OMAP4_GPIO_IRQWAKEN0);
712 }
713 } else {
Chunqiu Wang699117a2009-06-24 17:13:39 +0000714 /*
715 * GPIO wakeup request can only be generated on edge
716 * transitions
717 */
718 if (trigger & IRQ_TYPE_EDGE_BOTH)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530719 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700720 + OMAP24XX_GPIO_SETWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530721 else
722 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700723 + OMAP24XX_GPIO_CLEARWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530724 }
Tero Kristoa118b5f2008-12-22 14:27:12 +0200725 }
726 /* This part needs to be executed always for OMAP34xx */
727 if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
Chunqiu Wang699117a2009-06-24 17:13:39 +0000728 /*
729 * Log the edge gpio and manually trigger the IRQ
730 * after resume if the input level changes
731 * to avoid irq lost during PER RET/OFF mode
732 * Applies for omap2 non-wakeup gpio and all omap3 gpios
733 */
734 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800735 bank->enabled_non_wakeup_gpios |= gpio_bit;
736 else
737 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
738 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700739
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530740 if (cpu_is_omap44xx()) {
741 bank->level_mask =
742 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
743 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
744 } else {
745 bank->level_mask =
746 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
747 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
748 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100749}
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800750#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100751
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800752#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800753/*
754 * This only applies to chips that can't do both rising and falling edge
755 * detection at once. For all other chips, this function is a noop.
756 */
757static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
758{
759 void __iomem *reg = bank->base;
760 u32 l = 0;
761
762 switch (bank->method) {
Cory Maccarrone4318f362010-01-08 10:29:04 -0800763 case METHOD_MPUIO:
764 reg += OMAP_MPUIO_GPIO_INT_EDGE;
765 break;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800766#ifdef CONFIG_ARCH_OMAP15XX
767 case METHOD_GPIO_1510:
768 reg += OMAP1510_GPIO_INT_CONTROL;
769 break;
770#endif
771#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
772 case METHOD_GPIO_7XX:
773 reg += OMAP7XX_GPIO_INT_CONTROL;
774 break;
775#endif
776 default:
777 return;
778 }
779
780 l = __raw_readl(reg);
781 if ((l >> gpio) & 1)
782 l &= ~(1 << gpio);
783 else
784 l |= 1 << gpio;
785
786 __raw_writel(l, reg);
787}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800788#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800789
Tony Lindgren92105bb2005-09-07 17:20:26 +0100790static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
791{
792 void __iomem *reg = bank->base;
793 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100794
795 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800796#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100797 case METHOD_MPUIO:
798 reg += OMAP_MPUIO_GPIO_INT_EDGE;
799 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000800 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800801 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100802 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100803 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100804 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100805 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100806 else
807 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100808 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800809#endif
810#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100811 case METHOD_GPIO_1510:
812 reg += OMAP1510_GPIO_INT_CONTROL;
813 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000814 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800815 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100816 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100817 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100818 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100819 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100820 else
821 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100822 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800823#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800824#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100825 case METHOD_GPIO_1610:
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100826 if (gpio & 0x08)
827 reg += OMAP1610_GPIO_EDGE_CTRL2;
828 else
829 reg += OMAP1610_GPIO_EDGE_CTRL1;
830 gpio &= 0x07;
831 l = __raw_readl(reg);
832 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100833 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100834 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100835 if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100836 l |= 1 << (gpio << 1);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800837 if (trigger)
838 /* Enable wake-up during idle for dynamic tick */
839 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
840 else
841 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100842 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800843#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100844#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100845 case METHOD_GPIO_7XX:
846 reg += OMAP7XX_GPIO_INT_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700847 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000848 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800849 bank->toggle_mask |= 1 << gpio;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700850 if (trigger & IRQ_TYPE_EDGE_RISING)
851 l |= 1 << gpio;
852 else if (trigger & IRQ_TYPE_EDGE_FALLING)
853 l &= ~(1 << gpio);
854 else
855 goto bad;
856 break;
857#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800858#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren92105bb2005-09-07 17:20:26 +0100859 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800860 case METHOD_GPIO_44XX:
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800861 set_24xx_gpio_triggering(bank, gpio, trigger);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100862 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800863#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100864 default:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100865 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100866 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100867 __raw_writel(l, reg);
868 return 0;
869bad:
870 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100871}
872
Tony Lindgren92105bb2005-09-07 17:20:26 +0100873static int gpio_irq_type(unsigned irq, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100874{
875 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100876 unsigned gpio;
877 int retval;
David Brownella6472532008-03-03 04:33:30 -0800878 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100879
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800880 if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100881 gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
882 else
883 gpio = irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100884
885 if (check_gpio(gpio) < 0)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100886 return -EINVAL;
887
David Brownelle5c56ed2006-12-06 17:13:59 -0800888 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100889 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800890
891 /* OMAP1 allows only only edge triggering */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800892 if (!cpu_class_is_omap2()
David Brownelle5c56ed2006-12-06 17:13:59 -0800893 && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100894 return -EINVAL;
895
David Brownell58781012006-12-06 17:14:10 -0800896 bank = get_irq_chip_data(irq);
David Brownella6472532008-03-03 04:33:30 -0800897 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100898 retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
David Brownellb9772a22006-12-06 17:13:53 -0800899 if (retval == 0) {
900 irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
901 irq_desc[irq].status |= type;
902 }
David Brownella6472532008-03-03 04:33:30 -0800903 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800904
905 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
906 __set_irq_handler_unlocked(irq, handle_level_irq);
907 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
908 __set_irq_handler_unlocked(irq, handle_edge_irq);
909
Tony Lindgren92105bb2005-09-07 17:20:26 +0100910 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100911}
912
913static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
914{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100915 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100916
917 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800918#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100919 case METHOD_MPUIO:
920 /* MPUIO irqstatus is reset by reading the status register,
921 * so do nothing here */
922 return;
David Brownelle5c56ed2006-12-06 17:13:59 -0800923#endif
924#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100925 case METHOD_GPIO_1510:
926 reg += OMAP1510_GPIO_INT_STATUS;
927 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800928#endif
929#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100930 case METHOD_GPIO_1610:
931 reg += OMAP1610_GPIO_IRQSTATUS1;
932 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800933#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100934#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100935 case METHOD_GPIO_7XX:
936 reg += OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700937 break;
938#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800939#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100940 case METHOD_GPIO_24XX:
941 reg += OMAP24XX_GPIO_IRQSTATUS1;
942 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800943#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530944#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800945 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530946 reg += OMAP4_GPIO_IRQSTATUS0;
947 break;
948#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100949 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800950 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100951 return;
952 }
953 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300954
955 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800956 if (cpu_is_omap24xx() || cpu_is_omap34xx())
957 reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
958 else if (cpu_is_omap44xx())
959 reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
960
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530961 if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
Roger Quadrosbedfd152009-04-23 11:10:50 -0700962 __raw_writel(gpio_mask, reg);
963
964 /* Flush posted write for the irq status to avoid spurious interrupts */
965 __raw_readl(reg);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530966 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100967}
968
969static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
970{
971 _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
972}
973
Imre Deakea6dedd2006-06-26 16:16:00 -0700974static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
975{
976 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700977 int inv = 0;
978 u32 l;
979 u32 mask;
Imre Deakea6dedd2006-06-26 16:16:00 -0700980
981 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800982#ifdef CONFIG_ARCH_OMAP1
Imre Deakea6dedd2006-06-26 16:16:00 -0700983 case METHOD_MPUIO:
984 reg += OMAP_MPUIO_GPIO_MASKIT;
Imre Deak99c47702006-06-26 16:16:07 -0700985 mask = 0xffff;
986 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700987 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800988#endif
989#ifdef CONFIG_ARCH_OMAP15XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700990 case METHOD_GPIO_1510:
991 reg += OMAP1510_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700992 mask = 0xffff;
993 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700994 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800995#endif
996#ifdef CONFIG_ARCH_OMAP16XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700997 case METHOD_GPIO_1610:
998 reg += OMAP1610_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700999 mask = 0xffff;
Imre Deakea6dedd2006-06-26 16:16:00 -07001000 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001001#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001002#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001003 case METHOD_GPIO_7XX:
1004 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001005 mask = 0xffffffff;
1006 inv = 1;
1007 break;
1008#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001009#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Imre Deakea6dedd2006-06-26 16:16:00 -07001010 case METHOD_GPIO_24XX:
1011 reg += OMAP24XX_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -07001012 mask = 0xffffffff;
Imre Deakea6dedd2006-06-26 16:16:00 -07001013 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001014#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301015#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001016 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301017 reg += OMAP4_GPIO_IRQSTATUSSET0;
1018 mask = 0xffffffff;
1019 break;
1020#endif
Imre Deakea6dedd2006-06-26 16:16:00 -07001021 default:
David Brownelle5c56ed2006-12-06 17:13:59 -08001022 WARN_ON(1);
Imre Deakea6dedd2006-06-26 16:16:00 -07001023 return 0;
1024 }
1025
Imre Deak99c47702006-06-26 16:16:07 -07001026 l = __raw_readl(reg);
1027 if (inv)
1028 l = ~l;
1029 l &= mask;
1030 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -07001031}
1032
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001033static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
1034{
Tony Lindgren92105bb2005-09-07 17:20:26 +01001035 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001036 u32 l;
1037
1038 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001039#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001040 case METHOD_MPUIO:
1041 reg += OMAP_MPUIO_GPIO_MASKIT;
1042 l = __raw_readl(reg);
1043 if (enable)
1044 l &= ~(gpio_mask);
1045 else
1046 l |= gpio_mask;
1047 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001048#endif
1049#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001050 case METHOD_GPIO_1510:
1051 reg += OMAP1510_GPIO_INT_MASK;
1052 l = __raw_readl(reg);
1053 if (enable)
1054 l &= ~(gpio_mask);
1055 else
1056 l |= gpio_mask;
1057 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001058#endif
1059#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001060 case METHOD_GPIO_1610:
1061 if (enable)
1062 reg += OMAP1610_GPIO_SET_IRQENABLE1;
1063 else
1064 reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
1065 l = gpio_mask;
1066 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001067#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001068#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001069 case METHOD_GPIO_7XX:
1070 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001071 l = __raw_readl(reg);
1072 if (enable)
1073 l &= ~(gpio_mask);
1074 else
1075 l |= gpio_mask;
1076 break;
1077#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001078#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001079 case METHOD_GPIO_24XX:
1080 if (enable)
1081 reg += OMAP24XX_GPIO_SETIRQENABLE1;
1082 else
1083 reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
1084 l = gpio_mask;
1085 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001086#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301087#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001088 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301089 if (enable)
1090 reg += OMAP4_GPIO_IRQSTATUSSET0;
1091 else
1092 reg += OMAP4_GPIO_IRQSTATUSCLR0;
1093 l = gpio_mask;
1094 break;
1095#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001096 default:
David Brownelle5c56ed2006-12-06 17:13:59 -08001097 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001098 return;
1099 }
1100 __raw_writel(l, reg);
1101}
1102
1103static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
1104{
1105 _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
1106}
1107
Tony Lindgren92105bb2005-09-07 17:20:26 +01001108/*
1109 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
1110 * 1510 does not seem to have a wake-up register. If JTAG is connected
1111 * to the target, system will wake up always on GPIO events. While
1112 * system is running all registered GPIO interrupts need to have wake-up
1113 * enabled. When system is suspended, only selected GPIO interrupts need
1114 * to have wake-up enabled.
1115 */
1116static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
1117{
Tony Lindgren4cc64202010-01-08 10:29:05 -08001118 unsigned long uninitialized_var(flags);
David Brownella6472532008-03-03 04:33:30 -08001119
Tony Lindgren92105bb2005-09-07 17:20:26 +01001120 switch (bank->method) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001121#ifdef CONFIG_ARCH_OMAP16XX
David Brownell11a78b72006-12-06 17:14:11 -08001122 case METHOD_MPUIO:
Tony Lindgren92105bb2005-09-07 17:20:26 +01001123 case METHOD_GPIO_1610:
David Brownella6472532008-03-03 04:33:30 -08001124 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001125 if (enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001126 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001127 else
Tony Lindgren92105bb2005-09-07 17:20:26 +01001128 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -08001129 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001130 return 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001131#endif
Tony Lindgren140455f2010-02-12 12:26:48 -08001132#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001133 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001134 case METHOD_GPIO_44XX:
David Brownell11a78b72006-12-06 17:14:11 -08001135 if (bank->non_wakeup_gpios & (1 << gpio)) {
1136 printk(KERN_ERR "Unable to modify wakeup on "
1137 "non-wakeup GPIO%d\n",
1138 (bank - gpio_bank) * 32 + gpio);
1139 return -EINVAL;
1140 }
David Brownella6472532008-03-03 04:33:30 -08001141 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001142 if (enable)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001143 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001144 else
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001145 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -08001146 spin_unlock_irqrestore(&bank->lock, flags);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001147 return 0;
1148#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001149 default:
1150 printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
1151 bank->method);
1152 return -EINVAL;
1153 }
1154}
1155
Tony Lindgren4196dd62006-09-25 12:41:38 +03001156static void _reset_gpio(struct gpio_bank *bank, int gpio)
1157{
1158 _set_gpio_direction(bank, get_gpio_index(gpio), 1);
1159 _set_gpio_irqenable(bank, gpio, 0);
1160 _clear_gpio_irqstatus(bank, gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +01001161 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001162}
1163
Tony Lindgren92105bb2005-09-07 17:20:26 +01001164/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
1165static int gpio_wake_enable(unsigned int irq, unsigned int enable)
1166{
1167 unsigned int gpio = irq - IH_GPIO_BASE;
1168 struct gpio_bank *bank;
1169 int retval;
1170
1171 if (check_gpio(gpio) < 0)
1172 return -ENODEV;
David Brownell58781012006-12-06 17:14:10 -08001173 bank = get_irq_chip_data(irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001174 retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001175
1176 return retval;
1177}
1178
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001179static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001180{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001181 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001182 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001183
David Brownella6472532008-03-03 04:33:30 -08001184 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001185
Tony Lindgren4196dd62006-09-25 12:41:38 +03001186 /* Set trigger to none. You need to enable the desired trigger with
1187 * request_irq() or set_irq_type().
1188 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001189 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001190
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001191#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001192 if (bank->method == METHOD_GPIO_1510) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001193 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001194
Tony Lindgren92105bb2005-09-07 17:20:26 +01001195 /* Claim the pin for MPU */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001196 reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001197 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001198 }
1199#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001200 if (!cpu_class_is_omap1()) {
1201 if (!bank->mod_usage) {
Charulatha V9f096862010-05-14 12:05:27 -07001202 void __iomem *reg = bank->base;
Charulatha V058af1e2009-11-22 10:11:25 -08001203 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -07001204
1205 if (cpu_is_omap24xx() || cpu_is_omap34xx())
1206 reg += OMAP24XX_GPIO_CTRL;
1207 else if (cpu_is_omap44xx())
1208 reg += OMAP4_GPIO_CTRL;
1209 ctrl = __raw_readl(reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001210 /* Module is enabled, clocks are not gated */
Charulatha V9f096862010-05-14 12:05:27 -07001211 ctrl &= 0xFFFFFFFE;
1212 __raw_writel(ctrl, reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001213 }
1214 bank->mod_usage |= 1 << offset;
1215 }
David Brownella6472532008-03-03 04:33:30 -08001216 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001217
1218 return 0;
1219}
1220
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001221static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001222{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001223 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001224 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001225
David Brownella6472532008-03-03 04:33:30 -08001226 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001227#ifdef CONFIG_ARCH_OMAP16XX
1228 if (bank->method == METHOD_GPIO_1610) {
1229 /* Disable wake-up during idle for dynamic tick */
1230 void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001231 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001232 }
1233#endif
Charulatha V9f096862010-05-14 12:05:27 -07001234#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1235 if (bank->method == METHOD_GPIO_24XX) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001236 /* Disable wake-up during idle for dynamic tick */
1237 void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001238 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001239 }
1240#endif
Charulatha V9f096862010-05-14 12:05:27 -07001241#ifdef CONFIG_ARCH_OMAP4
1242 if (bank->method == METHOD_GPIO_44XX) {
1243 /* Disable wake-up during idle for dynamic tick */
1244 void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
1245 __raw_writel(1 << offset, reg);
1246 }
1247#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001248 if (!cpu_class_is_omap1()) {
1249 bank->mod_usage &= ~(1 << offset);
1250 if (!bank->mod_usage) {
Charulatha V9f096862010-05-14 12:05:27 -07001251 void __iomem *reg = bank->base;
Charulatha V058af1e2009-11-22 10:11:25 -08001252 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -07001253
1254 if (cpu_is_omap24xx() || cpu_is_omap34xx())
1255 reg += OMAP24XX_GPIO_CTRL;
1256 else if (cpu_is_omap44xx())
1257 reg += OMAP4_GPIO_CTRL;
1258 ctrl = __raw_readl(reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001259 /* Module is disabled, clocks are gated */
1260 ctrl |= 1;
Charulatha V9f096862010-05-14 12:05:27 -07001261 __raw_writel(ctrl, reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001262 }
1263 }
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001264 _reset_gpio(bank, bank->chip.base + offset);
David Brownella6472532008-03-03 04:33:30 -08001265 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001266}
1267
1268/*
1269 * We need to unmask the GPIO bank interrupt as soon as possible to
1270 * avoid missing GPIO interrupts for other lines in the bank.
1271 * Then we need to mask-read-clear-unmask the triggered GPIO lines
1272 * in the bank to avoid missing nested interrupts for a GPIO line.
1273 * If we wait to unmask individual GPIO lines in the bank after the
1274 * line's interrupt handler has been run, we may miss some nested
1275 * interrupts.
1276 */
Russell King10dd5ce2006-11-23 11:41:32 +00001277static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001278{
Tony Lindgren92105bb2005-09-07 17:20:26 +01001279 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001280 u32 isr;
Cory Maccarrone4318f362010-01-08 10:29:04 -08001281 unsigned int gpio_irq, gpio_index;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001282 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -07001283 u32 retrigger = 0;
1284 int unmasked = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001285
1286 desc->chip->ack(irq);
1287
Thomas Gleixner418ca1f2006-07-01 22:32:41 +01001288 bank = get_irq_data(irq);
David Brownelle5c56ed2006-12-06 17:13:59 -08001289#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001290 if (bank->method == METHOD_MPUIO)
1291 isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
David Brownelle5c56ed2006-12-06 17:13:59 -08001292#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001293#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001294 if (bank->method == METHOD_GPIO_1510)
1295 isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
1296#endif
1297#if defined(CONFIG_ARCH_OMAP16XX)
1298 if (bank->method == METHOD_GPIO_1610)
1299 isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
1300#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001301#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001302 if (bank->method == METHOD_GPIO_7XX)
1303 isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001304#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001305#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001306 if (bank->method == METHOD_GPIO_24XX)
1307 isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1308#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301309#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001310 if (bank->method == METHOD_GPIO_44XX)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301311 isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1312#endif
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -08001313
1314 if (WARN_ON(!isr_reg))
1315 goto exit;
1316
Tony Lindgren92105bb2005-09-07 17:20:26 +01001317 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +01001318 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -07001319 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001320
Imre Deakea6dedd2006-06-26 16:16:00 -07001321 enabled = _get_gpio_irqbank_mask(bank);
1322 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001323
1324 if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
1325 isr &= 0x0000ffff;
1326
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001327 if (cpu_class_is_omap2()) {
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001328 level_mask = bank->level_mask & enabled;
Imre Deakea6dedd2006-06-26 16:16:00 -07001329 }
Tony Lindgren6e60e792006-04-02 17:46:23 +01001330
1331 /* clear edge sensitive interrupts before handler(s) are
1332 called so that we don't miss any interrupt occurred while
1333 executing them */
1334 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
1335 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
1336 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
1337
1338 /* if there is only edge sensitive GPIO pin interrupts
1339 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -07001340 if (!level_mask && !unmasked) {
1341 unmasked = 1;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001342 desc->chip->unmask(irq);
Imre Deakea6dedd2006-06-26 16:16:00 -07001343 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001344
Imre Deakea6dedd2006-06-26 16:16:00 -07001345 isr |= retrigger;
1346 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001347 if (!isr)
1348 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001349
Tony Lindgren92105bb2005-09-07 17:20:26 +01001350 gpio_irq = bank->virtual_irq_start;
1351 for (; isr != 0; isr >>= 1, gpio_irq++) {
Cory Maccarrone4318f362010-01-08 10:29:04 -08001352 gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
1353
Tony Lindgren92105bb2005-09-07 17:20:26 +01001354 if (!(isr & 1))
1355 continue;
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001356
Cory Maccarrone4318f362010-01-08 10:29:04 -08001357#ifdef CONFIG_ARCH_OMAP1
1358 /*
1359 * Some chips can't respond to both rising and falling
1360 * at the same time. If this irq was requested with
1361 * both flags, we need to flip the ICR data for the IRQ
1362 * to respond to the IRQ for the opposite direction.
1363 * This will be indicated in the bank toggle_mask.
1364 */
1365 if (bank->toggle_mask & (1 << gpio_index))
1366 _toggle_gpio_edge_triggering(bank, gpio_index);
1367#endif
1368
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +01001369 generic_handle_irq(gpio_irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001370 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001371 }
Imre Deakea6dedd2006-06-26 16:16:00 -07001372 /* if bank has any level sensitive GPIO pin interrupt
1373 configured, we must unmask the bank interrupt only after
1374 handler(s) are executed in order to avoid spurious bank
1375 interrupt */
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -08001376exit:
Imre Deakea6dedd2006-06-26 16:16:00 -07001377 if (!unmasked)
1378 desc->chip->unmask(irq);
1379
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001380}
1381
Tony Lindgren4196dd62006-09-25 12:41:38 +03001382static void gpio_irq_shutdown(unsigned int irq)
1383{
1384 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001385 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001386
1387 _reset_gpio(bank, gpio);
1388}
1389
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001390static void gpio_ack_irq(unsigned int irq)
1391{
1392 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001393 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001394
1395 _clear_gpio_irqstatus(bank, gpio);
1396}
1397
1398static void gpio_mask_irq(unsigned int irq)
1399{
1400 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001401 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001402
1403 _set_gpio_irqenable(bank, gpio, 0);
Kevin Hilman55b60192009-06-04 15:57:10 -07001404 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001405}
1406
1407static void gpio_unmask_irq(unsigned int irq)
1408{
1409 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001410 struct gpio_bank *bank = get_irq_chip_data(irq);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001411 unsigned int irq_mask = 1 << get_gpio_index(gpio);
Kevin Hilman55b60192009-06-04 15:57:10 -07001412 struct irq_desc *desc = irq_to_desc(irq);
1413 u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
1414
1415 if (trigger)
1416 _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001417
1418 /* For level-triggered GPIOs, the clearing must be done after
1419 * the HW source is cleared, thus after the handler has run */
1420 if (bank->level_mask & irq_mask) {
1421 _set_gpio_irqenable(bank, gpio, 0);
1422 _clear_gpio_irqstatus(bank, gpio);
1423 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001424
Kevin Hilman4de8c752008-01-16 21:56:14 -08001425 _set_gpio_irqenable(bank, gpio, 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001426}
1427
David Brownelle5c56ed2006-12-06 17:13:59 -08001428static struct irq_chip gpio_irq_chip = {
1429 .name = "GPIO",
1430 .shutdown = gpio_irq_shutdown,
1431 .ack = gpio_ack_irq,
1432 .mask = gpio_mask_irq,
1433 .unmask = gpio_unmask_irq,
1434 .set_type = gpio_irq_type,
1435 .set_wake = gpio_wake_enable,
1436};
1437
1438/*---------------------------------------------------------------------*/
1439
1440#ifdef CONFIG_ARCH_OMAP1
1441
1442/* MPUIO uses the always-on 32k clock */
1443
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001444static void mpuio_ack_irq(unsigned int irq)
1445{
1446 /* The ISR is reset automatically, so do nothing here. */
1447}
1448
1449static void mpuio_mask_irq(unsigned int irq)
1450{
1451 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001452 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001453
1454 _set_gpio_irqenable(bank, gpio, 0);
1455}
1456
1457static void mpuio_unmask_irq(unsigned int irq)
1458{
1459 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001460 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001461
1462 _set_gpio_irqenable(bank, gpio, 1);
1463}
1464
David Brownelle5c56ed2006-12-06 17:13:59 -08001465static struct irq_chip mpuio_irq_chip = {
1466 .name = "MPUIO",
1467 .ack = mpuio_ack_irq,
1468 .mask = mpuio_mask_irq,
1469 .unmask = mpuio_unmask_irq,
Tony Lindgren92105bb2005-09-07 17:20:26 +01001470 .set_type = gpio_irq_type,
David Brownell11a78b72006-12-06 17:14:11 -08001471#ifdef CONFIG_ARCH_OMAP16XX
1472 /* REVISIT: assuming only 16xx supports MPUIO wake events */
1473 .set_wake = gpio_wake_enable,
1474#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001475};
1476
David Brownelle5c56ed2006-12-06 17:13:59 -08001477
1478#define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
1479
David Brownell11a78b72006-12-06 17:14:11 -08001480
1481#ifdef CONFIG_ARCH_OMAP16XX
1482
1483#include <linux/platform_device.h>
1484
Magnus Damm79ee0312009-07-08 13:22:04 +02001485static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001486{
Magnus Damm79ee0312009-07-08 13:22:04 +02001487 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001488 struct gpio_bank *bank = platform_get_drvdata(pdev);
1489 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
David Brownella6472532008-03-03 04:33:30 -08001490 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001491
David Brownella6472532008-03-03 04:33:30 -08001492 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001493 bank->saved_wakeup = __raw_readl(mask_reg);
1494 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001495 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001496
1497 return 0;
1498}
1499
Magnus Damm79ee0312009-07-08 13:22:04 +02001500static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001501{
Magnus Damm79ee0312009-07-08 13:22:04 +02001502 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001503 struct gpio_bank *bank = platform_get_drvdata(pdev);
1504 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
David Brownella6472532008-03-03 04:33:30 -08001505 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001506
David Brownella6472532008-03-03 04:33:30 -08001507 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001508 __raw_writel(bank->saved_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001509 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001510
1511 return 0;
1512}
1513
Alexey Dobriyan47145212009-12-14 18:00:08 -08001514static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +02001515 .suspend_noirq = omap_mpuio_suspend_noirq,
1516 .resume_noirq = omap_mpuio_resume_noirq,
1517};
1518
David Brownell11a78b72006-12-06 17:14:11 -08001519/* use platform_driver for this, now that there's no longer any
1520 * point to sys_device (other than not disturbing old code).
1521 */
1522static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -08001523 .driver = {
1524 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +02001525 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -08001526 },
1527};
1528
1529static struct platform_device omap_mpuio_device = {
1530 .name = "mpuio",
1531 .id = -1,
1532 .dev = {
1533 .driver = &omap_mpuio_driver.driver,
1534 }
1535 /* could list the /proc/iomem resources */
1536};
1537
1538static inline void mpuio_init(void)
1539{
David Brownellfcf126d2007-04-02 12:46:47 -07001540 platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
1541
David Brownell11a78b72006-12-06 17:14:11 -08001542 if (platform_driver_register(&omap_mpuio_driver) == 0)
1543 (void) platform_device_register(&omap_mpuio_device);
1544}
1545
1546#else
1547static inline void mpuio_init(void) {}
1548#endif /* 16xx */
1549
David Brownelle5c56ed2006-12-06 17:13:59 -08001550#else
1551
1552extern struct irq_chip mpuio_irq_chip;
1553
1554#define bank_is_mpuio(bank) 0
David Brownell11a78b72006-12-06 17:14:11 -08001555static inline void mpuio_init(void) {}
David Brownelle5c56ed2006-12-06 17:13:59 -08001556
1557#endif
1558
1559/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001560
David Brownell52e31342008-03-03 12:43:23 -08001561/* REVISIT these are stupid implementations! replace by ones that
1562 * don't switch on METHOD_* and which mostly avoid spinlocks
1563 */
1564
1565static int gpio_input(struct gpio_chip *chip, unsigned offset)
1566{
1567 struct gpio_bank *bank;
1568 unsigned long flags;
1569
1570 bank = container_of(chip, struct gpio_bank, chip);
1571 spin_lock_irqsave(&bank->lock, flags);
1572 _set_gpio_direction(bank, offset, 1);
1573 spin_unlock_irqrestore(&bank->lock, flags);
1574 return 0;
1575}
1576
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001577static int gpio_is_input(struct gpio_bank *bank, int mask)
1578{
1579 void __iomem *reg = bank->base;
1580
1581 switch (bank->method) {
1582 case METHOD_MPUIO:
1583 reg += OMAP_MPUIO_IO_CNTL;
1584 break;
1585 case METHOD_GPIO_1510:
1586 reg += OMAP1510_GPIO_DIR_CONTROL;
1587 break;
1588 case METHOD_GPIO_1610:
1589 reg += OMAP1610_GPIO_DIRECTION;
1590 break;
Alistair Buxton7c006922009-09-22 10:02:58 +01001591 case METHOD_GPIO_7XX:
1592 reg += OMAP7XX_GPIO_DIR_CONTROL;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001593 break;
1594 case METHOD_GPIO_24XX:
1595 reg += OMAP24XX_GPIO_OE;
1596 break;
Charulatha V9f096862010-05-14 12:05:27 -07001597 case METHOD_GPIO_44XX:
1598 reg += OMAP4_GPIO_OE;
1599 break;
1600 default:
1601 WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
1602 return -EINVAL;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001603 }
1604 return __raw_readl(reg) & mask;
1605}
1606
David Brownell52e31342008-03-03 12:43:23 -08001607static int gpio_get(struct gpio_chip *chip, unsigned offset)
1608{
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001609 struct gpio_bank *bank;
1610 void __iomem *reg;
1611 int gpio;
1612 u32 mask;
1613
1614 gpio = chip->base + offset;
1615 bank = get_gpio_bank(gpio);
1616 reg = bank->base;
1617 mask = 1 << get_gpio_index(gpio);
1618
1619 if (gpio_is_input(bank, mask))
1620 return _get_gpio_datain(bank, gpio);
1621 else
1622 return _get_gpio_dataout(bank, gpio);
David Brownell52e31342008-03-03 12:43:23 -08001623}
1624
1625static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
1626{
1627 struct gpio_bank *bank;
1628 unsigned long flags;
1629
1630 bank = container_of(chip, struct gpio_bank, chip);
1631 spin_lock_irqsave(&bank->lock, flags);
1632 _set_gpio_dataout(bank, offset, value);
1633 _set_gpio_direction(bank, offset, 0);
1634 spin_unlock_irqrestore(&bank->lock, flags);
1635 return 0;
1636}
1637
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001638static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
1639 unsigned debounce)
1640{
1641 struct gpio_bank *bank;
1642 unsigned long flags;
1643
1644 bank = container_of(chip, struct gpio_bank, chip);
1645 spin_lock_irqsave(&bank->lock, flags);
1646 _set_gpio_debounce(bank, offset, debounce);
1647 spin_unlock_irqrestore(&bank->lock, flags);
1648
1649 return 0;
1650}
1651
David Brownell52e31342008-03-03 12:43:23 -08001652static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1653{
1654 struct gpio_bank *bank;
1655 unsigned long flags;
1656
1657 bank = container_of(chip, struct gpio_bank, chip);
1658 spin_lock_irqsave(&bank->lock, flags);
1659 _set_gpio_dataout(bank, offset, value);
1660 spin_unlock_irqrestore(&bank->lock, flags);
1661}
1662
David Brownella007b702008-12-10 17:35:25 -08001663static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
1664{
1665 struct gpio_bank *bank;
1666
1667 bank = container_of(chip, struct gpio_bank, chip);
1668 return bank->virtual_irq_start + offset;
1669}
1670
David Brownell52e31342008-03-03 12:43:23 -08001671/*---------------------------------------------------------------------*/
1672
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001673static int initialized;
Tony Lindgren56213ca2010-02-12 12:26:46 -08001674#if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001675static struct clk * gpio_ick;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001676#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001677
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001678#if defined(CONFIG_ARCH_OMAP2)
1679static struct clk * gpio_fck;
1680#endif
1681
1682#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001683static struct clk * gpio5_ick;
1684static struct clk * gpio5_fck;
1685#endif
1686
Santosh Shilimkar44169072009-05-28 14:16:04 -07001687#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001688static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
1689#endif
1690
Tony Lindgren9a748052010-12-07 16:26:56 -08001691static void __init omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001692{
1693 u32 rev;
1694
Tony Lindgren9a748052010-12-07 16:26:56 -08001695 if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
1696 rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001697 else if (cpu_is_omap24xx() || cpu_is_omap34xx())
Tony Lindgren9a748052010-12-07 16:26:56 -08001698 rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001699 else if (cpu_is_omap44xx())
Tony Lindgren9a748052010-12-07 16:26:56 -08001700 rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001701 else
1702 return;
1703
1704 printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
1705 (rev >> 4) & 0x0f, rev & 0x0f);
1706}
1707
David Brownell8ba55c52008-02-26 11:10:50 -08001708/* This lock class tells lockdep that GPIO irqs are in a different
1709 * category than their parents, so it won't report false recursion.
1710 */
1711static struct lock_class_key gpio_lock_class;
1712
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001713static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
1714{
1715 if (cpu_class_is_omap2()) {
1716 if (cpu_is_omap44xx()) {
1717 __raw_writel(0xffffffff, bank->base +
1718 OMAP4_GPIO_IRQSTATUSCLR0);
1719 __raw_writel(0x00000000, bank->base +
1720 OMAP4_GPIO_DEBOUNCENABLE);
1721 /* Initialize interface clk ungated, module enabled */
1722 __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
1723 } else if (cpu_is_omap34xx()) {
1724 __raw_writel(0x00000000, bank->base +
1725 OMAP24XX_GPIO_IRQENABLE1);
1726 __raw_writel(0xffffffff, bank->base +
1727 OMAP24XX_GPIO_IRQSTATUS1);
1728 __raw_writel(0x00000000, bank->base +
1729 OMAP24XX_GPIO_DEBOUNCE_EN);
1730
1731 /* Initialize interface clk ungated, module enabled */
1732 __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1733 } else if (cpu_is_omap24xx()) {
1734 static const u32 non_wakeup_gpios[] = {
1735 0xe203ffc0, 0x08700040
1736 };
1737 if (id < ARRAY_SIZE(non_wakeup_gpios))
1738 bank->non_wakeup_gpios = non_wakeup_gpios[id];
1739 }
1740 } else if (cpu_class_is_omap1()) {
1741 if (bank_is_mpuio(bank))
1742 __raw_writew(0xffff, bank->base
1743 + OMAP_MPUIO_GPIO_MASKIT);
1744 if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1745 __raw_writew(0xffff, bank->base
1746 + OMAP1510_GPIO_INT_MASK);
1747 __raw_writew(0x0000, bank->base
1748 + OMAP1510_GPIO_INT_STATUS);
1749 }
1750 if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1751 __raw_writew(0x0000, bank->base
1752 + OMAP1610_GPIO_IRQENABLE1);
1753 __raw_writew(0xffff, bank->base
1754 + OMAP1610_GPIO_IRQSTATUS1);
1755 __raw_writew(0x0014, bank->base
1756 + OMAP1610_GPIO_SYSCONFIG);
1757
1758 /*
1759 * Enable system clock for GPIO module.
1760 * The CAM_CLK_CTRL *is* really the right place.
1761 */
1762 omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
1763 ULPD_CAM_CLK_CTRL);
1764 }
1765 if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
1766 __raw_writel(0xffffffff, bank->base
1767 + OMAP7XX_GPIO_INT_MASK);
1768 __raw_writel(0x00000000, bank->base
1769 + OMAP7XX_GPIO_INT_STATUS);
1770 }
1771 }
1772}
1773
1774static void __init omap_gpio_chip_init(struct gpio_bank *bank)
1775{
1776 int j, bank_width = 16;
1777 static int gpio;
1778
1779 if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX)
1780 bank_width = 32; /* 7xx has 32-bit GPIOs */
1781
1782 if ((bank->method == METHOD_GPIO_24XX) ||
1783 (bank->method == METHOD_GPIO_44XX))
1784 bank_width = 32;
1785
1786 bank->mod_usage = 0;
1787 /*
1788 * REVISIT eventually switch from OMAP-specific gpio structs
1789 * over to the generic ones
1790 */
1791 bank->chip.request = omap_gpio_request;
1792 bank->chip.free = omap_gpio_free;
1793 bank->chip.direction_input = gpio_input;
1794 bank->chip.get = gpio_get;
1795 bank->chip.direction_output = gpio_output;
1796 bank->chip.set_debounce = gpio_debounce;
1797 bank->chip.set = gpio_set;
1798 bank->chip.to_irq = gpio_2irq;
1799 if (bank_is_mpuio(bank)) {
1800 bank->chip.label = "mpuio";
1801#ifdef CONFIG_ARCH_OMAP16XX
1802 bank->chip.dev = &omap_mpuio_device.dev;
1803#endif
1804 bank->chip.base = OMAP_MPUIO(0);
1805 } else {
1806 bank->chip.label = "gpio";
1807 bank->chip.base = gpio;
1808 gpio += bank_width;
1809 }
1810 bank->chip.ngpio = bank_width;
1811
1812 gpiochip_add(&bank->chip);
1813
1814 for (j = bank->virtual_irq_start;
1815 j < bank->virtual_irq_start + bank_width; j++) {
1816 lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1817 set_irq_chip_data(j, bank);
1818 if (bank_is_mpuio(bank))
1819 set_irq_chip(j, &mpuio_irq_chip);
1820 else
1821 set_irq_chip(j, &gpio_irq_chip);
1822 set_irq_handler(j, handle_simple_irq);
1823 set_irq_flags(j, IRQF_VALID);
1824 }
1825 set_irq_chained_handler(bank->irq, gpio_irq_handler);
1826 set_irq_data(bank->irq, bank);
1827}
1828
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001829static int __init _omap_gpio_init(void)
1830{
1831 int i;
1832 struct gpio_bank *bank;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001833 int bank_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001834 char clk_name[11];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001835
1836 initialized = 1;
1837
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001838#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren6e60e792006-04-02 17:46:23 +01001839 if (cpu_is_omap15xx()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001840 gpio_ick = clk_get(NULL, "arm_gpio_ck");
1841 if (IS_ERR(gpio_ick))
Tony Lindgren92105bb2005-09-07 17:20:26 +01001842 printk("Could not get arm_gpio_ck\n");
1843 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001844 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001845 }
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001846#endif
1847#if defined(CONFIG_ARCH_OMAP2)
1848 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001849 gpio_ick = clk_get(NULL, "gpios_ick");
1850 if (IS_ERR(gpio_ick))
1851 printk("Could not get gpios_ick\n");
1852 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001853 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001854 gpio_fck = clk_get(NULL, "gpios_fck");
Komal Shah1630b522006-09-25 12:51:08 +03001855 if (IS_ERR(gpio_fck))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001856 printk("Could not get gpios_fck\n");
1857 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001858 clk_enable(gpio_fck);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001859
1860 /*
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001861 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001862 */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001863#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001864 if (cpu_is_omap2430()) {
1865 gpio5_ick = clk_get(NULL, "gpio5_ick");
1866 if (IS_ERR(gpio5_ick))
1867 printk("Could not get gpio5_ick\n");
1868 else
1869 clk_enable(gpio5_ick);
1870 gpio5_fck = clk_get(NULL, "gpio5_fck");
1871 if (IS_ERR(gpio5_fck))
1872 printk("Could not get gpio5_fck\n");
1873 else
1874 clk_enable(gpio5_fck);
1875 }
1876#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001877 }
1878#endif
1879
Santosh Shilimkar44169072009-05-28 14:16:04 -07001880#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
1881 if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001882 for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
1883 sprintf(clk_name, "gpio%d_ick", i + 1);
1884 gpio_iclks[i] = clk_get(NULL, clk_name);
1885 if (IS_ERR(gpio_iclks[i]))
1886 printk(KERN_ERR "Could not get %s\n", clk_name);
1887 else
1888 clk_enable(gpio_iclks[i]);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001889 }
1890 }
1891#endif
1892
Tony Lindgren92105bb2005-09-07 17:20:26 +01001893
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001894#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren6e60e792006-04-02 17:46:23 +01001895 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001896 gpio_bank_count = 2;
1897 gpio_bank = gpio_bank_1510;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001898 bank_size = SZ_2K;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001899 }
1900#endif
1901#if defined(CONFIG_ARCH_OMAP16XX)
1902 if (cpu_is_omap16xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001903 gpio_bank_count = 5;
1904 gpio_bank = gpio_bank_1610;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001905 bank_size = SZ_2K;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001906 }
1907#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001908#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1909 if (cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001910 gpio_bank_count = 7;
Alistair Buxton7c006922009-09-22 10:02:58 +01001911 gpio_bank = gpio_bank_7xx;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001912 bank_size = SZ_2K;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001913 }
1914#endif
Tony Lindgren088ef952010-02-12 12:26:47 -08001915#ifdef CONFIG_ARCH_OMAP2
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001916 if (cpu_is_omap242x()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001917 gpio_bank_count = 4;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001918 gpio_bank = gpio_bank_242x;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001919 }
1920 if (cpu_is_omap243x()) {
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001921 gpio_bank_count = 5;
1922 gpio_bank = gpio_bank_243x;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001923 }
1924#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001925#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001926 if (cpu_is_omap34xx()) {
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001927 gpio_bank_count = OMAP34XX_NR_GPIOS;
1928 gpio_bank = gpio_bank_34xx;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001929 }
1930#endif
Santosh Shilimkar44169072009-05-28 14:16:04 -07001931#ifdef CONFIG_ARCH_OMAP4
1932 if (cpu_is_omap44xx()) {
Santosh Shilimkar44169072009-05-28 14:16:04 -07001933 gpio_bank_count = OMAP34XX_NR_GPIOS;
1934 gpio_bank = gpio_bank_44xx;
Santosh Shilimkar44169072009-05-28 14:16:04 -07001935 }
1936#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001937 for (i = 0; i < gpio_bank_count; i++) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001938
1939 bank = &gpio_bank[i];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001940 spin_lock_init(&bank->lock);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001941
1942 /* Static mapping, never released */
1943 bank->base = ioremap(bank->pbase, bank_size);
1944 if (!bank->base) {
1945 printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
1946 continue;
1947 }
1948
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001949 omap_gpio_mod_init(bank, i);
1950 omap_gpio_chip_init(bank);
Jouni Hogander89db9482008-12-10 17:35:24 -08001951
Santosh Shilimkar44169072009-05-28 14:16:04 -07001952 if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
Jouni Hogander89db9482008-12-10 17:35:24 -08001953 sprintf(clk_name, "gpio%d_dbck", i + 1);
1954 bank->dbck = clk_get(NULL, clk_name);
1955 if (IS_ERR(bank->dbck))
1956 printk(KERN_ERR "Could not get %s\n", clk_name);
1957 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001958 }
1959
Tony Lindgren9a748052010-12-07 16:26:56 -08001960 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001961
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001962 return 0;
1963}
1964
Tony Lindgren140455f2010-02-12 12:26:48 -08001965#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001966static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
1967{
1968 int i;
1969
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001970 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001971 return 0;
1972
1973 for (i = 0; i < gpio_bank_count; i++) {
1974 struct gpio_bank *bank = &gpio_bank[i];
1975 void __iomem *wake_status;
1976 void __iomem *wake_clear;
1977 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001978 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001979
1980 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001981#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001982 case METHOD_GPIO_1610:
1983 wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
1984 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1985 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1986 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001987#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001988#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001989 case METHOD_GPIO_24XX:
Tero Kristo723fdb72008-11-26 14:35:16 -08001990 wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001991 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1992 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1993 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001994#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301995#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001996 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301997 wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
1998 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
1999 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
2000 break;
2001#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01002002 default:
2003 continue;
2004 }
2005
David Brownella6472532008-03-03 04:33:30 -08002006 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01002007 bank->saved_wakeup = __raw_readl(wake_status);
2008 __raw_writel(0xffffffff, wake_clear);
2009 __raw_writel(bank->suspend_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08002010 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01002011 }
2012
2013 return 0;
2014}
2015
2016static int omap_gpio_resume(struct sys_device *dev)
2017{
2018 int i;
2019
Tero Kristo723fdb72008-11-26 14:35:16 -08002020 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01002021 return 0;
2022
2023 for (i = 0; i < gpio_bank_count; i++) {
2024 struct gpio_bank *bank = &gpio_bank[i];
2025 void __iomem *wake_clear;
2026 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08002027 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01002028
2029 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08002030#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01002031 case METHOD_GPIO_1610:
2032 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
2033 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
2034 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08002035#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08002036#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01002037 case METHOD_GPIO_24XX:
Tony Lindgren0d9356c2006-09-25 12:41:45 +03002038 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
2039 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
Tony Lindgren92105bb2005-09-07 17:20:26 +01002040 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08002041#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302042#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002043 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302044 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
2045 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
2046 break;
2047#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01002048 default:
2049 continue;
2050 }
2051
David Brownella6472532008-03-03 04:33:30 -08002052 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01002053 __raw_writel(0xffffffff, wake_clear);
2054 __raw_writel(bank->saved_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08002055 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01002056 }
2057
2058 return 0;
2059}
2060
2061static struct sysdev_class omap_gpio_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002062 .name = "gpio",
Tony Lindgren92105bb2005-09-07 17:20:26 +01002063 .suspend = omap_gpio_suspend,
2064 .resume = omap_gpio_resume,
2065};
2066
2067static struct sys_device omap_gpio_device = {
2068 .id = 0,
2069 .cls = &omap_gpio_sysclass,
2070};
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002071
2072#endif
2073
Tony Lindgren140455f2010-02-12 12:26:48 -08002074#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002075
2076static int workaround_enabled;
2077
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002078void omap2_gpio_prepare_for_idle(int power_state)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002079{
2080 int i, c = 0;
Tero Kristoa118b5f2008-12-22 14:27:12 +02002081 int min = 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002082
Tero Kristoa118b5f2008-12-22 14:27:12 +02002083 if (cpu_is_omap34xx())
2084 min = 1;
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002085
Tero Kristoa118b5f2008-12-22 14:27:12 +02002086 for (i = min; i < gpio_bank_count; i++) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002087 struct gpio_bank *bank = &gpio_bank[i];
Sanjeev Premica828762010-09-23 18:27:18 -07002088 u32 l1 = 0, l2 = 0;
Kevin Hilman0aed04352010-09-22 16:06:27 -07002089 int j;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002090
Kevin Hilman0aed04352010-09-22 16:06:27 -07002091 for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
Kevin Hilman8865b9b2009-01-27 11:15:34 -08002092 clk_disable(bank->dbck);
2093
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002094 if (power_state > PWRDM_POWER_OFF)
2095 continue;
2096
2097 /* If going to OFF, remove triggering for all
2098 * non-wakeup GPIOs. Otherwise spurious IRQs will be
2099 * generated. See OMAP2420 Errata item 1.101. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002100 if (!(bank->enabled_non_wakeup_gpios))
2101 continue;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002102
2103 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2104 bank->saved_datain = __raw_readl(bank->base +
2105 OMAP24XX_GPIO_DATAIN);
2106 l1 = __raw_readl(bank->base +
2107 OMAP24XX_GPIO_FALLINGDETECT);
2108 l2 = __raw_readl(bank->base +
2109 OMAP24XX_GPIO_RISINGDETECT);
2110 }
2111
2112 if (cpu_is_omap44xx()) {
2113 bank->saved_datain = __raw_readl(bank->base +
2114 OMAP4_GPIO_DATAIN);
2115 l1 = __raw_readl(bank->base +
2116 OMAP4_GPIO_FALLINGDETECT);
2117 l2 = __raw_readl(bank->base +
2118 OMAP4_GPIO_RISINGDETECT);
2119 }
2120
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002121 bank->saved_fallingdetect = l1;
2122 bank->saved_risingdetect = l2;
2123 l1 &= ~bank->enabled_non_wakeup_gpios;
2124 l2 &= ~bank->enabled_non_wakeup_gpios;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002125
2126 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2127 __raw_writel(l1, bank->base +
2128 OMAP24XX_GPIO_FALLINGDETECT);
2129 __raw_writel(l2, bank->base +
2130 OMAP24XX_GPIO_RISINGDETECT);
2131 }
2132
2133 if (cpu_is_omap44xx()) {
2134 __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
2135 __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
2136 }
2137
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002138 c++;
2139 }
2140 if (!c) {
2141 workaround_enabled = 0;
2142 return;
2143 }
2144 workaround_enabled = 1;
2145}
2146
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002147void omap2_gpio_resume_after_idle(void)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002148{
2149 int i;
Tero Kristoa118b5f2008-12-22 14:27:12 +02002150 int min = 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002151
Tero Kristoa118b5f2008-12-22 14:27:12 +02002152 if (cpu_is_omap34xx())
2153 min = 1;
2154 for (i = min; i < gpio_bank_count; i++) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002155 struct gpio_bank *bank = &gpio_bank[i];
Sanjeev Premica828762010-09-23 18:27:18 -07002156 u32 l = 0, gen, gen0, gen1;
Kevin Hilman0aed04352010-09-22 16:06:27 -07002157 int j;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002158
Kevin Hilman0aed04352010-09-22 16:06:27 -07002159 for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
Kevin Hilman8865b9b2009-01-27 11:15:34 -08002160 clk_enable(bank->dbck);
2161
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002162 if (!workaround_enabled)
2163 continue;
2164
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002165 if (!(bank->enabled_non_wakeup_gpios))
2166 continue;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002167
2168 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2169 __raw_writel(bank->saved_fallingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002170 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002171 __raw_writel(bank->saved_risingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002172 bank->base + OMAP24XX_GPIO_RISINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002173 l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
2174 }
2175
2176 if (cpu_is_omap44xx()) {
2177 __raw_writel(bank->saved_fallingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302178 bank->base + OMAP4_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002179 __raw_writel(bank->saved_risingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302180 bank->base + OMAP4_GPIO_RISINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002181 l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
2182 }
2183
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002184 /* Check if any of the non-wakeup interrupt GPIOs have changed
2185 * state. If so, generate an IRQ by software. This is
2186 * horribly racy, but it's the best we can do to work around
2187 * this silicon bug. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002188 l ^= bank->saved_datain;
Tero Kristoa118b5f2008-12-22 14:27:12 +02002189 l &= bank->enabled_non_wakeup_gpios;
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002190
2191 /*
2192 * No need to generate IRQs for the rising edge for gpio IRQs
2193 * configured with falling edge only; and vice versa.
2194 */
2195 gen0 = l & bank->saved_fallingdetect;
2196 gen0 &= bank->saved_datain;
2197
2198 gen1 = l & bank->saved_risingdetect;
2199 gen1 &= ~(bank->saved_datain);
2200
2201 /* FIXME: Consider GPIO IRQs with level detections properly! */
2202 gen = l & (~(bank->saved_fallingdetect) &
2203 ~(bank->saved_risingdetect));
2204 /* Consider all GPIO IRQs needed to be updated */
2205 gen |= gen0 | gen1;
2206
2207 if (gen) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002208 u32 old0, old1;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002209
Sergio Aguirref00d6492010-03-03 16:21:08 +00002210 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002211 old0 = __raw_readl(bank->base +
2212 OMAP24XX_GPIO_LEVELDETECT0);
2213 old1 = __raw_readl(bank->base +
2214 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002215 __raw_writel(old0 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002216 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002217 __raw_writel(old1 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002218 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002219 __raw_writel(old0, bank->base +
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002220 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002221 __raw_writel(old1, bank->base +
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002222 OMAP24XX_GPIO_LEVELDETECT1);
2223 }
2224
2225 if (cpu_is_omap44xx()) {
2226 old0 = __raw_readl(bank->base +
2227 OMAP4_GPIO_LEVELDETECT0);
2228 old1 = __raw_readl(bank->base +
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302229 OMAP4_GPIO_LEVELDETECT1);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002230 __raw_writel(old0 | l, bank->base +
2231 OMAP4_GPIO_LEVELDETECT0);
2232 __raw_writel(old1 | l, bank->base +
2233 OMAP4_GPIO_LEVELDETECT1);
2234 __raw_writel(old0, bank->base +
2235 OMAP4_GPIO_LEVELDETECT0);
2236 __raw_writel(old1, bank->base +
2237 OMAP4_GPIO_LEVELDETECT1);
2238 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002239 }
2240 }
2241
2242}
2243
Tony Lindgren92105bb2005-09-07 17:20:26 +01002244#endif
2245
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08002246#ifdef CONFIG_ARCH_OMAP3
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302247/* save the registers of bank 2-6 */
2248void omap_gpio_save_context(void)
2249{
2250 int i;
2251
2252 /* saving banks from 2-6 only since GPIO1 is in WKUP */
2253 for (i = 1; i < gpio_bank_count; i++) {
2254 struct gpio_bank *bank = &gpio_bank[i];
2255 gpio_context[i].sysconfig =
2256 __raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
2257 gpio_context[i].irqenable1 =
2258 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
2259 gpio_context[i].irqenable2 =
2260 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
2261 gpio_context[i].wake_en =
2262 __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
2263 gpio_context[i].ctrl =
2264 __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
2265 gpio_context[i].oe =
2266 __raw_readl(bank->base + OMAP24XX_GPIO_OE);
2267 gpio_context[i].leveldetect0 =
2268 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2269 gpio_context[i].leveldetect1 =
2270 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2271 gpio_context[i].risingdetect =
2272 __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
2273 gpio_context[i].fallingdetect =
2274 __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2275 gpio_context[i].dataout =
2276 __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302277 }
2278}
2279
2280/* restore the required registers of bank 2-6 */
2281void omap_gpio_restore_context(void)
2282{
2283 int i;
2284
2285 for (i = 1; i < gpio_bank_count; i++) {
2286 struct gpio_bank *bank = &gpio_bank[i];
2287 __raw_writel(gpio_context[i].sysconfig,
2288 bank->base + OMAP24XX_GPIO_SYSCONFIG);
2289 __raw_writel(gpio_context[i].irqenable1,
2290 bank->base + OMAP24XX_GPIO_IRQENABLE1);
2291 __raw_writel(gpio_context[i].irqenable2,
2292 bank->base + OMAP24XX_GPIO_IRQENABLE2);
2293 __raw_writel(gpio_context[i].wake_en,
2294 bank->base + OMAP24XX_GPIO_WAKE_EN);
2295 __raw_writel(gpio_context[i].ctrl,
2296 bank->base + OMAP24XX_GPIO_CTRL);
2297 __raw_writel(gpio_context[i].oe,
2298 bank->base + OMAP24XX_GPIO_OE);
2299 __raw_writel(gpio_context[i].leveldetect0,
2300 bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2301 __raw_writel(gpio_context[i].leveldetect1,
2302 bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2303 __raw_writel(gpio_context[i].risingdetect,
2304 bank->base + OMAP24XX_GPIO_RISINGDETECT);
2305 __raw_writel(gpio_context[i].fallingdetect,
2306 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2307 __raw_writel(gpio_context[i].dataout,
2308 bank->base + OMAP24XX_GPIO_DATAOUT);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302309 }
2310}
2311#endif
2312
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002313/*
2314 * This may get called early from board specific init
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002315 * for boards that have interrupts routed via FPGA.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002316 */
David Brownell277d58e2006-12-06 17:13:59 -08002317int __init omap_gpio_init(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002318{
2319 if (!initialized)
2320 return _omap_gpio_init();
2321 else
2322 return 0;
2323}
2324
Tony Lindgren92105bb2005-09-07 17:20:26 +01002325static int __init omap_gpio_sysinit(void)
2326{
2327 int ret = 0;
2328
2329 if (!initialized)
2330 ret = _omap_gpio_init();
2331
David Brownell11a78b72006-12-06 17:14:11 -08002332 mpuio_init();
2333
Tony Lindgren140455f2010-02-12 12:26:48 -08002334#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08002335 if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01002336 if (ret == 0) {
2337 ret = sysdev_class_register(&omap_gpio_sysclass);
2338 if (ret == 0)
2339 ret = sysdev_register(&omap_gpio_device);
2340 }
2341 }
2342#endif
2343
2344 return ret;
2345}
2346
Tony Lindgren92105bb2005-09-07 17:20:26 +01002347arch_initcall(omap_gpio_sysinit);