blob: f00f5c744f48c2c43e67be8e1d5ad840f1b37ac2 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
18#include <asm/unaligned.h>
19
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070020#include "hw.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070021#include "rc.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022#include "initvals.h"
23
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080024#define ATH9K_CLOCK_RATE_CCK 22
25#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
26#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Sujithcbe61d82009-02-09 13:27:12 +053028static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -070029static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan);
Sujithcbe61d82009-02-09 13:27:12 +053030static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +053031 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +053032 u32 reg, u32 value);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040034MODULE_AUTHOR("Atheros Communications");
35MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
36MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
37MODULE_LICENSE("Dual BSD/GPL");
38
39static int __init ath9k_init(void)
40{
41 return 0;
42}
43module_init(ath9k_init);
44
45static void __exit ath9k_exit(void)
46{
47 return;
48}
49module_exit(ath9k_exit);
50
Sujithf1dc5602008-10-29 10:16:30 +053051/********************/
52/* Helper Functions */
53/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070054
Sujithcbe61d82009-02-09 13:27:12 +053055static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053056{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070057 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053058
Sujith2660b812009-02-09 13:27:26 +053059 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080060 return usecs *ATH9K_CLOCK_RATE_CCK;
61 if (conf->channel->band == IEEE80211_BAND_2GHZ)
62 return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
63 return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053064}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070065
Sujithcbe61d82009-02-09 13:27:12 +053066static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053067{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070068 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053069
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080070 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053071 return ath9k_hw_mac_clks(ah, usecs) * 2;
72 else
73 return ath9k_hw_mac_clks(ah, usecs);
74}
75
Sujith0caa7b12009-02-16 13:23:20 +053076bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070077{
78 int i;
79
Sujith0caa7b12009-02-16 13:23:20 +053080 BUG_ON(timeout < AH_TIME_QUANTUM);
81
82 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083 if ((REG_READ(ah, reg) & mask) == val)
84 return true;
85
86 udelay(AH_TIME_QUANTUM);
87 }
Sujith04bd4632008-11-28 22:18:05 +053088
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -070089 ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
90 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
91 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +053092
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070093 return false;
94}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040095EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070096
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070097u32 ath9k_hw_reverse_bits(u32 val, u32 n)
98{
99 u32 retval;
100 int i;
101
102 for (i = 0, retval = 0; i < n; i++) {
103 retval = (retval << 1) | (val & 1);
104 val >>= 1;
105 }
106 return retval;
107}
108
Sujithcbe61d82009-02-09 13:27:12 +0530109bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530110 u16 flags, u16 *low,
111 u16 *high)
112{
Sujith2660b812009-02-09 13:27:26 +0530113 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530114
115 if (flags & CHANNEL_5GHZ) {
116 *low = pCap->low_5ghz_chan;
117 *high = pCap->high_5ghz_chan;
118 return true;
119 }
120 if ((flags & CHANNEL_2GHZ)) {
121 *low = pCap->low_2ghz_chan;
122 *high = pCap->high_2ghz_chan;
123 return true;
124 }
125 return false;
126}
127
Sujithcbe61d82009-02-09 13:27:12 +0530128u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100129 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530130 u32 frameLen, u16 rateix,
131 bool shortPreamble)
132{
133 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530134
135 if (kbps == 0)
136 return 0;
137
Felix Fietkau545750d2009-11-23 22:21:01 +0100138 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530139 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530140 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100141 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530142 phyTime >>= 1;
143 numBits = frameLen << 3;
144 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
145 break;
Sujith46d14a52008-11-18 09:08:13 +0530146 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530147 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530148 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
149 numBits = OFDM_PLCP_BITS + (frameLen << 3);
150 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
151 txTime = OFDM_SIFS_TIME_QUARTER
152 + OFDM_PREAMBLE_TIME_QUARTER
153 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530154 } else if (ah->curchan &&
155 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530156 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
157 numBits = OFDM_PLCP_BITS + (frameLen << 3);
158 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
159 txTime = OFDM_SIFS_TIME_HALF +
160 OFDM_PREAMBLE_TIME_HALF
161 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
162 } else {
163 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
164 numBits = OFDM_PLCP_BITS + (frameLen << 3);
165 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
166 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
167 + (numSymbols * OFDM_SYMBOL_TIME);
168 }
169 break;
170 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700171 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
Felix Fietkau545750d2009-11-23 22:21:01 +0100172 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530173 txTime = 0;
174 break;
175 }
176
177 return txTime;
178}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400179EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530180
Sujithcbe61d82009-02-09 13:27:12 +0530181void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530182 struct ath9k_channel *chan,
183 struct chan_centers *centers)
184{
185 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530186
187 if (!IS_CHAN_HT40(chan)) {
188 centers->ctl_center = centers->ext_center =
189 centers->synth_center = chan->channel;
190 return;
191 }
192
193 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
194 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
195 centers->synth_center =
196 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
197 extoff = 1;
198 } else {
199 centers->synth_center =
200 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
201 extoff = -1;
202 }
203
204 centers->ctl_center =
205 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700206 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530207 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700208 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530209}
210
211/******************/
212/* Chip Revisions */
213/******************/
214
Sujithcbe61d82009-02-09 13:27:12 +0530215static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530216{
217 u32 val;
218
219 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
220
221 if (val == 0xFF) {
222 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530223 ah->hw_version.macVersion =
224 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
225 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530226 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530227 } else {
228 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530229 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530230
Sujithd535a422009-02-09 13:27:06 +0530231 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530232
Sujithd535a422009-02-09 13:27:06 +0530233 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530234 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530235 }
236}
237
Sujithcbe61d82009-02-09 13:27:12 +0530238static int ath9k_hw_get_radiorev(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530239{
240 u32 val;
241 int i;
242
243 REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
244
245 for (i = 0; i < 8; i++)
246 REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
247 val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
248 val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
249
250 return ath9k_hw_reverse_bits(val, 8);
251}
252
253/************************************/
254/* HW Attach, Detach, Init Routines */
255/************************************/
256
Sujithcbe61d82009-02-09 13:27:12 +0530257static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530258{
Sujithfeed0292009-01-29 11:37:35 +0530259 if (AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530260 return;
261
262 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
263 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
264 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
265 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
266 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
267 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
268 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
269 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
270 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
271
272 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
273}
274
Sujithcbe61d82009-02-09 13:27:12 +0530275static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530276{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700277 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530278 u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
279 u32 regHold[2];
280 u32 patternData[4] = { 0x55555555,
281 0xaaaaaaaa,
282 0x66666666,
283 0x99999999 };
284 int i, j;
285
286 for (i = 0; i < 2; i++) {
287 u32 addr = regAddr[i];
288 u32 wrData, rdData;
289
290 regHold[i] = REG_READ(ah, addr);
291 for (j = 0; j < 0x100; j++) {
292 wrData = (j << 16) | j;
293 REG_WRITE(ah, addr, wrData);
294 rdData = REG_READ(ah, addr);
295 if (rdData != wrData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700296 ath_print(common, ATH_DBG_FATAL,
297 "address test failed "
298 "addr: 0x%08x - wr:0x%08x != "
299 "rd:0x%08x\n",
300 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530301 return false;
302 }
303 }
304 for (j = 0; j < 4; j++) {
305 wrData = patternData[j];
306 REG_WRITE(ah, addr, wrData);
307 rdData = REG_READ(ah, addr);
308 if (wrData != rdData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700309 ath_print(common, ATH_DBG_FATAL,
310 "address test failed "
311 "addr: 0x%08x - wr:0x%08x != "
312 "rd:0x%08x\n",
313 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530314 return false;
315 }
316 }
317 REG_WRITE(ah, regAddr[i], regHold[i]);
318 }
319 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530320
Sujithf1dc5602008-10-29 10:16:30 +0530321 return true;
322}
323
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700324static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700325{
326 int i;
327
Sujith2660b812009-02-09 13:27:26 +0530328 ah->config.dma_beacon_response_time = 2;
329 ah->config.sw_beacon_response_time = 10;
330 ah->config.additional_swba_backoff = 0;
331 ah->config.ack_6mb = 0x0;
332 ah->config.cwm_ignore_extcca = 0;
333 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530334 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530335 ah->config.pcie_waen = 0;
336 ah->config.analog_shiftreg = 1;
Sujith2660b812009-02-09 13:27:26 +0530337 ah->config.ofdm_trig_low = 200;
338 ah->config.ofdm_trig_high = 500;
339 ah->config.cck_trig_high = 200;
340 ah->config.cck_trig_low = 100;
341 ah->config.enable_ani = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700342
343 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530344 ah->config.spurchans[i][0] = AR_NO_SPUR;
345 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700346 }
347
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500348 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
349 ah->config.ht_enable = 1;
350 else
351 ah->config.ht_enable = 0;
352
Sujith0ce024c2009-12-14 14:57:00 +0530353 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400354
355 /*
356 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
357 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
358 * This means we use it for all AR5416 devices, and the few
359 * minor PCI AR9280 devices out there.
360 *
361 * Serialization is required because these devices do not handle
362 * well the case of two concurrent reads/writes due to the latency
363 * involved. During one read/write another read/write can be issued
364 * on another CPU while the previous read/write may still be working
365 * on our hardware, if we hit this case the hardware poops in a loop.
366 * We prevent this by serializing reads and writes.
367 *
368 * This issue is not present on PCI-Express devices or pre-AR5416
369 * devices (legacy, 802.11abg).
370 */
371 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700372 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700373}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400374EXPORT_SYMBOL(ath9k_hw_init);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700375
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700376static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700377{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700378 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
379
380 regulatory->country_code = CTRY_DEFAULT;
381 regulatory->power_limit = MAX_RATE_POWER;
382 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
383
Sujithd535a422009-02-09 13:27:06 +0530384 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530385 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700386
387 ah->ah_flags = 0;
Luis R. Rodriguez8df5d1b2009-08-03 12:24:37 -0700388 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
Sujithd535a422009-02-09 13:27:06 +0530389 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700390 if (!AR_SREV_9100(ah))
391 ah->ah_flags = AH_USE_EEPROM;
392
Sujith2660b812009-02-09 13:27:26 +0530393 ah->atim_window = 0;
Sujith2660b812009-02-09 13:27:26 +0530394 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
395 ah->beacon_interval = 100;
396 ah->enable_32kHz_clock = DONT_USE_32KHZ;
397 ah->slottime = (u32) -1;
Sujith2660b812009-02-09 13:27:26 +0530398 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200399 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700400}
401
Sujithcbe61d82009-02-09 13:27:12 +0530402static int ath9k_hw_rf_claim(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700403{
404 u32 val;
405
406 REG_WRITE(ah, AR_PHY(0), 0x00000007);
407
408 val = ath9k_hw_get_radiorev(ah);
409 switch (val & AR_RADIO_SREV_MAJOR) {
410 case 0:
411 val = AR_RAD5133_SREV_MAJOR;
412 break;
413 case AR_RAD5133_SREV_MAJOR:
414 case AR_RAD5122_SREV_MAJOR:
415 case AR_RAD2133_SREV_MAJOR:
416 case AR_RAD2122_SREV_MAJOR:
417 break;
418 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700419 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
420 "Radio Chip Rev 0x%02X not supported\n",
421 val & AR_RADIO_SREV_MAJOR);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700422 return -EOPNOTSUPP;
423 }
424
Sujithd535a422009-02-09 13:27:06 +0530425 ah->hw_version.analog5GhzRev = val;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700426
427 return 0;
428}
429
Sujithcbe61d82009-02-09 13:27:12 +0530430static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700431{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700432 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530433 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700434 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530435 u16 eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436
Sujithf1dc5602008-10-29 10:16:30 +0530437 sum = 0;
438 for (i = 0; i < 3; i++) {
Sujithf74df6f2009-02-09 13:27:24 +0530439 eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
Sujithf1dc5602008-10-29 10:16:30 +0530440 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700441 common->macaddr[2 * i] = eeval >> 8;
442 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700443 }
Sujithd8baa932009-03-30 15:28:25 +0530444 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530445 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700447 return 0;
448}
449
Sujithcbe61d82009-02-09 13:27:12 +0530450static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530451{
452 u32 rxgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530453
Sujithf74df6f2009-02-09 13:27:24 +0530454 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
455 rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530456
457 if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530458 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530459 ar9280Modes_backoff_13db_rxgain_9280_2,
460 ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
461 else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530462 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530463 ar9280Modes_backoff_23db_rxgain_9280_2,
464 ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
465 else
Sujith2660b812009-02-09 13:27:26 +0530466 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530467 ar9280Modes_original_rxgain_9280_2,
468 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530469 } else {
Sujith2660b812009-02-09 13:27:26 +0530470 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530471 ar9280Modes_original_rxgain_9280_2,
472 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530473 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530474}
475
Sujithcbe61d82009-02-09 13:27:12 +0530476static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530477{
478 u32 txgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530479
Sujithf74df6f2009-02-09 13:27:24 +0530480 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
481 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530482
483 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
Sujith2660b812009-02-09 13:27:26 +0530484 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530485 ar9280Modes_high_power_tx_gain_9280_2,
486 ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
487 else
Sujith2660b812009-02-09 13:27:26 +0530488 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530489 ar9280Modes_original_tx_gain_9280_2,
490 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530491 } else {
Sujith2660b812009-02-09 13:27:26 +0530492 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530493 ar9280Modes_original_tx_gain_9280_2,
494 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530495 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530496}
497
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700498static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700499{
500 int ecode;
501
Sujithd8baa932009-03-30 15:28:25 +0530502 if (!ath9k_hw_chip_test(ah))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700503 return -ENODEV;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700504
505 ecode = ath9k_hw_rf_claim(ah);
506 if (ecode != 0)
507 return ecode;
508
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700509 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700510 if (ecode != 0)
511 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530512
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700513 ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
514 "Eeprom VER: %d, REV: %d\n",
515 ah->eep_ops->get_eeprom_ver(ah),
516 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530517
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400518 if (!AR_SREV_9280_10_OR_LATER(ah)) {
519 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
520 if (ecode) {
521 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
522 "Failed allocating banks for "
523 "external radio\n");
524 return ecode;
525 }
526 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700527
528 if (!AR_SREV_9100(ah)) {
529 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700530 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700531 }
Sujithf1dc5602008-10-29 10:16:30 +0530532
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700533 return 0;
534}
535
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700536static bool ath9k_hw_devid_supported(u16 devid)
537{
538 switch (devid) {
539 case AR5416_DEVID_PCI:
540 case AR5416_DEVID_PCIE:
541 case AR5416_AR9100_DEVID:
542 case AR9160_DEVID_PCI:
543 case AR9280_DEVID_PCI:
544 case AR9280_DEVID_PCIE:
545 case AR9285_DEVID_PCIE:
546 case AR5416_DEVID_AR9287_PCI:
547 case AR5416_DEVID_AR9287_PCIE:
Luis R. Rodriguez7976b422009-09-23 23:07:02 -0400548 case AR9271_USB:
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500549 case AR2427_DEVID_PCIE:
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700550 return true;
551 default:
552 break;
553 }
554 return false;
555}
556
Luis R. Rodriguezf9d4a662009-08-03 12:24:41 -0700557static bool ath9k_hw_macversion_supported(u32 macversion)
558{
559 switch (macversion) {
560 case AR_SREV_VERSION_5416_PCI:
561 case AR_SREV_VERSION_5416_PCIE:
562 case AR_SREV_VERSION_9160:
563 case AR_SREV_VERSION_9100:
564 case AR_SREV_VERSION_9280:
565 case AR_SREV_VERSION_9285:
566 case AR_SREV_VERSION_9287:
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400567 case AR_SREV_VERSION_9271:
Luis R. Rodriguez7976b422009-09-23 23:07:02 -0400568 return true;
Luis R. Rodriguezf9d4a662009-08-03 12:24:41 -0700569 default:
570 break;
571 }
572 return false;
573}
574
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700575static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700576{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700577 if (AR_SREV_9160_10_OR_LATER(ah)) {
578 if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530579 ah->iq_caldata.calData = &iq_cal_single_sample;
580 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700581 &adc_gain_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530582 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700583 &adc_dc_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530584 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700585 &adc_init_dc_cal;
586 } else {
Sujith2660b812009-02-09 13:27:26 +0530587 ah->iq_caldata.calData = &iq_cal_multi_sample;
588 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700589 &adc_gain_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530590 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700591 &adc_dc_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530592 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700593 &adc_init_dc_cal;
594 }
Sujith2660b812009-02-09 13:27:26 +0530595 ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700596 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700597}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700598
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700599static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
600{
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400601 if (AR_SREV_9271(ah)) {
Luis R. Rodriguez85643282009-10-19 02:33:33 -0400602 INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
603 ARRAY_SIZE(ar9271Modes_9271), 6);
604 INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
605 ARRAY_SIZE(ar9271Common_9271), 2);
606 INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
607 ar9271Modes_9271_1_0_only,
608 ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400609 return;
610 }
611
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530612 if (AR_SREV_9287_11_OR_LATER(ah)) {
613 INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
614 ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
615 INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
616 ARRAY_SIZE(ar9287Common_9287_1_1), 2);
617 if (ah->config.pcie_clock_req)
618 INIT_INI_ARRAY(&ah->iniPcieSerdes,
619 ar9287PciePhy_clkreq_off_L1_9287_1_1,
620 ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
621 else
622 INIT_INI_ARRAY(&ah->iniPcieSerdes,
623 ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
624 ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
625 2);
626 } else if (AR_SREV_9287_10_OR_LATER(ah)) {
627 INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
628 ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
629 INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
630 ARRAY_SIZE(ar9287Common_9287_1_0), 2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700631
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530632 if (ah->config.pcie_clock_req)
633 INIT_INI_ARRAY(&ah->iniPcieSerdes,
634 ar9287PciePhy_clkreq_off_L1_9287_1_0,
635 ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
636 else
637 INIT_INI_ARRAY(&ah->iniPcieSerdes,
638 ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
639 ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
640 2);
641 } else if (AR_SREV_9285_12_OR_LATER(ah)) {
642
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530643
Sujith2660b812009-02-09 13:27:26 +0530644 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530645 ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530646 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530647 ARRAY_SIZE(ar9285Common_9285_1_2), 2);
648
Sujith2660b812009-02-09 13:27:26 +0530649 if (ah->config.pcie_clock_req) {
650 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530651 ar9285PciePhy_clkreq_off_L1_9285_1_2,
652 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
653 } else {
Sujith2660b812009-02-09 13:27:26 +0530654 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530655 ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
656 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
657 2);
658 }
659 } else if (AR_SREV_9285_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530660 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530661 ARRAY_SIZE(ar9285Modes_9285), 6);
Sujith2660b812009-02-09 13:27:26 +0530662 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530663 ARRAY_SIZE(ar9285Common_9285), 2);
664
Sujith2660b812009-02-09 13:27:26 +0530665 if (ah->config.pcie_clock_req) {
666 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530667 ar9285PciePhy_clkreq_off_L1_9285,
668 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
669 } else {
Sujith2660b812009-02-09 13:27:26 +0530670 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530671 ar9285PciePhy_clkreq_always_on_L1_9285,
672 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
673 }
674 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530675 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700676 ARRAY_SIZE(ar9280Modes_9280_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530677 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700678 ARRAY_SIZE(ar9280Common_9280_2), 2);
679
Sujith2660b812009-02-09 13:27:26 +0530680 if (ah->config.pcie_clock_req) {
681 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530682 ar9280PciePhy_clkreq_off_L1_9280,
683 ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700684 } else {
Sujith2660b812009-02-09 13:27:26 +0530685 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530686 ar9280PciePhy_clkreq_always_on_L1_9280,
687 ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700688 }
Sujith2660b812009-02-09 13:27:26 +0530689 INIT_INI_ARRAY(&ah->iniModesAdditional,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700690 ar9280Modes_fast_clock_9280_2,
Sujithf1dc5602008-10-29 10:16:30 +0530691 ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700692 } else if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530693 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700694 ARRAY_SIZE(ar9280Modes_9280), 6);
Sujith2660b812009-02-09 13:27:26 +0530695 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700696 ARRAY_SIZE(ar9280Common_9280), 2);
697 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530698 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700699 ARRAY_SIZE(ar5416Modes_9160), 6);
Sujith2660b812009-02-09 13:27:26 +0530700 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700701 ARRAY_SIZE(ar5416Common_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530702 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700703 ARRAY_SIZE(ar5416Bank0_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530704 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700705 ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530706 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700707 ARRAY_SIZE(ar5416Bank1_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530708 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700709 ARRAY_SIZE(ar5416Bank2_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530710 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700711 ARRAY_SIZE(ar5416Bank3_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530712 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700713 ARRAY_SIZE(ar5416Bank6_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530714 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700715 ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530716 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700717 ARRAY_SIZE(ar5416Bank7_9160), 2);
718 if (AR_SREV_9160_11(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530719 INIT_INI_ARRAY(&ah->iniAddac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700720 ar5416Addac_91601_1,
721 ARRAY_SIZE(ar5416Addac_91601_1), 2);
722 } else {
Sujith2660b812009-02-09 13:27:26 +0530723 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700724 ARRAY_SIZE(ar5416Addac_9160), 2);
725 }
726 } else if (AR_SREV_9100_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530727 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700728 ARRAY_SIZE(ar5416Modes_9100), 6);
Sujith2660b812009-02-09 13:27:26 +0530729 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700730 ARRAY_SIZE(ar5416Common_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530731 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700732 ARRAY_SIZE(ar5416Bank0_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530733 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700734 ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530735 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700736 ARRAY_SIZE(ar5416Bank1_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530737 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700738 ARRAY_SIZE(ar5416Bank2_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530739 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700740 ARRAY_SIZE(ar5416Bank3_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530741 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700742 ARRAY_SIZE(ar5416Bank6_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530743 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700744 ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530745 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700746 ARRAY_SIZE(ar5416Bank7_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530747 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700748 ARRAY_SIZE(ar5416Addac_9100), 2);
749 } else {
Sujith2660b812009-02-09 13:27:26 +0530750 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700751 ARRAY_SIZE(ar5416Modes), 6);
Sujith2660b812009-02-09 13:27:26 +0530752 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700753 ARRAY_SIZE(ar5416Common), 2);
Sujith2660b812009-02-09 13:27:26 +0530754 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700755 ARRAY_SIZE(ar5416Bank0), 2);
Sujith2660b812009-02-09 13:27:26 +0530756 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700757 ARRAY_SIZE(ar5416BB_RfGain), 3);
Sujith2660b812009-02-09 13:27:26 +0530758 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700759 ARRAY_SIZE(ar5416Bank1), 2);
Sujith2660b812009-02-09 13:27:26 +0530760 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700761 ARRAY_SIZE(ar5416Bank2), 2);
Sujith2660b812009-02-09 13:27:26 +0530762 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700763 ARRAY_SIZE(ar5416Bank3), 3);
Sujith2660b812009-02-09 13:27:26 +0530764 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700765 ARRAY_SIZE(ar5416Bank6), 3);
Sujith2660b812009-02-09 13:27:26 +0530766 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700767 ARRAY_SIZE(ar5416Bank6TPC), 3);
Sujith2660b812009-02-09 13:27:26 +0530768 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700769 ARRAY_SIZE(ar5416Bank7), 2);
Sujith2660b812009-02-09 13:27:26 +0530770 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700771 ARRAY_SIZE(ar5416Addac), 2);
772 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700773}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700774
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700775static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
776{
Vivek Natarajanb37fa872009-09-23 16:27:27 +0530777 if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530778 INIT_INI_ARRAY(&ah->iniModesRxGain,
779 ar9287Modes_rx_gain_9287_1_1,
780 ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
781 else if (AR_SREV_9287_10(ah))
782 INIT_INI_ARRAY(&ah->iniModesRxGain,
783 ar9287Modes_rx_gain_9287_1_0,
784 ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
785 else if (AR_SREV_9280_20(ah))
786 ath9k_hw_init_rxgain_ini(ah);
787
Vivek Natarajanb37fa872009-09-23 16:27:27 +0530788 if (AR_SREV_9287_11_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530789 INIT_INI_ARRAY(&ah->iniModesTxGain,
790 ar9287Modes_tx_gain_9287_1_1,
791 ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
792 } else if (AR_SREV_9287_10(ah)) {
793 INIT_INI_ARRAY(&ah->iniModesTxGain,
794 ar9287Modes_tx_gain_9287_1_0,
795 ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
796 } else if (AR_SREV_9280_20(ah)) {
797 ath9k_hw_init_txgain_ini(ah);
798 } else if (AR_SREV_9285_12_OR_LATER(ah)) {
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530799 u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
800
801 /* txgain table */
802 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
803 INIT_INI_ARRAY(&ah->iniModesTxGain,
804 ar9285Modes_high_power_tx_gain_9285_1_2,
805 ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
806 } else {
807 INIT_INI_ARRAY(&ah->iniModesTxGain,
808 ar9285Modes_original_tx_gain_9285_1_2,
809 ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
810 }
811
812 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700813}
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530814
Felix Fietkauaa8bc9e2010-01-23 20:04:18 +0100815static void ath9k_hw_init_eeprom_fix(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700816{
817 u32 i, j;
Sujith06d0f062009-02-12 10:06:45 +0530818
Felix Fietkauaa8bc9e2010-01-23 20:04:18 +0100819 if (ah->hw_version.devid == AR9280_DEVID_PCI) {
Sujith06d0f062009-02-12 10:06:45 +0530820
821 /* EEPROM Fixup */
Sujith2660b812009-02-09 13:27:26 +0530822 for (i = 0; i < ah->iniModes.ia_rows; i++) {
823 u32 reg = INI_RA(&ah->iniModes, i, 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700824
Sujith2660b812009-02-09 13:27:26 +0530825 for (j = 1; j < ah->iniModes.ia_columns; j++) {
826 u32 val = INI_RA(&ah->iniModes, i, j);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700827
Sujith2660b812009-02-09 13:27:26 +0530828 INI_RA(&ah->iniModes, i, j) =
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530829 ath9k_hw_ini_fixup(ah,
Sujith2660b812009-02-09 13:27:26 +0530830 &ah->eeprom.def,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700831 reg, val);
832 }
833 }
834 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700835}
836
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700837int ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700838{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700839 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700840 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700841
Luis R. Rodriguez3ca34032009-09-23 23:07:01 -0400842 if (!ath9k_hw_devid_supported(ah->hw_version.devid)) {
843 ath_print(common, ATH_DBG_FATAL,
844 "Unsupported device ID: 0x%0x\n",
845 ah->hw_version.devid);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700846 return -EOPNOTSUPP;
Luis R. Rodriguez3ca34032009-09-23 23:07:01 -0400847 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700848
849 ath9k_hw_init_defaults(ah);
850 ath9k_hw_init_config(ah);
851
852 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700853 ath_print(common, ATH_DBG_FATAL,
854 "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700855 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700856 }
857
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700858 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700859 ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700860 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700861 }
862
863 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
864 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
865 (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
866 ah->config.serialize_regmode =
867 SER_REG_MODE_ON;
868 } else {
869 ah->config.serialize_regmode =
870 SER_REG_MODE_OFF;
871 }
872 }
873
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700874 ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700875 ah->config.serialize_regmode);
876
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500877 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
878 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
879 else
880 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
881
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700882 if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700883 ath_print(common, ATH_DBG_FATAL,
884 "Mac Chip Rev 0x%02x.%x is not supported by "
885 "this driver\n", ah->hw_version.macVersion,
886 ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700887 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700888 }
889
890 if (AR_SREV_9100(ah)) {
891 ah->iq_caldata.calData = &iq_cal_multi_sample;
892 ah->supp_cals = IQ_MISMATCH_CAL;
893 ah->is_pciexpress = false;
894 }
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400895
896 if (AR_SREV_9271(ah))
897 ah->is_pciexpress = false;
898
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700899 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
900
901 ath9k_hw_init_cal_settings(ah);
902
903 ah->ani_function = ATH9K_ANI_ALL;
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400904 if (AR_SREV_9280_10_OR_LATER(ah)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700905 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400906 ah->ath9k_hw_rf_set_freq = &ath9k_hw_ar9280_set_channel;
Luis R. Rodriguezae478cf2009-10-19 02:33:43 -0400907 ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_9280_spur_mitigate;
908 } else {
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400909 ah->ath9k_hw_rf_set_freq = &ath9k_hw_set_channel;
Luis R. Rodriguezae478cf2009-10-19 02:33:43 -0400910 ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_spur_mitigate;
911 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700912
913 ath9k_hw_init_mode_regs(ah);
914
915 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530916 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700917 else
918 ath9k_hw_disablepcie(ah);
919
Sujith193cd452009-09-18 15:04:07 +0530920 /* Support for Japan ch.14 (2484) spread */
921 if (AR_SREV_9287_11_OR_LATER(ah)) {
922 INIT_INI_ARRAY(&ah->iniCckfirNormal,
923 ar9287Common_normal_cck_fir_coeff_92871_1,
924 ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
925 INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
926 ar9287Common_japan_2484_cck_fir_coeff_92871_1,
927 ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
928 }
929
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700930 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700931 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700932 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700933
934 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100935 r = ath9k_hw_fill_cap_info(ah);
936 if (r)
937 return r;
938
Felix Fietkauaa8bc9e2010-01-23 20:04:18 +0100939 ath9k_hw_init_eeprom_fix(ah);
Sujithf6688cd2008-12-07 21:43:10 +0530940
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700941 r = ath9k_hw_init_macaddr(ah);
942 if (r) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700943 ath_print(common, ATH_DBG_FATAL,
944 "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700945 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700946 }
947
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400948 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530949 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700950 else
Sujith2660b812009-02-09 13:27:26 +0530951 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700952
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700953 ath9k_init_nfcal_hist_buffer(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700954
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400955 common->state = ATH_HW_INITIALIZED;
956
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700957 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700958}
959
Sujithcbe61d82009-02-09 13:27:12 +0530960static void ath9k_hw_init_bb(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530961 struct ath9k_channel *chan)
962{
963 u32 synthDelay;
964
965 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +0530966 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +0530967 synthDelay = (4 * synthDelay) / 22;
968 else
969 synthDelay /= 10;
970
971 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
972
973 udelay(synthDelay + BASE_ACTIVATE_DELAY);
974}
975
Sujithcbe61d82009-02-09 13:27:12 +0530976static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530977{
978 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
979 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
980
981 REG_WRITE(ah, AR_QOS_NO_ACK,
982 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
983 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
984 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
985
986 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
987 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
988 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
989 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
990 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
991}
992
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400993static void ath9k_hw_change_target_baud(struct ath_hw *ah, u32 freq, u32 baud)
994{
995 u32 lcr;
996 u32 baud_divider = freq * 1000 * 1000 / 16 / baud;
997
998 lcr = REG_READ(ah , 0x5100c);
999 lcr |= 0x80;
1000
1001 REG_WRITE(ah, 0x5100c, lcr);
1002 REG_WRITE(ah, 0x51004, (baud_divider >> 8));
1003 REG_WRITE(ah, 0x51000, (baud_divider & 0xff));
1004
1005 lcr &= ~0x80;
1006 REG_WRITE(ah, 0x5100c, lcr);
1007}
1008
Sujithcbe61d82009-02-09 13:27:12 +05301009static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301010 struct ath9k_channel *chan)
1011{
1012 u32 pll;
1013
1014 if (AR_SREV_9100(ah)) {
1015 if (chan && IS_CHAN_5GHZ(chan))
1016 pll = 0x1450;
1017 else
1018 pll = 0x1458;
1019 } else {
1020 if (AR_SREV_9280_10_OR_LATER(ah)) {
1021 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1022
1023 if (chan && IS_CHAN_HALF_RATE(chan))
1024 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
1025 else if (chan && IS_CHAN_QUARTER_RATE(chan))
1026 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1027
1028 if (chan && IS_CHAN_5GHZ(chan)) {
1029 pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1030
1031
1032 if (AR_SREV_9280_20(ah)) {
1033 if (((chan->channel % 20) == 0)
1034 || ((chan->channel % 10) == 0))
1035 pll = 0x2850;
1036 else
1037 pll = 0x142c;
1038 }
1039 } else {
1040 pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
1041 }
1042
1043 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1044
1045 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1046
1047 if (chan && IS_CHAN_HALF_RATE(chan))
1048 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
1049 else if (chan && IS_CHAN_QUARTER_RATE(chan))
1050 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1051
1052 if (chan && IS_CHAN_5GHZ(chan))
1053 pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
1054 else
1055 pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
1056 } else {
1057 pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1058
1059 if (chan && IS_CHAN_HALF_RATE(chan))
1060 pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
1061 else if (chan && IS_CHAN_QUARTER_RATE(chan))
1062 pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1063
1064 if (chan && IS_CHAN_5GHZ(chan))
1065 pll |= SM(0xa, AR_RTC_PLL_DIV);
1066 else
1067 pll |= SM(0xb, AR_RTC_PLL_DIV);
1068 }
1069 }
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001070 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +05301071
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -04001072 /* Switch the core clock for ar9271 to 117Mhz */
1073 if (AR_SREV_9271(ah)) {
1074 if ((pll == 0x142c) || (pll == 0x2850) ) {
1075 udelay(500);
1076 /* set CLKOBS to output AHB clock */
1077 REG_WRITE(ah, 0x7020, 0xe);
1078 /*
1079 * 0x304: 117Mhz, ahb_ratio: 1x1
1080 * 0x306: 40Mhz, ahb_ratio: 1x1
1081 */
1082 REG_WRITE(ah, 0x50040, 0x304);
1083 /*
1084 * makes adjustments for the baud dividor to keep the
1085 * targetted baud rate based on the used core clock.
1086 */
1087 ath9k_hw_change_target_baud(ah, AR9271_CORE_CLOCK,
1088 AR9271_TARGET_BAUD_RATE);
1089 }
1090 }
1091
Sujithf1dc5602008-10-29 10:16:30 +05301092 udelay(RTC_PLL_SETTLE_DELAY);
1093
1094 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1095}
1096
Sujithcbe61d82009-02-09 13:27:12 +05301097static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301098{
Sujithf1dc5602008-10-29 10:16:30 +05301099 int rx_chainmask, tx_chainmask;
1100
Sujith2660b812009-02-09 13:27:26 +05301101 rx_chainmask = ah->rxchainmask;
1102 tx_chainmask = ah->txchainmask;
Sujithf1dc5602008-10-29 10:16:30 +05301103
1104 switch (rx_chainmask) {
1105 case 0x5:
1106 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
1107 AR_PHY_SWAP_ALT_CHAIN);
1108 case 0x3:
Sujithcb53a152009-11-16 11:40:57 +05301109 if (ah->hw_version.macVersion == AR_SREV_REVISION_5416_10) {
Sujithf1dc5602008-10-29 10:16:30 +05301110 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
1111 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
1112 break;
1113 }
1114 case 0x1:
1115 case 0x2:
Sujithf1dc5602008-10-29 10:16:30 +05301116 case 0x7:
1117 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
1118 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
1119 break;
1120 default:
1121 break;
1122 }
1123
1124 REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
1125 if (tx_chainmask == 0x5) {
1126 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
1127 AR_PHY_SWAP_ALT_CHAIN);
1128 }
1129 if (AR_SREV_9100(ah))
1130 REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
1131 REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
1132}
1133
Sujithcbe61d82009-02-09 13:27:12 +05301134static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -08001135 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301136{
Sujith2660b812009-02-09 13:27:26 +05301137 ah->mask_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +05301138 AR_IMR_TXURN |
1139 AR_IMR_RXERR |
1140 AR_IMR_RXORN |
1141 AR_IMR_BCNMISC;
1142
Sujith0ce024c2009-12-14 14:57:00 +05301143 if (ah->config.rx_intr_mitigation)
Sujith2660b812009-02-09 13:27:26 +05301144 ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
Sujithf1dc5602008-10-29 10:16:30 +05301145 else
Sujith2660b812009-02-09 13:27:26 +05301146 ah->mask_reg |= AR_IMR_RXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301147
Sujith2660b812009-02-09 13:27:26 +05301148 ah->mask_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301149
Colin McCabed97809d2008-12-01 13:38:55 -08001150 if (opmode == NL80211_IFTYPE_AP)
Sujith2660b812009-02-09 13:27:26 +05301151 ah->mask_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +05301152
Sujith2660b812009-02-09 13:27:26 +05301153 REG_WRITE(ah, AR_IMR, ah->mask_reg);
Sujithf1dc5602008-10-29 10:16:30 +05301154 REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1155
1156 if (!AR_SREV_9100(ah)) {
1157 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
1158 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
1159 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
1160 }
1161}
1162
Felix Fietkau0005baf2010-01-15 02:33:40 +01001163static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301164{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001165 u32 val = ath9k_hw_mac_to_clks(ah, us);
1166 val = min(val, (u32) 0xFFFF);
1167 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +05301168}
1169
Felix Fietkau0005baf2010-01-15 02:33:40 +01001170static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301171{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001172 u32 val = ath9k_hw_mac_to_clks(ah, us);
1173 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
1174 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1175}
1176
1177static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1178{
1179 u32 val = ath9k_hw_mac_to_clks(ah, us);
1180 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1181 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301182}
1183
Sujithcbe61d82009-02-09 13:27:12 +05301184static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301185{
Sujithf1dc5602008-10-29 10:16:30 +05301186 if (tu > 0xFFFF) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001187 ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
1188 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +05301189 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301190 return false;
1191 } else {
1192 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301193 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301194 return true;
1195 }
1196}
1197
Felix Fietkau0005baf2010-01-15 02:33:40 +01001198void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301199{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001200 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
1201 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +01001202 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001203 int sifstime;
1204
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001205 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
1206 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301207
Sujith2660b812009-02-09 13:27:26 +05301208 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +05301209 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +05301210 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001211
1212 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
1213 sifstime = 16;
1214 else
1215 sifstime = 10;
1216
Felix Fietkaue239d852010-01-15 02:34:58 +01001217 /* As defined by IEEE 802.11-2007 17.3.8.6 */
1218 slottime = ah->slottime + 3 * ah->coverage_class;
1219 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +01001220
1221 /*
1222 * Workaround for early ACK timeouts, add an offset to match the
1223 * initval's 64us ack timeout value.
1224 * This was initially only meant to work around an issue with delayed
1225 * BA frames in some implementations, but it has been found to fix ACK
1226 * timeout issues in other cases as well.
1227 */
1228 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
1229 acktimeout += 64 - sifstime - ah->slottime;
1230
Felix Fietkaue239d852010-01-15 02:34:58 +01001231 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001232 ath9k_hw_set_ack_timeout(ah, acktimeout);
1233 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +05301234 if (ah->globaltxtimeout != (u32) -1)
1235 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +05301236}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001237EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301238
Sujith285f2dd2010-01-08 10:36:07 +05301239void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001240{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001241 struct ath_common *common = ath9k_hw_common(ah);
1242
1243 if (common->state <= ATH_HW_INITIALIZED)
1244 goto free_hw;
1245
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001246 if (!AR_SREV_9100(ah))
Luis R. Rodrigueze70c0cf2009-08-03 12:24:51 -07001247 ath9k_hw_ani_disable(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001248
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001249 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001250
1251free_hw:
Luis R. Rodriguezdc51dd52009-10-19 02:33:39 -04001252 if (!AR_SREV_9280_10_OR_LATER(ah))
1253 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001254 kfree(ah);
Luis R. Rodriguez9db6b6a2009-08-03 12:24:52 -07001255 ah = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001256}
Sujith285f2dd2010-01-08 10:36:07 +05301257EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001258
Sujithf1dc5602008-10-29 10:16:30 +05301259/*******/
1260/* INI */
1261/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001262
Sujithcbe61d82009-02-09 13:27:12 +05301263static void ath9k_hw_override_ini(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301264 struct ath9k_channel *chan)
1265{
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001266 u32 val;
1267
1268 if (AR_SREV_9271(ah)) {
1269 /*
1270 * Enable spectral scan to solution for issues with stuck
1271 * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
1272 * AR9271 1.1
1273 */
1274 if (AR_SREV_9271_10(ah)) {
Luis R. Rodriguezec11bb82009-10-27 12:59:36 -04001275 val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) |
1276 AR_PHY_SPECTRAL_SCAN_ENABLE;
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001277 REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
1278 }
1279 else if (AR_SREV_9271_11(ah))
1280 /*
1281 * change AR_PHY_RF_CTL3 setting to fix MAC issue
1282 * present on AR9271 1.1
1283 */
1284 REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
1285 return;
1286 }
1287
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +05301288 /*
1289 * Set the RX_ABORT and RX_DIS and clear if off only after
1290 * RXE is set for MAC. This prevents frames with corrupted
1291 * descriptor status.
1292 */
1293 REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
1294
Vasanthakumar Thiagarajan204d7942009-09-17 09:26:14 +05301295 if (AR_SREV_9280_10_OR_LATER(ah)) {
1296 val = REG_READ(ah, AR_PCU_MISC_MODE2) &
1297 (~AR_PCU_MISC_MODE2_HWWAR1);
1298
1299 if (AR_SREV_9287_10_OR_LATER(ah))
1300 val = val & (~AR_PCU_MISC_MODE2_HWWAR2);
1301
1302 REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
1303 }
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +05301304
Gabor Juhosa8c96d32009-03-06 09:08:51 +01001305 if (!AR_SREV_5416_20_OR_LATER(ah) ||
Sujithf1dc5602008-10-29 10:16:30 +05301306 AR_SREV_9280_10_OR_LATER(ah))
1307 return;
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001308 /*
1309 * Disable BB clock gating
1310 * Necessary to avoid issues on AR5416 2.0
1311 */
Sujithf1dc5602008-10-29 10:16:30 +05301312 REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1313}
1314
Sujithcbe61d82009-02-09 13:27:12 +05301315static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301316 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +05301317 u32 reg, u32 value)
1318{
1319 struct base_eep_header *pBase = &(pEepData->baseEepHeader);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001320 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301321
Sujithd535a422009-02-09 13:27:06 +05301322 switch (ah->hw_version.devid) {
Sujithf1dc5602008-10-29 10:16:30 +05301323 case AR9280_DEVID_PCI:
1324 if (reg == 0x7894) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001325 ath_print(common, ATH_DBG_EEPROM,
Sujithf1dc5602008-10-29 10:16:30 +05301326 "ini VAL: %x EEPROM: %x\n", value,
1327 (pBase->version & 0xff));
1328
1329 if ((pBase->version & 0xff) > 0x0a) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001330 ath_print(common, ATH_DBG_EEPROM,
1331 "PWDCLKIND: %d\n",
1332 pBase->pwdclkind);
Sujithf1dc5602008-10-29 10:16:30 +05301333 value &= ~AR_AN_TOP2_PWDCLKIND;
1334 value |= AR_AN_TOP2_PWDCLKIND &
1335 (pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
1336 } else {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001337 ath_print(common, ATH_DBG_EEPROM,
1338 "PWDCLKIND Earlier Rev\n");
Sujithf1dc5602008-10-29 10:16:30 +05301339 }
1340
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001341 ath_print(common, ATH_DBG_EEPROM,
1342 "final ini VAL: %x\n", value);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001343 }
Sujithf1dc5602008-10-29 10:16:30 +05301344 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001345 }
1346
Sujithf1dc5602008-10-29 10:16:30 +05301347 return value;
1348}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001349
Sujithcbe61d82009-02-09 13:27:12 +05301350static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301351 struct ar5416_eeprom_def *pEepData,
1352 u32 reg, u32 value)
1353{
Sujith2660b812009-02-09 13:27:26 +05301354 if (ah->eep_map == EEP_MAP_4KBITS)
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301355 return value;
1356 else
1357 return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
1358}
1359
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301360static void ath9k_olc_init(struct ath_hw *ah)
1361{
1362 u32 i;
1363
Vivek Natarajandb91f2e2009-08-14 11:27:16 +05301364 if (OLC_FOR_AR9287_10_LATER) {
1365 REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
1366 AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
1367 ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
1368 AR9287_AN_TXPC0_TXPCMODE,
1369 AR9287_AN_TXPC0_TXPCMODE_S,
1370 AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
1371 udelay(100);
1372 } else {
1373 for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
1374 ah->originalGain[i] =
1375 MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
1376 AR_PHY_TX_GAIN);
1377 ah->PDADCdelta = 0;
1378 }
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301379}
1380
Bob Copeland3a702e42009-03-30 22:30:29 -04001381static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
1382 struct ath9k_channel *chan)
1383{
1384 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1385
1386 if (IS_CHAN_B(chan))
1387 ctl |= CTL_11B;
1388 else if (IS_CHAN_G(chan))
1389 ctl |= CTL_11G;
1390 else
1391 ctl |= CTL_11A;
1392
1393 return ctl;
1394}
1395
Sujithcbe61d82009-02-09 13:27:12 +05301396static int ath9k_hw_process_ini(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001397 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301398{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001399 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301400 int i, regWrites = 0;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001401 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301402 u32 modesIndex, freqIndex;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001403
Sujithf1dc5602008-10-29 10:16:30 +05301404 switch (chan->chanmode) {
1405 case CHANNEL_A:
1406 case CHANNEL_A_HT20:
1407 modesIndex = 1;
1408 freqIndex = 1;
1409 break;
1410 case CHANNEL_A_HT40PLUS:
1411 case CHANNEL_A_HT40MINUS:
1412 modesIndex = 2;
1413 freqIndex = 1;
1414 break;
1415 case CHANNEL_G:
1416 case CHANNEL_G_HT20:
1417 case CHANNEL_B:
1418 modesIndex = 4;
1419 freqIndex = 2;
1420 break;
1421 case CHANNEL_G_HT40PLUS:
1422 case CHANNEL_G_HT40MINUS:
1423 modesIndex = 3;
1424 freqIndex = 2;
1425 break;
1426
1427 default:
1428 return -EINVAL;
1429 }
1430
1431 REG_WRITE(ah, AR_PHY(0), 0x00000007);
Sujithf1dc5602008-10-29 10:16:30 +05301432 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
Sujithf74df6f2009-02-09 13:27:24 +05301433 ah->eep_ops->set_addac(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301434
Gabor Juhosa8c96d32009-03-06 09:08:51 +01001435 if (AR_SREV_5416_22_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +05301436 REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
Sujithf1dc5602008-10-29 10:16:30 +05301437 } else {
1438 struct ar5416IniArray temp;
1439 u32 addacSize =
Sujith2660b812009-02-09 13:27:26 +05301440 sizeof(u32) * ah->iniAddac.ia_rows *
1441 ah->iniAddac.ia_columns;
Sujithf1dc5602008-10-29 10:16:30 +05301442
Sujith2660b812009-02-09 13:27:26 +05301443 memcpy(ah->addac5416_21,
1444 ah->iniAddac.ia_array, addacSize);
Sujithf1dc5602008-10-29 10:16:30 +05301445
Sujith2660b812009-02-09 13:27:26 +05301446 (ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301447
Sujith2660b812009-02-09 13:27:26 +05301448 temp.ia_array = ah->addac5416_21;
1449 temp.ia_columns = ah->iniAddac.ia_columns;
1450 temp.ia_rows = ah->iniAddac.ia_rows;
Sujithf1dc5602008-10-29 10:16:30 +05301451 REG_WRITE_ARRAY(&temp, 1, regWrites);
1452 }
1453
1454 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
1455
Sujith2660b812009-02-09 13:27:26 +05301456 for (i = 0; i < ah->iniModes.ia_rows; i++) {
1457 u32 reg = INI_RA(&ah->iniModes, i, 0);
1458 u32 val = INI_RA(&ah->iniModes, i, modesIndex);
Sujithf1dc5602008-10-29 10:16:30 +05301459
Sujithf1dc5602008-10-29 10:16:30 +05301460 REG_WRITE(ah, reg, val);
1461
1462 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301463 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301464 udelay(100);
1465 }
1466
1467 DO_DELAY(regWrites);
1468 }
1469
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301470 if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
Sujith2660b812009-02-09 13:27:26 +05301471 REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301472
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301473 if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
1474 AR_SREV_9287_10_OR_LATER(ah))
Sujith2660b812009-02-09 13:27:26 +05301475 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301476
Sujith2660b812009-02-09 13:27:26 +05301477 for (i = 0; i < ah->iniCommon.ia_rows; i++) {
1478 u32 reg = INI_RA(&ah->iniCommon, i, 0);
1479 u32 val = INI_RA(&ah->iniCommon, i, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301480
1481 REG_WRITE(ah, reg, val);
1482
1483 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301484 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301485 udelay(100);
1486 }
1487
1488 DO_DELAY(regWrites);
1489 }
1490
Luis R. Rodriguez896ff262009-10-19 02:33:44 -04001491 ath9k_hw_write_regs(ah, freqIndex, regWrites);
Sujithf1dc5602008-10-29 10:16:30 +05301492
Luis R. Rodriguez85643282009-10-19 02:33:33 -04001493 if (AR_SREV_9271_10(ah))
1494 REG_WRITE_ARRAY(&ah->iniModes_9271_1_0_only,
1495 modesIndex, regWrites);
1496
Sujithf1dc5602008-10-29 10:16:30 +05301497 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
Sujith2660b812009-02-09 13:27:26 +05301498 REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
Sujithf1dc5602008-10-29 10:16:30 +05301499 regWrites);
1500 }
1501
1502 ath9k_hw_override_ini(ah, chan);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001503 ath9k_hw_set_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301504 ath9k_hw_init_chain_masks(ah);
1505
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301506 if (OLC_FOR_AR9280_20_LATER)
1507 ath9k_olc_init(ah);
1508
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001509 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001510 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001511 channel->max_antenna_gain * 2,
1512 channel->max_power * 2,
1513 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001514 (u32) regulatory->power_limit));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001515
Sujithf1dc5602008-10-29 10:16:30 +05301516 if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001517 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1518 "ar5416SetRfRegs failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001519 return -EIO;
1520 }
1521
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001522 return 0;
1523}
1524
Sujithf1dc5602008-10-29 10:16:30 +05301525/****************************************/
1526/* Reset and Channel Switching Routines */
1527/****************************************/
1528
Sujithcbe61d82009-02-09 13:27:12 +05301529static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301530{
1531 u32 rfMode = 0;
1532
1533 if (chan == NULL)
1534 return;
1535
1536 rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
1537 ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
1538
1539 if (!AR_SREV_9280_10_OR_LATER(ah))
1540 rfMode |= (IS_CHAN_5GHZ(chan)) ?
1541 AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
1542
1543 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
1544 rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
1545
1546 REG_WRITE(ah, AR_PHY_MODE, rfMode);
1547}
1548
Sujithcbe61d82009-02-09 13:27:12 +05301549static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301550{
1551 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
1552}
1553
Sujithcbe61d82009-02-09 13:27:12 +05301554static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301555{
1556 u32 regval;
1557
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001558 /*
1559 * set AHB_MODE not to do cacheline prefetches
1560 */
Sujithf1dc5602008-10-29 10:16:30 +05301561 regval = REG_READ(ah, AR_AHB_MODE);
1562 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
1563
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001564 /*
1565 * let mac dma reads be in 128 byte chunks
1566 */
Sujithf1dc5602008-10-29 10:16:30 +05301567 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
1568 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
1569
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001570 /*
1571 * Restore TX Trigger Level to its pre-reset value.
1572 * The initial value depends on whether aggregation is enabled, and is
1573 * adjusted whenever underruns are detected.
1574 */
Sujith2660b812009-02-09 13:27:26 +05301575 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301576
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001577 /*
1578 * let mac dma writes be in 128 byte chunks
1579 */
Sujithf1dc5602008-10-29 10:16:30 +05301580 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
1581 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
1582
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001583 /*
1584 * Setup receive FIFO threshold to hold off TX activities
1585 */
Sujithf1dc5602008-10-29 10:16:30 +05301586 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1587
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001588 /*
1589 * reduce the number of usable entries in PCU TXBUF to avoid
1590 * wrap around issues.
1591 */
Sujithf1dc5602008-10-29 10:16:30 +05301592 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001593 /* For AR9285 the number of Fifos are reduced to half.
1594 * So set the usable tx buf size also to half to
1595 * avoid data/delimiter underruns
1596 */
Sujithf1dc5602008-10-29 10:16:30 +05301597 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1598 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001599 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301600 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1601 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1602 }
1603}
1604
Sujithcbe61d82009-02-09 13:27:12 +05301605static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301606{
1607 u32 val;
1608
1609 val = REG_READ(ah, AR_STA_ID1);
1610 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
1611 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001612 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +05301613 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
1614 | AR_STA_ID1_KSRCH_MODE);
1615 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1616 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001617 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001618 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +05301619 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
1620 | AR_STA_ID1_KSRCH_MODE);
1621 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1622 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001623 case NL80211_IFTYPE_STATION:
1624 case NL80211_IFTYPE_MONITOR:
Sujithf1dc5602008-10-29 10:16:30 +05301625 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1626 break;
1627 }
1628}
1629
Sujithcbe61d82009-02-09 13:27:12 +05301630static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001631 u32 coef_scaled,
1632 u32 *coef_mantissa,
1633 u32 *coef_exponent)
1634{
1635 u32 coef_exp, coef_man;
1636
1637 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1638 if ((coef_scaled >> coef_exp) & 0x1)
1639 break;
1640
1641 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1642
1643 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1644
1645 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1646 *coef_exponent = coef_exp - 16;
1647}
1648
Sujithcbe61d82009-02-09 13:27:12 +05301649static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301650 struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001651{
1652 u32 coef_scaled, ds_coef_exp, ds_coef_man;
1653 u32 clockMhzScaled = 0x64000000;
1654 struct chan_centers centers;
1655
1656 if (IS_CHAN_HALF_RATE(chan))
1657 clockMhzScaled = clockMhzScaled >> 1;
1658 else if (IS_CHAN_QUARTER_RATE(chan))
1659 clockMhzScaled = clockMhzScaled >> 2;
1660
1661 ath9k_hw_get_channel_centers(ah, chan, &centers);
1662 coef_scaled = clockMhzScaled / centers.synth_center;
1663
1664 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1665 &ds_coef_exp);
1666
1667 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1668 AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
1669 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1670 AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
1671
1672 coef_scaled = (9 * coef_scaled) / 10;
1673
1674 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1675 &ds_coef_exp);
1676
1677 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1678 AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
1679 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1680 AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
1681}
1682
Sujithcbe61d82009-02-09 13:27:12 +05301683static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301684{
1685 u32 rst_flags;
1686 u32 tmpReg;
1687
Sujith70768492009-02-16 13:23:12 +05301688 if (AR_SREV_9100(ah)) {
1689 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
1690 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
1691 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
1692 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
1693 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1694 }
1695
Sujithf1dc5602008-10-29 10:16:30 +05301696 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1697 AR_RTC_FORCE_WAKE_ON_INT);
1698
1699 if (AR_SREV_9100(ah)) {
1700 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1701 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1702 } else {
1703 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1704 if (tmpReg &
1705 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1706 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1707 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1708 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1709 } else {
1710 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1711 }
1712
1713 rst_flags = AR_RTC_RC_MAC_WARM;
1714 if (type == ATH9K_RESET_COLD)
1715 rst_flags |= AR_RTC_RC_MAC_COLD;
1716 }
1717
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001718 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujithf1dc5602008-10-29 10:16:30 +05301719 udelay(50);
1720
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001721 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301722 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001723 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1724 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301725 return false;
1726 }
1727
1728 if (!AR_SREV_9100(ah))
1729 REG_WRITE(ah, AR_RC, 0);
1730
Sujithf1dc5602008-10-29 10:16:30 +05301731 if (AR_SREV_9100(ah))
1732 udelay(50);
1733
1734 return true;
1735}
1736
Sujithcbe61d82009-02-09 13:27:12 +05301737static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301738{
1739 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1740 AR_RTC_FORCE_WAKE_ON_INT);
1741
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301742 if (!AR_SREV_9100(ah))
1743 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1744
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001745 REG_WRITE(ah, AR_RTC_RESET, 0);
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301746 udelay(2);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301747
1748 if (!AR_SREV_9100(ah))
1749 REG_WRITE(ah, AR_RC, 0);
1750
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001751 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301752
1753 if (!ath9k_hw_wait(ah,
1754 AR_RTC_STATUS,
1755 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301756 AR_RTC_STATUS_ON,
1757 AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001758 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1759 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301760 return false;
1761 }
1762
1763 ath9k_hw_read_revisions(ah);
1764
1765 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1766}
1767
Sujithcbe61d82009-02-09 13:27:12 +05301768static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301769{
1770 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1771 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1772
1773 switch (type) {
1774 case ATH9K_RESET_POWER_ON:
1775 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301776 case ATH9K_RESET_WARM:
1777 case ATH9K_RESET_COLD:
1778 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301779 default:
1780 return false;
1781 }
1782}
1783
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001784static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301785{
1786 u32 phymode;
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301787 u32 enableDacFifo = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301788
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301789 if (AR_SREV_9285_10_OR_LATER(ah))
1790 enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
1791 AR_PHY_FC_ENABLE_DAC_FIFO);
1792
Sujithf1dc5602008-10-29 10:16:30 +05301793 phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301794 | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
Sujithf1dc5602008-10-29 10:16:30 +05301795
1796 if (IS_CHAN_HT40(chan)) {
1797 phymode |= AR_PHY_FC_DYN2040_EN;
1798
1799 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
1800 (chan->chanmode == CHANNEL_G_HT40PLUS))
1801 phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1802
Sujithf1dc5602008-10-29 10:16:30 +05301803 }
1804 REG_WRITE(ah, AR_PHY_TURBO, phymode);
1805
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001806 ath9k_hw_set11nmac2040(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301807
1808 REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
1809 REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1810}
1811
Sujithcbe61d82009-02-09 13:27:12 +05301812static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301813 struct ath9k_channel *chan)
1814{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301815 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301816 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1817 return false;
1818 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301819 return false;
1820
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001821 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301822 return false;
1823
Sujith2660b812009-02-09 13:27:26 +05301824 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301825 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301826 ath9k_hw_set_rfmode(ah, chan);
1827
1828 return true;
1829}
1830
Sujithcbe61d82009-02-09 13:27:12 +05301831static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001832 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301833{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001834 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001835 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001836 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301837 u32 synthDelay, qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001838 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301839
1840 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1841 if (ath9k_hw_numtxpending(ah, qnum)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001842 ath_print(common, ATH_DBG_QUEUE,
1843 "Transmit frames pending on "
1844 "queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301845 return false;
1846 }
1847 }
1848
1849 REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
1850 if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
Sujith0caa7b12009-02-16 13:23:20 +05301851 AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001852 ath_print(common, ATH_DBG_FATAL,
1853 "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301854 return false;
1855 }
1856
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001857 ath9k_hw_set_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301858
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -04001859 r = ah->ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001860 if (r) {
1861 ath_print(common, ATH_DBG_FATAL,
1862 "Failed to set channel\n");
1863 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301864 }
1865
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001866 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001867 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301868 channel->max_antenna_gain * 2,
1869 channel->max_power * 2,
1870 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001871 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05301872
1873 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +05301874 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +05301875 synthDelay = (4 * synthDelay) / 22;
1876 else
1877 synthDelay /= 10;
1878
1879 udelay(synthDelay + BASE_ACTIVATE_DELAY);
1880
1881 REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
1882
1883 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1884 ath9k_hw_set_delta_slope(ah, chan);
1885
Luis R. Rodriguezae478cf2009-10-19 02:33:43 -04001886 ah->ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301887
1888 if (!chan->oneTimeCalsDone)
1889 chan->oneTimeCalsDone = true;
1890
1891 return true;
1892}
1893
Johannes Berg3b319aa2009-06-13 14:50:26 +05301894static void ath9k_enable_rfkill(struct ath_hw *ah)
1895{
1896 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
1897 AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
1898
1899 REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
1900 AR_GPIO_INPUT_MUX2_RFSILENT);
1901
1902 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
1903 REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
1904}
1905
Sujithcbe61d82009-02-09 13:27:12 +05301906int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001907 bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001908{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001909 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001910 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301911 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001912 u32 saveDefAntenna;
1913 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301914 u64 tsf = 0;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001915 int i, rx_chainmask, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001916
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001917 ah->txchainmask = common->tx_chainmask;
1918 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001919
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001920 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001921 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001922
Vasanthakumar Thiagarajan9ebef792009-09-17 09:26:44 +05301923 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001924 ath9k_hw_getnf(ah, curchan);
1925
1926 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301927 (ah->chip_fullsleep != true) &&
1928 (ah->curchan != NULL) &&
1929 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001930 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301931 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Vasanthakumar Thiagarajan0a475cc2009-09-17 09:27:10 +05301932 !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
1933 IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001934
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001935 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301936 ath9k_hw_loadnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001937 ath9k_hw_start_nfcal(ah);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001938 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001939 }
1940 }
1941
1942 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1943 if (saveDefAntenna == 0)
1944 saveDefAntenna = 1;
1945
1946 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1947
Sujith46fe7822009-09-17 09:25:25 +05301948 /* For chips on which RTC reset is done, save TSF before it gets cleared */
1949 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1950 tsf = ath9k_hw_gettsf64(ah);
1951
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001952 saveLedState = REG_READ(ah, AR_CFG_LED) &
1953 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1954 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1955
1956 ath9k_hw_mark_phy_inactive(ah);
1957
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001958 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1959 REG_WRITE(ah,
1960 AR9271_RESET_POWER_DOWN_CONTROL,
1961 AR9271_RADIO_RF_RST);
1962 udelay(50);
1963 }
1964
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001965 if (!ath9k_hw_chip_reset(ah, chan)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001966 ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001967 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001968 }
1969
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001970 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1971 ah->htc_reset_init = false;
1972 REG_WRITE(ah,
1973 AR9271_RESET_POWER_DOWN_CONTROL,
1974 AR9271_GATE_MAC_CTL);
1975 udelay(50);
1976 }
1977
Sujith46fe7822009-09-17 09:25:25 +05301978 /* Restore TSF */
1979 if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1980 ath9k_hw_settsf64(ah, tsf);
1981
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301982 if (AR_SREV_9280_10_OR_LATER(ah))
1983 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001984
Vivek Natarajan326bebb2009-08-14 11:33:36 +05301985 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301986 /* Enable ASYNC FIFO */
1987 REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
1988 AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
1989 REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
1990 REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
1991 AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
1992 REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
1993 AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
1994 }
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001995 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001996 if (r)
1997 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001998
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001999 /* Setup MFP options for CCMP */
2000 if (AR_SREV_9280_20_OR_LATER(ah)) {
2001 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
2002 * frames when constructing CCMP AAD. */
2003 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
2004 0xc7ff);
2005 ah->sw_mgmt_crypto = false;
2006 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
2007 /* Disable hardware crypto for management frames */
2008 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
2009 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
2010 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2011 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
2012 ah->sw_mgmt_crypto = true;
2013 } else
2014 ah->sw_mgmt_crypto = true;
2015
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002016 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
2017 ath9k_hw_set_delta_slope(ah, chan);
2018
Luis R. Rodriguezae478cf2009-10-19 02:33:43 -04002019 ah->ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05302020 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04002021
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002022 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
2023 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002024 | macStaId1
2025 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05302026 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05302027 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05302028 | ah->sta_id1_defaults);
2029 ath9k_hw_set_operating_mode(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002030
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07002031 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002032
2033 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
2034
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07002035 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002036
2037 REG_WRITE(ah, AR_ISR, ~0);
2038
2039 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
2040
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -04002041 r = ah->ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04002042 if (r)
2043 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002044
2045 for (i = 0; i < AR_NUM_DCU; i++)
2046 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
2047
Sujith2660b812009-02-09 13:27:26 +05302048 ah->intr_txqs = 0;
2049 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002050 ath9k_hw_resettxqueue(ah, i);
2051
Sujith2660b812009-02-09 13:27:26 +05302052 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002053 ath9k_hw_init_qos(ah);
2054
Sujith2660b812009-02-09 13:27:26 +05302055 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302056 ath9k_enable_rfkill(ah);
Johannes Berg3b319aa2009-06-13 14:50:26 +05302057
Felix Fietkau0005baf2010-01-15 02:33:40 +01002058 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002059
Vivek Natarajan326bebb2009-08-14 11:33:36 +05302060 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302061 REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
2062 AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
2063 REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
2064 AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
2065 REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
2066 AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);
2067
2068 REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
2069 REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);
2070
2071 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
2072 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
2073 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
2074 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
2075 }
Vivek Natarajan326bebb2009-08-14 11:33:36 +05302076 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302077 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2078 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
2079 }
2080
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002081 REG_WRITE(ah, AR_STA_ID1,
2082 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
2083
2084 ath9k_hw_set_dma(ah);
2085
2086 REG_WRITE(ah, AR_OBS, 8);
2087
Sujith0ce024c2009-12-14 14:57:00 +05302088 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002089 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2090 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2091 }
2092
2093 ath9k_hw_init_bb(ah, chan);
2094
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002095 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07002096 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002097
Sujith2660b812009-02-09 13:27:26 +05302098 rx_chainmask = ah->rxchainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002099 if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
2100 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
2101 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
2102 }
2103
2104 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2105
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002106 /*
2107 * For big endian systems turn on swapping for descriptors
2108 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002109 if (AR_SREV_9100(ah)) {
2110 u32 mask;
2111 mask = REG_READ(ah, AR_CFG);
2112 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002113 ath_print(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05302114 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002115 } else {
2116 mask =
2117 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
2118 REG_WRITE(ah, AR_CFG, mask);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002119 ath_print(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05302120 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002121 }
2122 } else {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002123 /* Configure AR9271 target WLAN */
2124 if (AR_SREV_9271(ah))
2125 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002126#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002127 else
2128 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002129#endif
2130 }
2131
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002132 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302133 ath9k_hw_btcoex_enable(ah);
2134
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002135 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002136}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002137EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002138
Sujithf1dc5602008-10-29 10:16:30 +05302139/************************/
2140/* Key Cache Management */
2141/************************/
2142
Sujithcbe61d82009-02-09 13:27:12 +05302143bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002144{
Sujithf1dc5602008-10-29 10:16:30 +05302145 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002146
Sujith2660b812009-02-09 13:27:26 +05302147 if (entry >= ah->caps.keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002148 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2149 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002150 return false;
2151 }
2152
Sujithf1dc5602008-10-29 10:16:30 +05302153 keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002154
Sujithf1dc5602008-10-29 10:16:30 +05302155 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
2156 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
2157 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
2158 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
2159 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
2160 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
2161 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
2162 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2163
2164 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2165 u16 micentry = entry + 64;
2166
2167 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
2168 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2169 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
2170 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2171
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002172 }
2173
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002174 return true;
2175}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002176EXPORT_SYMBOL(ath9k_hw_keyreset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002177
Sujithcbe61d82009-02-09 13:27:12 +05302178bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002179{
Sujithf1dc5602008-10-29 10:16:30 +05302180 u32 macHi, macLo;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002181
Sujith2660b812009-02-09 13:27:26 +05302182 if (entry >= ah->caps.keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002183 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2184 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002185 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002186 }
2187
Sujithf1dc5602008-10-29 10:16:30 +05302188 if (mac != NULL) {
2189 macHi = (mac[5] << 8) | mac[4];
2190 macLo = (mac[3] << 24) |
2191 (mac[2] << 16) |
2192 (mac[1] << 8) |
2193 mac[0];
2194 macLo >>= 1;
2195 macLo |= (macHi & 1) << 31;
2196 macHi >>= 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002197 } else {
Sujithf1dc5602008-10-29 10:16:30 +05302198 macLo = macHi = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002199 }
Sujithf1dc5602008-10-29 10:16:30 +05302200 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
2201 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002202
2203 return true;
2204}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002205EXPORT_SYMBOL(ath9k_hw_keysetmac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002206
Sujithcbe61d82009-02-09 13:27:12 +05302207bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujithf1dc5602008-10-29 10:16:30 +05302208 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +02002209 const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002210{
Sujith2660b812009-02-09 13:27:26 +05302211 const struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002212 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302213 u32 key0, key1, key2, key3, key4;
2214 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002215
Sujithf1dc5602008-10-29 10:16:30 +05302216 if (entry >= pCap->keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002217 ath_print(common, ATH_DBG_FATAL,
2218 "keycache entry %u out of range\n", entry);
Sujithf1dc5602008-10-29 10:16:30 +05302219 return false;
2220 }
2221
2222 switch (k->kv_type) {
2223 case ATH9K_CIPHER_AES_OCB:
2224 keyType = AR_KEYTABLE_TYPE_AES;
2225 break;
2226 case ATH9K_CIPHER_AES_CCM:
2227 if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002228 ath_print(common, ATH_DBG_ANY,
2229 "AES-CCM not supported by mac rev 0x%x\n",
2230 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002231 return false;
2232 }
Sujithf1dc5602008-10-29 10:16:30 +05302233 keyType = AR_KEYTABLE_TYPE_CCM;
2234 break;
2235 case ATH9K_CIPHER_TKIP:
2236 keyType = AR_KEYTABLE_TYPE_TKIP;
2237 if (ATH9K_IS_MIC_ENABLED(ah)
2238 && entry + 64 >= pCap->keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002239 ath_print(common, ATH_DBG_ANY,
2240 "entry %u inappropriate for TKIP\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002241 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002242 }
Sujithf1dc5602008-10-29 10:16:30 +05302243 break;
2244 case ATH9K_CIPHER_WEP:
Zhu Yie31a16d2009-05-21 21:47:03 +08002245 if (k->kv_len < WLAN_KEY_LEN_WEP40) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002246 ath_print(common, ATH_DBG_ANY,
2247 "WEP key length %u too small\n", k->kv_len);
Sujithf1dc5602008-10-29 10:16:30 +05302248 return false;
2249 }
Zhu Yie31a16d2009-05-21 21:47:03 +08002250 if (k->kv_len <= WLAN_KEY_LEN_WEP40)
Sujithf1dc5602008-10-29 10:16:30 +05302251 keyType = AR_KEYTABLE_TYPE_40;
Zhu Yie31a16d2009-05-21 21:47:03 +08002252 else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05302253 keyType = AR_KEYTABLE_TYPE_104;
2254 else
2255 keyType = AR_KEYTABLE_TYPE_128;
2256 break;
2257 case ATH9K_CIPHER_CLR:
2258 keyType = AR_KEYTABLE_TYPE_CLR;
2259 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002260 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002261 ath_print(common, ATH_DBG_FATAL,
2262 "cipher %u not supported\n", k->kv_type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002263 return false;
2264 }
Sujithf1dc5602008-10-29 10:16:30 +05302265
Jouni Malinene0caf9e2009-03-02 18:15:53 +02002266 key0 = get_unaligned_le32(k->kv_val + 0);
2267 key1 = get_unaligned_le16(k->kv_val + 4);
2268 key2 = get_unaligned_le32(k->kv_val + 6);
2269 key3 = get_unaligned_le16(k->kv_val + 10);
2270 key4 = get_unaligned_le32(k->kv_val + 12);
Zhu Yie31a16d2009-05-21 21:47:03 +08002271 if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05302272 key4 &= 0xff;
2273
Jouni Malinen672903b2009-03-02 15:06:31 +02002274 /*
2275 * Note: Key cache registers access special memory area that requires
2276 * two 32-bit writes to actually update the values in the internal
2277 * memory. Consequently, the exact order and pairs used here must be
2278 * maintained.
2279 */
2280
Sujithf1dc5602008-10-29 10:16:30 +05302281 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2282 u16 micentry = entry + 64;
2283
Jouni Malinen672903b2009-03-02 15:06:31 +02002284 /*
2285 * Write inverted key[47:0] first to avoid Michael MIC errors
2286 * on frames that could be sent or received at the same time.
2287 * The correct key will be written in the end once everything
2288 * else is ready.
2289 */
Sujithf1dc5602008-10-29 10:16:30 +05302290 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
2291 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002292
2293 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05302294 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2295 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002296
2297 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05302298 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2299 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
Jouni Malinen672903b2009-03-02 15:06:31 +02002300
2301 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05302302 (void) ath9k_hw_keysetmac(ah, entry, mac);
2303
Sujith2660b812009-02-09 13:27:26 +05302304 if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
Jouni Malinen672903b2009-03-02 15:06:31 +02002305 /*
2306 * TKIP uses two key cache entries:
2307 * Michael MIC TX/RX keys in the same key cache entry
2308 * (idx = main index + 64):
2309 * key0 [31:0] = RX key [31:0]
2310 * key1 [15:0] = TX key [31:16]
2311 * key1 [31:16] = reserved
2312 * key2 [31:0] = RX key [63:32]
2313 * key3 [15:0] = TX key [15:0]
2314 * key3 [31:16] = reserved
2315 * key4 [31:0] = TX key [63:32]
2316 */
Sujithf1dc5602008-10-29 10:16:30 +05302317 u32 mic0, mic1, mic2, mic3, mic4;
2318
2319 mic0 = get_unaligned_le32(k->kv_mic + 0);
2320 mic2 = get_unaligned_le32(k->kv_mic + 4);
2321 mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
2322 mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
2323 mic4 = get_unaligned_le32(k->kv_txmic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02002324
2325 /* Write RX[31:0] and TX[31:16] */
Sujithf1dc5602008-10-29 10:16:30 +05302326 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2327 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002328
2329 /* Write RX[63:32] and TX[15:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302330 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2331 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002332
2333 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05302334 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
2335 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2336 AR_KEYTABLE_TYPE_CLR);
2337
2338 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02002339 /*
2340 * TKIP uses four key cache entries (two for group
2341 * keys):
2342 * Michael MIC TX/RX keys are in different key cache
2343 * entries (idx = main index + 64 for TX and
2344 * main index + 32 + 96 for RX):
2345 * key0 [31:0] = TX/RX MIC key [31:0]
2346 * key1 [31:0] = reserved
2347 * key2 [31:0] = TX/RX MIC key [63:32]
2348 * key3 [31:0] = reserved
2349 * key4 [31:0] = reserved
2350 *
2351 * Upper layer code will call this function separately
2352 * for TX and RX keys when these registers offsets are
2353 * used.
2354 */
Sujithf1dc5602008-10-29 10:16:30 +05302355 u32 mic0, mic2;
2356
2357 mic0 = get_unaligned_le32(k->kv_mic + 0);
2358 mic2 = get_unaligned_le32(k->kv_mic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02002359
2360 /* Write MIC key[31:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302361 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2362 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002363
2364 /* Write MIC key[63:32] */
Sujithf1dc5602008-10-29 10:16:30 +05302365 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2366 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002367
2368 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05302369 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
2370 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2371 AR_KEYTABLE_TYPE_CLR);
2372 }
Jouni Malinen672903b2009-03-02 15:06:31 +02002373
2374 /* MAC address registers are reserved for the MIC entry */
Sujithf1dc5602008-10-29 10:16:30 +05302375 REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
2376 REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002377
2378 /*
2379 * Write the correct (un-inverted) key[47:0] last to enable
2380 * TKIP now that all other registers are set with correct
2381 * values.
2382 */
Sujithf1dc5602008-10-29 10:16:30 +05302383 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2384 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2385 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02002386 /* Write key[47:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302387 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2388 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002389
2390 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05302391 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2392 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002393
2394 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05302395 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2396 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2397
Jouni Malinen672903b2009-03-02 15:06:31 +02002398 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05302399 (void) ath9k_hw_keysetmac(ah, entry, mac);
2400 }
2401
Sujithf1dc5602008-10-29 10:16:30 +05302402 return true;
2403}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002404EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
Sujithf1dc5602008-10-29 10:16:30 +05302405
Sujithcbe61d82009-02-09 13:27:12 +05302406bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
Sujithf1dc5602008-10-29 10:16:30 +05302407{
Sujith2660b812009-02-09 13:27:26 +05302408 if (entry < ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05302409 u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
2410 if (val & AR_KEYTABLE_VALID)
2411 return true;
2412 }
2413 return false;
2414}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002415EXPORT_SYMBOL(ath9k_hw_keyisvalid);
Sujithf1dc5602008-10-29 10:16:30 +05302416
2417/******************************/
2418/* Power Management (Chipset) */
2419/******************************/
2420
Sujithcbe61d82009-02-09 13:27:12 +05302421static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302422{
2423 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2424 if (setChip) {
2425 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2426 AR_RTC_FORCE_WAKE_EN);
2427 if (!AR_SREV_9100(ah))
2428 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2429
Sujith4921be82009-09-18 15:04:27 +05302430 if(!AR_SREV_5416(ah))
2431 REG_CLR_BIT(ah, (AR_RTC_RESET),
2432 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05302433 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002434}
2435
Sujithcbe61d82009-02-09 13:27:12 +05302436static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002437{
Sujithf1dc5602008-10-29 10:16:30 +05302438 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2439 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05302440 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002441
Sujithf1dc5602008-10-29 10:16:30 +05302442 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2443 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2444 AR_RTC_FORCE_WAKE_ON_INT);
2445 } else {
2446 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2447 AR_RTC_FORCE_WAKE_EN);
2448 }
2449 }
2450}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002451
Sujithcbe61d82009-02-09 13:27:12 +05302452static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302453{
2454 u32 val;
2455 int i;
2456
2457 if (setChip) {
2458 if ((REG_READ(ah, AR_RTC_STATUS) &
2459 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2460 if (ath9k_hw_set_reset_reg(ah,
2461 ATH9K_RESET_POWER_ON) != true) {
2462 return false;
2463 }
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302464 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05302465 }
2466 if (AR_SREV_9100(ah))
2467 REG_SET_BIT(ah, AR_RTC_RESET,
2468 AR_RTC_RESET_EN);
2469
2470 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2471 AR_RTC_FORCE_WAKE_EN);
2472 udelay(50);
2473
2474 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2475 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2476 if (val == AR_RTC_STATUS_ON)
2477 break;
2478 udelay(50);
2479 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2480 AR_RTC_FORCE_WAKE_EN);
2481 }
2482 if (i == 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002483 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2484 "Failed to wakeup in %uus\n",
2485 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05302486 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002487 }
2488 }
2489
Sujithf1dc5602008-10-29 10:16:30 +05302490 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2491
2492 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002493}
2494
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002495bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302496{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002497 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05302498 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05302499 static const char *modes[] = {
2500 "AWAKE",
2501 "FULL-SLEEP",
2502 "NETWORK SLEEP",
2503 "UNDEFINED"
2504 };
Sujithf1dc5602008-10-29 10:16:30 +05302505
Gabor Juhoscbdec972009-07-24 17:27:22 +02002506 if (ah->power_mode == mode)
2507 return status;
2508
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002509 ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
2510 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302511
2512 switch (mode) {
2513 case ATH9K_PM_AWAKE:
2514 status = ath9k_hw_set_power_awake(ah, setChip);
2515 break;
2516 case ATH9K_PM_FULL_SLEEP:
2517 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05302518 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302519 break;
2520 case ATH9K_PM_NETWORK_SLEEP:
2521 ath9k_set_power_network_sleep(ah, setChip);
2522 break;
2523 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002524 ath_print(common, ATH_DBG_FATAL,
2525 "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302526 return false;
2527 }
Sujith2660b812009-02-09 13:27:26 +05302528 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302529
2530 return status;
2531}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002532EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302533
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002534/*
2535 * Helper for ASPM support.
2536 *
2537 * Disable PLL when in L0s as well as receiver clock when in L1.
2538 * This power saving option must be enabled through the SerDes.
2539 *
2540 * Programming the SerDes must go through the same 288 bit serial shift
2541 * register as the other analog registers. Hence the 9 writes.
2542 */
Vivek Natarajan93b1b372009-09-17 09:24:58 +05302543void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
Sujithf1dc5602008-10-29 10:16:30 +05302544{
Sujithf1dc5602008-10-29 10:16:30 +05302545 u8 i;
Vivek Natarajan93b1b372009-09-17 09:24:58 +05302546 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05302547
Sujith2660b812009-02-09 13:27:26 +05302548 if (ah->is_pciexpress != true)
Sujithf1dc5602008-10-29 10:16:30 +05302549 return;
2550
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002551 /* Do not touch SerDes registers */
Sujith2660b812009-02-09 13:27:26 +05302552 if (ah->config.pcie_powersave_enable == 2)
Sujithf1dc5602008-10-29 10:16:30 +05302553 return;
2554
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002555 /* Nothing to do on restore for 11N */
Vivek Natarajan93b1b372009-09-17 09:24:58 +05302556 if (!restore) {
2557 if (AR_SREV_9280_20_OR_LATER(ah)) {
2558 /*
2559 * AR9280 2.0 or later chips use SerDes values from the
2560 * initvals.h initialized depending on chipset during
2561 * ath9k_hw_init()
2562 */
2563 for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
2564 REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
2565 INI_RA(&ah->iniPcieSerdes, i, 1));
2566 }
2567 } else if (AR_SREV_9280(ah) &&
2568 (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
2569 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
2570 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
Sujithf1dc5602008-10-29 10:16:30 +05302571
Vivek Natarajan93b1b372009-09-17 09:24:58 +05302572 /* RX shut off when elecidle is asserted */
2573 REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
2574 REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
2575 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);
2576
2577 /* Shut off CLKREQ active in L1 */
2578 if (ah->config.pcie_clock_req)
2579 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
2580 else
2581 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
2582
2583 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
2584 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
2585 REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
2586
2587 /* Load the new settings */
2588 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
2589
2590 } else {
2591 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
2592 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
2593
2594 /* RX shut off when elecidle is asserted */
2595 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
2596 REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
2597 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
2598
2599 /*
2600 * Ignore ah->ah_config.pcie_clock_req setting for
2601 * pre-AR9280 11n
2602 */
2603 REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
2604
2605 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
2606 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
2607 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
2608
2609 /* Load the new settings */
2610 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
Sujithf1dc5602008-10-29 10:16:30 +05302611 }
Sujithf1dc5602008-10-29 10:16:30 +05302612
Vivek Natarajan93b1b372009-09-17 09:24:58 +05302613 udelay(1000);
Sujithf1dc5602008-10-29 10:16:30 +05302614
Vivek Natarajan93b1b372009-09-17 09:24:58 +05302615 /* set bit 19 to allow forcing of pcie core into L1 state */
2616 REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
Sujithf1dc5602008-10-29 10:16:30 +05302617
Vivek Natarajan93b1b372009-09-17 09:24:58 +05302618 /* Several PCIe massages to ensure proper behaviour */
2619 if (ah->config.pcie_waen) {
2620 val = ah->config.pcie_waen;
2621 if (!power_off)
2622 val &= (~AR_WA_D3_L1_DISABLE);
2623 } else {
2624 if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
2625 AR_SREV_9287(ah)) {
2626 val = AR9285_WA_DEFAULT;
2627 if (!power_off)
2628 val &= (~AR_WA_D3_L1_DISABLE);
2629 } else if (AR_SREV_9280(ah)) {
2630 /*
2631 * On AR9280 chips bit 22 of 0x4004 needs to be
2632 * set otherwise card may disappear.
2633 */
2634 val = AR9280_WA_DEFAULT;
2635 if (!power_off)
2636 val &= (~AR_WA_D3_L1_DISABLE);
2637 } else
2638 val = AR_WA_DEFAULT;
2639 }
Sujithf1dc5602008-10-29 10:16:30 +05302640
Vivek Natarajan93b1b372009-09-17 09:24:58 +05302641 REG_WRITE(ah, AR_WA, val);
Sujithf1dc5602008-10-29 10:16:30 +05302642 }
2643
Vivek Natarajan93b1b372009-09-17 09:24:58 +05302644 if (power_off) {
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002645 /*
Vivek Natarajan93b1b372009-09-17 09:24:58 +05302646 * Set PCIe workaround bits
2647 * bit 14 in WA register (disable L1) should only
2648 * be set when device enters D3 and be cleared
2649 * when device comes back to D0.
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002650 */
Vivek Natarajan93b1b372009-09-17 09:24:58 +05302651 if (ah->config.pcie_waen) {
2652 if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
2653 REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
2654 } else {
2655 if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
2656 AR_SREV_9287(ah)) &&
2657 (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
2658 (AR_SREV_9280(ah) &&
2659 (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
2660 REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
2661 }
2662 }
Sujithf1dc5602008-10-29 10:16:30 +05302663 }
2664}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002665EXPORT_SYMBOL(ath9k_hw_configpcipowersave);
Sujithf1dc5602008-10-29 10:16:30 +05302666
2667/**********************/
2668/* Interrupt Handling */
2669/**********************/
2670
Sujithcbe61d82009-02-09 13:27:12 +05302671bool ath9k_hw_intrpend(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002672{
2673 u32 host_isr;
2674
2675 if (AR_SREV_9100(ah))
2676 return true;
2677
2678 host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
2679 if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
2680 return true;
2681
2682 host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
2683 if ((host_isr & AR_INTR_SYNC_DEFAULT)
2684 && (host_isr != AR_INTR_SPURIOUS))
2685 return true;
2686
2687 return false;
2688}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002689EXPORT_SYMBOL(ath9k_hw_intrpend);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002690
Sujithcbe61d82009-02-09 13:27:12 +05302691bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002692{
2693 u32 isr = 0;
2694 u32 mask2 = 0;
Sujith2660b812009-02-09 13:27:26 +05302695 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002696 u32 sync_cause = 0;
2697 bool fatal_int = false;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002698 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002699
2700 if (!AR_SREV_9100(ah)) {
2701 if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
2702 if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
2703 == AR_RTC_STATUS_ON) {
2704 isr = REG_READ(ah, AR_ISR);
2705 }
2706 }
2707
Sujithf1dc5602008-10-29 10:16:30 +05302708 sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
2709 AR_INTR_SYNC_DEFAULT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002710
2711 *masked = 0;
2712
2713 if (!isr && !sync_cause)
2714 return false;
2715 } else {
2716 *masked = 0;
2717 isr = REG_READ(ah, AR_ISR);
2718 }
2719
2720 if (isr) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002721 if (isr & AR_ISR_BCNMISC) {
2722 u32 isr2;
2723 isr2 = REG_READ(ah, AR_ISR_S2);
2724 if (isr2 & AR_ISR_S2_TIM)
2725 mask2 |= ATH9K_INT_TIM;
2726 if (isr2 & AR_ISR_S2_DTIM)
2727 mask2 |= ATH9K_INT_DTIM;
2728 if (isr2 & AR_ISR_S2_DTIMSYNC)
2729 mask2 |= ATH9K_INT_DTIMSYNC;
2730 if (isr2 & (AR_ISR_S2_CABEND))
2731 mask2 |= ATH9K_INT_CABEND;
2732 if (isr2 & AR_ISR_S2_GTT)
2733 mask2 |= ATH9K_INT_GTT;
2734 if (isr2 & AR_ISR_S2_CST)
2735 mask2 |= ATH9K_INT_CST;
Sujith4af9cf42009-02-12 10:06:47 +05302736 if (isr2 & AR_ISR_S2_TSFOOR)
2737 mask2 |= ATH9K_INT_TSFOOR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002738 }
2739
2740 isr = REG_READ(ah, AR_ISR_RAC);
2741 if (isr == 0xffffffff) {
2742 *masked = 0;
2743 return false;
2744 }
2745
2746 *masked = isr & ATH9K_INT_COMMON;
2747
Sujith0ce024c2009-12-14 14:57:00 +05302748 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002749 if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
2750 *masked |= ATH9K_INT_RX;
2751 }
2752
2753 if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
2754 *masked |= ATH9K_INT_RX;
2755 if (isr &
2756 (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
2757 AR_ISR_TXEOL)) {
2758 u32 s0_s, s1_s;
2759
2760 *masked |= ATH9K_INT_TX;
2761
2762 s0_s = REG_READ(ah, AR_ISR_S0_S);
Sujith2660b812009-02-09 13:27:26 +05302763 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
2764 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002765
2766 s1_s = REG_READ(ah, AR_ISR_S1_S);
Sujith2660b812009-02-09 13:27:26 +05302767 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
2768 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002769 }
2770
2771 if (isr & AR_ISR_RXORN) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002772 ath_print(common, ATH_DBG_INTERRUPT,
2773 "receive FIFO overrun interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002774 }
2775
2776 if (!AR_SREV_9100(ah)) {
Sujith60b67f52008-08-07 10:52:38 +05302777 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002778 u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
2779 if (isr5 & AR_ISR_S5_TIM_TIMER)
2780 *masked |= ATH9K_INT_TIM_TIMER;
2781 }
2782 }
2783
2784 *masked |= mask2;
2785 }
Sujithf1dc5602008-10-29 10:16:30 +05302786
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002787 if (AR_SREV_9100(ah))
2788 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302789
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302790 if (isr & AR_ISR_GENTMR) {
2791 u32 s5_s;
2792
2793 s5_s = REG_READ(ah, AR_ISR_S5_S);
2794 if (isr & AR_ISR_GENTMR) {
2795 ah->intr_gen_timer_trigger =
2796 MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);
2797
2798 ah->intr_gen_timer_thresh =
2799 MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);
2800
2801 if (ah->intr_gen_timer_trigger)
2802 *masked |= ATH9K_INT_GENTIMER;
2803
2804 }
2805 }
2806
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002807 if (sync_cause) {
2808 fatal_int =
2809 (sync_cause &
2810 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
2811 ? true : false;
2812
2813 if (fatal_int) {
2814 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002815 ath_print(common, ATH_DBG_ANY,
2816 "received PCI FATAL interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002817 }
2818 if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002819 ath_print(common, ATH_DBG_ANY,
2820 "received PCI PERR interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002821 }
Steven Luoa89bff92009-04-12 02:57:54 -07002822 *masked |= ATH9K_INT_FATAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002823 }
2824 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002825 ath_print(common, ATH_DBG_INTERRUPT,
2826 "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002827 REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
2828 REG_WRITE(ah, AR_RC, 0);
2829 *masked |= ATH9K_INT_FATAL;
2830 }
2831 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002832 ath_print(common, ATH_DBG_INTERRUPT,
2833 "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002834 }
2835
2836 REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
2837 (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
2838 }
Sujithf1dc5602008-10-29 10:16:30 +05302839
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002840 return true;
2841}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002842EXPORT_SYMBOL(ath9k_hw_getisr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002843
Sujithcbe61d82009-02-09 13:27:12 +05302844enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002845{
Sujith2660b812009-02-09 13:27:26 +05302846 u32 omask = ah->mask_reg;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002847 u32 mask, mask2;
Sujith2660b812009-02-09 13:27:26 +05302848 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002849 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002850
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002851 ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002852
2853 if (omask & ATH9K_INT_GLOBAL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002854 ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002855 REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
2856 (void) REG_READ(ah, AR_IER);
2857 if (!AR_SREV_9100(ah)) {
2858 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
2859 (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
2860
2861 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
2862 (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
2863 }
2864 }
2865
2866 mask = ints & ATH9K_INT_COMMON;
2867 mask2 = 0;
2868
2869 if (ints & ATH9K_INT_TX) {
Sujith2660b812009-02-09 13:27:26 +05302870 if (ah->txok_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002871 mask |= AR_IMR_TXOK;
Sujith2660b812009-02-09 13:27:26 +05302872 if (ah->txdesc_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002873 mask |= AR_IMR_TXDESC;
Sujith2660b812009-02-09 13:27:26 +05302874 if (ah->txerr_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002875 mask |= AR_IMR_TXERR;
Sujith2660b812009-02-09 13:27:26 +05302876 if (ah->txeol_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002877 mask |= AR_IMR_TXEOL;
2878 }
2879 if (ints & ATH9K_INT_RX) {
2880 mask |= AR_IMR_RXERR;
Sujith0ce024c2009-12-14 14:57:00 +05302881 if (ah->config.rx_intr_mitigation)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002882 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
2883 else
2884 mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
Sujith60b67f52008-08-07 10:52:38 +05302885 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002886 mask |= AR_IMR_GENTMR;
2887 }
2888
2889 if (ints & (ATH9K_INT_BMISC)) {
2890 mask |= AR_IMR_BCNMISC;
2891 if (ints & ATH9K_INT_TIM)
2892 mask2 |= AR_IMR_S2_TIM;
2893 if (ints & ATH9K_INT_DTIM)
2894 mask2 |= AR_IMR_S2_DTIM;
2895 if (ints & ATH9K_INT_DTIMSYNC)
2896 mask2 |= AR_IMR_S2_DTIMSYNC;
2897 if (ints & ATH9K_INT_CABEND)
Sujith4af9cf42009-02-12 10:06:47 +05302898 mask2 |= AR_IMR_S2_CABEND;
2899 if (ints & ATH9K_INT_TSFOOR)
2900 mask2 |= AR_IMR_S2_TSFOOR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002901 }
2902
2903 if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
2904 mask |= AR_IMR_BCNMISC;
2905 if (ints & ATH9K_INT_GTT)
2906 mask2 |= AR_IMR_S2_GTT;
2907 if (ints & ATH9K_INT_CST)
2908 mask2 |= AR_IMR_S2_CST;
2909 }
2910
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002911 ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002912 REG_WRITE(ah, AR_IMR, mask);
2913 mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
2914 AR_IMR_S2_DTIM |
2915 AR_IMR_S2_DTIMSYNC |
2916 AR_IMR_S2_CABEND |
2917 AR_IMR_S2_CABTO |
2918 AR_IMR_S2_TSFOOR |
2919 AR_IMR_S2_GTT | AR_IMR_S2_CST);
2920 REG_WRITE(ah, AR_IMR_S2, mask | mask2);
Sujith2660b812009-02-09 13:27:26 +05302921 ah->mask_reg = ints;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002922
Sujith60b67f52008-08-07 10:52:38 +05302923 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002924 if (ints & ATH9K_INT_TIM_TIMER)
2925 REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
2926 else
2927 REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
2928 }
2929
2930 if (ints & ATH9K_INT_GLOBAL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002931 ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002932 REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
2933 if (!AR_SREV_9100(ah)) {
2934 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
2935 AR_INTR_MAC_IRQ);
2936 REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);
2937
2938
2939 REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
2940 AR_INTR_SYNC_DEFAULT);
2941 REG_WRITE(ah, AR_INTR_SYNC_MASK,
2942 AR_INTR_SYNC_DEFAULT);
2943 }
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002944 ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
2945 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002946 }
2947
2948 return omask;
2949}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002950EXPORT_SYMBOL(ath9k_hw_set_interrupts);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002951
Sujithf1dc5602008-10-29 10:16:30 +05302952/*******************/
2953/* Beacon Handling */
2954/*******************/
2955
Sujithcbe61d82009-02-09 13:27:12 +05302956void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002957{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002958 int flags = 0;
2959
Sujith2660b812009-02-09 13:27:26 +05302960 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002961
Sujith2660b812009-02-09 13:27:26 +05302962 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002963 case NL80211_IFTYPE_STATION:
2964 case NL80211_IFTYPE_MONITOR:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002965 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
2966 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
2967 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
2968 flags |= AR_TBTT_TIMER_EN;
2969 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002970 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04002971 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002972 REG_SET_BIT(ah, AR_TXCFG,
2973 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
2974 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
2975 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05302976 (ah->atim_window ? ah->
2977 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002978 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08002979 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002980 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
2981 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
2982 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05302983 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05302984 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002985 REG_WRITE(ah, AR_NEXT_SWBA,
2986 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05302987 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05302988 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002989 flags |=
2990 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2991 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002992 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002993 ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
2994 "%s: unsupported opmode: %d\n",
2995 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002996 return;
2997 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002998 }
2999
3000 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3001 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3002 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
3003 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
3004
3005 beacon_period &= ~ATH9K_BEACON_ENA;
3006 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003007 ath9k_hw_reset_tsf(ah);
3008 }
3009
3010 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
3011}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003012EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003013
Sujithcbe61d82009-02-09 13:27:12 +05303014void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303015 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003016{
3017 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05303018 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003019 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003020
3021 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
3022
3023 REG_WRITE(ah, AR_BEACON_PERIOD,
3024 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3025 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
3026 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3027
3028 REG_RMW_FIELD(ah, AR_RSSI_THR,
3029 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
3030
3031 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
3032
3033 if (bs->bs_sleepduration > beaconintval)
3034 beaconintval = bs->bs_sleepduration;
3035
3036 dtimperiod = bs->bs_dtimperiod;
3037 if (bs->bs_sleepduration > dtimperiod)
3038 dtimperiod = bs->bs_sleepduration;
3039
3040 if (beaconintval == dtimperiod)
3041 nextTbtt = bs->bs_nextdtim;
3042 else
3043 nextTbtt = bs->bs_nexttbtt;
3044
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003045 ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
3046 ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
3047 ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
3048 ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003049
3050 REG_WRITE(ah, AR_NEXT_DTIM,
3051 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
3052 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3053
3054 REG_WRITE(ah, AR_SLEEP1,
3055 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
3056 | AR_SLEEP1_ASSUME_DTIM);
3057
Sujith60b67f52008-08-07 10:52:38 +05303058 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003059 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
3060 else
3061 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3062
3063 REG_WRITE(ah, AR_SLEEP2,
3064 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3065
3066 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
3067 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3068
3069 REG_SET_BIT(ah, AR_TIMER_MODE,
3070 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
3071 AR_DTIM_TIMER_EN);
3072
Sujith4af9cf42009-02-12 10:06:47 +05303073 /* TSF Out of Range Threshold */
3074 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003075}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003076EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003077
Sujithf1dc5602008-10-29 10:16:30 +05303078/*******************/
3079/* HW Capabilities */
3080/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003081
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01003082int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003083{
Sujith2660b812009-02-09 13:27:26 +05303084 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003085 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003086 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003087 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003088
Sujithf1dc5602008-10-29 10:16:30 +05303089 u16 capField = 0, eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003090
Sujithf74df6f2009-02-09 13:27:24 +05303091 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003092 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303093
Sujithf74df6f2009-02-09 13:27:24 +05303094 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Sujithfec0de12009-02-12 10:06:43 +05303095 if (AR_SREV_9285_10_OR_LATER(ah))
3096 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003097 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303098
Sujithf74df6f2009-02-09 13:27:24 +05303099 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05303100
Sujith2660b812009-02-09 13:27:26 +05303101 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05303102 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003103 if (regulatory->current_rd == 0x64 ||
3104 regulatory->current_rd == 0x65)
3105 regulatory->current_rd += 5;
3106 else if (regulatory->current_rd == 0x41)
3107 regulatory->current_rd = 0x43;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003108 ath_print(common, ATH_DBG_REGULATORY,
3109 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003110 }
Sujithdc2222a2008-08-14 13:26:55 +05303111
Sujithf74df6f2009-02-09 13:27:24 +05303112 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01003113 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
3114 ath_print(common, ATH_DBG_FATAL,
3115 "no band has been marked as supported in EEPROM.\n");
3116 return -EINVAL;
3117 }
3118
Sujithf1dc5602008-10-29 10:16:30 +05303119 bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003120
Sujithf1dc5602008-10-29 10:16:30 +05303121 if (eeval & AR5416_OPFLAGS_11A) {
3122 set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303123 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303124 if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
3125 set_bit(ATH9K_MODE_11NA_HT20,
3126 pCap->wireless_modes);
3127 if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
3128 set_bit(ATH9K_MODE_11NA_HT40PLUS,
3129 pCap->wireless_modes);
3130 set_bit(ATH9K_MODE_11NA_HT40MINUS,
3131 pCap->wireless_modes);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003132 }
3133 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003134 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003135
Sujithf1dc5602008-10-29 10:16:30 +05303136 if (eeval & AR5416_OPFLAGS_11G) {
Sujithf1dc5602008-10-29 10:16:30 +05303137 set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303138 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303139 if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
3140 set_bit(ATH9K_MODE_11NG_HT20,
3141 pCap->wireless_modes);
3142 if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
3143 set_bit(ATH9K_MODE_11NG_HT40PLUS,
3144 pCap->wireless_modes);
3145 set_bit(ATH9K_MODE_11NG_HT40MINUS,
3146 pCap->wireless_modes);
3147 }
3148 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003149 }
Sujithf1dc5602008-10-29 10:16:30 +05303150
Sujithf74df6f2009-02-09 13:27:24 +05303151 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04003152 /*
3153 * For AR9271 we will temporarilly uses the rx chainmax as read from
3154 * the EEPROM.
3155 */
Sujith8147f5d2009-02-20 15:13:23 +05303156 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04003157 !(eeval & AR5416_OPFLAGS_11A) &&
3158 !(AR_SREV_9271(ah)))
3159 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05303160 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
3161 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04003162 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05303163 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05303164
Sujithd535a422009-02-09 13:27:06 +05303165 if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
Sujith2660b812009-02-09 13:27:26 +05303166 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05303167
3168 pCap->low_2ghz_chan = 2312;
3169 pCap->high_2ghz_chan = 2732;
3170
3171 pCap->low_5ghz_chan = 4920;
3172 pCap->high_5ghz_chan = 6100;
3173
3174 pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
3175 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
3176 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3177
3178 pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
3179 pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
3180 pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3181
Sujith2660b812009-02-09 13:27:26 +05303182 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05303183 pCap->hw_caps |= ATH9K_HW_CAP_HT;
3184 else
3185 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3186
3187 pCap->hw_caps |= ATH9K_HW_CAP_GTT;
3188 pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
3189 pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
3190 pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3191
3192 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
3193 pCap->total_queues =
3194 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
3195 else
3196 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3197
3198 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
3199 pCap->keycache_size =
3200 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
3201 else
3202 pCap->keycache_size = AR_KEYTABLE_SIZE;
3203
3204 pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -05003205
3206 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
3207 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
3208 else
3209 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
Sujithf1dc5602008-10-29 10:16:30 +05303210
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303211 if (AR_SREV_9285_10_OR_LATER(ah))
3212 pCap->num_gpio_pins = AR9285_NUM_GPIO;
3213 else if (AR_SREV_9280_10_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303214 pCap->num_gpio_pins = AR928X_NUM_GPIO;
3215 else
3216 pCap->num_gpio_pins = AR_NUM_GPIO;
3217
Sujithf1dc5602008-10-29 10:16:30 +05303218 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
3219 pCap->hw_caps |= ATH9K_HW_CAP_CST;
3220 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
3221 } else {
3222 pCap->rts_aggr_limit = (8 * 1024);
3223 }
3224
3225 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
3226
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05303227#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05303228 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
3229 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
3230 ah->rfkill_gpio =
3231 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
3232 ah->rfkill_polarity =
3233 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05303234
3235 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3236 }
3237#endif
3238
Vivek Natarajana3ca95fb2009-09-17 09:29:07 +05303239 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05303240
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05303241 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303242 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
3243 else
3244 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3245
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003246 if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05303247 pCap->reg_cap =
3248 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3249 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
3250 AR_EEPROM_EEREGCAP_EN_KK_U2 |
3251 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3252 } else {
3253 pCap->reg_cap =
3254 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3255 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3256 }
3257
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +05303258 /* Advertise midband for AR5416 with FCC midband set in eeprom */
3259 if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
3260 AR_SREV_5416(ah))
3261 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
Sujithf1dc5602008-10-29 10:16:30 +05303262
3263 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303264 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303265 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303266 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303267
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +05303268 if (AR_SREV_9280_10_OR_LATER(ah) &&
Luis R. Rodrigueza36cfbc2009-09-09 16:05:32 -07003269 ath9k_hw_btcoex_supported(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003270 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
3271 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05303272
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05303273 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003274 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
3275 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05303276 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003277 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05303278 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05303279 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003280 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303281 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01003282
3283 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003284}
3285
Sujithcbe61d82009-02-09 13:27:12 +05303286bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303287 u32 capability, u32 *result)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003288{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003289 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujithf1dc5602008-10-29 10:16:30 +05303290 switch (type) {
3291 case ATH9K_CAP_CIPHER:
3292 switch (capability) {
3293 case ATH9K_CIPHER_AES_CCM:
3294 case ATH9K_CIPHER_AES_OCB:
3295 case ATH9K_CIPHER_TKIP:
3296 case ATH9K_CIPHER_WEP:
3297 case ATH9K_CIPHER_MIC:
3298 case ATH9K_CIPHER_CLR:
3299 return true;
3300 default:
3301 return false;
3302 }
3303 case ATH9K_CAP_TKIP_MIC:
3304 switch (capability) {
3305 case 0:
3306 return true;
3307 case 1:
Sujith2660b812009-02-09 13:27:26 +05303308 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303309 AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
3310 false;
3311 }
3312 case ATH9K_CAP_TKIP_SPLIT:
Sujith2660b812009-02-09 13:27:26 +05303313 return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
Sujithf1dc5602008-10-29 10:16:30 +05303314 false : true;
Sujithf1dc5602008-10-29 10:16:30 +05303315 case ATH9K_CAP_DIVERSITY:
3316 return (REG_READ(ah, AR_PHY_CCK_DETECT) &
3317 AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
3318 true : false;
Sujithf1dc5602008-10-29 10:16:30 +05303319 case ATH9K_CAP_MCAST_KEYSRCH:
3320 switch (capability) {
3321 case 0:
3322 return true;
3323 case 1:
3324 if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
3325 return false;
3326 } else {
Sujith2660b812009-02-09 13:27:26 +05303327 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303328 AR_STA_ID1_MCAST_KSRCH) ? true :
3329 false;
3330 }
3331 }
3332 return false;
Sujithf1dc5602008-10-29 10:16:30 +05303333 case ATH9K_CAP_TXPOW:
3334 switch (capability) {
3335 case 0:
3336 return 0;
3337 case 1:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003338 *result = regulatory->power_limit;
Sujithf1dc5602008-10-29 10:16:30 +05303339 return 0;
3340 case 2:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003341 *result = regulatory->max_power_level;
Sujithf1dc5602008-10-29 10:16:30 +05303342 return 0;
3343 case 3:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003344 *result = regulatory->tp_scale;
Sujithf1dc5602008-10-29 10:16:30 +05303345 return 0;
3346 }
3347 return false;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05303348 case ATH9K_CAP_DS:
3349 return (AR_SREV_9280_20_OR_LATER(ah) &&
3350 (ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
3351 ? false : true;
Sujithf1dc5602008-10-29 10:16:30 +05303352 default:
3353 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003354 }
Sujithf1dc5602008-10-29 10:16:30 +05303355}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003356EXPORT_SYMBOL(ath9k_hw_getcapability);
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003357
Sujithcbe61d82009-02-09 13:27:12 +05303358bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303359 u32 capability, u32 setting, int *status)
3360{
Sujithf1dc5602008-10-29 10:16:30 +05303361 u32 v;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003362
Sujithf1dc5602008-10-29 10:16:30 +05303363 switch (type) {
3364 case ATH9K_CAP_TKIP_MIC:
3365 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303366 ah->sta_id1_defaults |=
Sujithf1dc5602008-10-29 10:16:30 +05303367 AR_STA_ID1_CRPT_MIC_ENABLE;
3368 else
Sujith2660b812009-02-09 13:27:26 +05303369 ah->sta_id1_defaults &=
Sujithf1dc5602008-10-29 10:16:30 +05303370 ~AR_STA_ID1_CRPT_MIC_ENABLE;
3371 return true;
3372 case ATH9K_CAP_DIVERSITY:
3373 v = REG_READ(ah, AR_PHY_CCK_DETECT);
3374 if (setting)
3375 v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3376 else
3377 v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3378 REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
3379 return true;
3380 case ATH9K_CAP_MCAST_KEYSRCH:
3381 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303382 ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303383 else
Sujith2660b812009-02-09 13:27:26 +05303384 ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303385 return true;
Sujithf1dc5602008-10-29 10:16:30 +05303386 default:
3387 return false;
3388 }
3389}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003390EXPORT_SYMBOL(ath9k_hw_setcapability);
Sujithf1dc5602008-10-29 10:16:30 +05303391
3392/****************************/
3393/* GPIO / RFKILL / Antennae */
3394/****************************/
3395
Sujithcbe61d82009-02-09 13:27:12 +05303396static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303397 u32 gpio, u32 type)
3398{
3399 int addr;
3400 u32 gpio_shift, tmp;
3401
3402 if (gpio > 11)
3403 addr = AR_GPIO_OUTPUT_MUX3;
3404 else if (gpio > 5)
3405 addr = AR_GPIO_OUTPUT_MUX2;
3406 else
3407 addr = AR_GPIO_OUTPUT_MUX1;
3408
3409 gpio_shift = (gpio % 6) * 5;
3410
3411 if (AR_SREV_9280_20_OR_LATER(ah)
3412 || (addr != AR_GPIO_OUTPUT_MUX1)) {
3413 REG_RMW(ah, addr, (type << gpio_shift),
3414 (0x1f << gpio_shift));
3415 } else {
3416 tmp = REG_READ(ah, addr);
3417 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
3418 tmp &= ~(0x1f << gpio_shift);
3419 tmp |= (type << gpio_shift);
3420 REG_WRITE(ah, addr, tmp);
3421 }
3422}
3423
Sujithcbe61d82009-02-09 13:27:12 +05303424void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303425{
3426 u32 gpio_shift;
3427
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07003428 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05303429
3430 gpio_shift = gpio << 1;
3431
3432 REG_RMW(ah,
3433 AR_GPIO_OE_OUT,
3434 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
3435 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3436}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003437EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05303438
Sujithcbe61d82009-02-09 13:27:12 +05303439u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303440{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303441#define MS_REG_READ(x, y) \
3442 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
3443
Sujith2660b812009-02-09 13:27:26 +05303444 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05303445 return 0xffffffff;
3446
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05303447 if (AR_SREV_9287_10_OR_LATER(ah))
3448 return MS_REG_READ(AR9287, gpio) != 0;
3449 else if (AR_SREV_9285_10_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303450 return MS_REG_READ(AR9285, gpio) != 0;
3451 else if (AR_SREV_9280_10_OR_LATER(ah))
3452 return MS_REG_READ(AR928X, gpio) != 0;
3453 else
3454 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05303455}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003456EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05303457
Sujithcbe61d82009-02-09 13:27:12 +05303458void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05303459 u32 ah_signal_type)
3460{
3461 u32 gpio_shift;
3462
3463 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3464
3465 gpio_shift = 2 * gpio;
3466
3467 REG_RMW(ah,
3468 AR_GPIO_OE_OUT,
3469 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
3470 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3471}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003472EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05303473
Sujithcbe61d82009-02-09 13:27:12 +05303474void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05303475{
3476 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
3477 AR_GPIO_BIT(gpio));
3478}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003479EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05303480
Sujithcbe61d82009-02-09 13:27:12 +05303481u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303482{
3483 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3484}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003485EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05303486
Sujithcbe61d82009-02-09 13:27:12 +05303487void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05303488{
3489 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3490}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003491EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05303492
Sujithf1dc5602008-10-29 10:16:30 +05303493/*********************/
3494/* General Operation */
3495/*********************/
3496
Sujithcbe61d82009-02-09 13:27:12 +05303497u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303498{
3499 u32 bits = REG_READ(ah, AR_RX_FILTER);
3500 u32 phybits = REG_READ(ah, AR_PHY_ERR);
3501
3502 if (phybits & AR_PHY_ERR_RADAR)
3503 bits |= ATH9K_RX_FILTER_PHYRADAR;
3504 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
3505 bits |= ATH9K_RX_FILTER_PHYERR;
3506
3507 return bits;
3508}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003509EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05303510
Sujithcbe61d82009-02-09 13:27:12 +05303511void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05303512{
3513 u32 phybits;
3514
Sujith7ea310b2009-09-03 12:08:43 +05303515 REG_WRITE(ah, AR_RX_FILTER, bits);
3516
Sujithf1dc5602008-10-29 10:16:30 +05303517 phybits = 0;
3518 if (bits & ATH9K_RX_FILTER_PHYRADAR)
3519 phybits |= AR_PHY_ERR_RADAR;
3520 if (bits & ATH9K_RX_FILTER_PHYERR)
3521 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
3522 REG_WRITE(ah, AR_PHY_ERR, phybits);
3523
3524 if (phybits)
3525 REG_WRITE(ah, AR_RXCFG,
3526 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
3527 else
3528 REG_WRITE(ah, AR_RXCFG,
3529 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
3530}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003531EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05303532
Sujithcbe61d82009-02-09 13:27:12 +05303533bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303534{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05303535 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
3536 return false;
3537
3538 ath9k_hw_init_pll(ah, NULL);
3539 return true;
Sujithf1dc5602008-10-29 10:16:30 +05303540}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003541EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05303542
Sujithcbe61d82009-02-09 13:27:12 +05303543bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303544{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07003545 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05303546 return false;
3547
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05303548 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
3549 return false;
3550
3551 ath9k_hw_init_pll(ah, NULL);
3552 return true;
Sujithf1dc5602008-10-29 10:16:30 +05303553}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003554EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05303555
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07003556void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
Sujithf1dc5602008-10-29 10:16:30 +05303557{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003558 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05303559 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08003560 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05303561
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003562 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05303563
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07003564 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003565 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07003566 channel->max_antenna_gain * 2,
3567 channel->max_power * 2,
3568 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003569 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05303570}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003571EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05303572
Sujithcbe61d82009-02-09 13:27:12 +05303573void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
Sujithf1dc5602008-10-29 10:16:30 +05303574{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07003575 memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
Sujithf1dc5602008-10-29 10:16:30 +05303576}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003577EXPORT_SYMBOL(ath9k_hw_setmac);
Sujithf1dc5602008-10-29 10:16:30 +05303578
Sujithcbe61d82009-02-09 13:27:12 +05303579void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303580{
Sujith2660b812009-02-09 13:27:26 +05303581 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05303582}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003583EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05303584
Sujithcbe61d82009-02-09 13:27:12 +05303585void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05303586{
3587 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
3588 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3589}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003590EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05303591
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07003592void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303593{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07003594 struct ath_common *common = ath9k_hw_common(ah);
3595
3596 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
3597 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
3598 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05303599}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003600EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05303601
Sujithcbe61d82009-02-09 13:27:12 +05303602u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303603{
3604 u64 tsf;
3605
3606 tsf = REG_READ(ah, AR_TSF_U32);
3607 tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3608
3609 return tsf;
3610}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003611EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05303612
Sujithcbe61d82009-02-09 13:27:12 +05303613void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01003614{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01003615 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01003616 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01003617}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003618EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01003619
Sujithcbe61d82009-02-09 13:27:12 +05303620void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303621{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02003622 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
3623 AH_TSF_WRITE_TIMEOUT))
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003624 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
3625 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02003626
Sujithf1dc5602008-10-29 10:16:30 +05303627 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003628}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003629EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003630
Sujith54e4cec2009-08-07 09:45:09 +05303631void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003632{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003633 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303634 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003635 else
Sujith2660b812009-02-09 13:27:26 +05303636 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003637}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003638EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003639
Luis R. Rodriguez30cbd422009-11-03 16:10:46 -08003640/*
3641 * Extend 15-bit time stamp from rx descriptor to
3642 * a full 64-bit TSF using the current h/w TSF.
3643*/
3644u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
3645{
3646 u64 tsf;
3647
3648 tsf = ath9k_hw_gettsf64(ah);
3649 if ((tsf & 0x7fff) < rstamp)
3650 tsf -= 0x8000;
3651 return (tsf & ~0x7fff) | rstamp;
3652}
3653EXPORT_SYMBOL(ath9k_hw_extend_tsf);
3654
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07003655void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003656{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07003657 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05303658 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003659
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07003660 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05303661 macmode = AR_2040_JOINED_RX_CLEAR;
3662 else
3663 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003664
Sujithf1dc5602008-10-29 10:16:30 +05303665 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003666}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303667
3668/* HW Generic timers configuration */
3669
3670static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
3671{
3672 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
3673 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
3674 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
3675 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
3676 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
3677 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
3678 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
3679 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
3680 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
3681 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
3682 AR_NDP2_TIMER_MODE, 0x0002},
3683 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
3684 AR_NDP2_TIMER_MODE, 0x0004},
3685 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
3686 AR_NDP2_TIMER_MODE, 0x0008},
3687 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
3688 AR_NDP2_TIMER_MODE, 0x0010},
3689 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
3690 AR_NDP2_TIMER_MODE, 0x0020},
3691 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
3692 AR_NDP2_TIMER_MODE, 0x0040},
3693 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
3694 AR_NDP2_TIMER_MODE, 0x0080}
3695};
3696
3697/* HW generic timer primitives */
3698
3699/* compute and clear index of rightmost 1 */
3700static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
3701{
3702 u32 b;
3703
3704 b = *mask;
3705 b &= (0-b);
3706 *mask &= ~b;
3707 b *= debruijn32;
3708 b >>= 27;
3709
3710 return timer_table->gen_timer_index[b];
3711}
3712
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +05303713u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303714{
3715 return REG_READ(ah, AR_TSF_L32);
3716}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003717EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303718
3719struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
3720 void (*trigger)(void *),
3721 void (*overflow)(void *),
3722 void *arg,
3723 u8 timer_index)
3724{
3725 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3726 struct ath_gen_timer *timer;
3727
3728 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
3729
3730 if (timer == NULL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003731 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
3732 "Failed to allocate memory"
3733 "for hw timer[%d]\n", timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303734 return NULL;
3735 }
3736
3737 /* allocate a hardware generic timer slot */
3738 timer_table->timers[timer_index] = timer;
3739 timer->index = timer_index;
3740 timer->trigger = trigger;
3741 timer->overflow = overflow;
3742 timer->arg = arg;
3743
3744 return timer;
3745}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003746EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303747
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003748void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3749 struct ath_gen_timer *timer,
3750 u32 timer_next,
3751 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303752{
3753 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3754 u32 tsf;
3755
3756 BUG_ON(!timer_period);
3757
3758 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
3759
3760 tsf = ath9k_hw_gettsf32(ah);
3761
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003762 ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
3763 "curent tsf %x period %x"
3764 "timer_next %x\n", tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303765
3766 /*
3767 * Pull timer_next forward if the current TSF already passed it
3768 * because of software latency
3769 */
3770 if (timer_next < tsf)
3771 timer_next = tsf + timer_period;
3772
3773 /*
3774 * Program generic timer registers
3775 */
3776 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3777 timer_next);
3778 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3779 timer_period);
3780 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3781 gen_tmr_configuration[timer->index].mode_mask);
3782
3783 /* Enable both trigger and thresh interrupt masks */
3784 REG_SET_BIT(ah, AR_IMR_S5,
3785 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3786 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303787}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003788EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303789
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003790void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303791{
3792 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3793
3794 if ((timer->index < AR_FIRST_NDP_TIMER) ||
3795 (timer->index >= ATH_MAX_GEN_TIMER)) {
3796 return;
3797 }
3798
3799 /* Clear generic timer enable bits. */
3800 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3801 gen_tmr_configuration[timer->index].mode_mask);
3802
3803 /* Disable both trigger and thresh interrupt masks */
3804 REG_CLR_BIT(ah, AR_IMR_S5,
3805 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3806 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3807
3808 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303809}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003810EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303811
3812void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3813{
3814 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3815
3816 /* free the hardware generic timer slot */
3817 timer_table->timers[timer->index] = NULL;
3818 kfree(timer);
3819}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003820EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303821
3822/*
3823 * Generic Timer Interrupts handling
3824 */
3825void ath_gen_timer_isr(struct ath_hw *ah)
3826{
3827 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3828 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003829 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303830 u32 trigger_mask, thresh_mask, index;
3831
3832 /* get hardware generic timer interrupt status */
3833 trigger_mask = ah->intr_gen_timer_trigger;
3834 thresh_mask = ah->intr_gen_timer_thresh;
3835 trigger_mask &= timer_table->timer_mask.val;
3836 thresh_mask &= timer_table->timer_mask.val;
3837
3838 trigger_mask &= ~thresh_mask;
3839
3840 while (thresh_mask) {
3841 index = rightmost_index(timer_table, &thresh_mask);
3842 timer = timer_table->timers[index];
3843 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003844 ath_print(common, ATH_DBG_HWTIMER,
3845 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303846 timer->overflow(timer->arg);
3847 }
3848
3849 while (trigger_mask) {
3850 index = rightmost_index(timer_table, &trigger_mask);
3851 timer = timer_table->timers[index];
3852 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003853 ath_print(common, ATH_DBG_HWTIMER,
3854 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303855 timer->trigger(timer->arg);
3856 }
3857}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003858EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003859
3860static struct {
3861 u32 version;
3862 const char * name;
3863} ath_mac_bb_names[] = {
3864 /* Devices with external radios */
3865 { AR_SREV_VERSION_5416_PCI, "5416" },
3866 { AR_SREV_VERSION_5416_PCIE, "5418" },
3867 { AR_SREV_VERSION_9100, "9100" },
3868 { AR_SREV_VERSION_9160, "9160" },
3869 /* Single-chip solutions */
3870 { AR_SREV_VERSION_9280, "9280" },
3871 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003872 { AR_SREV_VERSION_9287, "9287" },
3873 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003874};
3875
3876/* For devices with external radios */
3877static struct {
3878 u16 version;
3879 const char * name;
3880} ath_rf_names[] = {
3881 { 0, "5133" },
3882 { AR_RAD5133_SREV_MAJOR, "5133" },
3883 { AR_RAD5122_SREV_MAJOR, "5122" },
3884 { AR_RAD2133_SREV_MAJOR, "2133" },
3885 { AR_RAD2122_SREV_MAJOR, "2122" }
3886};
3887
3888/*
3889 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3890 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003891static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003892{
3893 int i;
3894
3895 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3896 if (ath_mac_bb_names[i].version == mac_bb_version) {
3897 return ath_mac_bb_names[i].name;
3898 }
3899 }
3900
3901 return "????";
3902}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003903
3904/*
3905 * Return the RF name. "????" is returned if the RF is unknown.
3906 * Used for devices with external radios.
3907 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003908static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003909{
3910 int i;
3911
3912 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3913 if (ath_rf_names[i].version == rf_version) {
3914 return ath_rf_names[i].name;
3915 }
3916 }
3917
3918 return "????";
3919}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003920
3921void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3922{
3923 int used;
3924
3925 /* chipsets >= AR9280 are single-chip */
3926 if (AR_SREV_9280_10_OR_LATER(ah)) {
3927 used = snprintf(hw_name, len,
3928 "Atheros AR%s Rev:%x",
3929 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3930 ah->hw_version.macRev);
3931 }
3932 else {
3933 used = snprintf(hw_name, len,
3934 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3935 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3936 ah->hw_version.macRev,
3937 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
3938 AR_RADIO_SREV_MAJOR)),
3939 ah->hw_version.phyRev);
3940 }
3941
3942 hw_name[used] = '\0';
3943}
3944EXPORT_SYMBOL(ath9k_hw_name);