blob: f2b2f45d3a7838a3e7324a8c17fb58d4f7742f5a [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
18#include <asm/unaligned.h>
19
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070020#include "hw.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070021#include "rc.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022#include "initvals.h"
23
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080024#define ATH9K_CLOCK_RATE_CCK 22
25#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
26#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Sujithcbe61d82009-02-09 13:27:12 +053028static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -070029static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan);
Sujithcbe61d82009-02-09 13:27:12 +053030static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +053031 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +053032 u32 reg, u32 value);
Sujithcbe61d82009-02-09 13:27:12 +053033static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
34static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070035
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040036MODULE_AUTHOR("Atheros Communications");
37MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
38MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
39MODULE_LICENSE("Dual BSD/GPL");
40
41static int __init ath9k_init(void)
42{
43 return 0;
44}
45module_init(ath9k_init);
46
47static void __exit ath9k_exit(void)
48{
49 return;
50}
51module_exit(ath9k_exit);
52
Sujithf1dc5602008-10-29 10:16:30 +053053/********************/
54/* Helper Functions */
55/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070056
Sujithcbe61d82009-02-09 13:27:12 +053057static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
Sujithf1dc5602008-10-29 10:16:30 +053058{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070059 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053060
Sujith2660b812009-02-09 13:27:26 +053061 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080062 return clks / ATH9K_CLOCK_RATE_CCK;
63 if (conf->channel->band == IEEE80211_BAND_2GHZ)
64 return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
Sujithcbe61d82009-02-09 13:27:12 +053065
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080066 return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053067}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068
Sujithcbe61d82009-02-09 13:27:12 +053069static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
Sujithf1dc5602008-10-29 10:16:30 +053070{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070071 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053072
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080073 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053074 return ath9k_hw_mac_usec(ah, clks) / 2;
75 else
76 return ath9k_hw_mac_usec(ah, clks);
77}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070078
Sujithcbe61d82009-02-09 13:27:12 +053079static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053080{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070081 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053082
Sujith2660b812009-02-09 13:27:26 +053083 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080084 return usecs *ATH9K_CLOCK_RATE_CCK;
85 if (conf->channel->band == IEEE80211_BAND_2GHZ)
86 return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
87 return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053088}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070089
Sujithcbe61d82009-02-09 13:27:12 +053090static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053091{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070092 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053093
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080094 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053095 return ath9k_hw_mac_clks(ah, usecs) * 2;
96 else
97 return ath9k_hw_mac_clks(ah, usecs);
98}
99
Sujith0caa7b12009-02-16 13:23:20 +0530100bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700101{
102 int i;
103
Sujith0caa7b12009-02-16 13:23:20 +0530104 BUG_ON(timeout < AH_TIME_QUANTUM);
105
106 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700107 if ((REG_READ(ah, reg) & mask) == val)
108 return true;
109
110 udelay(AH_TIME_QUANTUM);
111 }
Sujith04bd4632008-11-28 22:18:05 +0530112
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700113 ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
114 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
115 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530116
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700117 return false;
118}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400119EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700120
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700121u32 ath9k_hw_reverse_bits(u32 val, u32 n)
122{
123 u32 retval;
124 int i;
125
126 for (i = 0, retval = 0; i < n; i++) {
127 retval = (retval << 1) | (val & 1);
128 val >>= 1;
129 }
130 return retval;
131}
132
Sujithcbe61d82009-02-09 13:27:12 +0530133bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530134 u16 flags, u16 *low,
135 u16 *high)
136{
Sujith2660b812009-02-09 13:27:26 +0530137 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530138
139 if (flags & CHANNEL_5GHZ) {
140 *low = pCap->low_5ghz_chan;
141 *high = pCap->high_5ghz_chan;
142 return true;
143 }
144 if ((flags & CHANNEL_2GHZ)) {
145 *low = pCap->low_2ghz_chan;
146 *high = pCap->high_2ghz_chan;
147 return true;
148 }
149 return false;
150}
151
Sujithcbe61d82009-02-09 13:27:12 +0530152u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400153 const struct ath_rate_table *rates,
Sujithf1dc5602008-10-29 10:16:30 +0530154 u32 frameLen, u16 rateix,
155 bool shortPreamble)
156{
157 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
158 u32 kbps;
159
Sujithe63835b2008-11-18 09:07:53 +0530160 kbps = rates->info[rateix].ratekbps;
Sujithf1dc5602008-10-29 10:16:30 +0530161
162 if (kbps == 0)
163 return 0;
164
165 switch (rates->info[rateix].phy) {
Sujith46d14a52008-11-18 09:08:13 +0530166 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530167 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Sujithe63835b2008-11-18 09:07:53 +0530168 if (shortPreamble && rates->info[rateix].short_preamble)
Sujithf1dc5602008-10-29 10:16:30 +0530169 phyTime >>= 1;
170 numBits = frameLen << 3;
171 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
172 break;
Sujith46d14a52008-11-18 09:08:13 +0530173 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530174 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530175 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
176 numBits = OFDM_PLCP_BITS + (frameLen << 3);
177 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
178 txTime = OFDM_SIFS_TIME_QUARTER
179 + OFDM_PREAMBLE_TIME_QUARTER
180 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530181 } else if (ah->curchan &&
182 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530183 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
184 numBits = OFDM_PLCP_BITS + (frameLen << 3);
185 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
186 txTime = OFDM_SIFS_TIME_HALF +
187 OFDM_PREAMBLE_TIME_HALF
188 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
189 } else {
190 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
191 numBits = OFDM_PLCP_BITS + (frameLen << 3);
192 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
193 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
194 + (numSymbols * OFDM_SYMBOL_TIME);
195 }
196 break;
197 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700198 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
199 "Unknown phy %u (rate ix %u)\n",
200 rates->info[rateix].phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530201 txTime = 0;
202 break;
203 }
204
205 return txTime;
206}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400207EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530208
Sujithcbe61d82009-02-09 13:27:12 +0530209void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530210 struct ath9k_channel *chan,
211 struct chan_centers *centers)
212{
213 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530214
215 if (!IS_CHAN_HT40(chan)) {
216 centers->ctl_center = centers->ext_center =
217 centers->synth_center = chan->channel;
218 return;
219 }
220
221 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
222 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
223 centers->synth_center =
224 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
225 extoff = 1;
226 } else {
227 centers->synth_center =
228 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
229 extoff = -1;
230 }
231
232 centers->ctl_center =
233 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700234 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530235 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700236 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530237}
238
239/******************/
240/* Chip Revisions */
241/******************/
242
Sujithcbe61d82009-02-09 13:27:12 +0530243static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530244{
245 u32 val;
246
247 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
248
249 if (val == 0xFF) {
250 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530251 ah->hw_version.macVersion =
252 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
253 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530254 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530255 } else {
256 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530257 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530258
Sujithd535a422009-02-09 13:27:06 +0530259 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530260
Sujithd535a422009-02-09 13:27:06 +0530261 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530262 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530263 }
264}
265
Sujithcbe61d82009-02-09 13:27:12 +0530266static int ath9k_hw_get_radiorev(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530267{
268 u32 val;
269 int i;
270
271 REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
272
273 for (i = 0; i < 8; i++)
274 REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
275 val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
276 val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
277
278 return ath9k_hw_reverse_bits(val, 8);
279}
280
281/************************************/
282/* HW Attach, Detach, Init Routines */
283/************************************/
284
Sujithcbe61d82009-02-09 13:27:12 +0530285static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530286{
Sujithfeed0292009-01-29 11:37:35 +0530287 if (AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530288 return;
289
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
295 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
296 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
297 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
298 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
299
300 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
301}
302
Sujithcbe61d82009-02-09 13:27:12 +0530303static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530304{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700305 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530306 u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
307 u32 regHold[2];
308 u32 patternData[4] = { 0x55555555,
309 0xaaaaaaaa,
310 0x66666666,
311 0x99999999 };
312 int i, j;
313
314 for (i = 0; i < 2; i++) {
315 u32 addr = regAddr[i];
316 u32 wrData, rdData;
317
318 regHold[i] = REG_READ(ah, addr);
319 for (j = 0; j < 0x100; j++) {
320 wrData = (j << 16) | j;
321 REG_WRITE(ah, addr, wrData);
322 rdData = REG_READ(ah, addr);
323 if (rdData != wrData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700324 ath_print(common, ATH_DBG_FATAL,
325 "address test failed "
326 "addr: 0x%08x - wr:0x%08x != "
327 "rd:0x%08x\n",
328 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530329 return false;
330 }
331 }
332 for (j = 0; j < 4; j++) {
333 wrData = patternData[j];
334 REG_WRITE(ah, addr, wrData);
335 rdData = REG_READ(ah, addr);
336 if (wrData != rdData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700337 ath_print(common, ATH_DBG_FATAL,
338 "address test failed "
339 "addr: 0x%08x - wr:0x%08x != "
340 "rd:0x%08x\n",
341 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530342 return false;
343 }
344 }
345 REG_WRITE(ah, regAddr[i], regHold[i]);
346 }
347 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530348
Sujithf1dc5602008-10-29 10:16:30 +0530349 return true;
350}
351
352static const char *ath9k_hw_devname(u16 devid)
353{
354 switch (devid) {
355 case AR5416_DEVID_PCI:
Sujithf1dc5602008-10-29 10:16:30 +0530356 return "Atheros 5416";
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +0100357 case AR5416_DEVID_PCIE:
358 return "Atheros 5418";
Sujithf1dc5602008-10-29 10:16:30 +0530359 case AR9160_DEVID_PCI:
360 return "Atheros 9160";
Gabor Juhos0c1aa492009-01-14 20:17:12 +0100361 case AR5416_AR9100_DEVID:
362 return "Atheros 9100";
Sujithf1dc5602008-10-29 10:16:30 +0530363 case AR9280_DEVID_PCI:
364 case AR9280_DEVID_PCIE:
365 return "Atheros 9280";
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530366 case AR9285_DEVID_PCIE:
367 return "Atheros 9285";
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530368 case AR5416_DEVID_AR9287_PCI:
369 case AR5416_DEVID_AR9287_PCIE:
370 return "Atheros 9287";
Sujithf1dc5602008-10-29 10:16:30 +0530371 }
372
373 return NULL;
374}
375
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700376static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700377{
378 int i;
379
Sujith2660b812009-02-09 13:27:26 +0530380 ah->config.dma_beacon_response_time = 2;
381 ah->config.sw_beacon_response_time = 10;
382 ah->config.additional_swba_backoff = 0;
383 ah->config.ack_6mb = 0x0;
384 ah->config.cwm_ignore_extcca = 0;
385 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530386 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530387 ah->config.pcie_waen = 0;
388 ah->config.analog_shiftreg = 1;
389 ah->config.ht_enable = 1;
390 ah->config.ofdm_trig_low = 200;
391 ah->config.ofdm_trig_high = 500;
392 ah->config.cck_trig_high = 200;
393 ah->config.cck_trig_low = 100;
394 ah->config.enable_ani = 1;
Sujith1cf68732009-08-13 09:34:32 +0530395 ah->config.diversity_control = ATH9K_ANT_VARIABLE;
Sujith2660b812009-02-09 13:27:26 +0530396 ah->config.antenna_switch_swap = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700397
398 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530399 ah->config.spurchans[i][0] = AR_NO_SPUR;
400 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700401 }
402
Sujith0ef1f162009-03-30 15:28:35 +0530403 ah->config.intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400404
405 /*
406 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
407 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
408 * This means we use it for all AR5416 devices, and the few
409 * minor PCI AR9280 devices out there.
410 *
411 * Serialization is required because these devices do not handle
412 * well the case of two concurrent reads/writes due to the latency
413 * involved. During one read/write another read/write can be issued
414 * on another CPU while the previous read/write may still be working
415 * on our hardware, if we hit this case the hardware poops in a loop.
416 * We prevent this by serializing reads and writes.
417 *
418 * This issue is not present on PCI-Express devices or pre-AR5416
419 * devices (legacy, 802.11abg).
420 */
421 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700422 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700423}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400424EXPORT_SYMBOL(ath9k_hw_init);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700425
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700426static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700427{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700428 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
429
430 regulatory->country_code = CTRY_DEFAULT;
431 regulatory->power_limit = MAX_RATE_POWER;
432 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
433
Sujithd535a422009-02-09 13:27:06 +0530434 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530435 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436
437 ah->ah_flags = 0;
Luis R. Rodriguez8df5d1b2009-08-03 12:24:37 -0700438 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
Sujithd535a422009-02-09 13:27:06 +0530439 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700440 if (!AR_SREV_9100(ah))
441 ah->ah_flags = AH_USE_EEPROM;
442
Sujith2660b812009-02-09 13:27:26 +0530443 ah->atim_window = 0;
Sujith2660b812009-02-09 13:27:26 +0530444 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
445 ah->beacon_interval = 100;
446 ah->enable_32kHz_clock = DONT_USE_32KHZ;
447 ah->slottime = (u32) -1;
448 ah->acktimeout = (u32) -1;
449 ah->ctstimeout = (u32) -1;
450 ah->globaltxtimeout = (u32) -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700451
Sujith2660b812009-02-09 13:27:26 +0530452 ah->gbeacon_rate = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700453
Gabor Juhoscbdec972009-07-24 17:27:22 +0200454 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455}
456
Sujithcbe61d82009-02-09 13:27:12 +0530457static int ath9k_hw_rf_claim(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700458{
459 u32 val;
460
461 REG_WRITE(ah, AR_PHY(0), 0x00000007);
462
463 val = ath9k_hw_get_radiorev(ah);
464 switch (val & AR_RADIO_SREV_MAJOR) {
465 case 0:
466 val = AR_RAD5133_SREV_MAJOR;
467 break;
468 case AR_RAD5133_SREV_MAJOR:
469 case AR_RAD5122_SREV_MAJOR:
470 case AR_RAD2133_SREV_MAJOR:
471 case AR_RAD2122_SREV_MAJOR:
472 break;
473 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700474 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
475 "Radio Chip Rev 0x%02X not supported\n",
476 val & AR_RADIO_SREV_MAJOR);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700477 return -EOPNOTSUPP;
478 }
479
Sujithd535a422009-02-09 13:27:06 +0530480 ah->hw_version.analog5GhzRev = val;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700481
482 return 0;
483}
484
Sujithcbe61d82009-02-09 13:27:12 +0530485static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700486{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700487 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530488 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700489 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530490 u16 eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700491
Sujithf1dc5602008-10-29 10:16:30 +0530492 sum = 0;
493 for (i = 0; i < 3; i++) {
Sujithf74df6f2009-02-09 13:27:24 +0530494 eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
Sujithf1dc5602008-10-29 10:16:30 +0530495 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700496 common->macaddr[2 * i] = eeval >> 8;
497 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700498 }
Sujithd8baa932009-03-30 15:28:25 +0530499 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530500 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700501
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700502 return 0;
503}
504
Sujithcbe61d82009-02-09 13:27:12 +0530505static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530506{
507 u32 rxgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530508
Sujithf74df6f2009-02-09 13:27:24 +0530509 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
510 rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530511
512 if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530513 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530514 ar9280Modes_backoff_13db_rxgain_9280_2,
515 ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
516 else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530517 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530518 ar9280Modes_backoff_23db_rxgain_9280_2,
519 ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
520 else
Sujith2660b812009-02-09 13:27:26 +0530521 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530522 ar9280Modes_original_rxgain_9280_2,
523 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530524 } else {
Sujith2660b812009-02-09 13:27:26 +0530525 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530526 ar9280Modes_original_rxgain_9280_2,
527 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530528 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530529}
530
Sujithcbe61d82009-02-09 13:27:12 +0530531static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530532{
533 u32 txgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530534
Sujithf74df6f2009-02-09 13:27:24 +0530535 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
536 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530537
538 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
Sujith2660b812009-02-09 13:27:26 +0530539 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530540 ar9280Modes_high_power_tx_gain_9280_2,
541 ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
542 else
Sujith2660b812009-02-09 13:27:26 +0530543 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530544 ar9280Modes_original_tx_gain_9280_2,
545 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530546 } else {
Sujith2660b812009-02-09 13:27:26 +0530547 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530548 ar9280Modes_original_tx_gain_9280_2,
549 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530550 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530551}
552
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700553static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700554{
555 int ecode;
556
Sujithd8baa932009-03-30 15:28:25 +0530557 if (!ath9k_hw_chip_test(ah))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700558 return -ENODEV;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700559
560 ecode = ath9k_hw_rf_claim(ah);
561 if (ecode != 0)
562 return ecode;
563
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700564 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700565 if (ecode != 0)
566 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530567
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700568 ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
569 "Eeprom VER: %d, REV: %d\n",
570 ah->eep_ops->get_eeprom_ver(ah),
571 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530572
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400573 if (!AR_SREV_9280_10_OR_LATER(ah)) {
574 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
575 if (ecode) {
576 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
577 "Failed allocating banks for "
578 "external radio\n");
579 return ecode;
580 }
581 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700582
583 if (!AR_SREV_9100(ah)) {
584 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700585 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700586 }
Sujithf1dc5602008-10-29 10:16:30 +0530587
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700588 return 0;
589}
590
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700591static bool ath9k_hw_devid_supported(u16 devid)
592{
593 switch (devid) {
594 case AR5416_DEVID_PCI:
595 case AR5416_DEVID_PCIE:
596 case AR5416_AR9100_DEVID:
597 case AR9160_DEVID_PCI:
598 case AR9280_DEVID_PCI:
599 case AR9280_DEVID_PCIE:
600 case AR9285_DEVID_PCIE:
601 case AR5416_DEVID_AR9287_PCI:
602 case AR5416_DEVID_AR9287_PCIE:
Luis R. Rodriguez7976b422009-09-23 23:07:02 -0400603 case AR9271_USB:
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700604 return true;
605 default:
606 break;
607 }
608 return false;
609}
610
Luis R. Rodriguezf9d4a662009-08-03 12:24:41 -0700611static bool ath9k_hw_macversion_supported(u32 macversion)
612{
613 switch (macversion) {
614 case AR_SREV_VERSION_5416_PCI:
615 case AR_SREV_VERSION_5416_PCIE:
616 case AR_SREV_VERSION_9160:
617 case AR_SREV_VERSION_9100:
618 case AR_SREV_VERSION_9280:
619 case AR_SREV_VERSION_9285:
620 case AR_SREV_VERSION_9287:
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400621 case AR_SREV_VERSION_9271:
Luis R. Rodriguez7976b422009-09-23 23:07:02 -0400622 return true;
Luis R. Rodriguezf9d4a662009-08-03 12:24:41 -0700623 default:
624 break;
625 }
626 return false;
627}
628
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700629static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700630{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700631 if (AR_SREV_9160_10_OR_LATER(ah)) {
632 if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530633 ah->iq_caldata.calData = &iq_cal_single_sample;
634 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700635 &adc_gain_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530636 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700637 &adc_dc_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530638 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700639 &adc_init_dc_cal;
640 } else {
Sujith2660b812009-02-09 13:27:26 +0530641 ah->iq_caldata.calData = &iq_cal_multi_sample;
642 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700643 &adc_gain_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530644 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700645 &adc_dc_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530646 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700647 &adc_init_dc_cal;
648 }
Sujith2660b812009-02-09 13:27:26 +0530649 ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700650 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700651}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700652
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700653static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
654{
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400655 if (AR_SREV_9271(ah)) {
Luis R. Rodriguez85643282009-10-19 02:33:33 -0400656 INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
657 ARRAY_SIZE(ar9271Modes_9271), 6);
658 INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
659 ARRAY_SIZE(ar9271Common_9271), 2);
660 INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
661 ar9271Modes_9271_1_0_only,
662 ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400663 return;
664 }
665
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530666 if (AR_SREV_9287_11_OR_LATER(ah)) {
667 INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
668 ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
669 INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
670 ARRAY_SIZE(ar9287Common_9287_1_1), 2);
671 if (ah->config.pcie_clock_req)
672 INIT_INI_ARRAY(&ah->iniPcieSerdes,
673 ar9287PciePhy_clkreq_off_L1_9287_1_1,
674 ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
675 else
676 INIT_INI_ARRAY(&ah->iniPcieSerdes,
677 ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
678 ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
679 2);
680 } else if (AR_SREV_9287_10_OR_LATER(ah)) {
681 INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
682 ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
683 INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
684 ARRAY_SIZE(ar9287Common_9287_1_0), 2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700685
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530686 if (ah->config.pcie_clock_req)
687 INIT_INI_ARRAY(&ah->iniPcieSerdes,
688 ar9287PciePhy_clkreq_off_L1_9287_1_0,
689 ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
690 else
691 INIT_INI_ARRAY(&ah->iniPcieSerdes,
692 ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
693 ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
694 2);
695 } else if (AR_SREV_9285_12_OR_LATER(ah)) {
696
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530697
Sujith2660b812009-02-09 13:27:26 +0530698 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530699 ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530700 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530701 ARRAY_SIZE(ar9285Common_9285_1_2), 2);
702
Sujith2660b812009-02-09 13:27:26 +0530703 if (ah->config.pcie_clock_req) {
704 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530705 ar9285PciePhy_clkreq_off_L1_9285_1_2,
706 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
707 } else {
Sujith2660b812009-02-09 13:27:26 +0530708 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530709 ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
710 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
711 2);
712 }
713 } else if (AR_SREV_9285_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530714 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530715 ARRAY_SIZE(ar9285Modes_9285), 6);
Sujith2660b812009-02-09 13:27:26 +0530716 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530717 ARRAY_SIZE(ar9285Common_9285), 2);
718
Sujith2660b812009-02-09 13:27:26 +0530719 if (ah->config.pcie_clock_req) {
720 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530721 ar9285PciePhy_clkreq_off_L1_9285,
722 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
723 } else {
Sujith2660b812009-02-09 13:27:26 +0530724 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530725 ar9285PciePhy_clkreq_always_on_L1_9285,
726 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
727 }
728 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530729 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700730 ARRAY_SIZE(ar9280Modes_9280_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530731 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700732 ARRAY_SIZE(ar9280Common_9280_2), 2);
733
Sujith2660b812009-02-09 13:27:26 +0530734 if (ah->config.pcie_clock_req) {
735 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530736 ar9280PciePhy_clkreq_off_L1_9280,
737 ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700738 } else {
Sujith2660b812009-02-09 13:27:26 +0530739 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530740 ar9280PciePhy_clkreq_always_on_L1_9280,
741 ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700742 }
Sujith2660b812009-02-09 13:27:26 +0530743 INIT_INI_ARRAY(&ah->iniModesAdditional,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700744 ar9280Modes_fast_clock_9280_2,
Sujithf1dc5602008-10-29 10:16:30 +0530745 ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700746 } else if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530747 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700748 ARRAY_SIZE(ar9280Modes_9280), 6);
Sujith2660b812009-02-09 13:27:26 +0530749 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700750 ARRAY_SIZE(ar9280Common_9280), 2);
751 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530752 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700753 ARRAY_SIZE(ar5416Modes_9160), 6);
Sujith2660b812009-02-09 13:27:26 +0530754 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700755 ARRAY_SIZE(ar5416Common_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530756 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700757 ARRAY_SIZE(ar5416Bank0_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530758 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700759 ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530760 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700761 ARRAY_SIZE(ar5416Bank1_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530762 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700763 ARRAY_SIZE(ar5416Bank2_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530764 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700765 ARRAY_SIZE(ar5416Bank3_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530766 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700767 ARRAY_SIZE(ar5416Bank6_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530768 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700769 ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530770 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700771 ARRAY_SIZE(ar5416Bank7_9160), 2);
772 if (AR_SREV_9160_11(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530773 INIT_INI_ARRAY(&ah->iniAddac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700774 ar5416Addac_91601_1,
775 ARRAY_SIZE(ar5416Addac_91601_1), 2);
776 } else {
Sujith2660b812009-02-09 13:27:26 +0530777 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700778 ARRAY_SIZE(ar5416Addac_9160), 2);
779 }
780 } else if (AR_SREV_9100_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530781 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700782 ARRAY_SIZE(ar5416Modes_9100), 6);
Sujith2660b812009-02-09 13:27:26 +0530783 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700784 ARRAY_SIZE(ar5416Common_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530785 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700786 ARRAY_SIZE(ar5416Bank0_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530787 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700788 ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530789 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700790 ARRAY_SIZE(ar5416Bank1_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530791 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700792 ARRAY_SIZE(ar5416Bank2_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530793 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700794 ARRAY_SIZE(ar5416Bank3_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530795 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700796 ARRAY_SIZE(ar5416Bank6_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530797 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700798 ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530799 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700800 ARRAY_SIZE(ar5416Bank7_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530801 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700802 ARRAY_SIZE(ar5416Addac_9100), 2);
803 } else {
Sujith2660b812009-02-09 13:27:26 +0530804 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700805 ARRAY_SIZE(ar5416Modes), 6);
Sujith2660b812009-02-09 13:27:26 +0530806 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700807 ARRAY_SIZE(ar5416Common), 2);
Sujith2660b812009-02-09 13:27:26 +0530808 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700809 ARRAY_SIZE(ar5416Bank0), 2);
Sujith2660b812009-02-09 13:27:26 +0530810 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700811 ARRAY_SIZE(ar5416BB_RfGain), 3);
Sujith2660b812009-02-09 13:27:26 +0530812 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700813 ARRAY_SIZE(ar5416Bank1), 2);
Sujith2660b812009-02-09 13:27:26 +0530814 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700815 ARRAY_SIZE(ar5416Bank2), 2);
Sujith2660b812009-02-09 13:27:26 +0530816 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700817 ARRAY_SIZE(ar5416Bank3), 3);
Sujith2660b812009-02-09 13:27:26 +0530818 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700819 ARRAY_SIZE(ar5416Bank6), 3);
Sujith2660b812009-02-09 13:27:26 +0530820 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700821 ARRAY_SIZE(ar5416Bank6TPC), 3);
Sujith2660b812009-02-09 13:27:26 +0530822 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700823 ARRAY_SIZE(ar5416Bank7), 2);
Sujith2660b812009-02-09 13:27:26 +0530824 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700825 ARRAY_SIZE(ar5416Addac), 2);
826 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700827}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700828
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700829static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
830{
Vivek Natarajanb37fa872009-09-23 16:27:27 +0530831 if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530832 INIT_INI_ARRAY(&ah->iniModesRxGain,
833 ar9287Modes_rx_gain_9287_1_1,
834 ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
835 else if (AR_SREV_9287_10(ah))
836 INIT_INI_ARRAY(&ah->iniModesRxGain,
837 ar9287Modes_rx_gain_9287_1_0,
838 ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
839 else if (AR_SREV_9280_20(ah))
840 ath9k_hw_init_rxgain_ini(ah);
841
Vivek Natarajanb37fa872009-09-23 16:27:27 +0530842 if (AR_SREV_9287_11_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530843 INIT_INI_ARRAY(&ah->iniModesTxGain,
844 ar9287Modes_tx_gain_9287_1_1,
845 ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
846 } else if (AR_SREV_9287_10(ah)) {
847 INIT_INI_ARRAY(&ah->iniModesTxGain,
848 ar9287Modes_tx_gain_9287_1_0,
849 ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
850 } else if (AR_SREV_9280_20(ah)) {
851 ath9k_hw_init_txgain_ini(ah);
852 } else if (AR_SREV_9285_12_OR_LATER(ah)) {
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530853 u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
854
855 /* txgain table */
856 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
857 INIT_INI_ARRAY(&ah->iniModesTxGain,
858 ar9285Modes_high_power_tx_gain_9285_1_2,
859 ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
860 } else {
861 INIT_INI_ARRAY(&ah->iniModesTxGain,
862 ar9285Modes_original_tx_gain_9285_1_2,
863 ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
864 }
865
866 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700867}
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530868
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700869static void ath9k_hw_init_11a_eeprom_fix(struct ath_hw *ah)
870{
871 u32 i, j;
Sujith06d0f062009-02-12 10:06:45 +0530872
873 if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
874 test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {
875
876 /* EEPROM Fixup */
Sujith2660b812009-02-09 13:27:26 +0530877 for (i = 0; i < ah->iniModes.ia_rows; i++) {
878 u32 reg = INI_RA(&ah->iniModes, i, 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700879
Sujith2660b812009-02-09 13:27:26 +0530880 for (j = 1; j < ah->iniModes.ia_columns; j++) {
881 u32 val = INI_RA(&ah->iniModes, i, j);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700882
Sujith2660b812009-02-09 13:27:26 +0530883 INI_RA(&ah->iniModes, i, j) =
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530884 ath9k_hw_ini_fixup(ah,
Sujith2660b812009-02-09 13:27:26 +0530885 &ah->eeprom.def,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700886 reg, val);
887 }
888 }
889 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700890}
891
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700892int ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700893{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700894 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700895 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700896
Luis R. Rodriguez3ca34032009-09-23 23:07:01 -0400897 if (!ath9k_hw_devid_supported(ah->hw_version.devid)) {
898 ath_print(common, ATH_DBG_FATAL,
899 "Unsupported device ID: 0x%0x\n",
900 ah->hw_version.devid);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700901 return -EOPNOTSUPP;
Luis R. Rodriguez3ca34032009-09-23 23:07:01 -0400902 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700903
904 ath9k_hw_init_defaults(ah);
905 ath9k_hw_init_config(ah);
906
907 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700908 ath_print(common, ATH_DBG_FATAL,
909 "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700910 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700911 }
912
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700913 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700914 ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700915 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700916 }
917
918 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
919 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
920 (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
921 ah->config.serialize_regmode =
922 SER_REG_MODE_ON;
923 } else {
924 ah->config.serialize_regmode =
925 SER_REG_MODE_OFF;
926 }
927 }
928
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700929 ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700930 ah->config.serialize_regmode);
931
932 if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700933 ath_print(common, ATH_DBG_FATAL,
934 "Mac Chip Rev 0x%02x.%x is not supported by "
935 "this driver\n", ah->hw_version.macVersion,
936 ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700937 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700938 }
939
940 if (AR_SREV_9100(ah)) {
941 ah->iq_caldata.calData = &iq_cal_multi_sample;
942 ah->supp_cals = IQ_MISMATCH_CAL;
943 ah->is_pciexpress = false;
944 }
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400945
946 if (AR_SREV_9271(ah))
947 ah->is_pciexpress = false;
948
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700949 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
950
951 ath9k_hw_init_cal_settings(ah);
952
953 ah->ani_function = ATH9K_ANI_ALL;
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400954 if (AR_SREV_9280_10_OR_LATER(ah)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700955 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400956 ah->ath9k_hw_rf_set_freq = &ath9k_hw_ar9280_set_channel;
957 } else
958 ah->ath9k_hw_rf_set_freq = &ath9k_hw_set_channel;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700959
960 ath9k_hw_init_mode_regs(ah);
961
962 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530963 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700964 else
965 ath9k_hw_disablepcie(ah);
966
Sujith193cd452009-09-18 15:04:07 +0530967 /* Support for Japan ch.14 (2484) spread */
968 if (AR_SREV_9287_11_OR_LATER(ah)) {
969 INIT_INI_ARRAY(&ah->iniCckfirNormal,
970 ar9287Common_normal_cck_fir_coeff_92871_1,
971 ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
972 INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
973 ar9287Common_japan_2484_cck_fir_coeff_92871_1,
974 ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
975 }
976
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700977 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700978 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700979 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700980
981 ath9k_hw_init_mode_gain_regs(ah);
982 ath9k_hw_fill_cap_info(ah);
983 ath9k_hw_init_11a_eeprom_fix(ah);
Sujithf6688cd2008-12-07 21:43:10 +0530984
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700985 r = ath9k_hw_init_macaddr(ah);
986 if (r) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700987 ath_print(common, ATH_DBG_FATAL,
988 "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700989 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700990 }
991
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400992 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530993 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700994 else
Sujith2660b812009-02-09 13:27:26 +0530995 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700996
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700997 ath9k_init_nfcal_hist_buffer(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700998
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400999 common->state = ATH_HW_INITIALIZED;
1000
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -07001001 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001002}
1003
Sujithcbe61d82009-02-09 13:27:12 +05301004static void ath9k_hw_init_bb(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301005 struct ath9k_channel *chan)
1006{
1007 u32 synthDelay;
1008
1009 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +05301010 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +05301011 synthDelay = (4 * synthDelay) / 22;
1012 else
1013 synthDelay /= 10;
1014
1015 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
1016
1017 udelay(synthDelay + BASE_ACTIVATE_DELAY);
1018}
1019
Sujithcbe61d82009-02-09 13:27:12 +05301020static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301021{
1022 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
1023 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1024
1025 REG_WRITE(ah, AR_QOS_NO_ACK,
1026 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
1027 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
1028 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
1029
1030 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
1031 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
1032 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
1033 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
1034 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1035}
1036
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -04001037static void ath9k_hw_change_target_baud(struct ath_hw *ah, u32 freq, u32 baud)
1038{
1039 u32 lcr;
1040 u32 baud_divider = freq * 1000 * 1000 / 16 / baud;
1041
1042 lcr = REG_READ(ah , 0x5100c);
1043 lcr |= 0x80;
1044
1045 REG_WRITE(ah, 0x5100c, lcr);
1046 REG_WRITE(ah, 0x51004, (baud_divider >> 8));
1047 REG_WRITE(ah, 0x51000, (baud_divider & 0xff));
1048
1049 lcr &= ~0x80;
1050 REG_WRITE(ah, 0x5100c, lcr);
1051}
1052
Sujithcbe61d82009-02-09 13:27:12 +05301053static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301054 struct ath9k_channel *chan)
1055{
1056 u32 pll;
1057
1058 if (AR_SREV_9100(ah)) {
1059 if (chan && IS_CHAN_5GHZ(chan))
1060 pll = 0x1450;
1061 else
1062 pll = 0x1458;
1063 } else {
1064 if (AR_SREV_9280_10_OR_LATER(ah)) {
1065 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1066
1067 if (chan && IS_CHAN_HALF_RATE(chan))
1068 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
1069 else if (chan && IS_CHAN_QUARTER_RATE(chan))
1070 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1071
1072 if (chan && IS_CHAN_5GHZ(chan)) {
1073 pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1074
1075
1076 if (AR_SREV_9280_20(ah)) {
1077 if (((chan->channel % 20) == 0)
1078 || ((chan->channel % 10) == 0))
1079 pll = 0x2850;
1080 else
1081 pll = 0x142c;
1082 }
1083 } else {
1084 pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
1085 }
1086
1087 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1088
1089 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1090
1091 if (chan && IS_CHAN_HALF_RATE(chan))
1092 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
1093 else if (chan && IS_CHAN_QUARTER_RATE(chan))
1094 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1095
1096 if (chan && IS_CHAN_5GHZ(chan))
1097 pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
1098 else
1099 pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
1100 } else {
1101 pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1102
1103 if (chan && IS_CHAN_HALF_RATE(chan))
1104 pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
1105 else if (chan && IS_CHAN_QUARTER_RATE(chan))
1106 pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1107
1108 if (chan && IS_CHAN_5GHZ(chan))
1109 pll |= SM(0xa, AR_RTC_PLL_DIV);
1110 else
1111 pll |= SM(0xb, AR_RTC_PLL_DIV);
1112 }
1113 }
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001114 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +05301115
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -04001116 /* Switch the core clock for ar9271 to 117Mhz */
1117 if (AR_SREV_9271(ah)) {
1118 if ((pll == 0x142c) || (pll == 0x2850) ) {
1119 udelay(500);
1120 /* set CLKOBS to output AHB clock */
1121 REG_WRITE(ah, 0x7020, 0xe);
1122 /*
1123 * 0x304: 117Mhz, ahb_ratio: 1x1
1124 * 0x306: 40Mhz, ahb_ratio: 1x1
1125 */
1126 REG_WRITE(ah, 0x50040, 0x304);
1127 /*
1128 * makes adjustments for the baud dividor to keep the
1129 * targetted baud rate based on the used core clock.
1130 */
1131 ath9k_hw_change_target_baud(ah, AR9271_CORE_CLOCK,
1132 AR9271_TARGET_BAUD_RATE);
1133 }
1134 }
1135
Sujithf1dc5602008-10-29 10:16:30 +05301136 udelay(RTC_PLL_SETTLE_DELAY);
1137
1138 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1139}
1140
Sujithcbe61d82009-02-09 13:27:12 +05301141static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301142{
Sujithf1dc5602008-10-29 10:16:30 +05301143 int rx_chainmask, tx_chainmask;
1144
Sujith2660b812009-02-09 13:27:26 +05301145 rx_chainmask = ah->rxchainmask;
1146 tx_chainmask = ah->txchainmask;
Sujithf1dc5602008-10-29 10:16:30 +05301147
1148 switch (rx_chainmask) {
1149 case 0x5:
1150 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
1151 AR_PHY_SWAP_ALT_CHAIN);
1152 case 0x3:
Sujithd535a422009-02-09 13:27:06 +05301153 if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
Sujithf1dc5602008-10-29 10:16:30 +05301154 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
1155 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
1156 break;
1157 }
1158 case 0x1:
1159 case 0x2:
Sujithf1dc5602008-10-29 10:16:30 +05301160 case 0x7:
1161 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
1162 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
1163 break;
1164 default:
1165 break;
1166 }
1167
1168 REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
1169 if (tx_chainmask == 0x5) {
1170 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
1171 AR_PHY_SWAP_ALT_CHAIN);
1172 }
1173 if (AR_SREV_9100(ah))
1174 REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
1175 REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
1176}
1177
Sujithcbe61d82009-02-09 13:27:12 +05301178static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -08001179 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301180{
Sujith2660b812009-02-09 13:27:26 +05301181 ah->mask_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +05301182 AR_IMR_TXURN |
1183 AR_IMR_RXERR |
1184 AR_IMR_RXORN |
1185 AR_IMR_BCNMISC;
1186
Sujith0ef1f162009-03-30 15:28:35 +05301187 if (ah->config.intr_mitigation)
Sujith2660b812009-02-09 13:27:26 +05301188 ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
Sujithf1dc5602008-10-29 10:16:30 +05301189 else
Sujith2660b812009-02-09 13:27:26 +05301190 ah->mask_reg |= AR_IMR_RXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301191
Sujith2660b812009-02-09 13:27:26 +05301192 ah->mask_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301193
Colin McCabed97809d2008-12-01 13:38:55 -08001194 if (opmode == NL80211_IFTYPE_AP)
Sujith2660b812009-02-09 13:27:26 +05301195 ah->mask_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +05301196
Sujith2660b812009-02-09 13:27:26 +05301197 REG_WRITE(ah, AR_IMR, ah->mask_reg);
Sujithf1dc5602008-10-29 10:16:30 +05301198 REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1199
1200 if (!AR_SREV_9100(ah)) {
1201 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
1202 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
1203 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
1204 }
1205}
1206
Sujithcbe61d82009-02-09 13:27:12 +05301207static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301208{
Sujithf1dc5602008-10-29 10:16:30 +05301209 if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001210 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1211 "bad ack timeout %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05301212 ah->acktimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301213 return false;
1214 } else {
1215 REG_RMW_FIELD(ah, AR_TIME_OUT,
1216 AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05301217 ah->acktimeout = us;
Sujithf1dc5602008-10-29 10:16:30 +05301218 return true;
1219 }
1220}
1221
Sujithcbe61d82009-02-09 13:27:12 +05301222static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301223{
Sujithf1dc5602008-10-29 10:16:30 +05301224 if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001225 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1226 "bad cts timeout %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05301227 ah->ctstimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301228 return false;
1229 } else {
1230 REG_RMW_FIELD(ah, AR_TIME_OUT,
1231 AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05301232 ah->ctstimeout = us;
Sujithf1dc5602008-10-29 10:16:30 +05301233 return true;
1234 }
1235}
1236
Sujithcbe61d82009-02-09 13:27:12 +05301237static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301238{
Sujithf1dc5602008-10-29 10:16:30 +05301239 if (tu > 0xFFFF) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001240 ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
1241 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +05301242 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301243 return false;
1244 } else {
1245 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301246 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301247 return true;
1248 }
1249}
1250
Sujithcbe61d82009-02-09 13:27:12 +05301251static void ath9k_hw_init_user_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301252{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001253 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
1254 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301255
Sujith2660b812009-02-09 13:27:26 +05301256 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +05301257 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +05301258 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
1259 if (ah->slottime != (u32) -1)
1260 ath9k_hw_setslottime(ah, ah->slottime);
1261 if (ah->acktimeout != (u32) -1)
1262 ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
1263 if (ah->ctstimeout != (u32) -1)
1264 ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
1265 if (ah->globaltxtimeout != (u32) -1)
1266 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +05301267}
1268
1269const char *ath9k_hw_probe(u16 vendorid, u16 devid)
1270{
1271 return vendorid == ATHEROS_VENDOR_ID ?
1272 ath9k_hw_devname(devid) : NULL;
1273}
1274
Sujithcbe61d82009-02-09 13:27:12 +05301275void ath9k_hw_detach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001276{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001277 struct ath_common *common = ath9k_hw_common(ah);
1278
1279 if (common->state <= ATH_HW_INITIALIZED)
1280 goto free_hw;
1281
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001282 if (!AR_SREV_9100(ah))
Luis R. Rodrigueze70c0cf2009-08-03 12:24:51 -07001283 ath9k_hw_ani_disable(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001284
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001285 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001286
1287free_hw:
Luis R. Rodriguezdc51dd52009-10-19 02:33:39 -04001288 if (!AR_SREV_9280_10_OR_LATER(ah))
1289 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001290 kfree(ah);
Luis R. Rodriguez9db6b6a2009-08-03 12:24:52 -07001291 ah = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001292}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001293EXPORT_SYMBOL(ath9k_hw_detach);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001294
Sujithf1dc5602008-10-29 10:16:30 +05301295/*******/
1296/* INI */
1297/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001298
Sujithcbe61d82009-02-09 13:27:12 +05301299static void ath9k_hw_override_ini(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301300 struct ath9k_channel *chan)
1301{
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001302 u32 val;
1303
1304 if (AR_SREV_9271(ah)) {
1305 /*
1306 * Enable spectral scan to solution for issues with stuck
1307 * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
1308 * AR9271 1.1
1309 */
1310 if (AR_SREV_9271_10(ah)) {
Luis R. Rodriguezec11bb82009-10-27 12:59:36 -04001311 val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) |
1312 AR_PHY_SPECTRAL_SCAN_ENABLE;
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001313 REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
1314 }
1315 else if (AR_SREV_9271_11(ah))
1316 /*
1317 * change AR_PHY_RF_CTL3 setting to fix MAC issue
1318 * present on AR9271 1.1
1319 */
1320 REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
1321 return;
1322 }
1323
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +05301324 /*
1325 * Set the RX_ABORT and RX_DIS and clear if off only after
1326 * RXE is set for MAC. This prevents frames with corrupted
1327 * descriptor status.
1328 */
1329 REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
1330
Vasanthakumar Thiagarajan204d7942009-09-17 09:26:14 +05301331 if (AR_SREV_9280_10_OR_LATER(ah)) {
1332 val = REG_READ(ah, AR_PCU_MISC_MODE2) &
1333 (~AR_PCU_MISC_MODE2_HWWAR1);
1334
1335 if (AR_SREV_9287_10_OR_LATER(ah))
1336 val = val & (~AR_PCU_MISC_MODE2_HWWAR2);
1337
1338 REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
1339 }
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +05301340
Gabor Juhosa8c96d32009-03-06 09:08:51 +01001341 if (!AR_SREV_5416_20_OR_LATER(ah) ||
Sujithf1dc5602008-10-29 10:16:30 +05301342 AR_SREV_9280_10_OR_LATER(ah))
1343 return;
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001344 /*
1345 * Disable BB clock gating
1346 * Necessary to avoid issues on AR5416 2.0
1347 */
Sujithf1dc5602008-10-29 10:16:30 +05301348 REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1349}
1350
Sujithcbe61d82009-02-09 13:27:12 +05301351static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301352 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +05301353 u32 reg, u32 value)
1354{
1355 struct base_eep_header *pBase = &(pEepData->baseEepHeader);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001356 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301357
Sujithd535a422009-02-09 13:27:06 +05301358 switch (ah->hw_version.devid) {
Sujithf1dc5602008-10-29 10:16:30 +05301359 case AR9280_DEVID_PCI:
1360 if (reg == 0x7894) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001361 ath_print(common, ATH_DBG_EEPROM,
Sujithf1dc5602008-10-29 10:16:30 +05301362 "ini VAL: %x EEPROM: %x\n", value,
1363 (pBase->version & 0xff));
1364
1365 if ((pBase->version & 0xff) > 0x0a) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001366 ath_print(common, ATH_DBG_EEPROM,
1367 "PWDCLKIND: %d\n",
1368 pBase->pwdclkind);
Sujithf1dc5602008-10-29 10:16:30 +05301369 value &= ~AR_AN_TOP2_PWDCLKIND;
1370 value |= AR_AN_TOP2_PWDCLKIND &
1371 (pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
1372 } else {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001373 ath_print(common, ATH_DBG_EEPROM,
1374 "PWDCLKIND Earlier Rev\n");
Sujithf1dc5602008-10-29 10:16:30 +05301375 }
1376
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001377 ath_print(common, ATH_DBG_EEPROM,
1378 "final ini VAL: %x\n", value);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001379 }
Sujithf1dc5602008-10-29 10:16:30 +05301380 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001381 }
1382
Sujithf1dc5602008-10-29 10:16:30 +05301383 return value;
1384}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001385
Sujithcbe61d82009-02-09 13:27:12 +05301386static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301387 struct ar5416_eeprom_def *pEepData,
1388 u32 reg, u32 value)
1389{
Sujith2660b812009-02-09 13:27:26 +05301390 if (ah->eep_map == EEP_MAP_4KBITS)
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301391 return value;
1392 else
1393 return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
1394}
1395
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301396static void ath9k_olc_init(struct ath_hw *ah)
1397{
1398 u32 i;
1399
Vivek Natarajandb91f2e2009-08-14 11:27:16 +05301400 if (OLC_FOR_AR9287_10_LATER) {
1401 REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
1402 AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
1403 ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
1404 AR9287_AN_TXPC0_TXPCMODE,
1405 AR9287_AN_TXPC0_TXPCMODE_S,
1406 AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
1407 udelay(100);
1408 } else {
1409 for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
1410 ah->originalGain[i] =
1411 MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
1412 AR_PHY_TX_GAIN);
1413 ah->PDADCdelta = 0;
1414 }
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301415}
1416
Bob Copeland3a702e42009-03-30 22:30:29 -04001417static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
1418 struct ath9k_channel *chan)
1419{
1420 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1421
1422 if (IS_CHAN_B(chan))
1423 ctl |= CTL_11B;
1424 else if (IS_CHAN_G(chan))
1425 ctl |= CTL_11G;
1426 else
1427 ctl |= CTL_11A;
1428
1429 return ctl;
1430}
1431
Sujithcbe61d82009-02-09 13:27:12 +05301432static int ath9k_hw_process_ini(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001433 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301434{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001435 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301436 int i, regWrites = 0;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001437 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301438 u32 modesIndex, freqIndex;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001439
Sujithf1dc5602008-10-29 10:16:30 +05301440 switch (chan->chanmode) {
1441 case CHANNEL_A:
1442 case CHANNEL_A_HT20:
1443 modesIndex = 1;
1444 freqIndex = 1;
1445 break;
1446 case CHANNEL_A_HT40PLUS:
1447 case CHANNEL_A_HT40MINUS:
1448 modesIndex = 2;
1449 freqIndex = 1;
1450 break;
1451 case CHANNEL_G:
1452 case CHANNEL_G_HT20:
1453 case CHANNEL_B:
1454 modesIndex = 4;
1455 freqIndex = 2;
1456 break;
1457 case CHANNEL_G_HT40PLUS:
1458 case CHANNEL_G_HT40MINUS:
1459 modesIndex = 3;
1460 freqIndex = 2;
1461 break;
1462
1463 default:
1464 return -EINVAL;
1465 }
1466
1467 REG_WRITE(ah, AR_PHY(0), 0x00000007);
Sujithf1dc5602008-10-29 10:16:30 +05301468 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
Sujithf74df6f2009-02-09 13:27:24 +05301469 ah->eep_ops->set_addac(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301470
Gabor Juhosa8c96d32009-03-06 09:08:51 +01001471 if (AR_SREV_5416_22_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +05301472 REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
Sujithf1dc5602008-10-29 10:16:30 +05301473 } else {
1474 struct ar5416IniArray temp;
1475 u32 addacSize =
Sujith2660b812009-02-09 13:27:26 +05301476 sizeof(u32) * ah->iniAddac.ia_rows *
1477 ah->iniAddac.ia_columns;
Sujithf1dc5602008-10-29 10:16:30 +05301478
Sujith2660b812009-02-09 13:27:26 +05301479 memcpy(ah->addac5416_21,
1480 ah->iniAddac.ia_array, addacSize);
Sujithf1dc5602008-10-29 10:16:30 +05301481
Sujith2660b812009-02-09 13:27:26 +05301482 (ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301483
Sujith2660b812009-02-09 13:27:26 +05301484 temp.ia_array = ah->addac5416_21;
1485 temp.ia_columns = ah->iniAddac.ia_columns;
1486 temp.ia_rows = ah->iniAddac.ia_rows;
Sujithf1dc5602008-10-29 10:16:30 +05301487 REG_WRITE_ARRAY(&temp, 1, regWrites);
1488 }
1489
1490 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
1491
Sujith2660b812009-02-09 13:27:26 +05301492 for (i = 0; i < ah->iniModes.ia_rows; i++) {
1493 u32 reg = INI_RA(&ah->iniModes, i, 0);
1494 u32 val = INI_RA(&ah->iniModes, i, modesIndex);
Sujithf1dc5602008-10-29 10:16:30 +05301495
Sujithf1dc5602008-10-29 10:16:30 +05301496 REG_WRITE(ah, reg, val);
1497
1498 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301499 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301500 udelay(100);
1501 }
1502
1503 DO_DELAY(regWrites);
1504 }
1505
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301506 if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
Sujith2660b812009-02-09 13:27:26 +05301507 REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301508
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301509 if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
1510 AR_SREV_9287_10_OR_LATER(ah))
Sujith2660b812009-02-09 13:27:26 +05301511 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301512
Sujith2660b812009-02-09 13:27:26 +05301513 for (i = 0; i < ah->iniCommon.ia_rows; i++) {
1514 u32 reg = INI_RA(&ah->iniCommon, i, 0);
1515 u32 val = INI_RA(&ah->iniCommon, i, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301516
1517 REG_WRITE(ah, reg, val);
1518
1519 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301520 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301521 udelay(100);
1522 }
1523
1524 DO_DELAY(regWrites);
1525 }
1526
1527 ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);
1528
Luis R. Rodriguez85643282009-10-19 02:33:33 -04001529 if (AR_SREV_9271_10(ah))
1530 REG_WRITE_ARRAY(&ah->iniModes_9271_1_0_only,
1531 modesIndex, regWrites);
1532
Sujithf1dc5602008-10-29 10:16:30 +05301533 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
Sujith2660b812009-02-09 13:27:26 +05301534 REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
Sujithf1dc5602008-10-29 10:16:30 +05301535 regWrites);
1536 }
1537
1538 ath9k_hw_override_ini(ah, chan);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001539 ath9k_hw_set_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301540 ath9k_hw_init_chain_masks(ah);
1541
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301542 if (OLC_FOR_AR9280_20_LATER)
1543 ath9k_olc_init(ah);
1544
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001545 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001546 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001547 channel->max_antenna_gain * 2,
1548 channel->max_power * 2,
1549 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001550 (u32) regulatory->power_limit));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001551
Sujithf1dc5602008-10-29 10:16:30 +05301552 if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001553 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1554 "ar5416SetRfRegs failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001555 return -EIO;
1556 }
1557
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001558 return 0;
1559}
1560
Sujithf1dc5602008-10-29 10:16:30 +05301561/****************************************/
1562/* Reset and Channel Switching Routines */
1563/****************************************/
1564
Sujithcbe61d82009-02-09 13:27:12 +05301565static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301566{
1567 u32 rfMode = 0;
1568
1569 if (chan == NULL)
1570 return;
1571
1572 rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
1573 ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
1574
1575 if (!AR_SREV_9280_10_OR_LATER(ah))
1576 rfMode |= (IS_CHAN_5GHZ(chan)) ?
1577 AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
1578
1579 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
1580 rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
1581
1582 REG_WRITE(ah, AR_PHY_MODE, rfMode);
1583}
1584
Sujithcbe61d82009-02-09 13:27:12 +05301585static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301586{
1587 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
1588}
1589
Sujithcbe61d82009-02-09 13:27:12 +05301590static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301591{
1592 u32 regval;
1593
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001594 /*
1595 * set AHB_MODE not to do cacheline prefetches
1596 */
Sujithf1dc5602008-10-29 10:16:30 +05301597 regval = REG_READ(ah, AR_AHB_MODE);
1598 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
1599
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001600 /*
1601 * let mac dma reads be in 128 byte chunks
1602 */
Sujithf1dc5602008-10-29 10:16:30 +05301603 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
1604 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
1605
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001606 /*
1607 * Restore TX Trigger Level to its pre-reset value.
1608 * The initial value depends on whether aggregation is enabled, and is
1609 * adjusted whenever underruns are detected.
1610 */
Sujith2660b812009-02-09 13:27:26 +05301611 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301612
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001613 /*
1614 * let mac dma writes be in 128 byte chunks
1615 */
Sujithf1dc5602008-10-29 10:16:30 +05301616 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
1617 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
1618
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001619 /*
1620 * Setup receive FIFO threshold to hold off TX activities
1621 */
Sujithf1dc5602008-10-29 10:16:30 +05301622 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1623
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001624 /*
1625 * reduce the number of usable entries in PCU TXBUF to avoid
1626 * wrap around issues.
1627 */
Sujithf1dc5602008-10-29 10:16:30 +05301628 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001629 /* For AR9285 the number of Fifos are reduced to half.
1630 * So set the usable tx buf size also to half to
1631 * avoid data/delimiter underruns
1632 */
Sujithf1dc5602008-10-29 10:16:30 +05301633 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1634 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001635 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301636 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1637 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1638 }
1639}
1640
Sujithcbe61d82009-02-09 13:27:12 +05301641static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301642{
1643 u32 val;
1644
1645 val = REG_READ(ah, AR_STA_ID1);
1646 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
1647 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001648 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +05301649 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
1650 | AR_STA_ID1_KSRCH_MODE);
1651 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1652 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001653 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001654 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +05301655 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
1656 | AR_STA_ID1_KSRCH_MODE);
1657 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1658 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001659 case NL80211_IFTYPE_STATION:
1660 case NL80211_IFTYPE_MONITOR:
Sujithf1dc5602008-10-29 10:16:30 +05301661 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1662 break;
1663 }
1664}
1665
Sujithcbe61d82009-02-09 13:27:12 +05301666static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001667 u32 coef_scaled,
1668 u32 *coef_mantissa,
1669 u32 *coef_exponent)
1670{
1671 u32 coef_exp, coef_man;
1672
1673 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1674 if ((coef_scaled >> coef_exp) & 0x1)
1675 break;
1676
1677 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1678
1679 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1680
1681 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1682 *coef_exponent = coef_exp - 16;
1683}
1684
Sujithcbe61d82009-02-09 13:27:12 +05301685static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301686 struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001687{
1688 u32 coef_scaled, ds_coef_exp, ds_coef_man;
1689 u32 clockMhzScaled = 0x64000000;
1690 struct chan_centers centers;
1691
1692 if (IS_CHAN_HALF_RATE(chan))
1693 clockMhzScaled = clockMhzScaled >> 1;
1694 else if (IS_CHAN_QUARTER_RATE(chan))
1695 clockMhzScaled = clockMhzScaled >> 2;
1696
1697 ath9k_hw_get_channel_centers(ah, chan, &centers);
1698 coef_scaled = clockMhzScaled / centers.synth_center;
1699
1700 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1701 &ds_coef_exp);
1702
1703 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1704 AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
1705 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1706 AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
1707
1708 coef_scaled = (9 * coef_scaled) / 10;
1709
1710 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1711 &ds_coef_exp);
1712
1713 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1714 AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
1715 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1716 AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
1717}
1718
Sujithcbe61d82009-02-09 13:27:12 +05301719static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301720{
1721 u32 rst_flags;
1722 u32 tmpReg;
1723
Sujith70768492009-02-16 13:23:12 +05301724 if (AR_SREV_9100(ah)) {
1725 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
1726 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
1727 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
1728 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
1729 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1730 }
1731
Sujithf1dc5602008-10-29 10:16:30 +05301732 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1733 AR_RTC_FORCE_WAKE_ON_INT);
1734
1735 if (AR_SREV_9100(ah)) {
1736 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1737 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1738 } else {
1739 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1740 if (tmpReg &
1741 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1742 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1743 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1744 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1745 } else {
1746 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1747 }
1748
1749 rst_flags = AR_RTC_RC_MAC_WARM;
1750 if (type == ATH9K_RESET_COLD)
1751 rst_flags |= AR_RTC_RC_MAC_COLD;
1752 }
1753
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001754 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujithf1dc5602008-10-29 10:16:30 +05301755 udelay(50);
1756
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001757 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301758 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001759 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1760 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301761 return false;
1762 }
1763
1764 if (!AR_SREV_9100(ah))
1765 REG_WRITE(ah, AR_RC, 0);
1766
Sujithf1dc5602008-10-29 10:16:30 +05301767 if (AR_SREV_9100(ah))
1768 udelay(50);
1769
1770 return true;
1771}
1772
Sujithcbe61d82009-02-09 13:27:12 +05301773static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301774{
1775 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1776 AR_RTC_FORCE_WAKE_ON_INT);
1777
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301778 if (!AR_SREV_9100(ah))
1779 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1780
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001781 REG_WRITE(ah, AR_RTC_RESET, 0);
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301782 udelay(2);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301783
1784 if (!AR_SREV_9100(ah))
1785 REG_WRITE(ah, AR_RC, 0);
1786
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001787 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301788
1789 if (!ath9k_hw_wait(ah,
1790 AR_RTC_STATUS,
1791 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301792 AR_RTC_STATUS_ON,
1793 AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001794 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1795 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301796 return false;
1797 }
1798
1799 ath9k_hw_read_revisions(ah);
1800
1801 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1802}
1803
Sujithcbe61d82009-02-09 13:27:12 +05301804static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301805{
1806 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1807 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1808
1809 switch (type) {
1810 case ATH9K_RESET_POWER_ON:
1811 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301812 case ATH9K_RESET_WARM:
1813 case ATH9K_RESET_COLD:
1814 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301815 default:
1816 return false;
1817 }
1818}
1819
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001820static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301821{
1822 u32 phymode;
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301823 u32 enableDacFifo = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301824
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301825 if (AR_SREV_9285_10_OR_LATER(ah))
1826 enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
1827 AR_PHY_FC_ENABLE_DAC_FIFO);
1828
Sujithf1dc5602008-10-29 10:16:30 +05301829 phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301830 | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
Sujithf1dc5602008-10-29 10:16:30 +05301831
1832 if (IS_CHAN_HT40(chan)) {
1833 phymode |= AR_PHY_FC_DYN2040_EN;
1834
1835 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
1836 (chan->chanmode == CHANNEL_G_HT40PLUS))
1837 phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1838
Sujithf1dc5602008-10-29 10:16:30 +05301839 }
1840 REG_WRITE(ah, AR_PHY_TURBO, phymode);
1841
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001842 ath9k_hw_set11nmac2040(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301843
1844 REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
1845 REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1846}
1847
Sujithcbe61d82009-02-09 13:27:12 +05301848static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301849 struct ath9k_channel *chan)
1850{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301851 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301852 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1853 return false;
1854 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301855 return false;
1856
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001857 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301858 return false;
1859
Sujith2660b812009-02-09 13:27:26 +05301860 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301861 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301862 ath9k_hw_set_rfmode(ah, chan);
1863
1864 return true;
1865}
1866
Sujithcbe61d82009-02-09 13:27:12 +05301867static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001868 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301869{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001870 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001871 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001872 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301873 u32 synthDelay, qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001874 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301875
1876 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1877 if (ath9k_hw_numtxpending(ah, qnum)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001878 ath_print(common, ATH_DBG_QUEUE,
1879 "Transmit frames pending on "
1880 "queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301881 return false;
1882 }
1883 }
1884
1885 REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
1886 if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
Sujith0caa7b12009-02-16 13:23:20 +05301887 AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001888 ath_print(common, ATH_DBG_FATAL,
1889 "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301890 return false;
1891 }
1892
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001893 ath9k_hw_set_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301894
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -04001895 r = ah->ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001896 if (r) {
1897 ath_print(common, ATH_DBG_FATAL,
1898 "Failed to set channel\n");
1899 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301900 }
1901
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001902 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001903 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301904 channel->max_antenna_gain * 2,
1905 channel->max_power * 2,
1906 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001907 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05301908
1909 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +05301910 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +05301911 synthDelay = (4 * synthDelay) / 22;
1912 else
1913 synthDelay /= 10;
1914
1915 udelay(synthDelay + BASE_ACTIVATE_DELAY);
1916
1917 REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
1918
1919 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1920 ath9k_hw_set_delta_slope(ah, chan);
1921
1922 if (AR_SREV_9280_10_OR_LATER(ah))
1923 ath9k_hw_9280_spur_mitigate(ah, chan);
1924 else
1925 ath9k_hw_spur_mitigate(ah, chan);
1926
1927 if (!chan->oneTimeCalsDone)
1928 chan->oneTimeCalsDone = true;
1929
1930 return true;
1931}
1932
Sujithcbe61d82009-02-09 13:27:12 +05301933static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001934{
1935 int bb_spur = AR_NO_SPUR;
1936 int freq;
1937 int bin, cur_bin;
1938 int bb_spur_off, spur_subchannel_sd;
1939 int spur_freq_sd;
1940 int spur_delta_phase;
1941 int denominator;
1942 int upper, lower, cur_vit_mask;
1943 int tmp, newVal;
1944 int i;
1945 int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
1946 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
1947 };
1948 int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
1949 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
1950 };
1951 int inc[4] = { 0, 100, 0, 0 };
1952 struct chan_centers centers;
1953
1954 int8_t mask_m[123];
1955 int8_t mask_p[123];
1956 int8_t mask_amt;
1957 int tmp_mask;
1958 int cur_bb_spur;
1959 bool is2GHz = IS_CHAN_2GHZ(chan);
1960
1961 memset(&mask_m, 0, sizeof(int8_t) * 123);
1962 memset(&mask_p, 0, sizeof(int8_t) * 123);
1963
1964 ath9k_hw_get_channel_centers(ah, chan, &centers);
1965 freq = centers.synth_center;
1966
Sujith2660b812009-02-09 13:27:26 +05301967 ah->config.spurmode = SPUR_ENABLE_EEPROM;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001968 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithf74df6f2009-02-09 13:27:24 +05301969 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001970
1971 if (is2GHz)
1972 cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
1973 else
1974 cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;
1975
1976 if (AR_NO_SPUR == cur_bb_spur)
1977 break;
1978 cur_bb_spur = cur_bb_spur - freq;
1979
1980 if (IS_CHAN_HT40(chan)) {
1981 if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
1982 (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
1983 bb_spur = cur_bb_spur;
1984 break;
1985 }
1986 } else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
1987 (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
1988 bb_spur = cur_bb_spur;
1989 break;
1990 }
1991 }
1992
1993 if (AR_NO_SPUR == bb_spur) {
1994 REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
1995 AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
1996 return;
1997 } else {
1998 REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
1999 AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
2000 }
2001
2002 bin = bb_spur * 320;
2003
2004 tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
2005
2006 newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
2007 AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
2008 AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
2009 AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
2010 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);
2011
2012 newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
2013 AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
2014 AR_PHY_SPUR_REG_MASK_RATE_SELECT |
2015 AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
2016 SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
2017 REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);
2018
2019 if (IS_CHAN_HT40(chan)) {
2020 if (bb_spur < 0) {
2021 spur_subchannel_sd = 1;
2022 bb_spur_off = bb_spur + 10;
2023 } else {
2024 spur_subchannel_sd = 0;
2025 bb_spur_off = bb_spur - 10;
2026 }
2027 } else {
2028 spur_subchannel_sd = 0;
2029 bb_spur_off = bb_spur;
2030 }
2031
2032 if (IS_CHAN_HT40(chan))
2033 spur_delta_phase =
2034 ((bb_spur * 262144) /
2035 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2036 else
2037 spur_delta_phase =
2038 ((bb_spur * 524288) /
2039 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2040
2041 denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
2042 spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;
2043
2044 newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
2045 SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
2046 SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
2047 REG_WRITE(ah, AR_PHY_TIMING11, newVal);
2048
2049 newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
2050 REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);
2051
2052 cur_bin = -6000;
2053 upper = bin + 100;
2054 lower = bin - 100;
2055
2056 for (i = 0; i < 4; i++) {
2057 int pilot_mask = 0;
2058 int chan_mask = 0;
2059 int bp = 0;
2060 for (bp = 0; bp < 30; bp++) {
2061 if ((cur_bin > lower) && (cur_bin < upper)) {
2062 pilot_mask = pilot_mask | 0x1 << bp;
2063 chan_mask = chan_mask | 0x1 << bp;
2064 }
2065 cur_bin += 100;
2066 }
2067 cur_bin += inc[i];
2068 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
2069 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2070 }
2071
2072 cur_vit_mask = 6100;
2073 upper = bin + 120;
2074 lower = bin - 120;
2075
2076 for (i = 0; i < 123; i++) {
2077 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
Adrian Bunkb08cbcd2008-08-05 22:06:51 +03002078
2079 /* workaround for gcc bug #37014 */
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002080 volatile int tmp_v = abs(cur_vit_mask - bin);
Adrian Bunkb08cbcd2008-08-05 22:06:51 +03002081
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002082 if (tmp_v < 75)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002083 mask_amt = 1;
2084 else
2085 mask_amt = 0;
2086 if (cur_vit_mask < 0)
2087 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
2088 else
2089 mask_p[cur_vit_mask / 100] = mask_amt;
2090 }
2091 cur_vit_mask -= 100;
2092 }
2093
2094 tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
2095 | (mask_m[48] << 26) | (mask_m[49] << 24)
2096 | (mask_m[50] << 22) | (mask_m[51] << 20)
2097 | (mask_m[52] << 18) | (mask_m[53] << 16)
2098 | (mask_m[54] << 14) | (mask_m[55] << 12)
2099 | (mask_m[56] << 10) | (mask_m[57] << 8)
2100 | (mask_m[58] << 6) | (mask_m[59] << 4)
2101 | (mask_m[60] << 2) | (mask_m[61] << 0);
2102 REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
2103 REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2104
2105 tmp_mask = (mask_m[31] << 28)
2106 | (mask_m[32] << 26) | (mask_m[33] << 24)
2107 | (mask_m[34] << 22) | (mask_m[35] << 20)
2108 | (mask_m[36] << 18) | (mask_m[37] << 16)
2109 | (mask_m[48] << 14) | (mask_m[39] << 12)
2110 | (mask_m[40] << 10) | (mask_m[41] << 8)
2111 | (mask_m[42] << 6) | (mask_m[43] << 4)
2112 | (mask_m[44] << 2) | (mask_m[45] << 0);
2113 REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
2114 REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2115
2116 tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
2117 | (mask_m[18] << 26) | (mask_m[18] << 24)
2118 | (mask_m[20] << 22) | (mask_m[20] << 20)
2119 | (mask_m[22] << 18) | (mask_m[22] << 16)
2120 | (mask_m[24] << 14) | (mask_m[24] << 12)
2121 | (mask_m[25] << 10) | (mask_m[26] << 8)
2122 | (mask_m[27] << 6) | (mask_m[28] << 4)
2123 | (mask_m[29] << 2) | (mask_m[30] << 0);
2124 REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
2125 REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2126
2127 tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
2128 | (mask_m[2] << 26) | (mask_m[3] << 24)
2129 | (mask_m[4] << 22) | (mask_m[5] << 20)
2130 | (mask_m[6] << 18) | (mask_m[7] << 16)
2131 | (mask_m[8] << 14) | (mask_m[9] << 12)
2132 | (mask_m[10] << 10) | (mask_m[11] << 8)
2133 | (mask_m[12] << 6) | (mask_m[13] << 4)
2134 | (mask_m[14] << 2) | (mask_m[15] << 0);
2135 REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
2136 REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2137
2138 tmp_mask = (mask_p[15] << 28)
2139 | (mask_p[14] << 26) | (mask_p[13] << 24)
2140 | (mask_p[12] << 22) | (mask_p[11] << 20)
2141 | (mask_p[10] << 18) | (mask_p[9] << 16)
2142 | (mask_p[8] << 14) | (mask_p[7] << 12)
2143 | (mask_p[6] << 10) | (mask_p[5] << 8)
2144 | (mask_p[4] << 6) | (mask_p[3] << 4)
2145 | (mask_p[2] << 2) | (mask_p[1] << 0);
2146 REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
2147 REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2148
2149 tmp_mask = (mask_p[30] << 28)
2150 | (mask_p[29] << 26) | (mask_p[28] << 24)
2151 | (mask_p[27] << 22) | (mask_p[26] << 20)
2152 | (mask_p[25] << 18) | (mask_p[24] << 16)
2153 | (mask_p[23] << 14) | (mask_p[22] << 12)
2154 | (mask_p[21] << 10) | (mask_p[20] << 8)
2155 | (mask_p[19] << 6) | (mask_p[18] << 4)
2156 | (mask_p[17] << 2) | (mask_p[16] << 0);
2157 REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
2158 REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2159
2160 tmp_mask = (mask_p[45] << 28)
2161 | (mask_p[44] << 26) | (mask_p[43] << 24)
2162 | (mask_p[42] << 22) | (mask_p[41] << 20)
2163 | (mask_p[40] << 18) | (mask_p[39] << 16)
2164 | (mask_p[38] << 14) | (mask_p[37] << 12)
2165 | (mask_p[36] << 10) | (mask_p[35] << 8)
2166 | (mask_p[34] << 6) | (mask_p[33] << 4)
2167 | (mask_p[32] << 2) | (mask_p[31] << 0);
2168 REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
2169 REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2170
2171 tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
2172 | (mask_p[59] << 26) | (mask_p[58] << 24)
2173 | (mask_p[57] << 22) | (mask_p[56] << 20)
2174 | (mask_p[55] << 18) | (mask_p[54] << 16)
2175 | (mask_p[53] << 14) | (mask_p[52] << 12)
2176 | (mask_p[51] << 10) | (mask_p[50] << 8)
2177 | (mask_p[49] << 6) | (mask_p[48] << 4)
2178 | (mask_p[47] << 2) | (mask_p[46] << 0);
2179 REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
2180 REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2181}
2182
Sujithcbe61d82009-02-09 13:27:12 +05302183static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002184{
2185 int bb_spur = AR_NO_SPUR;
2186 int bin, cur_bin;
2187 int spur_freq_sd;
2188 int spur_delta_phase;
2189 int denominator;
2190 int upper, lower, cur_vit_mask;
2191 int tmp, new;
2192 int i;
2193 int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
2194 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
2195 };
2196 int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
2197 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
2198 };
2199 int inc[4] = { 0, 100, 0, 0 };
2200
2201 int8_t mask_m[123];
2202 int8_t mask_p[123];
2203 int8_t mask_amt;
2204 int tmp_mask;
2205 int cur_bb_spur;
2206 bool is2GHz = IS_CHAN_2GHZ(chan);
2207
2208 memset(&mask_m, 0, sizeof(int8_t) * 123);
2209 memset(&mask_p, 0, sizeof(int8_t) * 123);
2210
2211 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithf74df6f2009-02-09 13:27:24 +05302212 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002213 if (AR_NO_SPUR == cur_bb_spur)
2214 break;
2215 cur_bb_spur = cur_bb_spur - (chan->channel * 10);
2216 if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
2217 bb_spur = cur_bb_spur;
2218 break;
2219 }
2220 }
2221
2222 if (AR_NO_SPUR == bb_spur)
2223 return;
2224
2225 bin = bb_spur * 32;
2226
2227 tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
2228 new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
2229 AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
2230 AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
2231 AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
2232
2233 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
2234
2235 new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
2236 AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
2237 AR_PHY_SPUR_REG_MASK_RATE_SELECT |
2238 AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
2239 SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
2240 REG_WRITE(ah, AR_PHY_SPUR_REG, new);
2241
2242 spur_delta_phase = ((bb_spur * 524288) / 100) &
2243 AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2244
2245 denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
2246 spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
2247
2248 new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
2249 SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
2250 SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
2251 REG_WRITE(ah, AR_PHY_TIMING11, new);
2252
2253 cur_bin = -6000;
2254 upper = bin + 100;
2255 lower = bin - 100;
2256
2257 for (i = 0; i < 4; i++) {
2258 int pilot_mask = 0;
2259 int chan_mask = 0;
2260 int bp = 0;
2261 for (bp = 0; bp < 30; bp++) {
2262 if ((cur_bin > lower) && (cur_bin < upper)) {
2263 pilot_mask = pilot_mask | 0x1 << bp;
2264 chan_mask = chan_mask | 0x1 << bp;
2265 }
2266 cur_bin += 100;
2267 }
2268 cur_bin += inc[i];
2269 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
2270 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2271 }
2272
2273 cur_vit_mask = 6100;
2274 upper = bin + 120;
2275 lower = bin - 120;
2276
2277 for (i = 0; i < 123; i++) {
2278 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
Adrian Bunk88b9e2b2008-08-05 22:06:51 +03002279
2280 /* workaround for gcc bug #37014 */
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002281 volatile int tmp_v = abs(cur_vit_mask - bin);
Adrian Bunk88b9e2b2008-08-05 22:06:51 +03002282
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002283 if (tmp_v < 75)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002284 mask_amt = 1;
2285 else
2286 mask_amt = 0;
2287 if (cur_vit_mask < 0)
2288 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
2289 else
2290 mask_p[cur_vit_mask / 100] = mask_amt;
2291 }
2292 cur_vit_mask -= 100;
2293 }
2294
2295 tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
2296 | (mask_m[48] << 26) | (mask_m[49] << 24)
2297 | (mask_m[50] << 22) | (mask_m[51] << 20)
2298 | (mask_m[52] << 18) | (mask_m[53] << 16)
2299 | (mask_m[54] << 14) | (mask_m[55] << 12)
2300 | (mask_m[56] << 10) | (mask_m[57] << 8)
2301 | (mask_m[58] << 6) | (mask_m[59] << 4)
2302 | (mask_m[60] << 2) | (mask_m[61] << 0);
2303 REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
2304 REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2305
2306 tmp_mask = (mask_m[31] << 28)
2307 | (mask_m[32] << 26) | (mask_m[33] << 24)
2308 | (mask_m[34] << 22) | (mask_m[35] << 20)
2309 | (mask_m[36] << 18) | (mask_m[37] << 16)
2310 | (mask_m[48] << 14) | (mask_m[39] << 12)
2311 | (mask_m[40] << 10) | (mask_m[41] << 8)
2312 | (mask_m[42] << 6) | (mask_m[43] << 4)
2313 | (mask_m[44] << 2) | (mask_m[45] << 0);
2314 REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
2315 REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2316
2317 tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
2318 | (mask_m[18] << 26) | (mask_m[18] << 24)
2319 | (mask_m[20] << 22) | (mask_m[20] << 20)
2320 | (mask_m[22] << 18) | (mask_m[22] << 16)
2321 | (mask_m[24] << 14) | (mask_m[24] << 12)
2322 | (mask_m[25] << 10) | (mask_m[26] << 8)
2323 | (mask_m[27] << 6) | (mask_m[28] << 4)
2324 | (mask_m[29] << 2) | (mask_m[30] << 0);
2325 REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
2326 REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2327
2328 tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
2329 | (mask_m[2] << 26) | (mask_m[3] << 24)
2330 | (mask_m[4] << 22) | (mask_m[5] << 20)
2331 | (mask_m[6] << 18) | (mask_m[7] << 16)
2332 | (mask_m[8] << 14) | (mask_m[9] << 12)
2333 | (mask_m[10] << 10) | (mask_m[11] << 8)
2334 | (mask_m[12] << 6) | (mask_m[13] << 4)
2335 | (mask_m[14] << 2) | (mask_m[15] << 0);
2336 REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
2337 REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2338
2339 tmp_mask = (mask_p[15] << 28)
2340 | (mask_p[14] << 26) | (mask_p[13] << 24)
2341 | (mask_p[12] << 22) | (mask_p[11] << 20)
2342 | (mask_p[10] << 18) | (mask_p[9] << 16)
2343 | (mask_p[8] << 14) | (mask_p[7] << 12)
2344 | (mask_p[6] << 10) | (mask_p[5] << 8)
2345 | (mask_p[4] << 6) | (mask_p[3] << 4)
2346 | (mask_p[2] << 2) | (mask_p[1] << 0);
2347 REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
2348 REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2349
2350 tmp_mask = (mask_p[30] << 28)
2351 | (mask_p[29] << 26) | (mask_p[28] << 24)
2352 | (mask_p[27] << 22) | (mask_p[26] << 20)
2353 | (mask_p[25] << 18) | (mask_p[24] << 16)
2354 | (mask_p[23] << 14) | (mask_p[22] << 12)
2355 | (mask_p[21] << 10) | (mask_p[20] << 8)
2356 | (mask_p[19] << 6) | (mask_p[18] << 4)
2357 | (mask_p[17] << 2) | (mask_p[16] << 0);
2358 REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
2359 REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2360
2361 tmp_mask = (mask_p[45] << 28)
2362 | (mask_p[44] << 26) | (mask_p[43] << 24)
2363 | (mask_p[42] << 22) | (mask_p[41] << 20)
2364 | (mask_p[40] << 18) | (mask_p[39] << 16)
2365 | (mask_p[38] << 14) | (mask_p[37] << 12)
2366 | (mask_p[36] << 10) | (mask_p[35] << 8)
2367 | (mask_p[34] << 6) | (mask_p[33] << 4)
2368 | (mask_p[32] << 2) | (mask_p[31] << 0);
2369 REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
2370 REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2371
2372 tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
2373 | (mask_p[59] << 26) | (mask_p[58] << 24)
2374 | (mask_p[57] << 22) | (mask_p[56] << 20)
2375 | (mask_p[55] << 18) | (mask_p[54] << 16)
2376 | (mask_p[53] << 14) | (mask_p[52] << 12)
2377 | (mask_p[51] << 10) | (mask_p[50] << 8)
2378 | (mask_p[49] << 6) | (mask_p[48] << 4)
2379 | (mask_p[47] << 2) | (mask_p[46] << 0);
2380 REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
2381 REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2382}
2383
Johannes Berg3b319aa2009-06-13 14:50:26 +05302384static void ath9k_enable_rfkill(struct ath_hw *ah)
2385{
2386 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
2387 AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
2388
2389 REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
2390 AR_GPIO_INPUT_MUX2_RFSILENT);
2391
2392 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
2393 REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
2394}
2395
Sujithcbe61d82009-02-09 13:27:12 +05302396int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002397 bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002398{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002399 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002400 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05302401 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002402 u32 saveDefAntenna;
2403 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05302404 u64 tsf = 0;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002405 int i, rx_chainmask, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002406
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07002407 ah->txchainmask = common->tx_chainmask;
2408 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002409
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002410 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002411 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002412
Vasanthakumar Thiagarajan9ebef792009-09-17 09:26:44 +05302413 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002414 ath9k_hw_getnf(ah, curchan);
2415
2416 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05302417 (ah->chip_fullsleep != true) &&
2418 (ah->curchan != NULL) &&
2419 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002420 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05302421 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Vasanthakumar Thiagarajan0a475cc2009-09-17 09:27:10 +05302422 !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
2423 IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002424
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002425 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05302426 ath9k_hw_loadnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002427 ath9k_hw_start_nfcal(ah);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002428 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002429 }
2430 }
2431
2432 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
2433 if (saveDefAntenna == 0)
2434 saveDefAntenna = 1;
2435
2436 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
2437
Sujith46fe7822009-09-17 09:25:25 +05302438 /* For chips on which RTC reset is done, save TSF before it gets cleared */
2439 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
2440 tsf = ath9k_hw_gettsf64(ah);
2441
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002442 saveLedState = REG_READ(ah, AR_CFG_LED) &
2443 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
2444 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
2445
2446 ath9k_hw_mark_phy_inactive(ah);
2447
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002448 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
2449 REG_WRITE(ah,
2450 AR9271_RESET_POWER_DOWN_CONTROL,
2451 AR9271_RADIO_RF_RST);
2452 udelay(50);
2453 }
2454
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002455 if (!ath9k_hw_chip_reset(ah, chan)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002456 ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002457 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002458 }
2459
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002460 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
2461 ah->htc_reset_init = false;
2462 REG_WRITE(ah,
2463 AR9271_RESET_POWER_DOWN_CONTROL,
2464 AR9271_GATE_MAC_CTL);
2465 udelay(50);
2466 }
2467
Sujith46fe7822009-09-17 09:25:25 +05302468 /* Restore TSF */
2469 if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
2470 ath9k_hw_settsf64(ah, tsf);
2471
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05302472 if (AR_SREV_9280_10_OR_LATER(ah))
2473 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002474
Vivek Natarajan326bebb2009-08-14 11:33:36 +05302475 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302476 /* Enable ASYNC FIFO */
2477 REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
2478 AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
2479 REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
2480 REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
2481 AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
2482 REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
2483 AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
2484 }
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002485 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002486 if (r)
2487 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002488
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002489 /* Setup MFP options for CCMP */
2490 if (AR_SREV_9280_20_OR_LATER(ah)) {
2491 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
2492 * frames when constructing CCMP AAD. */
2493 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
2494 0xc7ff);
2495 ah->sw_mgmt_crypto = false;
2496 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
2497 /* Disable hardware crypto for management frames */
2498 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
2499 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
2500 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2501 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
2502 ah->sw_mgmt_crypto = true;
2503 } else
2504 ah->sw_mgmt_crypto = true;
2505
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002506 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
2507 ath9k_hw_set_delta_slope(ah, chan);
2508
2509 if (AR_SREV_9280_10_OR_LATER(ah))
2510 ath9k_hw_9280_spur_mitigate(ah, chan);
2511 else
2512 ath9k_hw_spur_mitigate(ah, chan);
2513
Sujithd6509152009-03-13 08:56:05 +05302514 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002515
2516 ath9k_hw_decrease_chain_power(ah, chan);
2517
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002518 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
2519 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002520 | macStaId1
2521 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05302522 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05302523 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05302524 | ah->sta_id1_defaults);
2525 ath9k_hw_set_operating_mode(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002526
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07002527 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002528
2529 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
2530
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07002531 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002532
2533 REG_WRITE(ah, AR_ISR, ~0);
2534
2535 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
2536
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -04002537 r = ah->ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04002538 if (r)
2539 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002540
2541 for (i = 0; i < AR_NUM_DCU; i++)
2542 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
2543
Sujith2660b812009-02-09 13:27:26 +05302544 ah->intr_txqs = 0;
2545 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002546 ath9k_hw_resettxqueue(ah, i);
2547
Sujith2660b812009-02-09 13:27:26 +05302548 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002549 ath9k_hw_init_qos(ah);
2550
Sujith2660b812009-02-09 13:27:26 +05302551 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302552 ath9k_enable_rfkill(ah);
Johannes Berg3b319aa2009-06-13 14:50:26 +05302553
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002554 ath9k_hw_init_user_settings(ah);
2555
Vivek Natarajan326bebb2009-08-14 11:33:36 +05302556 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302557 REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
2558 AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
2559 REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
2560 AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
2561 REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
2562 AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);
2563
2564 REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
2565 REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);
2566
2567 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
2568 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
2569 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
2570 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
2571 }
Vivek Natarajan326bebb2009-08-14 11:33:36 +05302572 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302573 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2574 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
2575 }
2576
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002577 REG_WRITE(ah, AR_STA_ID1,
2578 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
2579
2580 ath9k_hw_set_dma(ah);
2581
2582 REG_WRITE(ah, AR_OBS, 8);
2583
Sujith0ef1f162009-03-30 15:28:35 +05302584 if (ah->config.intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002585 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2586 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2587 }
2588
2589 ath9k_hw_init_bb(ah, chan);
2590
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002591 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07002592 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002593
Sujith2660b812009-02-09 13:27:26 +05302594 rx_chainmask = ah->rxchainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002595 if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
2596 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
2597 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
2598 }
2599
2600 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2601
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002602 /*
2603 * For big endian systems turn on swapping for descriptors
2604 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002605 if (AR_SREV_9100(ah)) {
2606 u32 mask;
2607 mask = REG_READ(ah, AR_CFG);
2608 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002609 ath_print(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05302610 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002611 } else {
2612 mask =
2613 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
2614 REG_WRITE(ah, AR_CFG, mask);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002615 ath_print(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05302616 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002617 }
2618 } else {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002619 /* Configure AR9271 target WLAN */
2620 if (AR_SREV_9271(ah))
2621 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002622#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002623 else
2624 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002625#endif
2626 }
2627
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002628 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302629 ath9k_hw_btcoex_enable(ah);
2630
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002631 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002632}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002633EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002634
Sujithf1dc5602008-10-29 10:16:30 +05302635/************************/
2636/* Key Cache Management */
2637/************************/
2638
Sujithcbe61d82009-02-09 13:27:12 +05302639bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002640{
Sujithf1dc5602008-10-29 10:16:30 +05302641 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002642
Sujith2660b812009-02-09 13:27:26 +05302643 if (entry >= ah->caps.keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002644 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2645 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002646 return false;
2647 }
2648
Sujithf1dc5602008-10-29 10:16:30 +05302649 keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002650
Sujithf1dc5602008-10-29 10:16:30 +05302651 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
2652 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
2653 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
2654 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
2655 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
2656 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
2657 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
2658 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2659
2660 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2661 u16 micentry = entry + 64;
2662
2663 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
2664 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2665 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
2666 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2667
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002668 }
2669
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002670 return true;
2671}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002672EXPORT_SYMBOL(ath9k_hw_keyreset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002673
Sujithcbe61d82009-02-09 13:27:12 +05302674bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002675{
Sujithf1dc5602008-10-29 10:16:30 +05302676 u32 macHi, macLo;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002677
Sujith2660b812009-02-09 13:27:26 +05302678 if (entry >= ah->caps.keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002679 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2680 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002681 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002682 }
2683
Sujithf1dc5602008-10-29 10:16:30 +05302684 if (mac != NULL) {
2685 macHi = (mac[5] << 8) | mac[4];
2686 macLo = (mac[3] << 24) |
2687 (mac[2] << 16) |
2688 (mac[1] << 8) |
2689 mac[0];
2690 macLo >>= 1;
2691 macLo |= (macHi & 1) << 31;
2692 macHi >>= 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002693 } else {
Sujithf1dc5602008-10-29 10:16:30 +05302694 macLo = macHi = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002695 }
Sujithf1dc5602008-10-29 10:16:30 +05302696 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
2697 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002698
2699 return true;
2700}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002701EXPORT_SYMBOL(ath9k_hw_keysetmac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002702
Sujithcbe61d82009-02-09 13:27:12 +05302703bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujithf1dc5602008-10-29 10:16:30 +05302704 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +02002705 const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002706{
Sujith2660b812009-02-09 13:27:26 +05302707 const struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002708 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302709 u32 key0, key1, key2, key3, key4;
2710 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002711
Sujithf1dc5602008-10-29 10:16:30 +05302712 if (entry >= pCap->keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002713 ath_print(common, ATH_DBG_FATAL,
2714 "keycache entry %u out of range\n", entry);
Sujithf1dc5602008-10-29 10:16:30 +05302715 return false;
2716 }
2717
2718 switch (k->kv_type) {
2719 case ATH9K_CIPHER_AES_OCB:
2720 keyType = AR_KEYTABLE_TYPE_AES;
2721 break;
2722 case ATH9K_CIPHER_AES_CCM:
2723 if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002724 ath_print(common, ATH_DBG_ANY,
2725 "AES-CCM not supported by mac rev 0x%x\n",
2726 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002727 return false;
2728 }
Sujithf1dc5602008-10-29 10:16:30 +05302729 keyType = AR_KEYTABLE_TYPE_CCM;
2730 break;
2731 case ATH9K_CIPHER_TKIP:
2732 keyType = AR_KEYTABLE_TYPE_TKIP;
2733 if (ATH9K_IS_MIC_ENABLED(ah)
2734 && entry + 64 >= pCap->keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002735 ath_print(common, ATH_DBG_ANY,
2736 "entry %u inappropriate for TKIP\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002737 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002738 }
Sujithf1dc5602008-10-29 10:16:30 +05302739 break;
2740 case ATH9K_CIPHER_WEP:
Zhu Yie31a16d2009-05-21 21:47:03 +08002741 if (k->kv_len < WLAN_KEY_LEN_WEP40) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002742 ath_print(common, ATH_DBG_ANY,
2743 "WEP key length %u too small\n", k->kv_len);
Sujithf1dc5602008-10-29 10:16:30 +05302744 return false;
2745 }
Zhu Yie31a16d2009-05-21 21:47:03 +08002746 if (k->kv_len <= WLAN_KEY_LEN_WEP40)
Sujithf1dc5602008-10-29 10:16:30 +05302747 keyType = AR_KEYTABLE_TYPE_40;
Zhu Yie31a16d2009-05-21 21:47:03 +08002748 else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05302749 keyType = AR_KEYTABLE_TYPE_104;
2750 else
2751 keyType = AR_KEYTABLE_TYPE_128;
2752 break;
2753 case ATH9K_CIPHER_CLR:
2754 keyType = AR_KEYTABLE_TYPE_CLR;
2755 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002756 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002757 ath_print(common, ATH_DBG_FATAL,
2758 "cipher %u not supported\n", k->kv_type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002759 return false;
2760 }
Sujithf1dc5602008-10-29 10:16:30 +05302761
Jouni Malinene0caf9e2009-03-02 18:15:53 +02002762 key0 = get_unaligned_le32(k->kv_val + 0);
2763 key1 = get_unaligned_le16(k->kv_val + 4);
2764 key2 = get_unaligned_le32(k->kv_val + 6);
2765 key3 = get_unaligned_le16(k->kv_val + 10);
2766 key4 = get_unaligned_le32(k->kv_val + 12);
Zhu Yie31a16d2009-05-21 21:47:03 +08002767 if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05302768 key4 &= 0xff;
2769
Jouni Malinen672903b2009-03-02 15:06:31 +02002770 /*
2771 * Note: Key cache registers access special memory area that requires
2772 * two 32-bit writes to actually update the values in the internal
2773 * memory. Consequently, the exact order and pairs used here must be
2774 * maintained.
2775 */
2776
Sujithf1dc5602008-10-29 10:16:30 +05302777 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2778 u16 micentry = entry + 64;
2779
Jouni Malinen672903b2009-03-02 15:06:31 +02002780 /*
2781 * Write inverted key[47:0] first to avoid Michael MIC errors
2782 * on frames that could be sent or received at the same time.
2783 * The correct key will be written in the end once everything
2784 * else is ready.
2785 */
Sujithf1dc5602008-10-29 10:16:30 +05302786 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
2787 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002788
2789 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05302790 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2791 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002792
2793 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05302794 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2795 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
Jouni Malinen672903b2009-03-02 15:06:31 +02002796
2797 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05302798 (void) ath9k_hw_keysetmac(ah, entry, mac);
2799
Sujith2660b812009-02-09 13:27:26 +05302800 if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
Jouni Malinen672903b2009-03-02 15:06:31 +02002801 /*
2802 * TKIP uses two key cache entries:
2803 * Michael MIC TX/RX keys in the same key cache entry
2804 * (idx = main index + 64):
2805 * key0 [31:0] = RX key [31:0]
2806 * key1 [15:0] = TX key [31:16]
2807 * key1 [31:16] = reserved
2808 * key2 [31:0] = RX key [63:32]
2809 * key3 [15:0] = TX key [15:0]
2810 * key3 [31:16] = reserved
2811 * key4 [31:0] = TX key [63:32]
2812 */
Sujithf1dc5602008-10-29 10:16:30 +05302813 u32 mic0, mic1, mic2, mic3, mic4;
2814
2815 mic0 = get_unaligned_le32(k->kv_mic + 0);
2816 mic2 = get_unaligned_le32(k->kv_mic + 4);
2817 mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
2818 mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
2819 mic4 = get_unaligned_le32(k->kv_txmic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02002820
2821 /* Write RX[31:0] and TX[31:16] */
Sujithf1dc5602008-10-29 10:16:30 +05302822 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2823 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002824
2825 /* Write RX[63:32] and TX[15:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302826 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2827 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002828
2829 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05302830 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
2831 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2832 AR_KEYTABLE_TYPE_CLR);
2833
2834 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02002835 /*
2836 * TKIP uses four key cache entries (two for group
2837 * keys):
2838 * Michael MIC TX/RX keys are in different key cache
2839 * entries (idx = main index + 64 for TX and
2840 * main index + 32 + 96 for RX):
2841 * key0 [31:0] = TX/RX MIC key [31:0]
2842 * key1 [31:0] = reserved
2843 * key2 [31:0] = TX/RX MIC key [63:32]
2844 * key3 [31:0] = reserved
2845 * key4 [31:0] = reserved
2846 *
2847 * Upper layer code will call this function separately
2848 * for TX and RX keys when these registers offsets are
2849 * used.
2850 */
Sujithf1dc5602008-10-29 10:16:30 +05302851 u32 mic0, mic2;
2852
2853 mic0 = get_unaligned_le32(k->kv_mic + 0);
2854 mic2 = get_unaligned_le32(k->kv_mic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02002855
2856 /* Write MIC key[31:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302857 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2858 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002859
2860 /* Write MIC key[63:32] */
Sujithf1dc5602008-10-29 10:16:30 +05302861 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2862 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002863
2864 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05302865 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
2866 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2867 AR_KEYTABLE_TYPE_CLR);
2868 }
Jouni Malinen672903b2009-03-02 15:06:31 +02002869
2870 /* MAC address registers are reserved for the MIC entry */
Sujithf1dc5602008-10-29 10:16:30 +05302871 REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
2872 REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002873
2874 /*
2875 * Write the correct (un-inverted) key[47:0] last to enable
2876 * TKIP now that all other registers are set with correct
2877 * values.
2878 */
Sujithf1dc5602008-10-29 10:16:30 +05302879 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2880 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2881 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02002882 /* Write key[47:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302883 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2884 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002885
2886 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05302887 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2888 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002889
2890 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05302891 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2892 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2893
Jouni Malinen672903b2009-03-02 15:06:31 +02002894 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05302895 (void) ath9k_hw_keysetmac(ah, entry, mac);
2896 }
2897
Sujithf1dc5602008-10-29 10:16:30 +05302898 return true;
2899}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002900EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
Sujithf1dc5602008-10-29 10:16:30 +05302901
Sujithcbe61d82009-02-09 13:27:12 +05302902bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
Sujithf1dc5602008-10-29 10:16:30 +05302903{
Sujith2660b812009-02-09 13:27:26 +05302904 if (entry < ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05302905 u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
2906 if (val & AR_KEYTABLE_VALID)
2907 return true;
2908 }
2909 return false;
2910}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002911EXPORT_SYMBOL(ath9k_hw_keyisvalid);
Sujithf1dc5602008-10-29 10:16:30 +05302912
2913/******************************/
2914/* Power Management (Chipset) */
2915/******************************/
2916
Sujithcbe61d82009-02-09 13:27:12 +05302917static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302918{
2919 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2920 if (setChip) {
2921 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2922 AR_RTC_FORCE_WAKE_EN);
2923 if (!AR_SREV_9100(ah))
2924 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2925
Sujith4921be82009-09-18 15:04:27 +05302926 if(!AR_SREV_5416(ah))
2927 REG_CLR_BIT(ah, (AR_RTC_RESET),
2928 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05302929 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002930}
2931
Sujithcbe61d82009-02-09 13:27:12 +05302932static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002933{
Sujithf1dc5602008-10-29 10:16:30 +05302934 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2935 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05302936 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002937
Sujithf1dc5602008-10-29 10:16:30 +05302938 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2939 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2940 AR_RTC_FORCE_WAKE_ON_INT);
2941 } else {
2942 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2943 AR_RTC_FORCE_WAKE_EN);
2944 }
2945 }
2946}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002947
Sujithcbe61d82009-02-09 13:27:12 +05302948static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302949{
2950 u32 val;
2951 int i;
2952
2953 if (setChip) {
2954 if ((REG_READ(ah, AR_RTC_STATUS) &
2955 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2956 if (ath9k_hw_set_reset_reg(ah,
2957 ATH9K_RESET_POWER_ON) != true) {
2958 return false;
2959 }
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302960 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05302961 }
2962 if (AR_SREV_9100(ah))
2963 REG_SET_BIT(ah, AR_RTC_RESET,
2964 AR_RTC_RESET_EN);
2965
2966 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2967 AR_RTC_FORCE_WAKE_EN);
2968 udelay(50);
2969
2970 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2971 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2972 if (val == AR_RTC_STATUS_ON)
2973 break;
2974 udelay(50);
2975 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2976 AR_RTC_FORCE_WAKE_EN);
2977 }
2978 if (i == 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002979 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2980 "Failed to wakeup in %uus\n",
2981 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05302982 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002983 }
2984 }
2985
Sujithf1dc5602008-10-29 10:16:30 +05302986 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2987
2988 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002989}
2990
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002991bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302992{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002993 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05302994 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05302995 static const char *modes[] = {
2996 "AWAKE",
2997 "FULL-SLEEP",
2998 "NETWORK SLEEP",
2999 "UNDEFINED"
3000 };
Sujithf1dc5602008-10-29 10:16:30 +05303001
Gabor Juhoscbdec972009-07-24 17:27:22 +02003002 if (ah->power_mode == mode)
3003 return status;
3004
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003005 ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
3006 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05303007
3008 switch (mode) {
3009 case ATH9K_PM_AWAKE:
3010 status = ath9k_hw_set_power_awake(ah, setChip);
3011 break;
3012 case ATH9K_PM_FULL_SLEEP:
3013 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05303014 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05303015 break;
3016 case ATH9K_PM_NETWORK_SLEEP:
3017 ath9k_set_power_network_sleep(ah, setChip);
3018 break;
3019 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003020 ath_print(common, ATH_DBG_FATAL,
3021 "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05303022 return false;
3023 }
Sujith2660b812009-02-09 13:27:26 +05303024 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05303025
3026 return status;
3027}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003028EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05303029
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003030/*
3031 * Helper for ASPM support.
3032 *
3033 * Disable PLL when in L0s as well as receiver clock when in L1.
3034 * This power saving option must be enabled through the SerDes.
3035 *
3036 * Programming the SerDes must go through the same 288 bit serial shift
3037 * register as the other analog registers. Hence the 9 writes.
3038 */
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303039void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
Sujithf1dc5602008-10-29 10:16:30 +05303040{
Sujithf1dc5602008-10-29 10:16:30 +05303041 u8 i;
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303042 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05303043
Sujith2660b812009-02-09 13:27:26 +05303044 if (ah->is_pciexpress != true)
Sujithf1dc5602008-10-29 10:16:30 +05303045 return;
3046
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003047 /* Do not touch SerDes registers */
Sujith2660b812009-02-09 13:27:26 +05303048 if (ah->config.pcie_powersave_enable == 2)
Sujithf1dc5602008-10-29 10:16:30 +05303049 return;
3050
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003051 /* Nothing to do on restore for 11N */
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303052 if (!restore) {
3053 if (AR_SREV_9280_20_OR_LATER(ah)) {
3054 /*
3055 * AR9280 2.0 or later chips use SerDes values from the
3056 * initvals.h initialized depending on chipset during
3057 * ath9k_hw_init()
3058 */
3059 for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
3060 REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
3061 INI_RA(&ah->iniPcieSerdes, i, 1));
3062 }
3063 } else if (AR_SREV_9280(ah) &&
3064 (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
3065 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
3066 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
Sujithf1dc5602008-10-29 10:16:30 +05303067
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303068 /* RX shut off when elecidle is asserted */
3069 REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
3070 REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
3071 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);
3072
3073 /* Shut off CLKREQ active in L1 */
3074 if (ah->config.pcie_clock_req)
3075 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
3076 else
3077 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
3078
3079 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
3080 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
3081 REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
3082
3083 /* Load the new settings */
3084 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
3085
3086 } else {
3087 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
3088 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
3089
3090 /* RX shut off when elecidle is asserted */
3091 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
3092 REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
3093 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
3094
3095 /*
3096 * Ignore ah->ah_config.pcie_clock_req setting for
3097 * pre-AR9280 11n
3098 */
3099 REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
3100
3101 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
3102 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
3103 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
3104
3105 /* Load the new settings */
3106 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
Sujithf1dc5602008-10-29 10:16:30 +05303107 }
Sujithf1dc5602008-10-29 10:16:30 +05303108
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303109 udelay(1000);
Sujithf1dc5602008-10-29 10:16:30 +05303110
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303111 /* set bit 19 to allow forcing of pcie core into L1 state */
3112 REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
Sujithf1dc5602008-10-29 10:16:30 +05303113
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303114 /* Several PCIe massages to ensure proper behaviour */
3115 if (ah->config.pcie_waen) {
3116 val = ah->config.pcie_waen;
3117 if (!power_off)
3118 val &= (~AR_WA_D3_L1_DISABLE);
3119 } else {
3120 if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
3121 AR_SREV_9287(ah)) {
3122 val = AR9285_WA_DEFAULT;
3123 if (!power_off)
3124 val &= (~AR_WA_D3_L1_DISABLE);
3125 } else if (AR_SREV_9280(ah)) {
3126 /*
3127 * On AR9280 chips bit 22 of 0x4004 needs to be
3128 * set otherwise card may disappear.
3129 */
3130 val = AR9280_WA_DEFAULT;
3131 if (!power_off)
3132 val &= (~AR_WA_D3_L1_DISABLE);
3133 } else
3134 val = AR_WA_DEFAULT;
3135 }
Sujithf1dc5602008-10-29 10:16:30 +05303136
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303137 REG_WRITE(ah, AR_WA, val);
Sujithf1dc5602008-10-29 10:16:30 +05303138 }
3139
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303140 if (power_off) {
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003141 /*
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303142 * Set PCIe workaround bits
3143 * bit 14 in WA register (disable L1) should only
3144 * be set when device enters D3 and be cleared
3145 * when device comes back to D0.
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003146 */
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303147 if (ah->config.pcie_waen) {
3148 if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
3149 REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
3150 } else {
3151 if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
3152 AR_SREV_9287(ah)) &&
3153 (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
3154 (AR_SREV_9280(ah) &&
3155 (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
3156 REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
3157 }
3158 }
Sujithf1dc5602008-10-29 10:16:30 +05303159 }
3160}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003161EXPORT_SYMBOL(ath9k_hw_configpcipowersave);
Sujithf1dc5602008-10-29 10:16:30 +05303162
3163/**********************/
3164/* Interrupt Handling */
3165/**********************/
3166
Sujithcbe61d82009-02-09 13:27:12 +05303167bool ath9k_hw_intrpend(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003168{
3169 u32 host_isr;
3170
3171 if (AR_SREV_9100(ah))
3172 return true;
3173
3174 host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
3175 if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
3176 return true;
3177
3178 host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
3179 if ((host_isr & AR_INTR_SYNC_DEFAULT)
3180 && (host_isr != AR_INTR_SPURIOUS))
3181 return true;
3182
3183 return false;
3184}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003185EXPORT_SYMBOL(ath9k_hw_intrpend);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003186
Sujithcbe61d82009-02-09 13:27:12 +05303187bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003188{
3189 u32 isr = 0;
3190 u32 mask2 = 0;
Sujith2660b812009-02-09 13:27:26 +05303191 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003192 u32 sync_cause = 0;
3193 bool fatal_int = false;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003194 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003195
3196 if (!AR_SREV_9100(ah)) {
3197 if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
3198 if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
3199 == AR_RTC_STATUS_ON) {
3200 isr = REG_READ(ah, AR_ISR);
3201 }
3202 }
3203
Sujithf1dc5602008-10-29 10:16:30 +05303204 sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
3205 AR_INTR_SYNC_DEFAULT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003206
3207 *masked = 0;
3208
3209 if (!isr && !sync_cause)
3210 return false;
3211 } else {
3212 *masked = 0;
3213 isr = REG_READ(ah, AR_ISR);
3214 }
3215
3216 if (isr) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003217 if (isr & AR_ISR_BCNMISC) {
3218 u32 isr2;
3219 isr2 = REG_READ(ah, AR_ISR_S2);
3220 if (isr2 & AR_ISR_S2_TIM)
3221 mask2 |= ATH9K_INT_TIM;
3222 if (isr2 & AR_ISR_S2_DTIM)
3223 mask2 |= ATH9K_INT_DTIM;
3224 if (isr2 & AR_ISR_S2_DTIMSYNC)
3225 mask2 |= ATH9K_INT_DTIMSYNC;
3226 if (isr2 & (AR_ISR_S2_CABEND))
3227 mask2 |= ATH9K_INT_CABEND;
3228 if (isr2 & AR_ISR_S2_GTT)
3229 mask2 |= ATH9K_INT_GTT;
3230 if (isr2 & AR_ISR_S2_CST)
3231 mask2 |= ATH9K_INT_CST;
Sujith4af9cf42009-02-12 10:06:47 +05303232 if (isr2 & AR_ISR_S2_TSFOOR)
3233 mask2 |= ATH9K_INT_TSFOOR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003234 }
3235
3236 isr = REG_READ(ah, AR_ISR_RAC);
3237 if (isr == 0xffffffff) {
3238 *masked = 0;
3239 return false;
3240 }
3241
3242 *masked = isr & ATH9K_INT_COMMON;
3243
Sujith0ef1f162009-03-30 15:28:35 +05303244 if (ah->config.intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003245 if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
3246 *masked |= ATH9K_INT_RX;
3247 }
3248
3249 if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
3250 *masked |= ATH9K_INT_RX;
3251 if (isr &
3252 (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
3253 AR_ISR_TXEOL)) {
3254 u32 s0_s, s1_s;
3255
3256 *masked |= ATH9K_INT_TX;
3257
3258 s0_s = REG_READ(ah, AR_ISR_S0_S);
Sujith2660b812009-02-09 13:27:26 +05303259 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
3260 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003261
3262 s1_s = REG_READ(ah, AR_ISR_S1_S);
Sujith2660b812009-02-09 13:27:26 +05303263 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
3264 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003265 }
3266
3267 if (isr & AR_ISR_RXORN) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003268 ath_print(common, ATH_DBG_INTERRUPT,
3269 "receive FIFO overrun interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003270 }
3271
3272 if (!AR_SREV_9100(ah)) {
Sujith60b67f52008-08-07 10:52:38 +05303273 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003274 u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
3275 if (isr5 & AR_ISR_S5_TIM_TIMER)
3276 *masked |= ATH9K_INT_TIM_TIMER;
3277 }
3278 }
3279
3280 *masked |= mask2;
3281 }
Sujithf1dc5602008-10-29 10:16:30 +05303282
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003283 if (AR_SREV_9100(ah))
3284 return true;
Sujithf1dc5602008-10-29 10:16:30 +05303285
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303286 if (isr & AR_ISR_GENTMR) {
3287 u32 s5_s;
3288
3289 s5_s = REG_READ(ah, AR_ISR_S5_S);
3290 if (isr & AR_ISR_GENTMR) {
3291 ah->intr_gen_timer_trigger =
3292 MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);
3293
3294 ah->intr_gen_timer_thresh =
3295 MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);
3296
3297 if (ah->intr_gen_timer_trigger)
3298 *masked |= ATH9K_INT_GENTIMER;
3299
3300 }
3301 }
3302
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003303 if (sync_cause) {
3304 fatal_int =
3305 (sync_cause &
3306 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
3307 ? true : false;
3308
3309 if (fatal_int) {
3310 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003311 ath_print(common, ATH_DBG_ANY,
3312 "received PCI FATAL interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003313 }
3314 if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003315 ath_print(common, ATH_DBG_ANY,
3316 "received PCI PERR interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003317 }
Steven Luoa89bff92009-04-12 02:57:54 -07003318 *masked |= ATH9K_INT_FATAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003319 }
3320 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003321 ath_print(common, ATH_DBG_INTERRUPT,
3322 "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003323 REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
3324 REG_WRITE(ah, AR_RC, 0);
3325 *masked |= ATH9K_INT_FATAL;
3326 }
3327 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003328 ath_print(common, ATH_DBG_INTERRUPT,
3329 "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003330 }
3331
3332 REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
3333 (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
3334 }
Sujithf1dc5602008-10-29 10:16:30 +05303335
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003336 return true;
3337}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003338EXPORT_SYMBOL(ath9k_hw_getisr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003339
Sujithcbe61d82009-02-09 13:27:12 +05303340enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003341{
Sujith2660b812009-02-09 13:27:26 +05303342 u32 omask = ah->mask_reg;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003343 u32 mask, mask2;
Sujith2660b812009-02-09 13:27:26 +05303344 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003345 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003346
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003347 ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003348
3349 if (omask & ATH9K_INT_GLOBAL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003350 ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003351 REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
3352 (void) REG_READ(ah, AR_IER);
3353 if (!AR_SREV_9100(ah)) {
3354 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
3355 (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
3356
3357 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
3358 (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
3359 }
3360 }
3361
3362 mask = ints & ATH9K_INT_COMMON;
3363 mask2 = 0;
3364
3365 if (ints & ATH9K_INT_TX) {
Sujith2660b812009-02-09 13:27:26 +05303366 if (ah->txok_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003367 mask |= AR_IMR_TXOK;
Sujith2660b812009-02-09 13:27:26 +05303368 if (ah->txdesc_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003369 mask |= AR_IMR_TXDESC;
Sujith2660b812009-02-09 13:27:26 +05303370 if (ah->txerr_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003371 mask |= AR_IMR_TXERR;
Sujith2660b812009-02-09 13:27:26 +05303372 if (ah->txeol_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003373 mask |= AR_IMR_TXEOL;
3374 }
3375 if (ints & ATH9K_INT_RX) {
3376 mask |= AR_IMR_RXERR;
Sujith0ef1f162009-03-30 15:28:35 +05303377 if (ah->config.intr_mitigation)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003378 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
3379 else
3380 mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
Sujith60b67f52008-08-07 10:52:38 +05303381 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003382 mask |= AR_IMR_GENTMR;
3383 }
3384
3385 if (ints & (ATH9K_INT_BMISC)) {
3386 mask |= AR_IMR_BCNMISC;
3387 if (ints & ATH9K_INT_TIM)
3388 mask2 |= AR_IMR_S2_TIM;
3389 if (ints & ATH9K_INT_DTIM)
3390 mask2 |= AR_IMR_S2_DTIM;
3391 if (ints & ATH9K_INT_DTIMSYNC)
3392 mask2 |= AR_IMR_S2_DTIMSYNC;
3393 if (ints & ATH9K_INT_CABEND)
Sujith4af9cf42009-02-12 10:06:47 +05303394 mask2 |= AR_IMR_S2_CABEND;
3395 if (ints & ATH9K_INT_TSFOOR)
3396 mask2 |= AR_IMR_S2_TSFOOR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003397 }
3398
3399 if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
3400 mask |= AR_IMR_BCNMISC;
3401 if (ints & ATH9K_INT_GTT)
3402 mask2 |= AR_IMR_S2_GTT;
3403 if (ints & ATH9K_INT_CST)
3404 mask2 |= AR_IMR_S2_CST;
3405 }
3406
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003407 ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003408 REG_WRITE(ah, AR_IMR, mask);
3409 mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
3410 AR_IMR_S2_DTIM |
3411 AR_IMR_S2_DTIMSYNC |
3412 AR_IMR_S2_CABEND |
3413 AR_IMR_S2_CABTO |
3414 AR_IMR_S2_TSFOOR |
3415 AR_IMR_S2_GTT | AR_IMR_S2_CST);
3416 REG_WRITE(ah, AR_IMR_S2, mask | mask2);
Sujith2660b812009-02-09 13:27:26 +05303417 ah->mask_reg = ints;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003418
Sujith60b67f52008-08-07 10:52:38 +05303419 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003420 if (ints & ATH9K_INT_TIM_TIMER)
3421 REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
3422 else
3423 REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
3424 }
3425
3426 if (ints & ATH9K_INT_GLOBAL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003427 ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003428 REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
3429 if (!AR_SREV_9100(ah)) {
3430 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
3431 AR_INTR_MAC_IRQ);
3432 REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);
3433
3434
3435 REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
3436 AR_INTR_SYNC_DEFAULT);
3437 REG_WRITE(ah, AR_INTR_SYNC_MASK,
3438 AR_INTR_SYNC_DEFAULT);
3439 }
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003440 ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
3441 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003442 }
3443
3444 return omask;
3445}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003446EXPORT_SYMBOL(ath9k_hw_set_interrupts);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003447
Sujithf1dc5602008-10-29 10:16:30 +05303448/*******************/
3449/* Beacon Handling */
3450/*******************/
3451
Sujithcbe61d82009-02-09 13:27:12 +05303452void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003453{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003454 int flags = 0;
3455
Sujith2660b812009-02-09 13:27:26 +05303456 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003457
Sujith2660b812009-02-09 13:27:26 +05303458 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08003459 case NL80211_IFTYPE_STATION:
3460 case NL80211_IFTYPE_MONITOR:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003461 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
3462 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
3463 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
3464 flags |= AR_TBTT_TIMER_EN;
3465 break;
Colin McCabed97809d2008-12-01 13:38:55 -08003466 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04003467 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003468 REG_SET_BIT(ah, AR_TXCFG,
3469 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
3470 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
3471 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05303472 (ah->atim_window ? ah->
3473 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003474 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08003475 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003476 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
3477 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
3478 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05303479 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05303480 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003481 REG_WRITE(ah, AR_NEXT_SWBA,
3482 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05303483 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05303484 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003485 flags |=
3486 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
3487 break;
Colin McCabed97809d2008-12-01 13:38:55 -08003488 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003489 ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
3490 "%s: unsupported opmode: %d\n",
3491 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08003492 return;
3493 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003494 }
3495
3496 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3497 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3498 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
3499 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
3500
3501 beacon_period &= ~ATH9K_BEACON_ENA;
3502 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003503 ath9k_hw_reset_tsf(ah);
3504 }
3505
3506 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
3507}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003508EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003509
Sujithcbe61d82009-02-09 13:27:12 +05303510void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303511 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003512{
3513 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05303514 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003515 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003516
3517 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
3518
3519 REG_WRITE(ah, AR_BEACON_PERIOD,
3520 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3521 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
3522 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3523
3524 REG_RMW_FIELD(ah, AR_RSSI_THR,
3525 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
3526
3527 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
3528
3529 if (bs->bs_sleepduration > beaconintval)
3530 beaconintval = bs->bs_sleepduration;
3531
3532 dtimperiod = bs->bs_dtimperiod;
3533 if (bs->bs_sleepduration > dtimperiod)
3534 dtimperiod = bs->bs_sleepduration;
3535
3536 if (beaconintval == dtimperiod)
3537 nextTbtt = bs->bs_nextdtim;
3538 else
3539 nextTbtt = bs->bs_nexttbtt;
3540
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003541 ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
3542 ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
3543 ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
3544 ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003545
3546 REG_WRITE(ah, AR_NEXT_DTIM,
3547 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
3548 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3549
3550 REG_WRITE(ah, AR_SLEEP1,
3551 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
3552 | AR_SLEEP1_ASSUME_DTIM);
3553
Sujith60b67f52008-08-07 10:52:38 +05303554 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003555 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
3556 else
3557 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3558
3559 REG_WRITE(ah, AR_SLEEP2,
3560 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3561
3562 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
3563 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3564
3565 REG_SET_BIT(ah, AR_TIMER_MODE,
3566 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
3567 AR_DTIM_TIMER_EN);
3568
Sujith4af9cf42009-02-12 10:06:47 +05303569 /* TSF Out of Range Threshold */
3570 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003571}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003572EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003573
Sujithf1dc5602008-10-29 10:16:30 +05303574/*******************/
3575/* HW Capabilities */
3576/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003577
Sujitheef7a572009-03-30 15:28:28 +05303578void ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003579{
Sujith2660b812009-02-09 13:27:26 +05303580 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003581 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003582 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003583 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003584
Sujithf1dc5602008-10-29 10:16:30 +05303585 u16 capField = 0, eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003586
Sujithf74df6f2009-02-09 13:27:24 +05303587 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003588 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303589
Sujithf74df6f2009-02-09 13:27:24 +05303590 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Sujithfec0de12009-02-12 10:06:43 +05303591 if (AR_SREV_9285_10_OR_LATER(ah))
3592 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003593 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303594
Sujithf74df6f2009-02-09 13:27:24 +05303595 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05303596
Sujith2660b812009-02-09 13:27:26 +05303597 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05303598 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003599 if (regulatory->current_rd == 0x64 ||
3600 regulatory->current_rd == 0x65)
3601 regulatory->current_rd += 5;
3602 else if (regulatory->current_rd == 0x41)
3603 regulatory->current_rd = 0x43;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003604 ath_print(common, ATH_DBG_REGULATORY,
3605 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003606 }
Sujithdc2222a2008-08-14 13:26:55 +05303607
Sujithf74df6f2009-02-09 13:27:24 +05303608 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Sujithf1dc5602008-10-29 10:16:30 +05303609 bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003610
Sujithf1dc5602008-10-29 10:16:30 +05303611 if (eeval & AR5416_OPFLAGS_11A) {
3612 set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303613 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303614 if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
3615 set_bit(ATH9K_MODE_11NA_HT20,
3616 pCap->wireless_modes);
3617 if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
3618 set_bit(ATH9K_MODE_11NA_HT40PLUS,
3619 pCap->wireless_modes);
3620 set_bit(ATH9K_MODE_11NA_HT40MINUS,
3621 pCap->wireless_modes);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003622 }
3623 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003624 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003625
Sujithf1dc5602008-10-29 10:16:30 +05303626 if (eeval & AR5416_OPFLAGS_11G) {
Sujithf1dc5602008-10-29 10:16:30 +05303627 set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303628 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303629 if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
3630 set_bit(ATH9K_MODE_11NG_HT20,
3631 pCap->wireless_modes);
3632 if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
3633 set_bit(ATH9K_MODE_11NG_HT40PLUS,
3634 pCap->wireless_modes);
3635 set_bit(ATH9K_MODE_11NG_HT40MINUS,
3636 pCap->wireless_modes);
3637 }
3638 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003639 }
Sujithf1dc5602008-10-29 10:16:30 +05303640
Sujithf74df6f2009-02-09 13:27:24 +05303641 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04003642 /*
3643 * For AR9271 we will temporarilly uses the rx chainmax as read from
3644 * the EEPROM.
3645 */
Sujith8147f5d2009-02-20 15:13:23 +05303646 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04003647 !(eeval & AR5416_OPFLAGS_11A) &&
3648 !(AR_SREV_9271(ah)))
3649 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05303650 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
3651 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04003652 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05303653 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05303654
Sujithd535a422009-02-09 13:27:06 +05303655 if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
Sujith2660b812009-02-09 13:27:26 +05303656 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05303657
3658 pCap->low_2ghz_chan = 2312;
3659 pCap->high_2ghz_chan = 2732;
3660
3661 pCap->low_5ghz_chan = 4920;
3662 pCap->high_5ghz_chan = 6100;
3663
3664 pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
3665 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
3666 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3667
3668 pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
3669 pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
3670 pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3671
Sujith2660b812009-02-09 13:27:26 +05303672 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05303673 pCap->hw_caps |= ATH9K_HW_CAP_HT;
3674 else
3675 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3676
3677 pCap->hw_caps |= ATH9K_HW_CAP_GTT;
3678 pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
3679 pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
3680 pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3681
3682 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
3683 pCap->total_queues =
3684 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
3685 else
3686 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3687
3688 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
3689 pCap->keycache_size =
3690 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
3691 else
3692 pCap->keycache_size = AR_KEYTABLE_SIZE;
3693
3694 pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
Sujithf1dc5602008-10-29 10:16:30 +05303695 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3696
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303697 if (AR_SREV_9285_10_OR_LATER(ah))
3698 pCap->num_gpio_pins = AR9285_NUM_GPIO;
3699 else if (AR_SREV_9280_10_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303700 pCap->num_gpio_pins = AR928X_NUM_GPIO;
3701 else
3702 pCap->num_gpio_pins = AR_NUM_GPIO;
3703
Sujithf1dc5602008-10-29 10:16:30 +05303704 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
3705 pCap->hw_caps |= ATH9K_HW_CAP_CST;
3706 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
3707 } else {
3708 pCap->rts_aggr_limit = (8 * 1024);
3709 }
3710
3711 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
3712
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05303713#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05303714 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
3715 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
3716 ah->rfkill_gpio =
3717 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
3718 ah->rfkill_polarity =
3719 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05303720
3721 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3722 }
3723#endif
3724
Vivek Natarajana3ca95fb2009-09-17 09:29:07 +05303725 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05303726
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05303727 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303728 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
3729 else
3730 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3731
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003732 if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05303733 pCap->reg_cap =
3734 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3735 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
3736 AR_EEPROM_EEREGCAP_EN_KK_U2 |
3737 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3738 } else {
3739 pCap->reg_cap =
3740 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3741 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3742 }
3743
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +05303744 /* Advertise midband for AR5416 with FCC midband set in eeprom */
3745 if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
3746 AR_SREV_5416(ah))
3747 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
Sujithf1dc5602008-10-29 10:16:30 +05303748
3749 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303750 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303751 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303752 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303753
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +05303754 if (AR_SREV_9280_10_OR_LATER(ah) &&
Luis R. Rodrigueza36cfbc2009-09-09 16:05:32 -07003755 ath9k_hw_btcoex_supported(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003756 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
3757 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05303758
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05303759 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003760 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
3761 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05303762 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003763 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05303764 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05303765 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003766 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303767 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003768}
3769
Sujithcbe61d82009-02-09 13:27:12 +05303770bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303771 u32 capability, u32 *result)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003772{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003773 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujithf1dc5602008-10-29 10:16:30 +05303774 switch (type) {
3775 case ATH9K_CAP_CIPHER:
3776 switch (capability) {
3777 case ATH9K_CIPHER_AES_CCM:
3778 case ATH9K_CIPHER_AES_OCB:
3779 case ATH9K_CIPHER_TKIP:
3780 case ATH9K_CIPHER_WEP:
3781 case ATH9K_CIPHER_MIC:
3782 case ATH9K_CIPHER_CLR:
3783 return true;
3784 default:
3785 return false;
3786 }
3787 case ATH9K_CAP_TKIP_MIC:
3788 switch (capability) {
3789 case 0:
3790 return true;
3791 case 1:
Sujith2660b812009-02-09 13:27:26 +05303792 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303793 AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
3794 false;
3795 }
3796 case ATH9K_CAP_TKIP_SPLIT:
Sujith2660b812009-02-09 13:27:26 +05303797 return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
Sujithf1dc5602008-10-29 10:16:30 +05303798 false : true;
Sujithf1dc5602008-10-29 10:16:30 +05303799 case ATH9K_CAP_DIVERSITY:
3800 return (REG_READ(ah, AR_PHY_CCK_DETECT) &
3801 AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
3802 true : false;
Sujithf1dc5602008-10-29 10:16:30 +05303803 case ATH9K_CAP_MCAST_KEYSRCH:
3804 switch (capability) {
3805 case 0:
3806 return true;
3807 case 1:
3808 if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
3809 return false;
3810 } else {
Sujith2660b812009-02-09 13:27:26 +05303811 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303812 AR_STA_ID1_MCAST_KSRCH) ? true :
3813 false;
3814 }
3815 }
3816 return false;
Sujithf1dc5602008-10-29 10:16:30 +05303817 case ATH9K_CAP_TXPOW:
3818 switch (capability) {
3819 case 0:
3820 return 0;
3821 case 1:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003822 *result = regulatory->power_limit;
Sujithf1dc5602008-10-29 10:16:30 +05303823 return 0;
3824 case 2:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003825 *result = regulatory->max_power_level;
Sujithf1dc5602008-10-29 10:16:30 +05303826 return 0;
3827 case 3:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003828 *result = regulatory->tp_scale;
Sujithf1dc5602008-10-29 10:16:30 +05303829 return 0;
3830 }
3831 return false;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05303832 case ATH9K_CAP_DS:
3833 return (AR_SREV_9280_20_OR_LATER(ah) &&
3834 (ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
3835 ? false : true;
Sujithf1dc5602008-10-29 10:16:30 +05303836 default:
3837 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003838 }
Sujithf1dc5602008-10-29 10:16:30 +05303839}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003840EXPORT_SYMBOL(ath9k_hw_getcapability);
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003841
Sujithcbe61d82009-02-09 13:27:12 +05303842bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303843 u32 capability, u32 setting, int *status)
3844{
Sujithf1dc5602008-10-29 10:16:30 +05303845 u32 v;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003846
Sujithf1dc5602008-10-29 10:16:30 +05303847 switch (type) {
3848 case ATH9K_CAP_TKIP_MIC:
3849 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303850 ah->sta_id1_defaults |=
Sujithf1dc5602008-10-29 10:16:30 +05303851 AR_STA_ID1_CRPT_MIC_ENABLE;
3852 else
Sujith2660b812009-02-09 13:27:26 +05303853 ah->sta_id1_defaults &=
Sujithf1dc5602008-10-29 10:16:30 +05303854 ~AR_STA_ID1_CRPT_MIC_ENABLE;
3855 return true;
3856 case ATH9K_CAP_DIVERSITY:
3857 v = REG_READ(ah, AR_PHY_CCK_DETECT);
3858 if (setting)
3859 v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3860 else
3861 v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3862 REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
3863 return true;
3864 case ATH9K_CAP_MCAST_KEYSRCH:
3865 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303866 ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303867 else
Sujith2660b812009-02-09 13:27:26 +05303868 ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303869 return true;
Sujithf1dc5602008-10-29 10:16:30 +05303870 default:
3871 return false;
3872 }
3873}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003874EXPORT_SYMBOL(ath9k_hw_setcapability);
Sujithf1dc5602008-10-29 10:16:30 +05303875
3876/****************************/
3877/* GPIO / RFKILL / Antennae */
3878/****************************/
3879
Sujithcbe61d82009-02-09 13:27:12 +05303880static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303881 u32 gpio, u32 type)
3882{
3883 int addr;
3884 u32 gpio_shift, tmp;
3885
3886 if (gpio > 11)
3887 addr = AR_GPIO_OUTPUT_MUX3;
3888 else if (gpio > 5)
3889 addr = AR_GPIO_OUTPUT_MUX2;
3890 else
3891 addr = AR_GPIO_OUTPUT_MUX1;
3892
3893 gpio_shift = (gpio % 6) * 5;
3894
3895 if (AR_SREV_9280_20_OR_LATER(ah)
3896 || (addr != AR_GPIO_OUTPUT_MUX1)) {
3897 REG_RMW(ah, addr, (type << gpio_shift),
3898 (0x1f << gpio_shift));
3899 } else {
3900 tmp = REG_READ(ah, addr);
3901 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
3902 tmp &= ~(0x1f << gpio_shift);
3903 tmp |= (type << gpio_shift);
3904 REG_WRITE(ah, addr, tmp);
3905 }
3906}
3907
Sujithcbe61d82009-02-09 13:27:12 +05303908void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303909{
3910 u32 gpio_shift;
3911
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07003912 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05303913
3914 gpio_shift = gpio << 1;
3915
3916 REG_RMW(ah,
3917 AR_GPIO_OE_OUT,
3918 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
3919 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3920}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003921EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05303922
Sujithcbe61d82009-02-09 13:27:12 +05303923u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303924{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303925#define MS_REG_READ(x, y) \
3926 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
3927
Sujith2660b812009-02-09 13:27:26 +05303928 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05303929 return 0xffffffff;
3930
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05303931 if (AR_SREV_9287_10_OR_LATER(ah))
3932 return MS_REG_READ(AR9287, gpio) != 0;
3933 else if (AR_SREV_9285_10_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303934 return MS_REG_READ(AR9285, gpio) != 0;
3935 else if (AR_SREV_9280_10_OR_LATER(ah))
3936 return MS_REG_READ(AR928X, gpio) != 0;
3937 else
3938 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05303939}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003940EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05303941
Sujithcbe61d82009-02-09 13:27:12 +05303942void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05303943 u32 ah_signal_type)
3944{
3945 u32 gpio_shift;
3946
3947 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3948
3949 gpio_shift = 2 * gpio;
3950
3951 REG_RMW(ah,
3952 AR_GPIO_OE_OUT,
3953 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
3954 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3955}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003956EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05303957
Sujithcbe61d82009-02-09 13:27:12 +05303958void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05303959{
3960 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
3961 AR_GPIO_BIT(gpio));
3962}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003963EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05303964
Sujithcbe61d82009-02-09 13:27:12 +05303965u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303966{
3967 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3968}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003969EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05303970
Sujithcbe61d82009-02-09 13:27:12 +05303971void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05303972{
3973 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3974}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003975EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05303976
Sujithcbe61d82009-02-09 13:27:12 +05303977bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303978 enum ath9k_ant_setting settings,
3979 struct ath9k_channel *chan,
3980 u8 *tx_chainmask,
3981 u8 *rx_chainmask,
3982 u8 *antenna_cfgd)
3983{
Sujithf1dc5602008-10-29 10:16:30 +05303984 static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3985
3986 if (AR_SREV_9280(ah)) {
3987 if (!tx_chainmask_cfg) {
3988
3989 tx_chainmask_cfg = *tx_chainmask;
3990 rx_chainmask_cfg = *rx_chainmask;
3991 }
3992
3993 switch (settings) {
3994 case ATH9K_ANT_FIXED_A:
3995 *tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
3996 *rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
3997 *antenna_cfgd = true;
3998 break;
3999 case ATH9K_ANT_FIXED_B:
Sujith2660b812009-02-09 13:27:26 +05304000 if (ah->caps.tx_chainmask >
Sujithf1dc5602008-10-29 10:16:30 +05304001 ATH9K_ANTENNA1_CHAINMASK) {
4002 *tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
4003 }
4004 *rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
4005 *antenna_cfgd = true;
4006 break;
4007 case ATH9K_ANT_VARIABLE:
4008 *tx_chainmask = tx_chainmask_cfg;
4009 *rx_chainmask = rx_chainmask_cfg;
4010 *antenna_cfgd = true;
4011 break;
4012 default:
4013 break;
4014 }
4015 } else {
Sujith1cf68732009-08-13 09:34:32 +05304016 ah->config.diversity_control = settings;
Sujithf1dc5602008-10-29 10:16:30 +05304017 }
4018
4019 return true;
4020}
4021
4022/*********************/
4023/* General Operation */
4024/*********************/
4025
Sujithcbe61d82009-02-09 13:27:12 +05304026u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304027{
4028 u32 bits = REG_READ(ah, AR_RX_FILTER);
4029 u32 phybits = REG_READ(ah, AR_PHY_ERR);
4030
4031 if (phybits & AR_PHY_ERR_RADAR)
4032 bits |= ATH9K_RX_FILTER_PHYRADAR;
4033 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
4034 bits |= ATH9K_RX_FILTER_PHYERR;
4035
4036 return bits;
4037}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004038EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05304039
Sujithcbe61d82009-02-09 13:27:12 +05304040void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05304041{
4042 u32 phybits;
4043
Sujith7ea310b2009-09-03 12:08:43 +05304044 REG_WRITE(ah, AR_RX_FILTER, bits);
4045
Sujithf1dc5602008-10-29 10:16:30 +05304046 phybits = 0;
4047 if (bits & ATH9K_RX_FILTER_PHYRADAR)
4048 phybits |= AR_PHY_ERR_RADAR;
4049 if (bits & ATH9K_RX_FILTER_PHYERR)
4050 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
4051 REG_WRITE(ah, AR_PHY_ERR, phybits);
4052
4053 if (phybits)
4054 REG_WRITE(ah, AR_RXCFG,
4055 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
4056 else
4057 REG_WRITE(ah, AR_RXCFG,
4058 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
4059}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004060EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05304061
Sujithcbe61d82009-02-09 13:27:12 +05304062bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304063{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05304064 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
4065 return false;
4066
4067 ath9k_hw_init_pll(ah, NULL);
4068 return true;
Sujithf1dc5602008-10-29 10:16:30 +05304069}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004070EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05304071
Sujithcbe61d82009-02-09 13:27:12 +05304072bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304073{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07004074 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05304075 return false;
4076
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05304077 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
4078 return false;
4079
4080 ath9k_hw_init_pll(ah, NULL);
4081 return true;
Sujithf1dc5602008-10-29 10:16:30 +05304082}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004083EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05304084
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07004085void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
Sujithf1dc5602008-10-29 10:16:30 +05304086{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07004087 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05304088 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08004089 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05304090
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07004091 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05304092
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07004093 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07004094 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07004095 channel->max_antenna_gain * 2,
4096 channel->max_power * 2,
4097 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07004098 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05304099}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004100EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05304101
Sujithcbe61d82009-02-09 13:27:12 +05304102void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
Sujithf1dc5602008-10-29 10:16:30 +05304103{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07004104 memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
Sujithf1dc5602008-10-29 10:16:30 +05304105}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004106EXPORT_SYMBOL(ath9k_hw_setmac);
Sujithf1dc5602008-10-29 10:16:30 +05304107
Sujithcbe61d82009-02-09 13:27:12 +05304108void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304109{
Sujith2660b812009-02-09 13:27:26 +05304110 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05304111}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004112EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05304113
Sujithcbe61d82009-02-09 13:27:12 +05304114void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05304115{
4116 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
4117 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
4118}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004119EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05304120
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07004121void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304122{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07004123 struct ath_common *common = ath9k_hw_common(ah);
4124
4125 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
4126 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
4127 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05304128}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004129EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05304130
Sujithcbe61d82009-02-09 13:27:12 +05304131u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304132{
4133 u64 tsf;
4134
4135 tsf = REG_READ(ah, AR_TSF_U32);
4136 tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
4137
4138 return tsf;
4139}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004140EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05304141
Sujithcbe61d82009-02-09 13:27:12 +05304142void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01004143{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01004144 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01004145 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01004146}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004147EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01004148
Sujithcbe61d82009-02-09 13:27:12 +05304149void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304150{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02004151 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
4152 AH_TSF_WRITE_TIMEOUT))
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004153 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
4154 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02004155
Sujithf1dc5602008-10-29 10:16:30 +05304156 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004157}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004158EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004159
Sujith54e4cec2009-08-07 09:45:09 +05304160void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004161{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004162 if (setting)
Sujith2660b812009-02-09 13:27:26 +05304163 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004164 else
Sujith2660b812009-02-09 13:27:26 +05304165 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004166}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004167EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004168
Sujithcbe61d82009-02-09 13:27:12 +05304169bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004170{
Sujithf1dc5602008-10-29 10:16:30 +05304171 if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004172 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
4173 "bad slot time %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05304174 ah->slottime = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05304175 return false;
4176 } else {
4177 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05304178 ah->slottime = us;
Sujithf1dc5602008-10-29 10:16:30 +05304179 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004180 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004181}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004182EXPORT_SYMBOL(ath9k_hw_setslottime);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004183
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07004184void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004185{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07004186 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05304187 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004188
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07004189 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05304190 macmode = AR_2040_JOINED_RX_CLEAR;
4191 else
4192 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004193
Sujithf1dc5602008-10-29 10:16:30 +05304194 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004195}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304196
4197/* HW Generic timers configuration */
4198
4199static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
4200{
4201 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4202 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4203 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4204 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4205 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4206 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4207 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4208 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4209 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
4210 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
4211 AR_NDP2_TIMER_MODE, 0x0002},
4212 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
4213 AR_NDP2_TIMER_MODE, 0x0004},
4214 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
4215 AR_NDP2_TIMER_MODE, 0x0008},
4216 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
4217 AR_NDP2_TIMER_MODE, 0x0010},
4218 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
4219 AR_NDP2_TIMER_MODE, 0x0020},
4220 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
4221 AR_NDP2_TIMER_MODE, 0x0040},
4222 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
4223 AR_NDP2_TIMER_MODE, 0x0080}
4224};
4225
4226/* HW generic timer primitives */
4227
4228/* compute and clear index of rightmost 1 */
4229static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
4230{
4231 u32 b;
4232
4233 b = *mask;
4234 b &= (0-b);
4235 *mask &= ~b;
4236 b *= debruijn32;
4237 b >>= 27;
4238
4239 return timer_table->gen_timer_index[b];
4240}
4241
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +05304242u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304243{
4244 return REG_READ(ah, AR_TSF_L32);
4245}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004246EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304247
4248struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
4249 void (*trigger)(void *),
4250 void (*overflow)(void *),
4251 void *arg,
4252 u8 timer_index)
4253{
4254 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4255 struct ath_gen_timer *timer;
4256
4257 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
4258
4259 if (timer == NULL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004260 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
4261 "Failed to allocate memory"
4262 "for hw timer[%d]\n", timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304263 return NULL;
4264 }
4265
4266 /* allocate a hardware generic timer slot */
4267 timer_table->timers[timer_index] = timer;
4268 timer->index = timer_index;
4269 timer->trigger = trigger;
4270 timer->overflow = overflow;
4271 timer->arg = arg;
4272
4273 return timer;
4274}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004275EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304276
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07004277void ath9k_hw_gen_timer_start(struct ath_hw *ah,
4278 struct ath_gen_timer *timer,
4279 u32 timer_next,
4280 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304281{
4282 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4283 u32 tsf;
4284
4285 BUG_ON(!timer_period);
4286
4287 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
4288
4289 tsf = ath9k_hw_gettsf32(ah);
4290
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004291 ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
4292 "curent tsf %x period %x"
4293 "timer_next %x\n", tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304294
4295 /*
4296 * Pull timer_next forward if the current TSF already passed it
4297 * because of software latency
4298 */
4299 if (timer_next < tsf)
4300 timer_next = tsf + timer_period;
4301
4302 /*
4303 * Program generic timer registers
4304 */
4305 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
4306 timer_next);
4307 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
4308 timer_period);
4309 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
4310 gen_tmr_configuration[timer->index].mode_mask);
4311
4312 /* Enable both trigger and thresh interrupt masks */
4313 REG_SET_BIT(ah, AR_IMR_S5,
4314 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
4315 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304316}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004317EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304318
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07004319void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304320{
4321 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4322
4323 if ((timer->index < AR_FIRST_NDP_TIMER) ||
4324 (timer->index >= ATH_MAX_GEN_TIMER)) {
4325 return;
4326 }
4327
4328 /* Clear generic timer enable bits. */
4329 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
4330 gen_tmr_configuration[timer->index].mode_mask);
4331
4332 /* Disable both trigger and thresh interrupt masks */
4333 REG_CLR_BIT(ah, AR_IMR_S5,
4334 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
4335 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
4336
4337 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304338}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004339EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304340
4341void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
4342{
4343 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4344
4345 /* free the hardware generic timer slot */
4346 timer_table->timers[timer->index] = NULL;
4347 kfree(timer);
4348}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004349EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304350
4351/*
4352 * Generic Timer Interrupts handling
4353 */
4354void ath_gen_timer_isr(struct ath_hw *ah)
4355{
4356 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4357 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004358 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304359 u32 trigger_mask, thresh_mask, index;
4360
4361 /* get hardware generic timer interrupt status */
4362 trigger_mask = ah->intr_gen_timer_trigger;
4363 thresh_mask = ah->intr_gen_timer_thresh;
4364 trigger_mask &= timer_table->timer_mask.val;
4365 thresh_mask &= timer_table->timer_mask.val;
4366
4367 trigger_mask &= ~thresh_mask;
4368
4369 while (thresh_mask) {
4370 index = rightmost_index(timer_table, &thresh_mask);
4371 timer = timer_table->timers[index];
4372 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004373 ath_print(common, ATH_DBG_HWTIMER,
4374 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304375 timer->overflow(timer->arg);
4376 }
4377
4378 while (trigger_mask) {
4379 index = rightmost_index(timer_table, &trigger_mask);
4380 timer = timer_table->timers[index];
4381 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004382 ath_print(common, ATH_DBG_HWTIMER,
4383 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304384 timer->trigger(timer->arg);
4385 }
4386}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004387EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04004388
4389static struct {
4390 u32 version;
4391 const char * name;
4392} ath_mac_bb_names[] = {
4393 /* Devices with external radios */
4394 { AR_SREV_VERSION_5416_PCI, "5416" },
4395 { AR_SREV_VERSION_5416_PCIE, "5418" },
4396 { AR_SREV_VERSION_9100, "9100" },
4397 { AR_SREV_VERSION_9160, "9160" },
4398 /* Single-chip solutions */
4399 { AR_SREV_VERSION_9280, "9280" },
4400 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04004401 { AR_SREV_VERSION_9287, "9287" },
4402 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04004403};
4404
4405/* For devices with external radios */
4406static struct {
4407 u16 version;
4408 const char * name;
4409} ath_rf_names[] = {
4410 { 0, "5133" },
4411 { AR_RAD5133_SREV_MAJOR, "5133" },
4412 { AR_RAD5122_SREV_MAJOR, "5122" },
4413 { AR_RAD2133_SREV_MAJOR, "2133" },
4414 { AR_RAD2122_SREV_MAJOR, "2122" }
4415};
4416
4417/*
4418 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
4419 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04004420static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04004421{
4422 int i;
4423
4424 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
4425 if (ath_mac_bb_names[i].version == mac_bb_version) {
4426 return ath_mac_bb_names[i].name;
4427 }
4428 }
4429
4430 return "????";
4431}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04004432
4433/*
4434 * Return the RF name. "????" is returned if the RF is unknown.
4435 * Used for devices with external radios.
4436 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04004437static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04004438{
4439 int i;
4440
4441 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
4442 if (ath_rf_names[i].version == rf_version) {
4443 return ath_rf_names[i].name;
4444 }
4445 }
4446
4447 return "????";
4448}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04004449
4450void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
4451{
4452 int used;
4453
4454 /* chipsets >= AR9280 are single-chip */
4455 if (AR_SREV_9280_10_OR_LATER(ah)) {
4456 used = snprintf(hw_name, len,
4457 "Atheros AR%s Rev:%x",
4458 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
4459 ah->hw_version.macRev);
4460 }
4461 else {
4462 used = snprintf(hw_name, len,
4463 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
4464 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
4465 ah->hw_version.macRev,
4466 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
4467 AR_RADIO_SREV_MAJOR)),
4468 ah->hw_version.phyRev);
4469 }
4470
4471 hw_name[used] = '\0';
4472}
4473EXPORT_SYMBOL(ath9k_hw_name);