blob: e1dd76267dca2fdcc08d4c40ace5118d2e0310e6 [file] [log] [blame]
Wey-Yi Guy792bc3c2010-03-16 10:23:29 -07001/******************************************************************************
2 *
3 * GPL LICENSE SUMMARY
4 *
5 * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
19 * USA
20 *
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/init.h>
Wey-Yi Guy81b81762010-03-16 10:23:30 -070033#include <linux/sched.h>
Wey-Yi Guy792bc3c2010-03-16 10:23:29 -070034
35#include "iwl-dev.h"
36#include "iwl-core.h"
Wey-Yi Guy81b81762010-03-16 10:23:30 -070037#include "iwl-io.h"
Wey-Yi Guy741a6262010-03-16 12:37:24 -070038#include "iwl-helpers.h"
Wey-Yi Guy19e6cda2010-03-16 17:41:23 -070039#include "iwl-agn-hw.h"
Wey-Yi Guy741a6262010-03-16 12:37:24 -070040#include "iwl-agn.h"
41
42static const s8 iwlagn_default_queue_to_tx_fifo[] = {
43 IWL_TX_FIFO_VO,
44 IWL_TX_FIFO_VI,
45 IWL_TX_FIFO_BE,
46 IWL_TX_FIFO_BK,
47 IWLAGN_CMD_FIFO_NUM,
48 IWL_TX_FIFO_UNUSED,
49 IWL_TX_FIFO_UNUSED,
50 IWL_TX_FIFO_UNUSED,
51 IWL_TX_FIFO_UNUSED,
52 IWL_TX_FIFO_UNUSED,
53};
Wey-Yi Guy81b81762010-03-16 10:23:30 -070054
Johannes Berg13bb9482010-08-23 10:46:33 +020055static const s8 iwlagn_ipan_queue_to_tx_fifo[] = {
56 IWL_TX_FIFO_VO,
57 IWL_TX_FIFO_VI,
58 IWL_TX_FIFO_BE,
59 IWL_TX_FIFO_BK,
Johannes Berg751ca302010-08-23 10:46:34 +020060 IWL_TX_FIFO_BK_IPAN,
61 IWL_TX_FIFO_BE_IPAN,
62 IWL_TX_FIFO_VI_IPAN,
63 IWL_TX_FIFO_VO_IPAN,
64 IWL_TX_FIFO_BE_IPAN,
Johannes Berg13bb9482010-08-23 10:46:33 +020065 IWLAGN_CMD_FIFO_NUM,
66};
67
Wey-Yi Guyf4012412010-04-27 14:10:00 -070068static struct iwl_wimax_coex_event_entry cu_priorities[COEX_NUM_OF_EVENTS] = {
69 {COEX_CU_UNASSOC_IDLE_RP, COEX_CU_UNASSOC_IDLE_WP,
70 0, COEX_UNASSOC_IDLE_FLAGS},
71 {COEX_CU_UNASSOC_MANUAL_SCAN_RP, COEX_CU_UNASSOC_MANUAL_SCAN_WP,
72 0, COEX_UNASSOC_MANUAL_SCAN_FLAGS},
73 {COEX_CU_UNASSOC_AUTO_SCAN_RP, COEX_CU_UNASSOC_AUTO_SCAN_WP,
74 0, COEX_UNASSOC_AUTO_SCAN_FLAGS},
75 {COEX_CU_CALIBRATION_RP, COEX_CU_CALIBRATION_WP,
76 0, COEX_CALIBRATION_FLAGS},
77 {COEX_CU_PERIODIC_CALIBRATION_RP, COEX_CU_PERIODIC_CALIBRATION_WP,
78 0, COEX_PERIODIC_CALIBRATION_FLAGS},
79 {COEX_CU_CONNECTION_ESTAB_RP, COEX_CU_CONNECTION_ESTAB_WP,
80 0, COEX_CONNECTION_ESTAB_FLAGS},
81 {COEX_CU_ASSOCIATED_IDLE_RP, COEX_CU_ASSOCIATED_IDLE_WP,
82 0, COEX_ASSOCIATED_IDLE_FLAGS},
83 {COEX_CU_ASSOC_MANUAL_SCAN_RP, COEX_CU_ASSOC_MANUAL_SCAN_WP,
84 0, COEX_ASSOC_MANUAL_SCAN_FLAGS},
85 {COEX_CU_ASSOC_AUTO_SCAN_RP, COEX_CU_ASSOC_AUTO_SCAN_WP,
86 0, COEX_ASSOC_AUTO_SCAN_FLAGS},
87 {COEX_CU_ASSOC_ACTIVE_LEVEL_RP, COEX_CU_ASSOC_ACTIVE_LEVEL_WP,
88 0, COEX_ASSOC_ACTIVE_LEVEL_FLAGS},
89 {COEX_CU_RF_ON_RP, COEX_CU_RF_ON_WP, 0, COEX_CU_RF_ON_FLAGS},
90 {COEX_CU_RF_OFF_RP, COEX_CU_RF_OFF_WP, 0, COEX_RF_OFF_FLAGS},
91 {COEX_CU_STAND_ALONE_DEBUG_RP, COEX_CU_STAND_ALONE_DEBUG_WP,
92 0, COEX_STAND_ALONE_DEBUG_FLAGS},
93 {COEX_CU_IPAN_ASSOC_LEVEL_RP, COEX_CU_IPAN_ASSOC_LEVEL_WP,
94 0, COEX_IPAN_ASSOC_LEVEL_FLAGS},
95 {COEX_CU_RSRVD1_RP, COEX_CU_RSRVD1_WP, 0, COEX_RSRVD1_FLAGS},
96 {COEX_CU_RSRVD2_RP, COEX_CU_RSRVD2_WP, 0, COEX_RSRVD2_FLAGS}
97};
98
Wey-Yi Guy81b81762010-03-16 10:23:30 -070099/*
100 * ucode
101 */
102static int iwlagn_load_section(struct iwl_priv *priv, const char *name,
103 struct fw_desc *image, u32 dst_addr)
104{
105 dma_addr_t phy_addr = image->p_addr;
106 u32 byte_cnt = image->len;
107 int ret;
108
109 priv->ucode_write_complete = 0;
110
111 iwl_write_direct32(priv,
112 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
113 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
114
115 iwl_write_direct32(priv,
116 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
117
118 iwl_write_direct32(priv,
119 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
120 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
121
122 iwl_write_direct32(priv,
123 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
124 (iwl_get_dma_hi_addr(phy_addr)
125 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
126
127 iwl_write_direct32(priv,
128 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
129 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
130 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
131 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
132
133 iwl_write_direct32(priv,
134 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
135 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
136 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
137 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
138
139 IWL_DEBUG_INFO(priv, "%s uCode section being loaded...\n", name);
140 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
141 priv->ucode_write_complete, 5 * HZ);
142 if (ret == -ERESTARTSYS) {
143 IWL_ERR(priv, "Could not load the %s uCode section due "
144 "to interrupt\n", name);
145 return ret;
146 }
147 if (!ret) {
148 IWL_ERR(priv, "Could not load the %s uCode section\n",
149 name);
150 return -ETIMEDOUT;
151 }
152
153 return 0;
154}
155
156static int iwlagn_load_given_ucode(struct iwl_priv *priv,
157 struct fw_desc *inst_image,
158 struct fw_desc *data_image)
159{
160 int ret = 0;
161
162 ret = iwlagn_load_section(priv, "INST", inst_image,
Wey-Yi Guy19e6cda2010-03-16 17:41:23 -0700163 IWLAGN_RTC_INST_LOWER_BOUND);
Wey-Yi Guy81b81762010-03-16 10:23:30 -0700164 if (ret)
165 return ret;
166
167 return iwlagn_load_section(priv, "DATA", data_image,
Wey-Yi Guy19e6cda2010-03-16 17:41:23 -0700168 IWLAGN_RTC_DATA_LOWER_BOUND);
Wey-Yi Guy81b81762010-03-16 10:23:30 -0700169}
170
171int iwlagn_load_ucode(struct iwl_priv *priv)
172{
173 int ret = 0;
174
175 /* check whether init ucode should be loaded, or rather runtime ucode */
176 if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
177 IWL_DEBUG_INFO(priv, "Init ucode found. Loading init ucode...\n");
178 ret = iwlagn_load_given_ucode(priv,
179 &priv->ucode_init, &priv->ucode_init_data);
180 if (!ret) {
181 IWL_DEBUG_INFO(priv, "Init ucode load complete.\n");
182 priv->ucode_type = UCODE_INIT;
183 }
184 } else {
185 IWL_DEBUG_INFO(priv, "Init ucode not found, or already loaded. "
186 "Loading runtime ucode...\n");
187 ret = iwlagn_load_given_ucode(priv,
188 &priv->ucode_code, &priv->ucode_data);
189 if (!ret) {
190 IWL_DEBUG_INFO(priv, "Runtime ucode load complete.\n");
191 priv->ucode_type = UCODE_RT;
192 }
193 }
194
195 return ret;
196}
Wey-Yi Guy792bc3c2010-03-16 10:23:29 -0700197
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700198/*
199 * Calibration
200 */
201static int iwlagn_set_Xtal_calib(struct iwl_priv *priv)
202{
203 struct iwl_calib_xtal_freq_cmd cmd;
204 __le16 *xtal_calib =
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700205 (__le16 *)iwl_eeprom_query_addr(priv, EEPROM_XTAL);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700206
207 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
208 cmd.hdr.first_group = 0;
209 cmd.hdr.groups_num = 1;
210 cmd.hdr.data_valid = 1;
211 cmd.cap_pin1 = le16_to_cpu(xtal_calib[0]);
212 cmd.cap_pin2 = le16_to_cpu(xtal_calib[1]);
213 return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
214 (u8 *)&cmd, sizeof(cmd));
215}
216
217static int iwlagn_send_calib_cfg(struct iwl_priv *priv)
218{
219 struct iwl_calib_cfg_cmd calib_cfg_cmd;
220 struct iwl_host_cmd cmd = {
221 .id = CALIBRATION_CFG_CMD,
222 .len = sizeof(struct iwl_calib_cfg_cmd),
223 .data = &calib_cfg_cmd,
224 };
225
226 memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
227 calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
228 calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
229 calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
230 calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
231
232 return iwl_send_cmd(priv, &cmd);
233}
234
235void iwlagn_rx_calib_result(struct iwl_priv *priv,
236 struct iwl_rx_mem_buffer *rxb)
237{
238 struct iwl_rx_packet *pkt = rxb_addr(rxb);
239 struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
240 int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
241 int index;
242
243 /* reduce the size of the length field itself */
244 len -= 4;
245
246 /* Define the order in which the results will be sent to the runtime
247 * uCode. iwl_send_calib_results sends them in a row according to
248 * their index. We sort them here
249 */
250 switch (hdr->op_code) {
251 case IWL_PHY_CALIBRATE_DC_CMD:
252 index = IWL_CALIB_DC;
253 break;
254 case IWL_PHY_CALIBRATE_LO_CMD:
255 index = IWL_CALIB_LO;
256 break;
257 case IWL_PHY_CALIBRATE_TX_IQ_CMD:
258 index = IWL_CALIB_TX_IQ;
259 break;
260 case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
261 index = IWL_CALIB_TX_IQ_PERD;
262 break;
263 case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
264 index = IWL_CALIB_BASE_BAND;
265 break;
266 default:
267 IWL_ERR(priv, "Unknown calibration notification %d\n",
268 hdr->op_code);
269 return;
270 }
271 iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
272}
273
274void iwlagn_rx_calib_complete(struct iwl_priv *priv,
275 struct iwl_rx_mem_buffer *rxb)
276{
277 IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n");
278 queue_work(priv->workqueue, &priv->restart);
279}
280
281void iwlagn_init_alive_start(struct iwl_priv *priv)
282{
283 int ret = 0;
284
285 /* Check alive response for "valid" sign from uCode */
286 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
287 /* We had an error bringing up the hardware, so take it
288 * all the way back down so we can try again */
289 IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
290 goto restart;
291 }
292
293 /* initialize uCode was loaded... verify inst image.
294 * This is a paranoid check, because we would not have gotten the
295 * "initialize" alive if code weren't properly loaded. */
296 if (iwl_verify_ucode(priv)) {
297 /* Runtime instruction load was bad;
298 * take it all the way back down so we can try again */
299 IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
300 goto restart;
301 }
302
303 ret = priv->cfg->ops->lib->alive_notify(priv);
304 if (ret) {
305 IWL_WARN(priv,
306 "Could not complete ALIVE transition: %d\n", ret);
307 goto restart;
308 }
309
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700310 if (priv->cfg->bt_params &&
311 priv->cfg->bt_params->advanced_bt_coexist) {
Wey-Yi Guyf7322f82010-08-23 15:24:49 -0700312 /*
313 * Tell uCode we are ready to perform calibration
314 * need to perform this before any calibration
315 * no need to close the envlope since we are going
316 * to load the runtime uCode later.
317 */
318 iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_OPEN,
319 BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
320
321 }
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700322 iwlagn_send_calib_cfg(priv);
323 return;
324
325restart:
326 /* real restart (first load init_ucode) */
327 queue_work(priv->workqueue, &priv->restart);
328}
329
Wey-Yi Guyf4012412010-04-27 14:10:00 -0700330static int iwlagn_send_wimax_coex(struct iwl_priv *priv)
331{
332 struct iwl_wimax_coex_cmd coex_cmd;
333
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700334 if (priv->cfg->base_params->support_wimax_coexist) {
Wey-Yi Guyf4012412010-04-27 14:10:00 -0700335 /* UnMask wake up src at associated sleep */
336 coex_cmd.flags = COEX_FLAGS_ASSOC_WA_UNMASK_MSK;
337
338 /* UnMask wake up src at unassociated sleep */
339 coex_cmd.flags |= COEX_FLAGS_UNASSOC_WA_UNMASK_MSK;
340 memcpy(coex_cmd.sta_prio, cu_priorities,
341 sizeof(struct iwl_wimax_coex_event_entry) *
342 COEX_NUM_OF_EVENTS);
343
344 /* enabling the coexistence feature */
345 coex_cmd.flags |= COEX_FLAGS_COEX_ENABLE_MSK;
346
347 /* enabling the priorities tables */
348 coex_cmd.flags |= COEX_FLAGS_STA_TABLE_VALID_MSK;
349 } else {
350 /* coexistence is disabled */
351 memset(&coex_cmd, 0, sizeof(coex_cmd));
352 }
353 return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
354 sizeof(coex_cmd), &coex_cmd);
355}
356
Wey-Yi Guyaeb4a2e2010-08-23 07:57:05 -0700357static const u8 iwlagn_bt_prio_tbl[BT_COEX_PRIO_TBL_EVT_MAX] = {
358 ((BT_COEX_PRIO_TBL_PRIO_BYPASS << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
359 (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
360 ((BT_COEX_PRIO_TBL_PRIO_BYPASS << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
361 (1 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
362 ((BT_COEX_PRIO_TBL_PRIO_LOW << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
363 (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
364 ((BT_COEX_PRIO_TBL_PRIO_LOW << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
365 (1 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
366 ((BT_COEX_PRIO_TBL_PRIO_HIGH << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
367 (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
368 ((BT_COEX_PRIO_TBL_PRIO_HIGH << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
369 (1 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
370 ((BT_COEX_PRIO_TBL_PRIO_BYPASS << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
371 (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
372 ((BT_COEX_PRIO_TBL_PRIO_COEX_OFF << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
373 (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
374 ((BT_COEX_PRIO_TBL_PRIO_COEX_ON << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
375 (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
376 0, 0, 0, 0, 0, 0, 0
377};
378
Wey-Yi Guyf7322f82010-08-23 15:24:49 -0700379void iwlagn_send_prio_tbl(struct iwl_priv *priv)
Wey-Yi Guyaeb4a2e2010-08-23 07:57:05 -0700380{
381 struct iwl_bt_coex_prio_table_cmd prio_tbl_cmd;
382
383 memcpy(prio_tbl_cmd.prio_tbl, iwlagn_bt_prio_tbl,
384 sizeof(iwlagn_bt_prio_tbl));
385 if (iwl_send_cmd_pdu(priv, REPLY_BT_COEX_PRIO_TABLE,
386 sizeof(prio_tbl_cmd), &prio_tbl_cmd))
387 IWL_ERR(priv, "failed to send BT prio tbl command\n");
388}
389
Wey-Yi Guyf7322f82010-08-23 15:24:49 -0700390void iwlagn_send_bt_env(struct iwl_priv *priv, u8 action, u8 type)
Wey-Yi Guyaeb4a2e2010-08-23 07:57:05 -0700391{
392 struct iwl_bt_coex_prot_env_cmd env_cmd;
393
394 env_cmd.action = action;
395 env_cmd.type = type;
396 if (iwl_send_cmd_pdu(priv, REPLY_BT_COEX_PROT_ENV,
397 sizeof(env_cmd), &env_cmd))
398 IWL_ERR(priv, "failed to send BT env command\n");
399}
400
401
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700402int iwlagn_alive_notify(struct iwl_priv *priv)
403{
Johannes Berg13bb9482010-08-23 10:46:33 +0200404 const s8 *queues;
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700405 u32 a;
406 unsigned long flags;
407 int i, chan;
408 u32 reg_val;
409
410 spin_lock_irqsave(&priv->lock, flags);
411
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700412 priv->scd_base_addr = iwl_read_prph(priv, IWLAGN_SCD_SRAM_BASE_ADDR);
413 a = priv->scd_base_addr + IWLAGN_SCD_CONTEXT_DATA_OFFSET;
414 for (; a < priv->scd_base_addr + IWLAGN_SCD_TX_STTS_BITMAP_OFFSET;
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700415 a += 4)
416 iwl_write_targ_mem(priv, a, 0);
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700417 for (; a < priv->scd_base_addr + IWLAGN_SCD_TRANSLATE_TBL_OFFSET;
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700418 a += 4)
419 iwl_write_targ_mem(priv, a, 0);
420 for (; a < priv->scd_base_addr +
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700421 IWLAGN_SCD_TRANSLATE_TBL_OFFSET_QUEUE(priv->hw_params.max_txq_num); a += 4)
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700422 iwl_write_targ_mem(priv, a, 0);
423
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700424 iwl_write_prph(priv, IWLAGN_SCD_DRAM_BASE_ADDR,
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700425 priv->scd_bc_tbls.dma >> 10);
426
427 /* Enable DMA channel */
428 for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
429 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
430 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
431 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
432
433 /* Update FH chicken bits */
434 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
435 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
436 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
437
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700438 iwl_write_prph(priv, IWLAGN_SCD_QUEUECHAIN_SEL,
Johannes Berg13bb9482010-08-23 10:46:33 +0200439 IWLAGN_SCD_QUEUECHAIN_SEL_ALL(priv));
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700440 iwl_write_prph(priv, IWLAGN_SCD_AGGR_SEL, 0);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700441
442 /* initiate the queues */
443 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700444 iwl_write_prph(priv, IWLAGN_SCD_QUEUE_RDPTR(i), 0);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700445 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
446 iwl_write_targ_mem(priv, priv->scd_base_addr +
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700447 IWLAGN_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700448 iwl_write_targ_mem(priv, priv->scd_base_addr +
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700449 IWLAGN_SCD_CONTEXT_QUEUE_OFFSET(i) +
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700450 sizeof(u32),
451 ((SCD_WIN_SIZE <<
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700452 IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
453 IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700454 ((SCD_FRAME_LIMIT <<
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700455 IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
456 IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700457 }
458
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700459 iwl_write_prph(priv, IWLAGN_SCD_INTERRUPT_MASK,
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700460 IWL_MASK(0, priv->hw_params.max_txq_num));
461
462 /* Activate all Tx DMA/FIFO channels */
463 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
464
Johannes Berg13bb9482010-08-23 10:46:33 +0200465 /* map queues to FIFOs */
466 if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
467 queues = iwlagn_ipan_queue_to_tx_fifo;
468 else
469 queues = iwlagn_default_queue_to_tx_fifo;
470
471 iwlagn_set_wr_ptrs(priv, priv->cmd_queue, 0);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700472
473 /* make sure all queue are not stopped */
474 memset(&priv->queue_stopped[0], 0, sizeof(priv->queue_stopped));
475 for (i = 0; i < 4; i++)
476 atomic_set(&priv->queue_stop_count[i], 0);
477
478 /* reset to 0 to enable all the queue first */
479 priv->txq_ctx_active_msk = 0;
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700480
Johannes Berg13bb9482010-08-23 10:46:33 +0200481 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) != 10);
482 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) != 10);
483
484 for (i = 0; i < 10; i++) {
485 int ac = queues[i];
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700486
487 iwl_txq_ctx_activate(priv, i);
488
489 if (ac == IWL_TX_FIFO_UNUSED)
490 continue;
491
492 iwlagn_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
493 }
494
495 spin_unlock_irqrestore(&priv->lock, flags);
496
Wey-Yi Guyf4012412010-04-27 14:10:00 -0700497 iwlagn_send_wimax_coex(priv);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700498
499 iwlagn_set_Xtal_calib(priv);
500 iwl_send_calib_results(priv);
501
502 return 0;
503}
Wey-Yi Guydb41dd22010-05-10 14:15:25 -0700504
505
506/**
507 * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
508 * using sample data 100 bytes apart. If these sample points are good,
509 * it's a pretty good bet that everything between them is good, too.
510 */
511static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
512{
513 u32 val;
514 int ret = 0;
515 u32 errcnt = 0;
516 u32 i;
517
518 IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
519
520 for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
521 /* read data comes through single port, auto-incr addr */
522 /* NOTE: Use the debugless read so we don't flood kernel log
523 * if IWL_DL_IO is set */
524 iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
525 i + IWLAGN_RTC_INST_LOWER_BOUND);
526 val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
527 if (val != le32_to_cpu(*image)) {
528 ret = -EIO;
529 errcnt++;
530 if (errcnt >= 3)
531 break;
532 }
533 }
534
535 return ret;
536}
537
538/**
539 * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
540 * looking at all data.
541 */
542static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
543 u32 len)
544{
545 u32 val;
546 u32 save_len = len;
547 int ret = 0;
548 u32 errcnt;
549
550 IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
551
552 iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
553 IWLAGN_RTC_INST_LOWER_BOUND);
554
555 errcnt = 0;
556 for (; len > 0; len -= sizeof(u32), image++) {
557 /* read data comes through single port, auto-incr addr */
558 /* NOTE: Use the debugless read so we don't flood kernel log
559 * if IWL_DL_IO is set */
560 val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
561 if (val != le32_to_cpu(*image)) {
562 IWL_ERR(priv, "uCode INST section is invalid at "
563 "offset 0x%x, is 0x%x, s/b 0x%x\n",
564 save_len - len, val, le32_to_cpu(*image));
565 ret = -EIO;
566 errcnt++;
567 if (errcnt >= 20)
568 break;
569 }
570 }
571
572 if (!errcnt)
573 IWL_DEBUG_INFO(priv,
574 "ucode image in INSTRUCTION memory is good\n");
575
576 return ret;
577}
578
579/**
580 * iwl_verify_ucode - determine which instruction image is in SRAM,
581 * and verify its contents
582 */
583int iwl_verify_ucode(struct iwl_priv *priv)
584{
585 __le32 *image;
586 u32 len;
587 int ret;
588
589 /* Try bootstrap */
590 image = (__le32 *)priv->ucode_boot.v_addr;
591 len = priv->ucode_boot.len;
592 ret = iwlcore_verify_inst_sparse(priv, image, len);
593 if (!ret) {
594 IWL_DEBUG_INFO(priv, "Bootstrap uCode is good in inst SRAM\n");
595 return 0;
596 }
597
598 /* Try initialize */
599 image = (__le32 *)priv->ucode_init.v_addr;
600 len = priv->ucode_init.len;
601 ret = iwlcore_verify_inst_sparse(priv, image, len);
602 if (!ret) {
603 IWL_DEBUG_INFO(priv, "Initialize uCode is good in inst SRAM\n");
604 return 0;
605 }
606
607 /* Try runtime/protocol */
608 image = (__le32 *)priv->ucode_code.v_addr;
609 len = priv->ucode_code.len;
610 ret = iwlcore_verify_inst_sparse(priv, image, len);
611 if (!ret) {
612 IWL_DEBUG_INFO(priv, "Runtime uCode is good in inst SRAM\n");
613 return 0;
614 }
615
616 IWL_ERR(priv, "NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
617
618 /* Since nothing seems to match, show first several data entries in
619 * instruction SRAM, so maybe visual inspection will give a clue.
620 * Selection of bootstrap image (vs. other images) is arbitrary. */
621 image = (__le32 *)priv->ucode_boot.v_addr;
622 len = priv->ucode_boot.len;
623 ret = iwl_verify_inst_full(priv, image, len);
624
625 return ret;
626}