Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1 | /* |
| 2 | * pata_optidma.c - Opti DMA PATA for new ATA layer |
| 3 | * (C) 2006 Red Hat Inc |
| 4 | * Alan Cox <alan@redhat.com> |
| 5 | * |
| 6 | * The Opti DMA controllers are related to the older PIO PCI controllers |
| 7 | * and indeed the VLB ones. The main differences are that the timing |
| 8 | * numbers are now based off PCI clocks not VLB and differ, and that |
| 9 | * MWDMA is supported. |
| 10 | * |
| 11 | * This driver should support Viper-N+, FireStar, FireStar Plus. |
| 12 | * |
| 13 | * These devices support virtual DMA for read (aka the CS5520). Later |
| 14 | * chips support UDMA33, but only if the rest of the board logic does, |
| 15 | * so you have to get this right. We don't support the virtual DMA |
| 16 | * but we do handle UDMA. |
| 17 | * |
| 18 | * Bits that are worth knowing |
| 19 | * Most control registers are shadowed into I/O registers |
| 20 | * 0x1F5 bit 0 tells you if the PCI/VLB clock is 33 or 25Mhz |
| 21 | * Virtual DMA registers *move* between rev 0x02 and rev 0x10 |
| 22 | * UDMA requires a 66MHz FSB |
| 23 | * |
| 24 | */ |
| 25 | |
| 26 | #include <linux/kernel.h> |
| 27 | #include <linux/module.h> |
| 28 | #include <linux/pci.h> |
| 29 | #include <linux/init.h> |
| 30 | #include <linux/blkdev.h> |
| 31 | #include <linux/delay.h> |
| 32 | #include <scsi/scsi_host.h> |
| 33 | #include <linux/libata.h> |
| 34 | |
| 35 | #define DRV_NAME "pata_optidma" |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 36 | #define DRV_VERSION "0.3.2" |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 37 | |
| 38 | enum { |
| 39 | READ_REG = 0, /* index of Read cycle timing register */ |
| 40 | WRITE_REG = 1, /* index of Write cycle timing register */ |
| 41 | CNTRL_REG = 3, /* index of Control register */ |
| 42 | STRAP_REG = 5, /* index of Strap register */ |
| 43 | MISC_REG = 6 /* index of Miscellaneous register */ |
| 44 | }; |
| 45 | |
| 46 | static int pci_clock; /* 0 = 33 1 = 25 */ |
| 47 | |
| 48 | /** |
| 49 | * optidma_pre_reset - probe begin |
| 50 | * @ap: ATA port |
Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 51 | * @deadline: deadline jiffies for the operation |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 52 | * |
| 53 | * Set up cable type and use generic probe init |
| 54 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 55 | |
Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 56 | static int optidma_pre_reset(struct ata_port *ap, unsigned long deadline) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 57 | { |
| 58 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 59 | static const struct pci_bits optidma_enable_bits = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 60 | 0x40, 1, 0x08, 0x00 |
| 61 | }; |
| 62 | |
Alan Cox | c961922 | 2006-09-26 17:53:38 +0100 | [diff] [blame] | 63 | if (ap->port_no && !pci_test_config_bits(pdev, &optidma_enable_bits)) |
| 64 | return -ENOENT; |
| 65 | |
Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 66 | return ata_std_prereset(ap, deadline); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 67 | } |
| 68 | |
| 69 | /** |
| 70 | * optidma_probe_reset - probe reset |
| 71 | * @ap: ATA port |
| 72 | * |
| 73 | * Perform the ATA probe and bus reset sequence plus specific handling |
| 74 | * for this hardware. The Opti needs little handling - we have no UDMA66 |
| 75 | * capability that needs cable detection. All we must do is check the port |
| 76 | * is enabled. |
| 77 | */ |
| 78 | |
| 79 | static void optidma_error_handler(struct ata_port *ap) |
| 80 | { |
| 81 | ata_bmdma_drive_eh(ap, optidma_pre_reset, ata_std_softreset, NULL, ata_std_postreset); |
| 82 | } |
| 83 | |
| 84 | /** |
| 85 | * optidma_unlock - unlock control registers |
| 86 | * @ap: ATA port |
| 87 | * |
| 88 | * Unlock the control register block for this adapter. Registers must not |
| 89 | * be unlocked in a situation where libata might look at them. |
| 90 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 91 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 92 | static void optidma_unlock(struct ata_port *ap) |
| 93 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 94 | void __iomem *regio = ap->ioaddr.cmd_addr; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 95 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 96 | /* These 3 unlock the control register access */ |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 97 | ioread16(regio + 1); |
| 98 | ioread16(regio + 1); |
| 99 | iowrite8(3, regio + 2); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 100 | } |
| 101 | |
| 102 | /** |
| 103 | * optidma_lock - issue temporary relock |
| 104 | * @ap: ATA port |
| 105 | * |
| 106 | * Re-lock the configuration register settings. |
| 107 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 108 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 109 | static void optidma_lock(struct ata_port *ap) |
| 110 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 111 | void __iomem *regio = ap->ioaddr.cmd_addr; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 112 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 113 | /* Relock */ |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 114 | iowrite8(0x83, regio + 2); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 115 | } |
| 116 | |
| 117 | /** |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 118 | * optidma_mode_setup - set mode data |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 119 | * @ap: ATA interface |
| 120 | * @adev: ATA device |
| 121 | * @mode: Mode to set |
| 122 | * |
| 123 | * Called to do the DMA or PIO mode setup. Timing numbers are all |
| 124 | * pre computed to keep the code clean. There are two tables depending |
| 125 | * on the hardware clock speed. |
| 126 | * |
| 127 | * WARNING: While we do this the IDE registers vanish. If we take an |
| 128 | * IRQ here we depend on the host set locking to avoid catastrophe. |
| 129 | */ |
| 130 | |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 131 | static void optidma_mode_setup(struct ata_port *ap, struct ata_device *adev, u8 mode) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 132 | { |
| 133 | struct ata_device *pair = ata_dev_pair(adev); |
| 134 | int pio = adev->pio_mode - XFER_PIO_0; |
| 135 | int dma = adev->dma_mode - XFER_MW_DMA_0; |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 136 | void __iomem *regio = ap->ioaddr.cmd_addr; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 137 | u8 addr; |
| 138 | |
| 139 | /* Address table precomputed with a DCLK of 2 */ |
| 140 | static const u8 addr_timing[2][5] = { |
| 141 | { 0x30, 0x20, 0x20, 0x10, 0x10 }, |
| 142 | { 0x20, 0x20, 0x10, 0x10, 0x10 } |
| 143 | }; |
| 144 | static const u8 data_rec_timing[2][5] = { |
| 145 | { 0x59, 0x46, 0x30, 0x20, 0x20 }, |
| 146 | { 0x46, 0x32, 0x20, 0x20, 0x10 } |
| 147 | }; |
| 148 | static const u8 dma_data_rec_timing[2][3] = { |
| 149 | { 0x76, 0x20, 0x20 }, |
| 150 | { 0x54, 0x20, 0x10 } |
| 151 | }; |
| 152 | |
| 153 | /* Switch from IDE to control mode */ |
| 154 | optidma_unlock(ap); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 155 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 156 | |
| 157 | /* |
| 158 | * As with many controllers the address setup time is shared |
| 159 | * and must suit both devices if present. FIXME: Check if we |
| 160 | * need to look at slowest of PIO/DMA mode of either device |
| 161 | */ |
| 162 | |
| 163 | if (mode >= XFER_MW_DMA_0) |
| 164 | addr = 0; |
| 165 | else |
| 166 | addr = addr_timing[pci_clock][pio]; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 167 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 168 | if (pair) { |
| 169 | u8 pair_addr; |
| 170 | /* Hardware constraint */ |
| 171 | if (pair->dma_mode) |
| 172 | pair_addr = 0; |
| 173 | else |
| 174 | pair_addr = addr_timing[pci_clock][pair->pio_mode - XFER_PIO_0]; |
| 175 | if (pair_addr > addr) |
| 176 | addr = pair_addr; |
| 177 | } |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 178 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 179 | /* Commence primary programming sequence */ |
| 180 | /* First we load the device number into the timing select */ |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 181 | iowrite8(adev->devno, regio + MISC_REG); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 182 | /* Now we load the data timings into read data/write data */ |
| 183 | if (mode < XFER_MW_DMA_0) { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 184 | iowrite8(data_rec_timing[pci_clock][pio], regio + READ_REG); |
| 185 | iowrite8(data_rec_timing[pci_clock][pio], regio + WRITE_REG); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 186 | } else if (mode < XFER_UDMA_0) { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 187 | iowrite8(dma_data_rec_timing[pci_clock][dma], regio + READ_REG); |
| 188 | iowrite8(dma_data_rec_timing[pci_clock][dma], regio + WRITE_REG); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 189 | } |
| 190 | /* Finally we load the address setup into the misc register */ |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 191 | iowrite8(addr | adev->devno, regio + MISC_REG); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 192 | |
| 193 | /* Programming sequence complete, timing 0 dev 0, timing 1 dev 1 */ |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 194 | iowrite8(0x85, regio + CNTRL_REG); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 195 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 196 | /* Switch back to IDE mode */ |
| 197 | optidma_lock(ap); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 198 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 199 | /* Note: at this point our programming is incomplete. We are |
| 200 | not supposed to program PCI 0x43 "things we hacked onto the chip" |
| 201 | until we've done both sets of PIO/DMA timings */ |
| 202 | } |
| 203 | |
| 204 | /** |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 205 | * optiplus_mode_setup - DMA setup for Firestar Plus |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 206 | * @ap: ATA port |
| 207 | * @adev: device |
| 208 | * @mode: desired mode |
| 209 | * |
| 210 | * The Firestar plus has additional UDMA functionality for UDMA0-2 and |
| 211 | * requires we do some additional work. Because the base work we must do |
| 212 | * is mostly shared we wrap the Firestar setup functionality in this |
| 213 | * one |
| 214 | */ |
| 215 | |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 216 | static void optiplus_mode_setup(struct ata_port *ap, struct ata_device *adev, u8 mode) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 217 | { |
| 218 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 219 | u8 udcfg; |
| 220 | u8 udslave; |
| 221 | int dev2 = 2 * adev->devno; |
| 222 | int unit = 2 * ap->port_no + adev->devno; |
| 223 | int udma = mode - XFER_UDMA_0; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 224 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 225 | pci_read_config_byte(pdev, 0x44, &udcfg); |
| 226 | if (mode <= XFER_UDMA_0) { |
| 227 | udcfg &= ~(1 << unit); |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 228 | optidma_mode_setup(ap, adev, adev->dma_mode); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 229 | } else { |
| 230 | udcfg |= (1 << unit); |
| 231 | if (ap->port_no) { |
| 232 | pci_read_config_byte(pdev, 0x45, &udslave); |
| 233 | udslave &= ~(0x03 << dev2); |
| 234 | udslave |= (udma << dev2); |
| 235 | pci_write_config_byte(pdev, 0x45, udslave); |
| 236 | } else { |
| 237 | udcfg &= ~(0x30 << dev2); |
| 238 | udcfg |= (udma << dev2); |
| 239 | } |
| 240 | } |
| 241 | pci_write_config_byte(pdev, 0x44, udcfg); |
| 242 | } |
| 243 | |
| 244 | /** |
| 245 | * optidma_set_pio_mode - PIO setup callback |
| 246 | * @ap: ATA port |
| 247 | * @adev: Device |
| 248 | * |
| 249 | * The libata core provides separate functions for handling PIO and |
| 250 | * DMA programming. The architecture of the Firestar makes it easier |
| 251 | * for us to have a common function so we provide wrappers |
| 252 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 253 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 254 | static void optidma_set_pio_mode(struct ata_port *ap, struct ata_device *adev) |
| 255 | { |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 256 | optidma_mode_setup(ap, adev, adev->pio_mode); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 257 | } |
| 258 | |
| 259 | /** |
| 260 | * optidma_set_dma_mode - DMA setup callback |
| 261 | * @ap: ATA port |
| 262 | * @adev: Device |
| 263 | * |
| 264 | * The libata core provides separate functions for handling PIO and |
| 265 | * DMA programming. The architecture of the Firestar makes it easier |
| 266 | * for us to have a common function so we provide wrappers |
| 267 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 268 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 269 | static void optidma_set_dma_mode(struct ata_port *ap, struct ata_device *adev) |
| 270 | { |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 271 | optidma_mode_setup(ap, adev, adev->dma_mode); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 272 | } |
| 273 | |
| 274 | /** |
| 275 | * optiplus_set_pio_mode - PIO setup callback |
| 276 | * @ap: ATA port |
| 277 | * @adev: Device |
| 278 | * |
| 279 | * The libata core provides separate functions for handling PIO and |
| 280 | * DMA programming. The architecture of the Firestar makes it easier |
| 281 | * for us to have a common function so we provide wrappers |
| 282 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 283 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 284 | static void optiplus_set_pio_mode(struct ata_port *ap, struct ata_device *adev) |
| 285 | { |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 286 | optiplus_mode_setup(ap, adev, adev->pio_mode); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 287 | } |
| 288 | |
| 289 | /** |
| 290 | * optiplus_set_dma_mode - DMA setup callback |
| 291 | * @ap: ATA port |
| 292 | * @adev: Device |
| 293 | * |
| 294 | * The libata core provides separate functions for handling PIO and |
| 295 | * DMA programming. The architecture of the Firestar makes it easier |
| 296 | * for us to have a common function so we provide wrappers |
| 297 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 298 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 299 | static void optiplus_set_dma_mode(struct ata_port *ap, struct ata_device *adev) |
| 300 | { |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 301 | optiplus_mode_setup(ap, adev, adev->dma_mode); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 302 | } |
| 303 | |
| 304 | /** |
| 305 | * optidma_make_bits - PCI setup helper |
| 306 | * @adev: ATA device |
| 307 | * |
| 308 | * Turn the ATA device setup into PCI configuration bits |
| 309 | * for register 0x43 and return the two bits needed. |
| 310 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 311 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 312 | static u8 optidma_make_bits43(struct ata_device *adev) |
| 313 | { |
| 314 | static const u8 bits43[5] = { |
| 315 | 0, 0, 0, 1, 2 |
| 316 | }; |
| 317 | if (!ata_dev_enabled(adev)) |
| 318 | return 0; |
| 319 | if (adev->dma_mode) |
| 320 | return adev->dma_mode - XFER_MW_DMA_0; |
| 321 | return bits43[adev->pio_mode - XFER_PIO_0]; |
| 322 | } |
| 323 | |
| 324 | /** |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 325 | * optidma_set_mode - mode setup |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 326 | * @ap: port to set up |
| 327 | * |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 328 | * Use the standard setup to tune the chipset and then finalise the |
| 329 | * configuration by writing the nibble of extra bits of data into |
| 330 | * the chip. |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 331 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 332 | |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 333 | static int optidma_set_mode(struct ata_port *ap, struct ata_device **r_failed) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 334 | { |
| 335 | u8 r; |
| 336 | int nybble = 4 * ap->port_no; |
| 337 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 338 | int rc = ata_do_set_mode(ap, r_failed); |
| 339 | if (rc == 0) { |
| 340 | pci_read_config_byte(pdev, 0x43, &r); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 341 | |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 342 | r &= (0x0F << nybble); |
| 343 | r |= (optidma_make_bits43(&ap->device[0]) + |
| 344 | (optidma_make_bits43(&ap->device[0]) << 2)) << nybble; |
| 345 | pci_write_config_byte(pdev, 0x43, r); |
| 346 | } |
| 347 | return rc; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 348 | } |
| 349 | |
| 350 | static struct scsi_host_template optidma_sht = { |
| 351 | .module = THIS_MODULE, |
| 352 | .name = DRV_NAME, |
| 353 | .ioctl = ata_scsi_ioctl, |
| 354 | .queuecommand = ata_scsi_queuecmd, |
| 355 | .can_queue = ATA_DEF_QUEUE, |
| 356 | .this_id = ATA_SHT_THIS_ID, |
| 357 | .sg_tablesize = LIBATA_MAX_PRD, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 358 | .cmd_per_lun = ATA_SHT_CMD_PER_LUN, |
| 359 | .emulated = ATA_SHT_EMULATED, |
| 360 | .use_clustering = ATA_SHT_USE_CLUSTERING, |
| 361 | .proc_name = DRV_NAME, |
| 362 | .dma_boundary = ATA_DMA_BOUNDARY, |
| 363 | .slave_configure = ata_scsi_slave_config, |
Tejun Heo | afdfe89 | 2006-11-29 11:26:47 +0900 | [diff] [blame] | 364 | .slave_destroy = ata_scsi_slave_destroy, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 365 | .bios_param = ata_std_bios_param, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 366 | #ifdef CONFIG_PM |
Alan | 30ced0f | 2006-11-22 16:57:36 +0000 | [diff] [blame] | 367 | .resume = ata_scsi_device_resume, |
| 368 | .suspend = ata_scsi_device_suspend, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 369 | #endif |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 370 | }; |
| 371 | |
| 372 | static struct ata_port_operations optidma_port_ops = { |
| 373 | .port_disable = ata_port_disable, |
| 374 | .set_piomode = optidma_set_pio_mode, |
| 375 | .set_dmamode = optidma_set_dma_mode, |
| 376 | |
| 377 | .tf_load = ata_tf_load, |
| 378 | .tf_read = ata_tf_read, |
| 379 | .check_status = ata_check_status, |
| 380 | .exec_command = ata_exec_command, |
| 381 | .dev_select = ata_std_dev_select, |
| 382 | |
| 383 | .freeze = ata_bmdma_freeze, |
| 384 | .thaw = ata_bmdma_thaw, |
| 385 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
| 386 | .error_handler = optidma_error_handler, |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 387 | .set_mode = optidma_set_mode, |
| 388 | .cable_detect = ata_cable_40wire, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 389 | |
| 390 | .bmdma_setup = ata_bmdma_setup, |
| 391 | .bmdma_start = ata_bmdma_start, |
| 392 | .bmdma_stop = ata_bmdma_stop, |
| 393 | .bmdma_status = ata_bmdma_status, |
| 394 | |
| 395 | .qc_prep = ata_qc_prep, |
| 396 | .qc_issue = ata_qc_issue_prot, |
Jeff Garzik | bda3028 | 2006-09-27 05:41:13 -0400 | [diff] [blame] | 397 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 398 | .data_xfer = ata_data_xfer, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 399 | |
| 400 | .irq_handler = ata_interrupt, |
| 401 | .irq_clear = ata_bmdma_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 402 | .irq_on = ata_irq_on, |
| 403 | .irq_ack = ata_irq_ack, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 404 | |
| 405 | .port_start = ata_port_start, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 406 | }; |
| 407 | |
| 408 | static struct ata_port_operations optiplus_port_ops = { |
| 409 | .port_disable = ata_port_disable, |
| 410 | .set_piomode = optiplus_set_pio_mode, |
| 411 | .set_dmamode = optiplus_set_dma_mode, |
| 412 | |
| 413 | .tf_load = ata_tf_load, |
| 414 | .tf_read = ata_tf_read, |
| 415 | .check_status = ata_check_status, |
| 416 | .exec_command = ata_exec_command, |
| 417 | .dev_select = ata_std_dev_select, |
| 418 | |
| 419 | .freeze = ata_bmdma_freeze, |
| 420 | .thaw = ata_bmdma_thaw, |
| 421 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
| 422 | .error_handler = optidma_error_handler, |
Alan Cox | 5c25bf0 | 2007-03-26 21:43:43 -0800 | [diff] [blame] | 423 | .set_mode = optidma_set_mode, |
| 424 | .cable_detect = ata_cable_40wire, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 425 | |
| 426 | .bmdma_setup = ata_bmdma_setup, |
| 427 | .bmdma_start = ata_bmdma_start, |
| 428 | .bmdma_stop = ata_bmdma_stop, |
| 429 | .bmdma_status = ata_bmdma_status, |
| 430 | |
| 431 | .qc_prep = ata_qc_prep, |
| 432 | .qc_issue = ata_qc_issue_prot, |
Jeff Garzik | bda3028 | 2006-09-27 05:41:13 -0400 | [diff] [blame] | 433 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 434 | .data_xfer = ata_data_xfer, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 435 | |
| 436 | .irq_handler = ata_interrupt, |
| 437 | .irq_clear = ata_bmdma_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 438 | .irq_on = ata_irq_on, |
| 439 | .irq_ack = ata_irq_ack, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 440 | |
| 441 | .port_start = ata_port_start, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 442 | }; |
| 443 | |
| 444 | /** |
| 445 | * optiplus_with_udma - Look for UDMA capable setup |
| 446 | * @pdev; ATA controller |
| 447 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 448 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 449 | static int optiplus_with_udma(struct pci_dev *pdev) |
| 450 | { |
| 451 | u8 r; |
| 452 | int ret = 0; |
| 453 | int ioport = 0x22; |
| 454 | struct pci_dev *dev1; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 455 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 456 | /* Find function 1 */ |
| 457 | dev1 = pci_get_device(0x1045, 0xC701, NULL); |
| 458 | if(dev1 == NULL) |
| 459 | return 0; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 460 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 461 | /* Rev must be >= 0x10 */ |
| 462 | pci_read_config_byte(dev1, 0x08, &r); |
| 463 | if (r < 0x10) |
| 464 | goto done_nomsg; |
| 465 | /* Read the chipset system configuration to check our mode */ |
| 466 | pci_read_config_byte(dev1, 0x5F, &r); |
| 467 | ioport |= (r << 8); |
| 468 | outb(0x10, ioport); |
| 469 | /* Must be 66Mhz sync */ |
| 470 | if ((inb(ioport + 2) & 1) == 0) |
| 471 | goto done; |
| 472 | |
| 473 | /* Check the ATA arbitration/timing is suitable */ |
| 474 | pci_read_config_byte(pdev, 0x42, &r); |
| 475 | if ((r & 0x36) != 0x36) |
| 476 | goto done; |
| 477 | pci_read_config_byte(dev1, 0x52, &r); |
| 478 | if (r & 0x80) /* IDEDIR disabled */ |
| 479 | ret = 1; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 480 | done: |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 481 | printk(KERN_WARNING "UDMA not supported in this configuration.\n"); |
| 482 | done_nomsg: /* Wrong chip revision */ |
| 483 | pci_dev_put(dev1); |
| 484 | return ret; |
| 485 | } |
| 486 | |
| 487 | static int optidma_init_one(struct pci_dev *dev, const struct pci_device_id *id) |
| 488 | { |
| 489 | static struct ata_port_info info_82c700 = { |
| 490 | .sht = &optidma_sht, |
| 491 | .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST, |
| 492 | .pio_mask = 0x1f, |
| 493 | .mwdma_mask = 0x07, |
| 494 | .port_ops = &optidma_port_ops |
| 495 | }; |
| 496 | static struct ata_port_info info_82c700_udma = { |
| 497 | .sht = &optidma_sht, |
| 498 | .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST, |
| 499 | .pio_mask = 0x1f, |
| 500 | .mwdma_mask = 0x07, |
| 501 | .udma_mask = 0x07, |
| 502 | .port_ops = &optiplus_port_ops |
| 503 | }; |
| 504 | static struct ata_port_info *port_info[2]; |
| 505 | struct ata_port_info *info = &info_82c700; |
| 506 | static int printed_version; |
| 507 | |
| 508 | if (!printed_version++) |
| 509 | dev_printk(KERN_DEBUG, &dev->dev, "version " DRV_VERSION "\n"); |
| 510 | |
| 511 | /* Fixed location chipset magic */ |
| 512 | inw(0x1F1); |
| 513 | inw(0x1F1); |
| 514 | pci_clock = inb(0x1F5) & 1; /* 0 = 33Mhz, 1 = 25Mhz */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 515 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 516 | if (optiplus_with_udma(dev)) |
| 517 | info = &info_82c700_udma; |
| 518 | |
| 519 | port_info[0] = port_info[1] = info; |
| 520 | return ata_pci_init_one(dev, port_info, 2); |
| 521 | } |
| 522 | |
| 523 | static const struct pci_device_id optidma[] = { |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 524 | { PCI_VDEVICE(OPTI, 0xD568), }, /* Opti 82C700 */ |
| 525 | |
| 526 | { }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 527 | }; |
| 528 | |
| 529 | static struct pci_driver optidma_pci_driver = { |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 530 | .name = DRV_NAME, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 531 | .id_table = optidma, |
| 532 | .probe = optidma_init_one, |
Alan | 30ced0f | 2006-11-22 16:57:36 +0000 | [diff] [blame] | 533 | .remove = ata_pci_remove_one, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 534 | #ifdef CONFIG_PM |
Alan | 30ced0f | 2006-11-22 16:57:36 +0000 | [diff] [blame] | 535 | .suspend = ata_pci_device_suspend, |
| 536 | .resume = ata_pci_device_resume, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 537 | #endif |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 538 | }; |
| 539 | |
| 540 | static int __init optidma_init(void) |
| 541 | { |
| 542 | return pci_register_driver(&optidma_pci_driver); |
| 543 | } |
| 544 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 545 | static void __exit optidma_exit(void) |
| 546 | { |
| 547 | pci_unregister_driver(&optidma_pci_driver); |
| 548 | } |
| 549 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 550 | MODULE_AUTHOR("Alan Cox"); |
| 551 | MODULE_DESCRIPTION("low-level driver for Opti Firestar/Firestar Plus"); |
| 552 | MODULE_LICENSE("GPL"); |
| 553 | MODULE_DEVICE_TABLE(pci, optidma); |
| 554 | MODULE_VERSION(DRV_VERSION); |
| 555 | |
| 556 | module_init(optidma_init); |
| 557 | module_exit(optidma_exit); |