blob: 4305cd55d0acf6976c54f17e93e860031e74abfe [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include "drmP.h"
27#include "radeon_drm.h"
28#include "radeon.h"
29
30#include "atom.h"
31#include "atom-bits.h"
32
33/* from radeon_encoder.c */
34extern uint32_t
35radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device,
36 uint8_t dac);
37extern void radeon_link_encoder_connector(struct drm_device *dev);
38extern void
39radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id,
40 uint32_t supported_device);
41
42/* from radeon_connector.c */
43extern void
44radeon_add_atom_connector(struct drm_device *dev,
45 uint32_t connector_id,
46 uint32_t supported_device,
47 int connector_type,
48 struct radeon_i2c_bus_rec *i2c_bus,
Alex Deucherb75fad02009-11-05 13:16:01 -050049 bool linkb, uint32_t igp_lane_info,
Alex Deuchereed45b32009-12-04 14:45:27 -050050 uint16_t connector_object_id,
51 struct radeon_hpd *hpd);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020052
53/* from radeon_legacy_encoder.c */
54extern void
55radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_id,
56 uint32_t supported_device);
57
58union atom_supported_devices {
59 struct _ATOM_SUPPORTED_DEVICES_INFO info;
60 struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
61 struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
62};
63
Alex Deuchereed45b32009-12-04 14:45:27 -050064static inline struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
65 uint8_t id)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020066{
Jerome Glisse771fe6b2009-06-05 14:42:42 +020067 struct atom_context *ctx = rdev->mode_info.atom_context;
Alex Deucher6a93cb22009-11-23 17:39:28 -050068 ATOM_GPIO_I2C_ASSIGMENT *gpio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020069 struct radeon_i2c_bus_rec i2c;
70 int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
71 struct _ATOM_GPIO_I2C_INFO *i2c_info;
Alex Deucher95beb692010-04-01 19:08:47 +000072 uint16_t data_offset, size;
73 int i, num_indices;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074
75 memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
76 i2c.valid = false;
77
Alex Deucher95beb692010-04-01 19:08:47 +000078 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
Alex Deuchera084e6e2010-03-18 01:04:01 -040079 i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020080
Alex Deucher95beb692010-04-01 19:08:47 +000081 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
82 sizeof(ATOM_GPIO_I2C_ASSIGMENT);
83
84 for (i = 0; i < num_indices; i++) {
Alex Deuchera084e6e2010-03-18 01:04:01 -040085 gpio = &i2c_info->asGPIO_Info[i];
Jerome Glisse771fe6b2009-06-05 14:42:42 +020086
Alex Deuchera084e6e2010-03-18 01:04:01 -040087 if (gpio->sucI2cId.ucAccess == id) {
88 i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
89 i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
90 i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
91 i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
92 i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
93 i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
94 i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
95 i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
96 i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
97 i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
98 i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
99 i2c.en_data_mask = (1 << gpio->ucDataEnShift);
100 i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
101 i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
102 i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
103 i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104
Alex Deuchera084e6e2010-03-18 01:04:01 -0400105 if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
106 i2c.hw_capable = true;
107 else
108 i2c.hw_capable = false;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500109
Alex Deuchera084e6e2010-03-18 01:04:01 -0400110 if (gpio->sucI2cId.ucAccess == 0xa0)
111 i2c.mm_i2c = true;
112 else
113 i2c.mm_i2c = false;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500114
Alex Deuchera084e6e2010-03-18 01:04:01 -0400115 i2c.i2c_id = gpio->sucI2cId.ucAccess;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500116
Alex Deuchera084e6e2010-03-18 01:04:01 -0400117 i2c.valid = true;
118 break;
119 }
Alex Deucherd3f420d2009-12-08 14:30:49 -0500120 }
121 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200122
123 return i2c;
124}
125
Alex Deuchereed45b32009-12-04 14:45:27 -0500126static inline struct radeon_gpio_rec radeon_lookup_gpio(struct radeon_device *rdev,
127 u8 id)
128{
129 struct atom_context *ctx = rdev->mode_info.atom_context;
130 struct radeon_gpio_rec gpio;
131 int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
132 struct _ATOM_GPIO_PIN_LUT *gpio_info;
133 ATOM_GPIO_PIN_ASSIGNMENT *pin;
134 u16 data_offset, size;
135 int i, num_indices;
136
137 memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
138 gpio.valid = false;
139
Alex Deuchera084e6e2010-03-18 01:04:01 -0400140 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
141 gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
Alex Deuchereed45b32009-12-04 14:45:27 -0500142
Alex Deuchera084e6e2010-03-18 01:04:01 -0400143 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
144 sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
Alex Deuchereed45b32009-12-04 14:45:27 -0500145
Alex Deuchera084e6e2010-03-18 01:04:01 -0400146 for (i = 0; i < num_indices; i++) {
147 pin = &gpio_info->asGPIO_Pin[i];
148 if (id == pin->ucGPIO_ID) {
149 gpio.id = pin->ucGPIO_ID;
150 gpio.reg = pin->usGpioPin_AIndex * 4;
151 gpio.mask = (1 << pin->ucGpioPinBitShift);
152 gpio.valid = true;
153 break;
154 }
Alex Deuchereed45b32009-12-04 14:45:27 -0500155 }
156 }
157
158 return gpio;
159}
160
161static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
162 struct radeon_gpio_rec *gpio)
163{
164 struct radeon_hpd hpd;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500165 u32 reg;
166
167 if (ASIC_IS_DCE4(rdev))
168 reg = EVERGREEN_DC_GPIO_HPD_A;
169 else
170 reg = AVIVO_DC_GPIO_HPD_A;
171
Alex Deuchereed45b32009-12-04 14:45:27 -0500172 hpd.gpio = *gpio;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500173 if (gpio->reg == reg) {
Alex Deuchereed45b32009-12-04 14:45:27 -0500174 switch(gpio->mask) {
175 case (1 << 0):
176 hpd.hpd = RADEON_HPD_1;
177 break;
178 case (1 << 8):
179 hpd.hpd = RADEON_HPD_2;
180 break;
181 case (1 << 16):
182 hpd.hpd = RADEON_HPD_3;
183 break;
184 case (1 << 24):
185 hpd.hpd = RADEON_HPD_4;
186 break;
187 case (1 << 26):
188 hpd.hpd = RADEON_HPD_5;
189 break;
190 case (1 << 28):
191 hpd.hpd = RADEON_HPD_6;
192 break;
193 default:
194 hpd.hpd = RADEON_HPD_NONE;
195 break;
196 }
197 } else
198 hpd.hpd = RADEON_HPD_NONE;
199 return hpd;
200}
201
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202static bool radeon_atom_apply_quirks(struct drm_device *dev,
203 uint32_t supported_device,
204 int *connector_type,
Alex Deucher848577e2009-07-08 16:15:30 -0400205 struct radeon_i2c_bus_rec *i2c_bus,
Alex Deuchereed45b32009-12-04 14:45:27 -0500206 uint16_t *line_mux,
207 struct radeon_hpd *hpd)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200208{
209
210 /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
211 if ((dev->pdev->device == 0x791e) &&
212 (dev->pdev->subsystem_vendor == 0x1043) &&
213 (dev->pdev->subsystem_device == 0x826d)) {
214 if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
215 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
216 *connector_type = DRM_MODE_CONNECTOR_DVID;
217 }
218
Alex Deucherc86a9032010-02-18 14:14:58 -0500219 /* Asrock RS600 board lists the DVI port as HDMI */
220 if ((dev->pdev->device == 0x7941) &&
221 (dev->pdev->subsystem_vendor == 0x1849) &&
222 (dev->pdev->subsystem_device == 0x7941)) {
223 if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
224 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
225 *connector_type = DRM_MODE_CONNECTOR_DVID;
226 }
227
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200228 /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
229 if ((dev->pdev->device == 0x7941) &&
230 (dev->pdev->subsystem_vendor == 0x147b) &&
231 (dev->pdev->subsystem_device == 0x2412)) {
232 if (*connector_type == DRM_MODE_CONNECTOR_DVII)
233 return false;
234 }
235
236 /* Falcon NW laptop lists vga ddc line for LVDS */
237 if ((dev->pdev->device == 0x5653) &&
238 (dev->pdev->subsystem_vendor == 0x1462) &&
239 (dev->pdev->subsystem_device == 0x0291)) {
Alex Deucher848577e2009-07-08 16:15:30 -0400240 if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200241 i2c_bus->valid = false;
Alex Deucher848577e2009-07-08 16:15:30 -0400242 *line_mux = 53;
243 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200244 }
245
Alex Deucher4e3f9b72009-12-01 14:49:50 -0500246 /* HIS X1300 is DVI+VGA, not DVI+DVI */
247 if ((dev->pdev->device == 0x7146) &&
248 (dev->pdev->subsystem_vendor == 0x17af) &&
249 (dev->pdev->subsystem_device == 0x2058)) {
250 if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
251 return false;
252 }
253
Dave Airlieaa1a7502009-12-04 11:51:34 +1000254 /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
255 if ((dev->pdev->device == 0x7142) &&
256 (dev->pdev->subsystem_vendor == 0x1458) &&
257 (dev->pdev->subsystem_device == 0x2134)) {
258 if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
259 return false;
260 }
261
262
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263 /* Funky macbooks */
264 if ((dev->pdev->device == 0x71C5) &&
265 (dev->pdev->subsystem_vendor == 0x106b) &&
266 (dev->pdev->subsystem_device == 0x0080)) {
267 if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
268 (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
269 return false;
Alex Deuchere1e8a5d2010-03-26 17:14:37 -0400270 if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
271 *line_mux = 0x90;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272 }
273
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200274 /* ASUS HD 3600 XT board lists the DVI port as HDMI */
275 if ((dev->pdev->device == 0x9598) &&
276 (dev->pdev->subsystem_vendor == 0x1043) &&
277 (dev->pdev->subsystem_device == 0x01da)) {
Alex Deucher705af9c2009-09-10 16:31:13 -0400278 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
Alex Deucherd42571e2009-09-11 15:27:14 -0400279 *connector_type = DRM_MODE_CONNECTOR_DVII;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200280 }
281 }
282
Alex Deucher705af9c2009-09-10 16:31:13 -0400283 /* ASUS HD 3450 board lists the DVI port as HDMI */
284 if ((dev->pdev->device == 0x95C5) &&
285 (dev->pdev->subsystem_vendor == 0x1043) &&
286 (dev->pdev->subsystem_device == 0x01e2)) {
287 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
Alex Deucherd42571e2009-09-11 15:27:14 -0400288 *connector_type = DRM_MODE_CONNECTOR_DVII;
Alex Deucher705af9c2009-09-10 16:31:13 -0400289 }
290 }
291
292 /* some BIOSes seem to report DAC on HDMI - usually this is a board with
293 * HDMI + VGA reporting as HDMI
294 */
295 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
296 if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
297 *connector_type = DRM_MODE_CONNECTOR_VGA;
298 *line_mux = 0;
299 }
300 }
301
Alex Deucher3e5f8ff2009-11-17 17:12:10 -0500302 /* Acer laptop reports DVI-D as DVI-I */
303 if ((dev->pdev->device == 0x95c4) &&
304 (dev->pdev->subsystem_vendor == 0x1025) &&
305 (dev->pdev->subsystem_device == 0x013c)) {
306 if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
307 (supported_device == ATOM_DEVICE_DFP1_SUPPORT))
308 *connector_type = DRM_MODE_CONNECTOR_DVID;
309 }
310
Dave Airlieefa84502010-02-09 09:06:00 +1000311 /* XFX Pine Group device rv730 reports no VGA DDC lines
312 * even though they are wired up to record 0x93
313 */
314 if ((dev->pdev->device == 0x9498) &&
315 (dev->pdev->subsystem_vendor == 0x1682) &&
316 (dev->pdev->subsystem_device == 0x2452)) {
317 struct radeon_device *rdev = dev->dev_private;
318 *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
319 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320 return true;
321}
322
323const int supported_devices_connector_convert[] = {
324 DRM_MODE_CONNECTOR_Unknown,
325 DRM_MODE_CONNECTOR_VGA,
326 DRM_MODE_CONNECTOR_DVII,
327 DRM_MODE_CONNECTOR_DVID,
328 DRM_MODE_CONNECTOR_DVIA,
329 DRM_MODE_CONNECTOR_SVIDEO,
330 DRM_MODE_CONNECTOR_Composite,
331 DRM_MODE_CONNECTOR_LVDS,
332 DRM_MODE_CONNECTOR_Unknown,
333 DRM_MODE_CONNECTOR_Unknown,
334 DRM_MODE_CONNECTOR_HDMIA,
335 DRM_MODE_CONNECTOR_HDMIB,
336 DRM_MODE_CONNECTOR_Unknown,
337 DRM_MODE_CONNECTOR_Unknown,
338 DRM_MODE_CONNECTOR_9PinDIN,
339 DRM_MODE_CONNECTOR_DisplayPort
340};
341
Alex Deucherb75fad02009-11-05 13:16:01 -0500342const uint16_t supported_devices_connector_object_id_convert[] = {
343 CONNECTOR_OBJECT_ID_NONE,
344 CONNECTOR_OBJECT_ID_VGA,
345 CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
346 CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
347 CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
348 CONNECTOR_OBJECT_ID_COMPOSITE,
349 CONNECTOR_OBJECT_ID_SVIDEO,
350 CONNECTOR_OBJECT_ID_LVDS,
351 CONNECTOR_OBJECT_ID_9PIN_DIN,
352 CONNECTOR_OBJECT_ID_9PIN_DIN,
353 CONNECTOR_OBJECT_ID_DISPLAYPORT,
354 CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
355 CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
356 CONNECTOR_OBJECT_ID_SVIDEO
357};
358
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359const int object_connector_convert[] = {
360 DRM_MODE_CONNECTOR_Unknown,
361 DRM_MODE_CONNECTOR_DVII,
362 DRM_MODE_CONNECTOR_DVII,
363 DRM_MODE_CONNECTOR_DVID,
364 DRM_MODE_CONNECTOR_DVID,
365 DRM_MODE_CONNECTOR_VGA,
366 DRM_MODE_CONNECTOR_Composite,
367 DRM_MODE_CONNECTOR_SVIDEO,
368 DRM_MODE_CONNECTOR_Unknown,
Alex Deucher705af9c2009-09-10 16:31:13 -0400369 DRM_MODE_CONNECTOR_Unknown,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200370 DRM_MODE_CONNECTOR_9PinDIN,
371 DRM_MODE_CONNECTOR_Unknown,
372 DRM_MODE_CONNECTOR_HDMIA,
373 DRM_MODE_CONNECTOR_HDMIB,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200374 DRM_MODE_CONNECTOR_LVDS,
375 DRM_MODE_CONNECTOR_9PinDIN,
376 DRM_MODE_CONNECTOR_Unknown,
377 DRM_MODE_CONNECTOR_Unknown,
378 DRM_MODE_CONNECTOR_Unknown,
Alex Deucher196c58d2010-01-07 14:22:32 -0500379 DRM_MODE_CONNECTOR_DisplayPort,
380 DRM_MODE_CONNECTOR_eDP,
381 DRM_MODE_CONNECTOR_Unknown
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200382};
383
384bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
385{
386 struct radeon_device *rdev = dev->dev_private;
387 struct radeon_mode_info *mode_info = &rdev->mode_info;
388 struct atom_context *ctx = mode_info->atom_context;
389 int index = GetIndexIntoMasterTable(DATA, Object_Header);
Alex Deuchereed45b32009-12-04 14:45:27 -0500390 u16 size, data_offset;
391 u8 frev, crev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200392 ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
393 ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
394 ATOM_OBJECT_HEADER *obj_header;
395 int i, j, path_size, device_support;
396 int connector_type;
Alex Deuchereed45b32009-12-04 14:45:27 -0500397 u16 igp_lane_info, conn_id, connector_object_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200398 bool linkb;
399 struct radeon_i2c_bus_rec ddc_bus;
Alex Deuchereed45b32009-12-04 14:45:27 -0500400 struct radeon_gpio_rec gpio;
401 struct radeon_hpd hpd;
402
Alex Deuchera084e6e2010-03-18 01:04:01 -0400403 if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200404 return false;
405
406 if (crev < 2)
407 return false;
408
409 obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
410 path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
411 (ctx->bios + data_offset +
412 le16_to_cpu(obj_header->usDisplayPathTableOffset));
413 con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
414 (ctx->bios + data_offset +
415 le16_to_cpu(obj_header->usConnectorObjectTableOffset));
416 device_support = le16_to_cpu(obj_header->usDeviceSupport);
417
418 path_size = 0;
419 for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
420 uint8_t *addr = (uint8_t *) path_obj->asDispPath;
421 ATOM_DISPLAY_OBJECT_PATH *path;
422 addr += path_size;
423 path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
424 path_size += le16_to_cpu(path->usSize);
425 linkb = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200426 if (device_support & le16_to_cpu(path->usDeviceTag)) {
427 uint8_t con_obj_id, con_obj_num, con_obj_type;
428
429 con_obj_id =
430 (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
431 >> OBJECT_ID_SHIFT;
432 con_obj_num =
433 (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
434 >> ENUM_ID_SHIFT;
435 con_obj_type =
436 (le16_to_cpu(path->usConnObjectId) &
437 OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
438
Dave Airlie4bbd4972009-09-25 08:56:12 +1000439 /* TODO CV support */
440 if (le16_to_cpu(path->usDeviceTag) ==
441 ATOM_DEVICE_CV_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200442 continue;
443
Alex Deucheree59f2b2009-11-05 13:11:46 -0500444 /* IGP chips */
445 if ((rdev->flags & RADEON_IS_IGP) &&
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200446 (con_obj_id ==
447 CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
448 uint16_t igp_offset = 0;
449 ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
450
451 index =
452 GetIndexIntoMasterTable(DATA,
453 IntegratedSystemInfo);
454
Alex Deuchera084e6e2010-03-18 01:04:01 -0400455 if (atom_parse_data_header(ctx, index, &size, &frev,
456 &crev, &igp_offset)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200457
Alex Deuchera084e6e2010-03-18 01:04:01 -0400458 if (crev >= 2) {
459 igp_obj =
460 (ATOM_INTEGRATED_SYSTEM_INFO_V2
461 *) (ctx->bios + igp_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200462
Alex Deuchera084e6e2010-03-18 01:04:01 -0400463 if (igp_obj) {
464 uint32_t slot_config, ct;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200465
Alex Deuchera084e6e2010-03-18 01:04:01 -0400466 if (con_obj_num == 1)
467 slot_config =
468 igp_obj->
469 ulDDISlot1Config;
470 else
471 slot_config =
472 igp_obj->
473 ulDDISlot2Config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200474
Alex Deuchera084e6e2010-03-18 01:04:01 -0400475 ct = (slot_config >> 16) & 0xff;
476 connector_type =
477 object_connector_convert
478 [ct];
479 connector_object_id = ct;
480 igp_lane_info =
481 slot_config & 0xffff;
482 } else
483 continue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200484 } else
485 continue;
Alex Deuchera084e6e2010-03-18 01:04:01 -0400486 } else {
487 igp_lane_info = 0;
488 connector_type =
489 object_connector_convert[con_obj_id];
490 connector_object_id = con_obj_id;
491 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200492 } else {
493 igp_lane_info = 0;
494 connector_type =
495 object_connector_convert[con_obj_id];
Alex Deucherb75fad02009-11-05 13:16:01 -0500496 connector_object_id = con_obj_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200497 }
498
499 if (connector_type == DRM_MODE_CONNECTOR_Unknown)
500 continue;
501
502 for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2);
503 j++) {
504 uint8_t enc_obj_id, enc_obj_num, enc_obj_type;
505
506 enc_obj_id =
507 (le16_to_cpu(path->usGraphicObjIds[j]) &
508 OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
509 enc_obj_num =
510 (le16_to_cpu(path->usGraphicObjIds[j]) &
511 ENUM_ID_MASK) >> ENUM_ID_SHIFT;
512 enc_obj_type =
513 (le16_to_cpu(path->usGraphicObjIds[j]) &
514 OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
515
516 /* FIXME: add support for router objects */
517 if (enc_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
518 if (enc_obj_num == 2)
519 linkb = true;
520 else
521 linkb = false;
522
523 radeon_add_atom_encoder(dev,
524 enc_obj_id,
525 le16_to_cpu
526 (path->
527 usDeviceTag));
528
529 }
530 }
531
Alex Deuchereed45b32009-12-04 14:45:27 -0500532 /* look up gpio for ddc, hpd */
Alex Deucher2bfcc0f2010-05-18 19:26:46 -0400533 ddc_bus.valid = false;
534 hpd.hpd = RADEON_HPD_NONE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535 if ((le16_to_cpu(path->usDeviceTag) &
Alex Deuchereed45b32009-12-04 14:45:27 -0500536 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200537 for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
538 if (le16_to_cpu(path->usConnObjectId) ==
539 le16_to_cpu(con_obj->asObjects[j].
540 usObjectID)) {
541 ATOM_COMMON_RECORD_HEADER
542 *record =
543 (ATOM_COMMON_RECORD_HEADER
544 *)
545 (ctx->bios + data_offset +
546 le16_to_cpu(con_obj->
547 asObjects[j].
548 usRecordOffset));
549 ATOM_I2C_RECORD *i2c_record;
Alex Deuchereed45b32009-12-04 14:45:27 -0500550 ATOM_HPD_INT_RECORD *hpd_record;
Alex Deucherd3f420d2009-12-08 14:30:49 -0500551 ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500552
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200553 while (record->ucRecordType > 0
554 && record->
555 ucRecordType <=
556 ATOM_MAX_OBJECT_RECORD_NUMBER) {
Alex Deuchereed45b32009-12-04 14:45:27 -0500557 switch (record->ucRecordType) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200558 case ATOM_I2C_RECORD_TYPE:
559 i2c_record =
Alex Deuchereed45b32009-12-04 14:45:27 -0500560 (ATOM_I2C_RECORD *)
561 record;
Alex Deucherd3f420d2009-12-08 14:30:49 -0500562 i2c_config =
563 (ATOM_I2C_ID_CONFIG_ACCESS *)
564 &i2c_record->sucI2cId;
Alex Deuchereed45b32009-12-04 14:45:27 -0500565 ddc_bus = radeon_lookup_i2c_gpio(rdev,
Alex Deucherd3f420d2009-12-08 14:30:49 -0500566 i2c_config->
567 ucAccess);
Alex Deuchereed45b32009-12-04 14:45:27 -0500568 break;
569 case ATOM_HPD_INT_RECORD_TYPE:
570 hpd_record =
571 (ATOM_HPD_INT_RECORD *)
572 record;
573 gpio = radeon_lookup_gpio(rdev,
574 hpd_record->ucHPDIntGPIOID);
575 hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
576 hpd.plugged_state = hpd_record->ucPlugged_PinState;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200577 break;
578 }
579 record =
580 (ATOM_COMMON_RECORD_HEADER
581 *) ((char *)record
582 +
583 record->
584 ucRecordSize);
585 }
586 break;
587 }
588 }
Alex Deuchereed45b32009-12-04 14:45:27 -0500589 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200590
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500591 /* needed for aux chan transactions */
Alex Deucher8e36ed02010-05-18 19:26:47 -0400592 ddc_bus.hpd = hpd.hpd;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500593
Alex Deucher705af9c2009-09-10 16:31:13 -0400594 conn_id = le16_to_cpu(path->usConnObjectId);
595
596 if (!radeon_atom_apply_quirks
597 (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
Alex Deuchereed45b32009-12-04 14:45:27 -0500598 &ddc_bus, &conn_id, &hpd))
Alex Deucher705af9c2009-09-10 16:31:13 -0400599 continue;
600
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200601 radeon_add_atom_connector(dev,
Alex Deucher705af9c2009-09-10 16:31:13 -0400602 conn_id,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200603 le16_to_cpu(path->
604 usDeviceTag),
605 connector_type, &ddc_bus,
Alex Deucherb75fad02009-11-05 13:16:01 -0500606 linkb, igp_lane_info,
Alex Deuchereed45b32009-12-04 14:45:27 -0500607 connector_object_id,
608 &hpd);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200609
610 }
611 }
612
613 radeon_link_encoder_connector(dev);
614
615 return true;
616}
617
Alex Deucherb75fad02009-11-05 13:16:01 -0500618static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
619 int connector_type,
620 uint16_t devices)
621{
622 struct radeon_device *rdev = dev->dev_private;
623
624 if (rdev->flags & RADEON_IS_IGP) {
625 return supported_devices_connector_object_id_convert
626 [connector_type];
627 } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
628 (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
629 (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
630 struct radeon_mode_info *mode_info = &rdev->mode_info;
631 struct atom_context *ctx = mode_info->atom_context;
632 int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
633 uint16_t size, data_offset;
634 uint8_t frev, crev;
635 ATOM_XTMDS_INFO *xtmds;
636
Alex Deuchera084e6e2010-03-18 01:04:01 -0400637 if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
638 xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
Alex Deucherb75fad02009-11-05 13:16:01 -0500639
Alex Deuchera084e6e2010-03-18 01:04:01 -0400640 if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
641 if (connector_type == DRM_MODE_CONNECTOR_DVII)
642 return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
643 else
644 return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
645 } else {
646 if (connector_type == DRM_MODE_CONNECTOR_DVII)
647 return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
648 else
649 return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
650 }
651 } else
652 return supported_devices_connector_object_id_convert
653 [connector_type];
Alex Deucherb75fad02009-11-05 13:16:01 -0500654 } else {
655 return supported_devices_connector_object_id_convert
656 [connector_type];
657 }
658}
659
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200660struct bios_connector {
661 bool valid;
Alex Deucher705af9c2009-09-10 16:31:13 -0400662 uint16_t line_mux;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200663 uint16_t devices;
664 int connector_type;
665 struct radeon_i2c_bus_rec ddc_bus;
Alex Deuchereed45b32009-12-04 14:45:27 -0500666 struct radeon_hpd hpd;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200667};
668
669bool radeon_get_atom_connector_info_from_supported_devices_table(struct
670 drm_device
671 *dev)
672{
673 struct radeon_device *rdev = dev->dev_private;
674 struct radeon_mode_info *mode_info = &rdev->mode_info;
675 struct atom_context *ctx = mode_info->atom_context;
676 int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
677 uint16_t size, data_offset;
678 uint8_t frev, crev;
679 uint16_t device_support;
680 uint8_t dac;
681 union atom_supported_devices *supported_devices;
Alex Deuchereed45b32009-12-04 14:45:27 -0500682 int i, j, max_device;
Prarit Bhargavaf49d2732010-05-24 10:24:07 +1000683 struct bios_connector *bios_connectors;
684 size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200685
Prarit Bhargavaf49d2732010-05-24 10:24:07 +1000686 bios_connectors = kzalloc(bc_size, GFP_KERNEL);
687 if (!bios_connectors)
Alex Deuchera084e6e2010-03-18 01:04:01 -0400688 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200689
Prarit Bhargavaf49d2732010-05-24 10:24:07 +1000690 if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
691 &data_offset)) {
692 kfree(bios_connectors);
693 return false;
694 }
695
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200696 supported_devices =
697 (union atom_supported_devices *)(ctx->bios + data_offset);
698
699 device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
700
Alex Deuchereed45b32009-12-04 14:45:27 -0500701 if (frev > 1)
702 max_device = ATOM_MAX_SUPPORTED_DEVICE;
703 else
704 max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
705
706 for (i = 0; i < max_device; i++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200707 ATOM_CONNECTOR_INFO_I2C ci =
708 supported_devices->info.asConnInfo[i];
709
710 bios_connectors[i].valid = false;
711
712 if (!(device_support & (1 << i))) {
713 continue;
714 }
715
716 if (i == ATOM_DEVICE_CV_INDEX) {
717 DRM_DEBUG("Skipping Component Video\n");
718 continue;
719 }
720
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200721 bios_connectors[i].connector_type =
722 supported_devices_connector_convert[ci.sucConnectorInfo.
723 sbfAccess.
724 bfConnectorType];
725
726 if (bios_connectors[i].connector_type ==
727 DRM_MODE_CONNECTOR_Unknown)
728 continue;
729
730 dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
731
Alex Deucherd3f420d2009-12-08 14:30:49 -0500732 bios_connectors[i].line_mux =
733 ci.sucI2cId.ucAccess;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200734
735 /* give tv unique connector ids */
736 if (i == ATOM_DEVICE_TV1_INDEX) {
737 bios_connectors[i].ddc_bus.valid = false;
738 bios_connectors[i].line_mux = 50;
739 } else if (i == ATOM_DEVICE_TV2_INDEX) {
740 bios_connectors[i].ddc_bus.valid = false;
741 bios_connectors[i].line_mux = 51;
742 } else if (i == ATOM_DEVICE_CV_INDEX) {
743 bios_connectors[i].ddc_bus.valid = false;
744 bios_connectors[i].line_mux = 52;
745 } else
746 bios_connectors[i].ddc_bus =
Alex Deuchereed45b32009-12-04 14:45:27 -0500747 radeon_lookup_i2c_gpio(rdev,
748 bios_connectors[i].line_mux);
749
750 if ((crev > 1) && (frev > 1)) {
751 u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
752 switch (isb) {
753 case 0x4:
754 bios_connectors[i].hpd.hpd = RADEON_HPD_1;
755 break;
756 case 0xa:
757 bios_connectors[i].hpd.hpd = RADEON_HPD_2;
758 break;
759 default:
760 bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
761 break;
762 }
763 } else {
764 if (i == ATOM_DEVICE_DFP1_INDEX)
765 bios_connectors[i].hpd.hpd = RADEON_HPD_1;
766 else if (i == ATOM_DEVICE_DFP2_INDEX)
767 bios_connectors[i].hpd.hpd = RADEON_HPD_2;
768 else
769 bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
770 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200771
772 /* Always set the connector type to VGA for CRT1/CRT2. if they are
773 * shared with a DVI port, we'll pick up the DVI connector when we
774 * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
775 */
776 if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
777 bios_connectors[i].connector_type =
778 DRM_MODE_CONNECTOR_VGA;
779
780 if (!radeon_atom_apply_quirks
781 (dev, (1 << i), &bios_connectors[i].connector_type,
Alex Deuchereed45b32009-12-04 14:45:27 -0500782 &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
783 &bios_connectors[i].hpd))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200784 continue;
785
786 bios_connectors[i].valid = true;
787 bios_connectors[i].devices = (1 << i);
788
789 if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
790 radeon_add_atom_encoder(dev,
791 radeon_get_encoder_id(dev,
792 (1 << i),
793 dac),
794 (1 << i));
795 else
796 radeon_add_legacy_encoder(dev,
797 radeon_get_encoder_id(dev,
Alex Deucherf56cd642009-12-18 11:28:22 -0500798 (1 << i),
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200799 dac),
800 (1 << i));
801 }
802
803 /* combine shared connectors */
Alex Deuchereed45b32009-12-04 14:45:27 -0500804 for (i = 0; i < max_device; i++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200805 if (bios_connectors[i].valid) {
Alex Deuchereed45b32009-12-04 14:45:27 -0500806 for (j = 0; j < max_device; j++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200807 if (bios_connectors[j].valid && (i != j)) {
808 if (bios_connectors[i].line_mux ==
809 bios_connectors[j].line_mux) {
Alex Deucherf56cd642009-12-18 11:28:22 -0500810 /* make sure not to combine LVDS */
811 if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
812 bios_connectors[i].line_mux = 53;
813 bios_connectors[i].ddc_bus.valid = false;
814 continue;
815 }
816 if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
817 bios_connectors[j].line_mux = 53;
818 bios_connectors[j].ddc_bus.valid = false;
819 continue;
820 }
821 /* combine analog and digital for DVI-I */
822 if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
823 (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
824 ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
825 (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
826 bios_connectors[i].devices |=
827 bios_connectors[j].devices;
828 bios_connectors[i].connector_type =
829 DRM_MODE_CONNECTOR_DVII;
830 if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
Alex Deuchereed45b32009-12-04 14:45:27 -0500831 bios_connectors[i].hpd =
832 bios_connectors[j].hpd;
Alex Deucherf56cd642009-12-18 11:28:22 -0500833 bios_connectors[j].valid = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200834 }
835 }
836 }
837 }
838 }
839 }
840
841 /* add the connectors */
Alex Deuchereed45b32009-12-04 14:45:27 -0500842 for (i = 0; i < max_device; i++) {
Alex Deucherb75fad02009-11-05 13:16:01 -0500843 if (bios_connectors[i].valid) {
844 uint16_t connector_object_id =
845 atombios_get_connector_object_id(dev,
846 bios_connectors[i].connector_type,
847 bios_connectors[i].devices);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200848 radeon_add_atom_connector(dev,
849 bios_connectors[i].line_mux,
850 bios_connectors[i].devices,
851 bios_connectors[i].
852 connector_type,
853 &bios_connectors[i].ddc_bus,
Alex Deucherb75fad02009-11-05 13:16:01 -0500854 false, 0,
Alex Deuchereed45b32009-12-04 14:45:27 -0500855 connector_object_id,
856 &bios_connectors[i].hpd);
Alex Deucherb75fad02009-11-05 13:16:01 -0500857 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200858 }
859
860 radeon_link_encoder_connector(dev);
861
Prarit Bhargavaf49d2732010-05-24 10:24:07 +1000862 kfree(bios_connectors);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200863 return true;
864}
865
866union firmware_info {
867 ATOM_FIRMWARE_INFO info;
868 ATOM_FIRMWARE_INFO_V1_2 info_12;
869 ATOM_FIRMWARE_INFO_V1_3 info_13;
870 ATOM_FIRMWARE_INFO_V1_4 info_14;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500871 ATOM_FIRMWARE_INFO_V2_1 info_21;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200872};
873
874bool radeon_atom_get_clock_info(struct drm_device *dev)
875{
876 struct radeon_device *rdev = dev->dev_private;
877 struct radeon_mode_info *mode_info = &rdev->mode_info;
878 int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
879 union firmware_info *firmware_info;
880 uint8_t frev, crev;
881 struct radeon_pll *p1pll = &rdev->clock.p1pll;
882 struct radeon_pll *p2pll = &rdev->clock.p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500883 struct radeon_pll *dcpll = &rdev->clock.dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200884 struct radeon_pll *spll = &rdev->clock.spll;
885 struct radeon_pll *mpll = &rdev->clock.mpll;
886 uint16_t data_offset;
887
Alex Deuchera084e6e2010-03-18 01:04:01 -0400888 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
889 &frev, &crev, &data_offset)) {
890 firmware_info =
891 (union firmware_info *)(mode_info->atom_context->bios +
892 data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200893 /* pixel clocks */
894 p1pll->reference_freq =
895 le16_to_cpu(firmware_info->info.usReferenceClock);
896 p1pll->reference_div = 0;
897
Mathias Fröhlichbc293e52009-10-19 17:49:49 -0400898 if (crev < 2)
899 p1pll->pll_out_min =
900 le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
901 else
902 p1pll->pll_out_min =
903 le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200904 p1pll->pll_out_max =
905 le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
906
Alex Deucher86cb2bb2010-03-08 12:55:16 -0500907 if (crev >= 4) {
908 p1pll->lcd_pll_out_min =
909 le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
910 if (p1pll->lcd_pll_out_min == 0)
911 p1pll->lcd_pll_out_min = p1pll->pll_out_min;
912 p1pll->lcd_pll_out_max =
913 le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
914 if (p1pll->lcd_pll_out_max == 0)
915 p1pll->lcd_pll_out_max = p1pll->pll_out_max;
916 } else {
917 p1pll->lcd_pll_out_min = p1pll->pll_out_min;
918 p1pll->lcd_pll_out_max = p1pll->pll_out_max;
919 }
920
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200921 if (p1pll->pll_out_min == 0) {
922 if (ASIC_IS_AVIVO(rdev))
923 p1pll->pll_out_min = 64800;
924 else
925 p1pll->pll_out_min = 20000;
Alex Deucher8f552a62009-10-27 11:16:09 -0400926 } else if (p1pll->pll_out_min > 64800) {
927 /* Limiting the pll output range is a good thing generally as
928 * it limits the number of possible pll combinations for a given
929 * frequency presumably to the ones that work best on each card.
930 * However, certain duallink DVI monitors seem to like
931 * pll combinations that would be limited by this at least on
932 * pre-DCE 3.0 r6xx hardware. This might need to be adjusted per
933 * family.
934 */
Alex Deucherb27b6372009-12-09 17:44:25 -0500935 if (!radeon_new_pll)
936 p1pll->pll_out_min = 64800;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200937 }
938
939 p1pll->pll_in_min =
940 le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
941 p1pll->pll_in_max =
942 le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
943
944 *p2pll = *p1pll;
945
946 /* system clock */
947 spll->reference_freq =
948 le16_to_cpu(firmware_info->info.usReferenceClock);
949 spll->reference_div = 0;
950
951 spll->pll_out_min =
952 le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
953 spll->pll_out_max =
954 le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
955
956 /* ??? */
957 if (spll->pll_out_min == 0) {
958 if (ASIC_IS_AVIVO(rdev))
959 spll->pll_out_min = 64800;
960 else
961 spll->pll_out_min = 20000;
962 }
963
964 spll->pll_in_min =
965 le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
966 spll->pll_in_max =
967 le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
968
969 /* memory clock */
970 mpll->reference_freq =
971 le16_to_cpu(firmware_info->info.usReferenceClock);
972 mpll->reference_div = 0;
973
974 mpll->pll_out_min =
975 le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
976 mpll->pll_out_max =
977 le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
978
979 /* ??? */
980 if (mpll->pll_out_min == 0) {
981 if (ASIC_IS_AVIVO(rdev))
982 mpll->pll_out_min = 64800;
983 else
984 mpll->pll_out_min = 20000;
985 }
986
987 mpll->pll_in_min =
988 le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
989 mpll->pll_in_max =
990 le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
991
992 rdev->clock.default_sclk =
993 le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
994 rdev->clock.default_mclk =
995 le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
996
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500997 if (ASIC_IS_DCE4(rdev)) {
998 rdev->clock.default_dispclk =
999 le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
1000 if (rdev->clock.default_dispclk == 0)
1001 rdev->clock.default_dispclk = 60000; /* 600 Mhz */
1002 rdev->clock.dp_extclk =
1003 le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
1004 }
1005 *dcpll = *p1pll;
1006
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001007 return true;
1008 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001009
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001010 return false;
1011}
1012
Alex Deucher06b64762010-01-05 11:27:29 -05001013union igp_info {
1014 struct _ATOM_INTEGRATED_SYSTEM_INFO info;
1015 struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
1016};
1017
1018bool radeon_atombios_sideport_present(struct radeon_device *rdev)
1019{
1020 struct radeon_mode_info *mode_info = &rdev->mode_info;
1021 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
1022 union igp_info *igp_info;
1023 u8 frev, crev;
1024 u16 data_offset;
1025
Alex Deuchera084e6e2010-03-18 01:04:01 -04001026 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1027 &frev, &crev, &data_offset)) {
1028 igp_info = (union igp_info *)(mode_info->atom_context->bios +
Alex Deucher06b64762010-01-05 11:27:29 -05001029 data_offset);
Alex Deucher06b64762010-01-05 11:27:29 -05001030 switch (crev) {
1031 case 1:
1032 if (igp_info->info.ucMemoryType & 0xf0)
1033 return true;
1034 break;
1035 case 2:
1036 if (igp_info->info_2.ucMemoryType & 0x0f)
1037 return true;
1038 break;
1039 default:
1040 DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
1041 break;
1042 }
1043 }
1044 return false;
1045}
1046
Dave Airlie445282d2009-09-09 17:40:54 +10001047bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
1048 struct radeon_encoder_int_tmds *tmds)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001049{
1050 struct drm_device *dev = encoder->base.dev;
1051 struct radeon_device *rdev = dev->dev_private;
1052 struct radeon_mode_info *mode_info = &rdev->mode_info;
1053 int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
1054 uint16_t data_offset;
1055 struct _ATOM_TMDS_INFO *tmds_info;
1056 uint8_t frev, crev;
1057 uint16_t maxfreq;
1058 int i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001059
Alex Deuchera084e6e2010-03-18 01:04:01 -04001060 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1061 &frev, &crev, &data_offset)) {
1062 tmds_info =
1063 (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
1064 data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001065
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001066 maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
1067 for (i = 0; i < 4; i++) {
1068 tmds->tmds_pll[i].freq =
1069 le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
1070 tmds->tmds_pll[i].value =
1071 tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
1072 tmds->tmds_pll[i].value |=
1073 (tmds_info->asMiscInfo[i].
1074 ucPLL_VCO_Gain & 0x3f) << 6;
1075 tmds->tmds_pll[i].value |=
1076 (tmds_info->asMiscInfo[i].
1077 ucPLL_DutyCycle & 0xf) << 12;
1078 tmds->tmds_pll[i].value |=
1079 (tmds_info->asMiscInfo[i].
1080 ucPLL_VoltageSwing & 0xf) << 16;
1081
1082 DRM_DEBUG("TMDS PLL From ATOMBIOS %u %x\n",
1083 tmds->tmds_pll[i].freq,
1084 tmds->tmds_pll[i].value);
1085
1086 if (maxfreq == tmds->tmds_pll[i].freq) {
1087 tmds->tmds_pll[i].freq = 0xffffffff;
1088 break;
1089 }
1090 }
Dave Airlie445282d2009-09-09 17:40:54 +10001091 return true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001092 }
Dave Airlie445282d2009-09-09 17:40:54 +10001093 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001094}
1095
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001096static struct radeon_atom_ss *radeon_atombios_get_ss_info(struct
1097 radeon_encoder
1098 *encoder,
1099 int id)
1100{
1101 struct drm_device *dev = encoder->base.dev;
1102 struct radeon_device *rdev = dev->dev_private;
1103 struct radeon_mode_info *mode_info = &rdev->mode_info;
1104 int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
1105 uint16_t data_offset;
1106 struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
1107 uint8_t frev, crev;
1108 struct radeon_atom_ss *ss = NULL;
Alex Deucher279b2152009-12-08 14:07:03 -05001109 int i;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001110
1111 if (id > ATOM_MAX_SS_ENTRY)
1112 return NULL;
1113
Alex Deuchera084e6e2010-03-18 01:04:01 -04001114 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1115 &frev, &crev, &data_offset)) {
1116 ss_info =
1117 (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001118
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001119 ss =
1120 kzalloc(sizeof(struct radeon_atom_ss), GFP_KERNEL);
1121
1122 if (!ss)
1123 return NULL;
1124
Alex Deucher279b2152009-12-08 14:07:03 -05001125 for (i = 0; i < ATOM_MAX_SS_ENTRY; i++) {
1126 if (ss_info->asSS_Info[i].ucSS_Id == id) {
1127 ss->percentage =
1128 le16_to_cpu(ss_info->asSS_Info[i].usSpreadSpectrumPercentage);
1129 ss->type = ss_info->asSS_Info[i].ucSpreadSpectrumType;
1130 ss->step = ss_info->asSS_Info[i].ucSS_Step;
1131 ss->delay = ss_info->asSS_Info[i].ucSS_Delay;
1132 ss->range = ss_info->asSS_Info[i].ucSS_Range;
1133 ss->refdiv = ss_info->asSS_Info[i].ucRecommendedRef_Div;
Alex Deucher1d3d51b2009-12-28 13:45:23 -05001134 break;
Alex Deucher279b2152009-12-08 14:07:03 -05001135 }
1136 }
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001137 }
1138 return ss;
1139}
1140
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001141union lvds_info {
1142 struct _ATOM_LVDS_INFO info;
1143 struct _ATOM_LVDS_INFO_V12 info_12;
1144};
1145
1146struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
1147 radeon_encoder
1148 *encoder)
1149{
1150 struct drm_device *dev = encoder->base.dev;
1151 struct radeon_device *rdev = dev->dev_private;
1152 struct radeon_mode_info *mode_info = &rdev->mode_info;
1153 int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
Alex Deucher7dde8a12009-11-30 01:40:24 -05001154 uint16_t data_offset, misc;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001155 union lvds_info *lvds_info;
1156 uint8_t frev, crev;
1157 struct radeon_encoder_atom_dig *lvds = NULL;
1158
Alex Deuchera084e6e2010-03-18 01:04:01 -04001159 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1160 &frev, &crev, &data_offset)) {
1161 lvds_info =
1162 (union lvds_info *)(mode_info->atom_context->bios + data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001163 lvds =
1164 kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
1165
1166 if (!lvds)
1167 return NULL;
1168
Alex Deucherde2103e2009-10-09 15:14:30 -04001169 lvds->native_mode.clock =
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001170 le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
Alex Deucherde2103e2009-10-09 15:14:30 -04001171 lvds->native_mode.hdisplay =
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001172 le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
Alex Deucherde2103e2009-10-09 15:14:30 -04001173 lvds->native_mode.vdisplay =
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001174 le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
Alex Deucherde2103e2009-10-09 15:14:30 -04001175 lvds->native_mode.htotal = lvds->native_mode.hdisplay +
1176 le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
1177 lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
1178 le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
1179 lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
1180 le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
1181 lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
1182 le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
1183 lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
Alex Deucher1ff26a32010-05-18 00:23:15 -04001184 le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
Alex Deucherde2103e2009-10-09 15:14:30 -04001185 lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
1186 le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001187 lvds->panel_pwr_delay =
1188 le16_to_cpu(lvds_info->info.usOffDelayInMs);
1189 lvds->lvds_misc = lvds_info->info.ucLVDS_Misc;
Alex Deucher7dde8a12009-11-30 01:40:24 -05001190
1191 misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
1192 if (misc & ATOM_VSYNC_POLARITY)
1193 lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
1194 if (misc & ATOM_HSYNC_POLARITY)
1195 lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
1196 if (misc & ATOM_COMPOSITESYNC)
1197 lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
1198 if (misc & ATOM_INTERLACE)
1199 lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
1200 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1201 lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
1202
Alex Deucherde2103e2009-10-09 15:14:30 -04001203 /* set crtc values */
1204 drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001205
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001206 lvds->ss = radeon_atombios_get_ss_info(encoder, lvds_info->info.ucSS_Id);
1207
Alex Deucher7c27f872010-02-02 12:05:01 -05001208 if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher383be5d2010-02-23 03:24:38 -05001209 if (radeon_new_pll == 0)
1210 lvds->pll_algo = PLL_ALGO_LEGACY;
1211 else
1212 lvds->pll_algo = PLL_ALGO_NEW;
1213 } else {
1214 if (radeon_new_pll == 1)
1215 lvds->pll_algo = PLL_ALGO_NEW;
Alex Deucher7c27f872010-02-02 12:05:01 -05001216 else
1217 lvds->pll_algo = PLL_ALGO_LEGACY;
Alex Deucher383be5d2010-02-23 03:24:38 -05001218 }
Alex Deucher7c27f872010-02-02 12:05:01 -05001219
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001220 encoder->native_mode = lvds->native_mode;
1221 }
1222 return lvds;
1223}
1224
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001225struct radeon_encoder_primary_dac *
1226radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
1227{
1228 struct drm_device *dev = encoder->base.dev;
1229 struct radeon_device *rdev = dev->dev_private;
1230 struct radeon_mode_info *mode_info = &rdev->mode_info;
1231 int index = GetIndexIntoMasterTable(DATA, CompassionateData);
1232 uint16_t data_offset;
1233 struct _COMPASSIONATE_DATA *dac_info;
1234 uint8_t frev, crev;
1235 uint8_t bg, dac;
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001236 struct radeon_encoder_primary_dac *p_dac = NULL;
1237
Alex Deuchera084e6e2010-03-18 01:04:01 -04001238 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1239 &frev, &crev, &data_offset)) {
1240 dac_info = (struct _COMPASSIONATE_DATA *)
1241 (mode_info->atom_context->bios + data_offset);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001242
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001243 p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
1244
1245 if (!p_dac)
1246 return NULL;
1247
1248 bg = dac_info->ucDAC1_BG_Adjustment;
1249 dac = dac_info->ucDAC1_DAC_Adjustment;
1250 p_dac->ps2_pdac_adj = (bg << 8) | (dac);
1251
1252 }
1253 return p_dac;
1254}
1255
Dave Airlie4ce001a2009-08-13 16:32:14 +10001256bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001257 struct drm_display_mode *mode)
Dave Airlie4ce001a2009-08-13 16:32:14 +10001258{
1259 struct radeon_mode_info *mode_info = &rdev->mode_info;
1260 ATOM_ANALOG_TV_INFO *tv_info;
1261 ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
1262 ATOM_DTD_FORMAT *dtd_timings;
1263 int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
1264 u8 frev, crev;
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001265 u16 data_offset, misc;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001266
Alex Deuchera084e6e2010-03-18 01:04:01 -04001267 if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
1268 &frev, &crev, &data_offset))
1269 return false;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001270
1271 switch (crev) {
1272 case 1:
1273 tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
Dan Carpenter0031c412010-04-27 14:11:04 -07001274 if (index >= MAX_SUPPORTED_TV_TIMING)
Dave Airlie4ce001a2009-08-13 16:32:14 +10001275 return false;
1276
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001277 mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
1278 mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
1279 mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
1280 mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
1281 le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001282
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001283 mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
1284 mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
1285 mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
1286 mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
1287 le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001288
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001289 mode->flags = 0;
1290 misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
1291 if (misc & ATOM_VSYNC_POLARITY)
1292 mode->flags |= DRM_MODE_FLAG_NVSYNC;
1293 if (misc & ATOM_HSYNC_POLARITY)
1294 mode->flags |= DRM_MODE_FLAG_NHSYNC;
1295 if (misc & ATOM_COMPOSITESYNC)
1296 mode->flags |= DRM_MODE_FLAG_CSYNC;
1297 if (misc & ATOM_INTERLACE)
1298 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1299 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1300 mode->flags |= DRM_MODE_FLAG_DBLSCAN;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001301
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001302 mode->clock = le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001303
1304 if (index == 1) {
1305 /* PAL timings appear to have wrong values for totals */
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001306 mode->crtc_htotal -= 1;
1307 mode->crtc_vtotal -= 1;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001308 }
1309 break;
1310 case 2:
1311 tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
Dan Carpenter0031c412010-04-27 14:11:04 -07001312 if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
Dave Airlie4ce001a2009-08-13 16:32:14 +10001313 return false;
1314
1315 dtd_timings = &tv_info_v1_2->aModeTimings[index];
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001316 mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
1317 le16_to_cpu(dtd_timings->usHBlanking_Time);
1318 mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
1319 mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
1320 le16_to_cpu(dtd_timings->usHSyncOffset);
1321 mode->crtc_hsync_end = mode->crtc_hsync_start +
1322 le16_to_cpu(dtd_timings->usHSyncWidth);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001323
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001324 mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
1325 le16_to_cpu(dtd_timings->usVBlanking_Time);
1326 mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
1327 mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
1328 le16_to_cpu(dtd_timings->usVSyncOffset);
1329 mode->crtc_vsync_end = mode->crtc_vsync_start +
1330 le16_to_cpu(dtd_timings->usVSyncWidth);
1331
1332 mode->flags = 0;
1333 misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
1334 if (misc & ATOM_VSYNC_POLARITY)
1335 mode->flags |= DRM_MODE_FLAG_NVSYNC;
1336 if (misc & ATOM_HSYNC_POLARITY)
1337 mode->flags |= DRM_MODE_FLAG_NHSYNC;
1338 if (misc & ATOM_COMPOSITESYNC)
1339 mode->flags |= DRM_MODE_FLAG_CSYNC;
1340 if (misc & ATOM_INTERLACE)
1341 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1342 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1343 mode->flags |= DRM_MODE_FLAG_DBLSCAN;
1344
1345 mode->clock = le16_to_cpu(dtd_timings->usPixClk) * 10;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001346 break;
1347 }
1348 return true;
1349}
1350
Alex Deucherd79766f2009-12-17 19:00:29 -05001351enum radeon_tv_std
1352radeon_atombios_get_tv_info(struct radeon_device *rdev)
1353{
1354 struct radeon_mode_info *mode_info = &rdev->mode_info;
1355 int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
1356 uint16_t data_offset;
1357 uint8_t frev, crev;
1358 struct _ATOM_ANALOG_TV_INFO *tv_info;
1359 enum radeon_tv_std tv_std = TV_STD_NTSC;
1360
Alex Deuchera084e6e2010-03-18 01:04:01 -04001361 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1362 &frev, &crev, &data_offset)) {
Alex Deucherd79766f2009-12-17 19:00:29 -05001363
Alex Deuchera084e6e2010-03-18 01:04:01 -04001364 tv_info = (struct _ATOM_ANALOG_TV_INFO *)
1365 (mode_info->atom_context->bios + data_offset);
Alex Deucherd79766f2009-12-17 19:00:29 -05001366
Alex Deuchera084e6e2010-03-18 01:04:01 -04001367 switch (tv_info->ucTV_BootUpDefaultStandard) {
1368 case ATOM_TV_NTSC:
1369 tv_std = TV_STD_NTSC;
1370 DRM_INFO("Default TV standard: NTSC\n");
1371 break;
1372 case ATOM_TV_NTSCJ:
1373 tv_std = TV_STD_NTSC_J;
1374 DRM_INFO("Default TV standard: NTSC-J\n");
1375 break;
1376 case ATOM_TV_PAL:
1377 tv_std = TV_STD_PAL;
1378 DRM_INFO("Default TV standard: PAL\n");
1379 break;
1380 case ATOM_TV_PALM:
1381 tv_std = TV_STD_PAL_M;
1382 DRM_INFO("Default TV standard: PAL-M\n");
1383 break;
1384 case ATOM_TV_PALN:
1385 tv_std = TV_STD_PAL_N;
1386 DRM_INFO("Default TV standard: PAL-N\n");
1387 break;
1388 case ATOM_TV_PALCN:
1389 tv_std = TV_STD_PAL_CN;
1390 DRM_INFO("Default TV standard: PAL-CN\n");
1391 break;
1392 case ATOM_TV_PAL60:
1393 tv_std = TV_STD_PAL_60;
1394 DRM_INFO("Default TV standard: PAL-60\n");
1395 break;
1396 case ATOM_TV_SECAM:
1397 tv_std = TV_STD_SECAM;
1398 DRM_INFO("Default TV standard: SECAM\n");
1399 break;
1400 default:
1401 tv_std = TV_STD_NTSC;
1402 DRM_INFO("Unknown TV standard; defaulting to NTSC\n");
1403 break;
1404 }
Alex Deucherd79766f2009-12-17 19:00:29 -05001405 }
1406 return tv_std;
1407}
1408
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001409struct radeon_encoder_tv_dac *
1410radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
1411{
1412 struct drm_device *dev = encoder->base.dev;
1413 struct radeon_device *rdev = dev->dev_private;
1414 struct radeon_mode_info *mode_info = &rdev->mode_info;
1415 int index = GetIndexIntoMasterTable(DATA, CompassionateData);
1416 uint16_t data_offset;
1417 struct _COMPASSIONATE_DATA *dac_info;
1418 uint8_t frev, crev;
1419 uint8_t bg, dac;
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001420 struct radeon_encoder_tv_dac *tv_dac = NULL;
1421
Alex Deuchera084e6e2010-03-18 01:04:01 -04001422 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1423 &frev, &crev, &data_offset)) {
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001424
Alex Deuchera084e6e2010-03-18 01:04:01 -04001425 dac_info = (struct _COMPASSIONATE_DATA *)
1426 (mode_info->atom_context->bios + data_offset);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001427
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001428 tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
1429
1430 if (!tv_dac)
1431 return NULL;
1432
1433 bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
1434 dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
1435 tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
1436
1437 bg = dac_info->ucDAC2_PAL_BG_Adjustment;
1438 dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
1439 tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
1440
1441 bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
1442 dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
1443 tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
1444
Alex Deucherd79766f2009-12-17 19:00:29 -05001445 tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001446 }
1447 return tv_dac;
1448}
1449
Alex Deucher29fb52c2010-03-11 10:01:17 -05001450static const char *thermal_controller_names[] = {
1451 "NONE",
Alex Deucher678e7df2010-04-22 14:17:56 -04001452 "lm63",
1453 "adm1032",
1454 "adm1030",
1455 "max6649",
1456 "lm64",
1457 "f75375",
1458 "asc7xxx",
Alex Deucher29fb52c2010-03-11 10:01:17 -05001459};
1460
1461static const char *pp_lib_thermal_controller_names[] = {
1462 "NONE",
Alex Deucher678e7df2010-04-22 14:17:56 -04001463 "lm63",
1464 "adm1032",
1465 "adm1030",
1466 "max6649",
1467 "lm64",
1468 "f75375",
Alex Deucher29fb52c2010-03-11 10:01:17 -05001469 "RV6xx",
1470 "RV770",
Alex Deucher678e7df2010-04-22 14:17:56 -04001471 "adt7473",
Alex Deucher49f65982010-03-24 16:39:45 -04001472 "External GPIO",
1473 "Evergreen",
Alex Deucher678e7df2010-04-22 14:17:56 -04001474 "adt7473 with internal",
Alex Deucher49f65982010-03-24 16:39:45 -04001475
Alex Deucher29fb52c2010-03-11 10:01:17 -05001476};
1477
Alex Deucher56278a82009-12-28 13:58:44 -05001478union power_info {
1479 struct _ATOM_POWERPLAY_INFO info;
1480 struct _ATOM_POWERPLAY_INFO_V2 info_2;
1481 struct _ATOM_POWERPLAY_INFO_V3 info_3;
1482 struct _ATOM_PPLIB_POWERPLAYTABLE info_4;
1483};
1484
1485void radeon_atombios_get_power_modes(struct radeon_device *rdev)
1486{
1487 struct radeon_mode_info *mode_info = &rdev->mode_info;
1488 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
1489 u16 data_offset;
1490 u8 frev, crev;
1491 u32 misc, misc2 = 0, sclk, mclk;
1492 union power_info *power_info;
1493 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
1494 struct _ATOM_PPLIB_STATE *power_state;
1495 int num_modes = 0, i, j;
1496 int state_index = 0, mode_index = 0;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001497 struct radeon_i2c_bus_rec i2c_bus;
Alex Deucher56278a82009-12-28 13:58:44 -05001498
Alex Deuchera48b9b42010-04-22 14:03:55 -04001499 rdev->pm.default_power_state_index = -1;
Alex Deucher56278a82009-12-28 13:58:44 -05001500
Alex Deuchera084e6e2010-03-18 01:04:01 -04001501 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1502 &frev, &crev, &data_offset)) {
1503 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
Alex Deucher56278a82009-12-28 13:58:44 -05001504 if (frev < 4) {
Alex Deucher29fb52c2010-03-11 10:01:17 -05001505 /* add the i2c bus for thermal/fan chip */
1506 if (power_info->info.ucOverdriveThermalController > 0) {
1507 DRM_INFO("Possible %s thermal controller at 0x%02x\n",
1508 thermal_controller_names[power_info->info.ucOverdriveThermalController],
1509 power_info->info.ucOverdriveControllerAddress >> 1);
1510 i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
1511 rdev->pm.i2c_bus = radeon_i2c_create(rdev->ddev, &i2c_bus, "Thermal");
Alex Deucher678e7df2010-04-22 14:17:56 -04001512 if (rdev->pm.i2c_bus) {
1513 struct i2c_board_info info = { };
1514 const char *name = thermal_controller_names[power_info->info.
1515 ucOverdriveThermalController];
1516 info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
1517 strlcpy(info.type, name, sizeof(info.type));
1518 i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
1519 }
Alex Deucher29fb52c2010-03-11 10:01:17 -05001520 }
Alex Deucher56278a82009-12-28 13:58:44 -05001521 num_modes = power_info->info.ucNumOfPowerModeEntries;
1522 if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
1523 num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
Alex Deucher02b17cc2010-04-22 13:25:06 -04001524 /* last mode is usually default, array is low to high */
Alex Deucher56278a82009-12-28 13:58:44 -05001525 for (i = 0; i < num_modes; i++) {
1526 rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
1527 switch (frev) {
1528 case 1:
1529 rdev->pm.power_state[state_index].num_clock_modes = 1;
1530 rdev->pm.power_state[state_index].clock_info[0].mclk =
1531 le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
1532 rdev->pm.power_state[state_index].clock_info[0].sclk =
1533 le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
1534 /* skip invalid modes */
1535 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
1536 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
1537 continue;
Alex Deucher79daedc2010-04-22 14:25:19 -04001538 rdev->pm.power_state[state_index].pcie_lanes =
Alex Deucher56278a82009-12-28 13:58:44 -05001539 power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
1540 misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
Alex Deucher84d88f42010-05-27 17:01:42 -04001541 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
1542 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
Alex Deucher56278a82009-12-28 13:58:44 -05001543 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
1544 VOLTAGE_GPIO;
1545 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
1546 radeon_lookup_gpio(rdev,
1547 power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
1548 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
1549 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
1550 true;
1551 else
1552 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
1553 false;
1554 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
1555 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
1556 VOLTAGE_VDDC;
1557 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
1558 power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
1559 }
Alex Deucherd7311172010-05-03 01:13:14 -04001560 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
Alex Deucher79daedc2010-04-22 14:25:19 -04001561 rdev->pm.power_state[state_index].misc = misc;
Alex Deucher0ec0e742009-12-23 13:21:58 -05001562 /* order matters! */
1563 if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
1564 rdev->pm.power_state[state_index].type =
1565 POWER_STATE_TYPE_POWERSAVE;
1566 if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
1567 rdev->pm.power_state[state_index].type =
1568 POWER_STATE_TYPE_BATTERY;
1569 if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
1570 rdev->pm.power_state[state_index].type =
1571 POWER_STATE_TYPE_BATTERY;
1572 if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
1573 rdev->pm.power_state[state_index].type =
1574 POWER_STATE_TYPE_BALANCED;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001575 if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001576 rdev->pm.power_state[state_index].type =
1577 POWER_STATE_TYPE_PERFORMANCE;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001578 rdev->pm.power_state[state_index].flags &=
Alex Deucherd7311172010-05-03 01:13:14 -04001579 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001580 }
Alex Deucher56278a82009-12-28 13:58:44 -05001581 if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001582 rdev->pm.power_state[state_index].type =
1583 POWER_STATE_TYPE_DEFAULT;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001584 rdev->pm.default_power_state_index = state_index;
Alex Deucher56278a82009-12-28 13:58:44 -05001585 rdev->pm.power_state[state_index].default_clock_mode =
1586 &rdev->pm.power_state[state_index].clock_info[0];
Alex Deuchera48b9b42010-04-22 14:03:55 -04001587 rdev->pm.power_state[state_index].flags &=
Alex Deucherd7311172010-05-03 01:13:14 -04001588 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
1589 } else if (state_index == 0) {
1590 rdev->pm.power_state[state_index].clock_info[0].flags |=
1591 RADEON_PM_MODE_NO_DISPLAY;
Alex Deucher56278a82009-12-28 13:58:44 -05001592 }
1593 state_index++;
1594 break;
1595 case 2:
1596 rdev->pm.power_state[state_index].num_clock_modes = 1;
1597 rdev->pm.power_state[state_index].clock_info[0].mclk =
1598 le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
1599 rdev->pm.power_state[state_index].clock_info[0].sclk =
1600 le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
1601 /* skip invalid modes */
1602 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
1603 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
1604 continue;
Alex Deucher79daedc2010-04-22 14:25:19 -04001605 rdev->pm.power_state[state_index].pcie_lanes =
Alex Deucher56278a82009-12-28 13:58:44 -05001606 power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
1607 misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
1608 misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
Alex Deucher84d88f42010-05-27 17:01:42 -04001609 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
1610 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
Alex Deucher56278a82009-12-28 13:58:44 -05001611 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
1612 VOLTAGE_GPIO;
1613 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
1614 radeon_lookup_gpio(rdev,
1615 power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
1616 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
1617 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
1618 true;
1619 else
1620 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
1621 false;
1622 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
1623 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
1624 VOLTAGE_VDDC;
1625 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
1626 power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
1627 }
Alex Deucherd7311172010-05-03 01:13:14 -04001628 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
Alex Deucher79daedc2010-04-22 14:25:19 -04001629 rdev->pm.power_state[state_index].misc = misc;
1630 rdev->pm.power_state[state_index].misc2 = misc2;
Alex Deucher0ec0e742009-12-23 13:21:58 -05001631 /* order matters! */
1632 if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
1633 rdev->pm.power_state[state_index].type =
1634 POWER_STATE_TYPE_POWERSAVE;
1635 if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
1636 rdev->pm.power_state[state_index].type =
1637 POWER_STATE_TYPE_BATTERY;
1638 if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
1639 rdev->pm.power_state[state_index].type =
1640 POWER_STATE_TYPE_BATTERY;
1641 if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
1642 rdev->pm.power_state[state_index].type =
1643 POWER_STATE_TYPE_BALANCED;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001644 if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001645 rdev->pm.power_state[state_index].type =
1646 POWER_STATE_TYPE_PERFORMANCE;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001647 rdev->pm.power_state[state_index].flags &=
Alex Deucherd7311172010-05-03 01:13:14 -04001648 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001649 }
Alex Deucher0ec0e742009-12-23 13:21:58 -05001650 if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
1651 rdev->pm.power_state[state_index].type =
1652 POWER_STATE_TYPE_BALANCED;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001653 if (misc2 & ATOM_PM_MISCINFO2_MULTI_DISPLAY_SUPPORT)
1654 rdev->pm.power_state[state_index].flags &=
Alex Deucherd7311172010-05-03 01:13:14 -04001655 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
Alex Deucher56278a82009-12-28 13:58:44 -05001656 if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001657 rdev->pm.power_state[state_index].type =
1658 POWER_STATE_TYPE_DEFAULT;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001659 rdev->pm.default_power_state_index = state_index;
Alex Deucher56278a82009-12-28 13:58:44 -05001660 rdev->pm.power_state[state_index].default_clock_mode =
1661 &rdev->pm.power_state[state_index].clock_info[0];
Alex Deuchera48b9b42010-04-22 14:03:55 -04001662 rdev->pm.power_state[state_index].flags &=
Alex Deucherd7311172010-05-03 01:13:14 -04001663 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
1664 } else if (state_index == 0) {
1665 rdev->pm.power_state[state_index].clock_info[0].flags |=
1666 RADEON_PM_MODE_NO_DISPLAY;
Alex Deucher56278a82009-12-28 13:58:44 -05001667 }
1668 state_index++;
1669 break;
1670 case 3:
1671 rdev->pm.power_state[state_index].num_clock_modes = 1;
1672 rdev->pm.power_state[state_index].clock_info[0].mclk =
1673 le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
1674 rdev->pm.power_state[state_index].clock_info[0].sclk =
1675 le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
1676 /* skip invalid modes */
1677 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
1678 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
1679 continue;
Alex Deucher79daedc2010-04-22 14:25:19 -04001680 rdev->pm.power_state[state_index].pcie_lanes =
Alex Deucher56278a82009-12-28 13:58:44 -05001681 power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
1682 misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
1683 misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
Alex Deucher84d88f42010-05-27 17:01:42 -04001684 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
1685 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
Alex Deucher56278a82009-12-28 13:58:44 -05001686 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
1687 VOLTAGE_GPIO;
1688 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
1689 radeon_lookup_gpio(rdev,
1690 power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
1691 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
1692 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
1693 true;
1694 else
1695 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
1696 false;
1697 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
1698 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
1699 VOLTAGE_VDDC;
1700 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
1701 power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
1702 if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
1703 rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
1704 true;
1705 rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
1706 power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
1707 }
1708 }
Alex Deucherd7311172010-05-03 01:13:14 -04001709 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
Alex Deucher79daedc2010-04-22 14:25:19 -04001710 rdev->pm.power_state[state_index].misc = misc;
1711 rdev->pm.power_state[state_index].misc2 = misc2;
Alex Deucher0ec0e742009-12-23 13:21:58 -05001712 /* order matters! */
1713 if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
1714 rdev->pm.power_state[state_index].type =
1715 POWER_STATE_TYPE_POWERSAVE;
1716 if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
1717 rdev->pm.power_state[state_index].type =
1718 POWER_STATE_TYPE_BATTERY;
1719 if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
1720 rdev->pm.power_state[state_index].type =
1721 POWER_STATE_TYPE_BATTERY;
1722 if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
1723 rdev->pm.power_state[state_index].type =
1724 POWER_STATE_TYPE_BALANCED;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001725 if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001726 rdev->pm.power_state[state_index].type =
1727 POWER_STATE_TYPE_PERFORMANCE;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001728 rdev->pm.power_state[state_index].flags &=
Alex Deucherd7311172010-05-03 01:13:14 -04001729 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001730 }
Alex Deucher0ec0e742009-12-23 13:21:58 -05001731 if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
1732 rdev->pm.power_state[state_index].type =
1733 POWER_STATE_TYPE_BALANCED;
Alex Deucher56278a82009-12-28 13:58:44 -05001734 if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001735 rdev->pm.power_state[state_index].type =
1736 POWER_STATE_TYPE_DEFAULT;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001737 rdev->pm.default_power_state_index = state_index;
Alex Deucher56278a82009-12-28 13:58:44 -05001738 rdev->pm.power_state[state_index].default_clock_mode =
1739 &rdev->pm.power_state[state_index].clock_info[0];
Alex Deucherd7311172010-05-03 01:13:14 -04001740 } else if (state_index == 0) {
1741 rdev->pm.power_state[state_index].clock_info[0].flags |=
1742 RADEON_PM_MODE_NO_DISPLAY;
Alex Deucher56278a82009-12-28 13:58:44 -05001743 }
1744 state_index++;
1745 break;
1746 }
1747 }
Alex Deucher02b17cc2010-04-22 13:25:06 -04001748 /* last mode is usually default */
Alex Deuchera48b9b42010-04-22 14:03:55 -04001749 if (rdev->pm.default_power_state_index == -1) {
Alex Deucher02b17cc2010-04-22 13:25:06 -04001750 rdev->pm.power_state[state_index - 1].type =
1751 POWER_STATE_TYPE_DEFAULT;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001752 rdev->pm.default_power_state_index = state_index - 1;
Alex Deucher02b17cc2010-04-22 13:25:06 -04001753 rdev->pm.power_state[state_index - 1].default_clock_mode =
1754 &rdev->pm.power_state[state_index - 1].clock_info[0];
Alex Deuchera48b9b42010-04-22 14:03:55 -04001755 rdev->pm.power_state[state_index].flags &=
Alex Deucherd7311172010-05-03 01:13:14 -04001756 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
Alex Deucher79daedc2010-04-22 14:25:19 -04001757 rdev->pm.power_state[state_index].misc = 0;
1758 rdev->pm.power_state[state_index].misc2 = 0;
Alex Deucher02b17cc2010-04-22 13:25:06 -04001759 }
Alex Deucher49f65982010-03-24 16:39:45 -04001760 } else {
Alex Deucherc5e8ce62010-05-27 17:01:40 -04001761 int fw_index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
1762 uint8_t fw_frev, fw_crev;
1763 uint16_t fw_data_offset, vddc = 0;
1764 union firmware_info *firmware_info;
1765 ATOM_PPLIB_THERMALCONTROLLER *controller = &power_info->info_4.sThermalController;
1766
1767 if (atom_parse_data_header(mode_info->atom_context, fw_index, NULL,
1768 &fw_frev, &fw_crev, &fw_data_offset)) {
1769 firmware_info =
1770 (union firmware_info *)(mode_info->atom_context->bios +
1771 fw_data_offset);
1772 vddc = firmware_info->info_14.usBootUpVDDCVoltage;
1773 }
1774
Alex Deucher29fb52c2010-03-11 10:01:17 -05001775 /* add the i2c bus for thermal/fan chip */
1776 /* no support for internal controller yet */
Alex Deucher678e7df2010-04-22 14:17:56 -04001777 if (controller->ucType > 0) {
1778 if ((controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) ||
1779 (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) ||
1780 (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN)) {
Alex Deucher29fb52c2010-03-11 10:01:17 -05001781 DRM_INFO("Internal thermal controller %s fan control\n",
Alex Deucher678e7df2010-04-22 14:17:56 -04001782 (controller->ucFanParameters &
Alex Deucher29fb52c2010-03-11 10:01:17 -05001783 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
Alex Deucher678e7df2010-04-22 14:17:56 -04001784 } else if ((controller->ucType ==
Alex Deucher49f65982010-03-24 16:39:45 -04001785 ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) ||
Alex Deucher678e7df2010-04-22 14:17:56 -04001786 (controller->ucType ==
Alex Deucher49f65982010-03-24 16:39:45 -04001787 ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL)) {
1788 DRM_INFO("Special thermal controller config\n");
Alex Deucher29fb52c2010-03-11 10:01:17 -05001789 } else {
1790 DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
Alex Deucher678e7df2010-04-22 14:17:56 -04001791 pp_lib_thermal_controller_names[controller->ucType],
1792 controller->ucI2cAddress >> 1,
1793 (controller->ucFanParameters &
Alex Deucher29fb52c2010-03-11 10:01:17 -05001794 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
Alex Deucher678e7df2010-04-22 14:17:56 -04001795 i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
Alex Deucher29fb52c2010-03-11 10:01:17 -05001796 rdev->pm.i2c_bus = radeon_i2c_create(rdev->ddev, &i2c_bus, "Thermal");
Alex Deucher678e7df2010-04-22 14:17:56 -04001797 if (rdev->pm.i2c_bus) {
1798 struct i2c_board_info info = { };
1799 const char *name = pp_lib_thermal_controller_names[controller->ucType];
1800 info.addr = controller->ucI2cAddress >> 1;
1801 strlcpy(info.type, name, sizeof(info.type));
1802 i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
1803 }
1804
Alex Deucher29fb52c2010-03-11 10:01:17 -05001805 }
1806 }
Alex Deucher02b17cc2010-04-22 13:25:06 -04001807 /* first mode is usually default, followed by low to high */
Alex Deucher56278a82009-12-28 13:58:44 -05001808 for (i = 0; i < power_info->info_4.ucNumStates; i++) {
1809 mode_index = 0;
1810 power_state = (struct _ATOM_PPLIB_STATE *)
1811 (mode_info->atom_context->bios +
1812 data_offset +
1813 le16_to_cpu(power_info->info_4.usStateArrayOffset) +
1814 i * power_info->info_4.ucStateEntrySize);
1815 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
1816 (mode_info->atom_context->bios +
1817 data_offset +
1818 le16_to_cpu(power_info->info_4.usNonClockInfoArrayOffset) +
1819 (power_state->ucNonClockStateIndex *
1820 power_info->info_4.ucNonClockSize));
Alex Deucher56278a82009-12-28 13:58:44 -05001821 for (j = 0; j < (power_info->info_4.ucStateEntrySize - 1); j++) {
1822 if (rdev->flags & RADEON_IS_IGP) {
1823 struct _ATOM_PPLIB_RS780_CLOCK_INFO *clock_info =
1824 (struct _ATOM_PPLIB_RS780_CLOCK_INFO *)
1825 (mode_info->atom_context->bios +
1826 data_offset +
1827 le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
1828 (power_state->ucClockStateIndices[j] *
1829 power_info->info_4.ucClockInfoSize));
1830 sclk = le16_to_cpu(clock_info->usLowEngineClockLow);
1831 sclk |= clock_info->ucLowEngineClockHigh << 16;
1832 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
1833 /* skip invalid modes */
1834 if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
1835 continue;
Alex Deucher56278a82009-12-28 13:58:44 -05001836 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
1837 VOLTAGE_SW;
1838 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
1839 clock_info->usVDDC;
1840 mode_index++;
Alex Deucher49f65982010-03-24 16:39:45 -04001841 } else if (ASIC_IS_DCE4(rdev)) {
1842 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO *clock_info =
1843 (struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO *)
1844 (mode_info->atom_context->bios +
1845 data_offset +
1846 le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
1847 (power_state->ucClockStateIndices[j] *
1848 power_info->info_4.ucClockInfoSize));
1849 sclk = le16_to_cpu(clock_info->usEngineClockLow);
1850 sclk |= clock_info->ucEngineClockHigh << 16;
1851 mclk = le16_to_cpu(clock_info->usMemoryClockLow);
1852 mclk |= clock_info->ucMemoryClockHigh << 16;
1853 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
1854 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
1855 /* skip invalid modes */
1856 if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
1857 (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
1858 continue;
Alex Deucher49f65982010-03-24 16:39:45 -04001859 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
1860 VOLTAGE_SW;
1861 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
1862 clock_info->usVDDC;
1863 /* XXX usVDDCI */
1864 mode_index++;
Alex Deucher56278a82009-12-28 13:58:44 -05001865 } else {
1866 struct _ATOM_PPLIB_R600_CLOCK_INFO *clock_info =
1867 (struct _ATOM_PPLIB_R600_CLOCK_INFO *)
1868 (mode_info->atom_context->bios +
1869 data_offset +
1870 le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
1871 (power_state->ucClockStateIndices[j] *
1872 power_info->info_4.ucClockInfoSize));
1873 sclk = le16_to_cpu(clock_info->usEngineClockLow);
1874 sclk |= clock_info->ucEngineClockHigh << 16;
1875 mclk = le16_to_cpu(clock_info->usMemoryClockLow);
1876 mclk |= clock_info->ucMemoryClockHigh << 16;
1877 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
1878 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
1879 /* skip invalid modes */
1880 if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
1881 (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
1882 continue;
Alex Deucher56278a82009-12-28 13:58:44 -05001883 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
1884 VOLTAGE_SW;
1885 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
1886 clock_info->usVDDC;
1887 mode_index++;
1888 }
1889 }
1890 rdev->pm.power_state[state_index].num_clock_modes = mode_index;
1891 if (mode_index) {
Rafał Miłecki845db702009-12-23 00:42:43 +01001892 misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
Alex Deucher56278a82009-12-28 13:58:44 -05001893 misc2 = le16_to_cpu(non_clock_info->usClassification);
Alex Deucher79daedc2010-04-22 14:25:19 -04001894 rdev->pm.power_state[state_index].misc = misc;
1895 rdev->pm.power_state[state_index].misc2 = misc2;
1896 rdev->pm.power_state[state_index].pcie_lanes =
Rafał Miłecki845db702009-12-23 00:42:43 +01001897 ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
1898 ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
Alex Deucher0ec0e742009-12-23 13:21:58 -05001899 switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
1900 case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
1901 rdev->pm.power_state[state_index].type =
1902 POWER_STATE_TYPE_BATTERY;
1903 break;
1904 case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
1905 rdev->pm.power_state[state_index].type =
1906 POWER_STATE_TYPE_BALANCED;
1907 break;
1908 case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
1909 rdev->pm.power_state[state_index].type =
1910 POWER_STATE_TYPE_PERFORMANCE;
1911 break;
1912 }
Alex Deuchera48b9b42010-04-22 14:03:55 -04001913 rdev->pm.power_state[state_index].flags = 0;
1914 if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
1915 rdev->pm.power_state[state_index].flags |=
Alex Deucherd7311172010-05-03 01:13:14 -04001916 RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
Alex Deucher56278a82009-12-28 13:58:44 -05001917 if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001918 rdev->pm.power_state[state_index].type =
1919 POWER_STATE_TYPE_DEFAULT;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001920 rdev->pm.default_power_state_index = state_index;
Alex Deucher56278a82009-12-28 13:58:44 -05001921 rdev->pm.power_state[state_index].default_clock_mode =
1922 &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
Alex Deucherc5e8ce62010-05-27 17:01:40 -04001923 /* patch the table values with the default slck/mclk from firmware info */
1924 for (j = 0; j < mode_index; j++) {
1925 rdev->pm.power_state[state_index].clock_info[j].mclk =
1926 rdev->clock.default_mclk;
1927 rdev->pm.power_state[state_index].clock_info[j].sclk =
1928 rdev->clock.default_sclk;
1929 if (vddc)
1930 rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
1931 vddc;
1932 }
Alex Deucher56278a82009-12-28 13:58:44 -05001933 }
1934 state_index++;
1935 }
1936 }
Alex Deucherd7311172010-05-03 01:13:14 -04001937 /* if multiple clock modes, mark the lowest as no display */
1938 for (i = 0; i < state_index; i++) {
1939 if (rdev->pm.power_state[i].num_clock_modes > 1)
1940 rdev->pm.power_state[i].clock_info[0].flags |=
1941 RADEON_PM_MODE_NO_DISPLAY;
1942 }
Alex Deucher02b17cc2010-04-22 13:25:06 -04001943 /* first mode is usually default */
Alex Deuchera48b9b42010-04-22 14:03:55 -04001944 if (rdev->pm.default_power_state_index == -1) {
Alex Deucher02b17cc2010-04-22 13:25:06 -04001945 rdev->pm.power_state[0].type =
1946 POWER_STATE_TYPE_DEFAULT;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001947 rdev->pm.default_power_state_index = 0;
Alex Deucher02b17cc2010-04-22 13:25:06 -04001948 rdev->pm.power_state[0].default_clock_mode =
1949 &rdev->pm.power_state[0].clock_info[0];
1950 }
Alex Deucher56278a82009-12-28 13:58:44 -05001951 }
1952 } else {
Alex Deucher56278a82009-12-28 13:58:44 -05001953 /* add the default mode */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001954 rdev->pm.power_state[state_index].type =
1955 POWER_STATE_TYPE_DEFAULT;
Alex Deucher56278a82009-12-28 13:58:44 -05001956 rdev->pm.power_state[state_index].num_clock_modes = 1;
1957 rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
1958 rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
1959 rdev->pm.power_state[state_index].default_clock_mode =
1960 &rdev->pm.power_state[state_index].clock_info[0];
Alex Deucher56278a82009-12-28 13:58:44 -05001961 rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
Alex Deucher79daedc2010-04-22 14:25:19 -04001962 rdev->pm.power_state[state_index].pcie_lanes = 16;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001963 rdev->pm.default_power_state_index = state_index;
1964 rdev->pm.power_state[state_index].flags = 0;
Alex Deucher56278a82009-12-28 13:58:44 -05001965 state_index++;
1966 }
Alex Deucher02b17cc2010-04-22 13:25:06 -04001967
Alex Deucher56278a82009-12-28 13:58:44 -05001968 rdev->pm.num_power_states = state_index;
Rafał Miłecki9038dfd2010-02-20 23:15:04 +00001969
Alex Deuchera48b9b42010-04-22 14:03:55 -04001970 rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
1971 rdev->pm.current_clock_mode_index = 0;
Alex Deucher56278a82009-12-28 13:58:44 -05001972}
1973
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001974void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
1975{
1976 DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
1977 int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
1978
1979 args.ucEnable = enable;
1980
1981 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1982}
1983
Rafał Miłecki74338742009-11-03 00:53:02 +01001984uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
1985{
1986 GET_ENGINE_CLOCK_PS_ALLOCATION args;
1987 int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
1988
1989 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1990 return args.ulReturnEngineClock;
1991}
1992
1993uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
1994{
1995 GET_MEMORY_CLOCK_PS_ALLOCATION args;
1996 int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
1997
1998 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1999 return args.ulReturnMemoryClock;
2000}
2001
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002002void radeon_atom_set_engine_clock(struct radeon_device *rdev,
2003 uint32_t eng_clock)
2004{
2005 SET_ENGINE_CLOCK_PS_ALLOCATION args;
2006 int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
2007
2008 args.ulTargetEngineClock = eng_clock; /* 10 khz */
2009
2010 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2011}
2012
2013void radeon_atom_set_memory_clock(struct radeon_device *rdev,
2014 uint32_t mem_clock)
2015{
2016 SET_MEMORY_CLOCK_PS_ALLOCATION args;
2017 int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
2018
2019 if (rdev->flags & RADEON_IS_IGP)
2020 return;
2021
2022 args.ulTargetMemoryClock = mem_clock; /* 10 khz */
2023
2024 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2025}
2026
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002027union set_voltage {
2028 struct _SET_VOLTAGE_PS_ALLOCATION alloc;
2029 struct _SET_VOLTAGE_PARAMETERS v1;
2030 struct _SET_VOLTAGE_PARAMETERS_V2 v2;
2031};
2032
2033void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level)
2034{
2035 union set_voltage args;
2036 int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
2037 u8 frev, crev, volt_index = level;
2038
2039 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2040 return;
2041
2042 switch (crev) {
2043 case 1:
2044 args.v1.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
2045 args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
2046 args.v1.ucVoltageIndex = volt_index;
2047 break;
2048 case 2:
2049 args.v2.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
2050 args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
2051 args.v2.usVoltageLevel = cpu_to_le16(level);
2052 break;
2053 default:
2054 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
2055 return;
2056 }
2057
2058 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2059}
2060
2061
2062
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002063void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
2064{
2065 struct radeon_device *rdev = dev->dev_private;
2066 uint32_t bios_2_scratch, bios_6_scratch;
2067
2068 if (rdev->family >= CHIP_R600) {
Dave Airlie4ce001a2009-08-13 16:32:14 +10002069 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002070 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
2071 } else {
Dave Airlie4ce001a2009-08-13 16:32:14 +10002072 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002073 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
2074 }
2075
2076 /* let the bios control the backlight */
2077 bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
2078
2079 /* tell the bios not to handle mode switching */
2080 bios_6_scratch |= (ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH | ATOM_S6_ACC_MODE);
2081
2082 if (rdev->family >= CHIP_R600) {
2083 WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
2084 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
2085 } else {
2086 WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
2087 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
2088 }
2089
2090}
2091
Yang Zhaof657c2a2009-09-15 12:21:01 +10002092void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
2093{
2094 uint32_t scratch_reg;
2095 int i;
2096
2097 if (rdev->family >= CHIP_R600)
2098 scratch_reg = R600_BIOS_0_SCRATCH;
2099 else
2100 scratch_reg = RADEON_BIOS_0_SCRATCH;
2101
2102 for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
2103 rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
2104}
2105
2106void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
2107{
2108 uint32_t scratch_reg;
2109 int i;
2110
2111 if (rdev->family >= CHIP_R600)
2112 scratch_reg = R600_BIOS_0_SCRATCH;
2113 else
2114 scratch_reg = RADEON_BIOS_0_SCRATCH;
2115
2116 for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
2117 WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
2118}
2119
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002120void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
2121{
2122 struct drm_device *dev = encoder->dev;
2123 struct radeon_device *rdev = dev->dev_private;
2124 uint32_t bios_6_scratch;
2125
2126 if (rdev->family >= CHIP_R600)
2127 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
2128 else
2129 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
2130
2131 if (lock)
2132 bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
2133 else
2134 bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
2135
2136 if (rdev->family >= CHIP_R600)
2137 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
2138 else
2139 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
2140}
2141
2142/* at some point we may want to break this out into individual functions */
2143void
2144radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
2145 struct drm_encoder *encoder,
2146 bool connected)
2147{
2148 struct drm_device *dev = connector->dev;
2149 struct radeon_device *rdev = dev->dev_private;
2150 struct radeon_connector *radeon_connector =
2151 to_radeon_connector(connector);
2152 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2153 uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
2154
2155 if (rdev->family >= CHIP_R600) {
2156 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
2157 bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
2158 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
2159 } else {
2160 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
2161 bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
2162 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
2163 }
2164
2165 if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
2166 (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
2167 if (connected) {
2168 DRM_DEBUG("TV1 connected\n");
2169 bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
2170 bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
2171 } else {
2172 DRM_DEBUG("TV1 disconnected\n");
2173 bios_0_scratch &= ~ATOM_S0_TV1_MASK;
2174 bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
2175 bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
2176 }
2177 }
2178 if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
2179 (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
2180 if (connected) {
2181 DRM_DEBUG("CV connected\n");
2182 bios_3_scratch |= ATOM_S3_CV_ACTIVE;
2183 bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
2184 } else {
2185 DRM_DEBUG("CV disconnected\n");
2186 bios_0_scratch &= ~ATOM_S0_CV_MASK;
2187 bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
2188 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
2189 }
2190 }
2191 if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
2192 (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
2193 if (connected) {
2194 DRM_DEBUG("LCD1 connected\n");
2195 bios_0_scratch |= ATOM_S0_LCD1;
2196 bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
2197 bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
2198 } else {
2199 DRM_DEBUG("LCD1 disconnected\n");
2200 bios_0_scratch &= ~ATOM_S0_LCD1;
2201 bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
2202 bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
2203 }
2204 }
2205 if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
2206 (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
2207 if (connected) {
2208 DRM_DEBUG("CRT1 connected\n");
2209 bios_0_scratch |= ATOM_S0_CRT1_COLOR;
2210 bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
2211 bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
2212 } else {
2213 DRM_DEBUG("CRT1 disconnected\n");
2214 bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
2215 bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
2216 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
2217 }
2218 }
2219 if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
2220 (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
2221 if (connected) {
2222 DRM_DEBUG("CRT2 connected\n");
2223 bios_0_scratch |= ATOM_S0_CRT2_COLOR;
2224 bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
2225 bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
2226 } else {
2227 DRM_DEBUG("CRT2 disconnected\n");
2228 bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
2229 bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
2230 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
2231 }
2232 }
2233 if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
2234 (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
2235 if (connected) {
2236 DRM_DEBUG("DFP1 connected\n");
2237 bios_0_scratch |= ATOM_S0_DFP1;
2238 bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
2239 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
2240 } else {
2241 DRM_DEBUG("DFP1 disconnected\n");
2242 bios_0_scratch &= ~ATOM_S0_DFP1;
2243 bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
2244 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
2245 }
2246 }
2247 if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
2248 (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
2249 if (connected) {
2250 DRM_DEBUG("DFP2 connected\n");
2251 bios_0_scratch |= ATOM_S0_DFP2;
2252 bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
2253 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
2254 } else {
2255 DRM_DEBUG("DFP2 disconnected\n");
2256 bios_0_scratch &= ~ATOM_S0_DFP2;
2257 bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
2258 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
2259 }
2260 }
2261 if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
2262 (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
2263 if (connected) {
2264 DRM_DEBUG("DFP3 connected\n");
2265 bios_0_scratch |= ATOM_S0_DFP3;
2266 bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
2267 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
2268 } else {
2269 DRM_DEBUG("DFP3 disconnected\n");
2270 bios_0_scratch &= ~ATOM_S0_DFP3;
2271 bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
2272 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
2273 }
2274 }
2275 if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
2276 (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
2277 if (connected) {
2278 DRM_DEBUG("DFP4 connected\n");
2279 bios_0_scratch |= ATOM_S0_DFP4;
2280 bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
2281 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
2282 } else {
2283 DRM_DEBUG("DFP4 disconnected\n");
2284 bios_0_scratch &= ~ATOM_S0_DFP4;
2285 bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
2286 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
2287 }
2288 }
2289 if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
2290 (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
2291 if (connected) {
2292 DRM_DEBUG("DFP5 connected\n");
2293 bios_0_scratch |= ATOM_S0_DFP5;
2294 bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
2295 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
2296 } else {
2297 DRM_DEBUG("DFP5 disconnected\n");
2298 bios_0_scratch &= ~ATOM_S0_DFP5;
2299 bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
2300 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
2301 }
2302 }
2303
2304 if (rdev->family >= CHIP_R600) {
2305 WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
2306 WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
2307 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
2308 } else {
2309 WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
2310 WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
2311 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
2312 }
2313}
2314
2315void
2316radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
2317{
2318 struct drm_device *dev = encoder->dev;
2319 struct radeon_device *rdev = dev->dev_private;
2320 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2321 uint32_t bios_3_scratch;
2322
2323 if (rdev->family >= CHIP_R600)
2324 bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
2325 else
2326 bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
2327
2328 if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
2329 bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
2330 bios_3_scratch |= (crtc << 18);
2331 }
2332 if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
2333 bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
2334 bios_3_scratch |= (crtc << 24);
2335 }
2336 if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2337 bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
2338 bios_3_scratch |= (crtc << 16);
2339 }
2340 if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2341 bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
2342 bios_3_scratch |= (crtc << 20);
2343 }
2344 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
2345 bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
2346 bios_3_scratch |= (crtc << 17);
2347 }
2348 if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
2349 bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
2350 bios_3_scratch |= (crtc << 19);
2351 }
2352 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
2353 bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
2354 bios_3_scratch |= (crtc << 23);
2355 }
2356 if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
2357 bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
2358 bios_3_scratch |= (crtc << 25);
2359 }
2360
2361 if (rdev->family >= CHIP_R600)
2362 WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
2363 else
2364 WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
2365}
2366
2367void
2368radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
2369{
2370 struct drm_device *dev = encoder->dev;
2371 struct radeon_device *rdev = dev->dev_private;
2372 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2373 uint32_t bios_2_scratch;
2374
2375 if (rdev->family >= CHIP_R600)
2376 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
2377 else
2378 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
2379
2380 if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
2381 if (on)
2382 bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
2383 else
2384 bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
2385 }
2386 if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
2387 if (on)
2388 bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
2389 else
2390 bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
2391 }
2392 if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2393 if (on)
2394 bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
2395 else
2396 bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
2397 }
2398 if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2399 if (on)
2400 bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
2401 else
2402 bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
2403 }
2404 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
2405 if (on)
2406 bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
2407 else
2408 bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
2409 }
2410 if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
2411 if (on)
2412 bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
2413 else
2414 bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
2415 }
2416 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
2417 if (on)
2418 bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
2419 else
2420 bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
2421 }
2422 if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
2423 if (on)
2424 bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
2425 else
2426 bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
2427 }
2428 if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
2429 if (on)
2430 bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
2431 else
2432 bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
2433 }
2434 if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
2435 if (on)
2436 bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
2437 else
2438 bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
2439 }
2440
2441 if (rdev->family >= CHIP_R600)
2442 WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
2443 else
2444 WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
2445}