blob: 370baa7a0f086b4e3cfb9ddba0103bfb3bb667ad [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
12#include <linux/linkage.h>
13#include <asm/assembler.h>
14#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010015#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010016#include <asm/pgtable-hwdef.h>
17#include <asm/pgtable.h>
18
19#include "proc-macros.S"
20
21#define TTB_C (1 << 0)
22#define TTB_S (1 << 1)
Jon Callan73b63ef2008-11-06 13:23:09 +000023#define TTB_RGN_NC (0 << 3)
24#define TTB_RGN_OC_WBWA (1 << 3)
Catalin Marinasbbe88882007-05-08 22:27:46 +010025#define TTB_RGN_OC_WT (2 << 3)
26#define TTB_RGN_OC_WB (3 << 3)
27
Jon Callan73b63ef2008-11-06 13:23:09 +000028#ifndef CONFIG_SMP
29#define TTB_FLAGS TTB_C|TTB_RGN_OC_WB @ mark PTWs cacheable, outer WB
30#else
31#define TTB_FLAGS TTB_C|TTB_S|TTB_RGN_OC_WBWA @ mark PTWs cacheable and shared, outer WBWA
32#endif
33
Catalin Marinasbbe88882007-05-08 22:27:46 +010034ENTRY(cpu_v7_proc_init)
35 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010036ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010037
38ENTRY(cpu_v7_proc_fin)
39 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010040ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010041
42/*
43 * cpu_v7_reset(loc)
44 *
45 * Perform a soft reset of the system. Put the CPU into the
46 * same state as it would be if it had been reset, and branch
47 * to what would be the reset vector.
48 *
49 * - loc - location to jump to for soft reset
50 *
51 * It is assumed that:
52 */
53 .align 5
54ENTRY(cpu_v7_reset)
55 mov pc, r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010056ENDPROC(cpu_v7_reset)
Catalin Marinasbbe88882007-05-08 22:27:46 +010057
58/*
59 * cpu_v7_do_idle()
60 *
61 * Idle the processor (eg, wait for interrupt).
62 *
63 * IRQs are already disabled.
64 */
65ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000066 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010067 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010068 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010069ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010070
71ENTRY(cpu_v7_dcache_clean_area)
72#ifndef TLB_CAN_READ_FROM_L1_CACHE
73 dcache_line_size r2, r3
741: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
75 add r0, r0, r2
76 subs r1, r1, r2
77 bhi 1b
78 dsb
79#endif
80 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010081ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010082
83/*
84 * cpu_v7_switch_mm(pgd_phys, tsk)
85 *
86 * Set the translation table base pointer to be pgd_phys
87 *
88 * - pgd_phys - physical address of new TTB
89 *
90 * It is assumed that:
91 * - we are not using split page tables
92 */
93ENTRY(cpu_v7_switch_mm)
Catalin Marinas2eb8c822007-07-20 11:43:02 +010094#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +010095 mov r2, #0
96 ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
Jon Callan73b63ef2008-11-06 13:23:09 +000097 orr r0, r0, #TTB_FLAGS
Catalin Marinas7ce236f2009-04-30 17:06:09 +010098#ifdef CONFIG_ARM_ERRATA_430973
99 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
100#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100101 mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
102 isb
1031: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
104 isb
105 mcr p15, 0, r1, c13, c0, 1 @ set context ID
106 isb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100107#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100108 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100109ENDPROC(cpu_v7_switch_mm)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100110
111/*
112 * cpu_v7_set_pte_ext(ptep, pte)
113 *
114 * Set a level 2 translation table entry.
115 *
116 * - ptep - pointer to level 2 translation table entry
117 * (hardware version is stored at -1024 bytes)
118 * - pte - PTE value to store
119 * - ext - value for extended PTE bits
Catalin Marinasbbe88882007-05-08 22:27:46 +0100120 */
121ENTRY(cpu_v7_set_pte_ext)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100122#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100123 str r1, [r0], #-2048 @ linux version
124
125 bic r3, r1, #0x000003f0
Russell King3f69c0c2008-09-15 17:23:10 +0100126 bic r3, r3, #PTE_TYPE_MASK
Catalin Marinasbbe88882007-05-08 22:27:46 +0100127 orr r3, r3, r2
128 orr r3, r3, #PTE_EXT_AP0 | 2
129
Russell Kingb1cce6b2008-11-04 10:52:28 +0000130 tst r1, #1 << 4
Russell King3f69c0c2008-09-15 17:23:10 +0100131 orrne r3, r3, #PTE_EXT_TEX(1)
132
Catalin Marinasbbe88882007-05-08 22:27:46 +0100133 tst r1, #L_PTE_WRITE
134 tstne r1, #L_PTE_DIRTY
135 orreq r3, r3, #PTE_EXT_APX
136
137 tst r1, #L_PTE_USER
138 orrne r3, r3, #PTE_EXT_AP1
139 tstne r3, #PTE_EXT_APX
140 bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
141
Catalin Marinasbbe88882007-05-08 22:27:46 +0100142 tst r1, #L_PTE_EXEC
143 orreq r3, r3, #PTE_EXT_XN
144
Russell King3f69c0c2008-09-15 17:23:10 +0100145 tst r1, #L_PTE_YOUNG
146 tstne r1, #L_PTE_PRESENT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100147 moveq r3, #0
148
149 str r3, [r0]
150 mcr p15, 0, r0, c7, c10, 1 @ flush_pte
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100151#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100152 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100153ENDPROC(cpu_v7_set_pte_ext)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100154
155cpu_v7_name:
156 .ascii "ARMv7 Processor"
157 .align
158
159 .section ".text.init", #alloc, #execinstr
160
161/*
162 * __v7_setup
163 *
164 * Initialise TLB, Caches, and MMU state ready to switch the MMU
165 * on. Return in r0 the new CP15 C1 control register setting.
166 *
167 * We automatically detect if we have a Harvard cache, and use the
168 * Harvard cache control instructions insead of the unified cache
169 * control instructions.
170 *
171 * This should be able to cover all ARMv7 cores.
172 *
173 * It is assumed that:
174 * - cache type register is implemented
175 */
176__v7_setup:
Jon Callan73b63ef2008-11-06 13:23:09 +0000177#ifdef CONFIG_SMP
178 mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode
179 orr r0, r0, #(0x1 << 6)
180 mcr p15, 0, r0, c1, c0, 1
181#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100182 adr r12, __v7_setup_stack @ the local stack
183 stmia r12, {r0-r5, r7, r9, r11, lr}
184 bl v7_flush_dcache_all
185 ldmia r12, {r0-r5, r7, r9, r11, lr}
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100186#ifdef CONFIG_ARM_ERRATA_430973
187 mrc p15, 0, r10, c1, c0, 1 @ read aux control register
188 orr r10, r10, #(1 << 6) @ set IBE to 1
189 mcr p15, 0, r10, c1, c0, 1 @ write aux control register
190#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100191#ifdef CONFIG_ARM_ERRATA_458693
192 mrc p15, 0, r10, c1, c0, 1 @ read aux control register
193 orr r10, r10, #(1 << 5) @ set L1NEON to 1
194 orr r10, r10, #(1 << 9) @ set PLDNOP to 1
195 mcr p15, 0, r10, c1, c0, 1 @ write aux control register
196#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100197 mov r10, #0
198#ifdef HARVARD_CACHE
199 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
200#endif
201 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100202#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100203 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
204 mcr p15, 0, r10, c2, c0, 2 @ TTB control register
Jon Callan73b63ef2008-11-06 13:23:09 +0000205 orr r4, r4, #TTB_FLAGS
Catalin Marinasbbe88882007-05-08 22:27:46 +0100206 mcr p15, 0, r4, c2, c0, 1 @ load TTB1
207 mov r10, #0x1f @ domains 0, 1 = manager
208 mcr p15, 0, r10, c3, c0, 0 @ load domain access register
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100209#endif
Catalin Marinasf80a3bb2008-10-22 13:04:30 +0100210 ldr r5, =0xff0aa1a8
211 ldr r6, =0x40e040e0
Russell King3f69c0c2008-09-15 17:23:10 +0100212 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
213 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100214 adr r5, v7_crval
215 ldmia r5, {r5, r6}
216 mrc p15, 0, r0, c1, c0, 0 @ read control register
217 bic r0, r0, r5 @ clear bits them
218 orr r0, r0, r6 @ set them
Catalin Marinasbbe88882007-05-08 22:27:46 +0100219 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100220ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100221
Russell Kingb1cce6b2008-11-04 10:52:28 +0000222 /* AT
223 * TFR EV X F I D LR
224 * .EEE ..EE PUI. .T.T 4RVI ZFRS BLDP WCAM
225 * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
226 * 1 0 110 0011 1.00 .111 1101 < we want
Catalin Marinasbbe88882007-05-08 22:27:46 +0100227 */
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100228 .type v7_crval, #object
229v7_crval:
Russell King3f69c0c2008-09-15 17:23:10 +0100230 crval clear=0x0120c302, mmuset=0x10c0387d, ucset=0x00c0187c
Catalin Marinasbbe88882007-05-08 22:27:46 +0100231
232__v7_setup_stack:
233 .space 4 * 11 @ 11 registers
234
235 .type v7_processor_functions, #object
236ENTRY(v7_processor_functions)
237 .word v7_early_abort
Catalin Marinas4a1fd552008-04-21 18:42:04 +0100238 .word pabort_ifar
Catalin Marinasbbe88882007-05-08 22:27:46 +0100239 .word cpu_v7_proc_init
240 .word cpu_v7_proc_fin
241 .word cpu_v7_reset
242 .word cpu_v7_do_idle
243 .word cpu_v7_dcache_clean_area
244 .word cpu_v7_switch_mm
245 .word cpu_v7_set_pte_ext
246 .size v7_processor_functions, . - v7_processor_functions
247
248 .type cpu_arch_name, #object
249cpu_arch_name:
250 .asciz "armv7"
251 .size cpu_arch_name, . - cpu_arch_name
252
253 .type cpu_elf_name, #object
254cpu_elf_name:
255 .asciz "v7"
256 .size cpu_elf_name, . - cpu_elf_name
257 .align
258
259 .section ".proc.info.init", #alloc, #execinstr
260
261 /*
262 * Match any ARMv7 processor core.
263 */
264 .type __v7_proc_info, #object
265__v7_proc_info:
266 .long 0x000f0000 @ Required ID value
267 .long 0x000f0000 @ Mask for ID
268 .long PMD_TYPE_SECT | \
269 PMD_SECT_BUFFERABLE | \
270 PMD_SECT_CACHEABLE | \
271 PMD_SECT_AP_WRITE | \
272 PMD_SECT_AP_READ
273 .long PMD_TYPE_SECT | \
274 PMD_SECT_XN | \
275 PMD_SECT_AP_WRITE | \
276 PMD_SECT_AP_READ
277 b __v7_setup
278 .long cpu_arch_name
279 .long cpu_elf_name
280 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
281 .long cpu_v7_name
282 .long v7_processor_functions
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100283 .long v7wbi_tlb_fns
Catalin Marinasbbe88882007-05-08 22:27:46 +0100284 .long v6_user_fns
285 .long v7_cache_fns
286 .size __v7_proc_info, . - __v7_proc_info