blob: b2eb0b961031abcc64d4f73c68850c58eea129b7 [file] [log] [blame]
Dan Williams285f5fa2006-12-07 02:59:39 +01001/*
2 * iop13xx IRQ handling / support functions
3 * Copyright (c) 2005-2006, Intel Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
16 * Place - Suite 330, Boston, MA 02111-1307 USA.
17 *
18 */
19#include <linux/init.h>
20#include <linux/interrupt.h>
21#include <linux/list.h>
22#include <linux/sysctl.h>
23#include <asm/uaccess.h>
24#include <asm/mach/irq.h>
25#include <asm/irq.h>
26#include <asm/hardware.h>
27#include <asm/mach-types.h>
28#include <asm/arch/irqs.h>
29
30/* INTCTL0 CP6 R0 Page 4
31 */
32static inline u32 read_intctl_0(void)
33{
34 u32 val;
35 asm volatile("mrc p6, 0, %0, c0, c4, 0":"=r" (val));
36 return val;
37}
38static inline void write_intctl_0(u32 val)
39{
40 asm volatile("mcr p6, 0, %0, c0, c4, 0"::"r" (val));
41}
42
43/* INTCTL1 CP6 R1 Page 4
44 */
45static inline u32 read_intctl_1(void)
46{
47 u32 val;
48 asm volatile("mrc p6, 0, %0, c1, c4, 0":"=r" (val));
49 return val;
50}
51static inline void write_intctl_1(u32 val)
52{
53 asm volatile("mcr p6, 0, %0, c1, c4, 0"::"r" (val));
54}
55
56/* INTCTL2 CP6 R2 Page 4
57 */
58static inline u32 read_intctl_2(void)
59{
60 u32 val;
61 asm volatile("mrc p6, 0, %0, c2, c4, 0":"=r" (val));
62 return val;
63}
64static inline void write_intctl_2(u32 val)
65{
66 asm volatile("mcr p6, 0, %0, c2, c4, 0"::"r" (val));
67}
68
69/* INTCTL3 CP6 R3 Page 4
70 */
71static inline u32 read_intctl_3(void)
72{
73 u32 val;
74 asm volatile("mrc p6, 0, %0, c3, c4, 0":"=r" (val));
75 return val;
76}
77static inline void write_intctl_3(u32 val)
78{
79 asm volatile("mcr p6, 0, %0, c3, c4, 0"::"r" (val));
80}
81
82/* INTSTR0 CP6 R0 Page 5
83 */
84static inline u32 read_intstr_0(void)
85{
86 u32 val;
87 asm volatile("mrc p6, 0, %0, c0, c5, 0":"=r" (val));
88 return val;
89}
90static inline void write_intstr_0(u32 val)
91{
92 asm volatile("mcr p6, 0, %0, c0, c5, 0"::"r" (val));
93}
94
95/* INTSTR1 CP6 R1 Page 5
96 */
97static inline u32 read_intstr_1(void)
98{
99 u32 val;
100 asm volatile("mrc p6, 0, %0, c1, c5, 0":"=r" (val));
101 return val;
102}
103static void write_intstr_1(u32 val)
104{
105 asm volatile("mcr p6, 0, %0, c1, c5, 0"::"r" (val));
106}
107
108/* INTSTR2 CP6 R2 Page 5
109 */
110static inline u32 read_intstr_2(void)
111{
112 u32 val;
113 asm volatile("mrc p6, 0, %0, c2, c5, 0":"=r" (val));
114 return val;
115}
116static void write_intstr_2(u32 val)
117{
118 asm volatile("mcr p6, 0, %0, c2, c5, 0"::"r" (val));
119}
120
121/* INTSTR3 CP6 R3 Page 5
122 */
123static inline u32 read_intstr_3(void)
124{
125 u32 val;
126 asm volatile("mrc p6, 0, %0, c3, c5, 0":"=r" (val));
127 return val;
128}
129static void write_intstr_3(u32 val)
130{
131 asm volatile("mcr p6, 0, %0, c3, c5, 0"::"r" (val));
132}
133
134/* INTBASE CP6 R0 Page 2
135 */
136static inline u32 read_intbase(void)
137{
138 u32 val;
139 asm volatile("mrc p6, 0, %0, c0, c2, 0":"=r" (val));
140 return val;
141}
142static void write_intbase(u32 val)
143{
144 asm volatile("mcr p6, 0, %0, c0, c2, 0"::"r" (val));
145}
146
147/* INTSIZE CP6 R2 Page 2
148 */
149static inline u32 read_intsize(void)
150{
151 u32 val;
152 asm volatile("mrc p6, 0, %0, c2, c2, 0":"=r" (val));
153 return val;
154}
155static void write_intsize(u32 val)
156{
157 asm volatile("mcr p6, 0, %0, c2, c2, 0"::"r" (val));
158}
159
160/* 0 = Interrupt Masked and 1 = Interrupt not masked */
161static void
162iop13xx_irq_mask0 (unsigned int irq)
163{
Dan Williams285f5fa2006-12-07 02:59:39 +0100164 write_intctl_0(read_intctl_0() & ~(1 << (irq - 0)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100165}
166
167static void
168iop13xx_irq_mask1 (unsigned int irq)
169{
Dan Williams285f5fa2006-12-07 02:59:39 +0100170 write_intctl_1(read_intctl_1() & ~(1 << (irq - 32)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100171}
172
173static void
174iop13xx_irq_mask2 (unsigned int irq)
175{
Dan Williams285f5fa2006-12-07 02:59:39 +0100176 write_intctl_2(read_intctl_2() & ~(1 << (irq - 64)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100177}
178
179static void
180iop13xx_irq_mask3 (unsigned int irq)
181{
Dan Williams285f5fa2006-12-07 02:59:39 +0100182 write_intctl_3(read_intctl_3() & ~(1 << (irq - 96)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100183}
184
185static void
186iop13xx_irq_unmask0(unsigned int irq)
187{
Dan Williams285f5fa2006-12-07 02:59:39 +0100188 write_intctl_0(read_intctl_0() | (1 << (irq - 0)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100189}
190
191static void
192iop13xx_irq_unmask1(unsigned int irq)
193{
Dan Williams285f5fa2006-12-07 02:59:39 +0100194 write_intctl_1(read_intctl_1() | (1 << (irq - 32)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100195}
196
197static void
198iop13xx_irq_unmask2(unsigned int irq)
199{
Dan Williams285f5fa2006-12-07 02:59:39 +0100200 write_intctl_2(read_intctl_2() | (1 << (irq - 64)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100201}
202
203static void
204iop13xx_irq_unmask3(unsigned int irq)
205{
Dan Williams285f5fa2006-12-07 02:59:39 +0100206 write_intctl_3(read_intctl_3() | (1 << (irq - 96)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100207}
208
Dan Williams3a2aeda2006-12-14 23:31:20 +0100209static struct irq_chip iop13xx_irqchip1 = {
210 .name = "IOP13xx-1",
Dan Williams285f5fa2006-12-07 02:59:39 +0100211 .ack = iop13xx_irq_mask0,
212 .mask = iop13xx_irq_mask0,
213 .unmask = iop13xx_irq_unmask0,
214};
215
Dan Williams3a2aeda2006-12-14 23:31:20 +0100216static struct irq_chip iop13xx_irqchip2 = {
217 .name = "IOP13xx-2",
Dan Williams285f5fa2006-12-07 02:59:39 +0100218 .ack = iop13xx_irq_mask1,
219 .mask = iop13xx_irq_mask1,
220 .unmask = iop13xx_irq_unmask1,
221};
222
Dan Williams3a2aeda2006-12-14 23:31:20 +0100223static struct irq_chip iop13xx_irqchip3 = {
224 .name = "IOP13xx-3",
Dan Williams285f5fa2006-12-07 02:59:39 +0100225 .ack = iop13xx_irq_mask2,
226 .mask = iop13xx_irq_mask2,
227 .unmask = iop13xx_irq_unmask2,
228};
229
Dan Williams3a2aeda2006-12-14 23:31:20 +0100230static struct irq_chip iop13xx_irqchip4 = {
231 .name = "IOP13xx-4",
Dan Williams285f5fa2006-12-07 02:59:39 +0100232 .ack = iop13xx_irq_mask3,
233 .mask = iop13xx_irq_mask3,
234 .unmask = iop13xx_irq_unmask3,
235};
236
Dan Williams588ef762007-02-13 17:12:04 +0100237extern void iop_init_cp6_handler(void);
238
Dan Williams285f5fa2006-12-07 02:59:39 +0100239void __init iop13xx_init_irq(void)
240{
241 unsigned int i;
242
Dan Williams588ef762007-02-13 17:12:04 +0100243 iop_init_cp6_handler();
Dan Williams285f5fa2006-12-07 02:59:39 +0100244
245 /* disable all interrupts */
246 write_intctl_0(0);
247 write_intctl_1(0);
248 write_intctl_2(0);
249 write_intctl_3(0);
250
251 /* treat all as IRQ */
252 write_intstr_0(0);
253 write_intstr_1(0);
254 write_intstr_2(0);
255 write_intstr_3(0);
256
257 /* initialize the interrupt vector generator */
258 write_intbase(INTBASE);
259 write_intsize(INTSIZE_4);
260
261 for(i = 0; i < NR_IOP13XX_IRQS; i++) {
262 if (i < 32)
Dan Williams285f5fa2006-12-07 02:59:39 +0100263 set_irq_chip(i, &iop13xx_irqchip1);
Dan Williams3a2aeda2006-12-14 23:31:20 +0100264 else if (i < 64)
Dan Williams285f5fa2006-12-07 02:59:39 +0100265 set_irq_chip(i, &iop13xx_irqchip2);
Dan Williams3a2aeda2006-12-14 23:31:20 +0100266 else if (i < 96)
Dan Williams285f5fa2006-12-07 02:59:39 +0100267 set_irq_chip(i, &iop13xx_irqchip3);
Dan Williams3a2aeda2006-12-14 23:31:20 +0100268 else
269 set_irq_chip(i, &iop13xx_irqchip4);
Dan Williams285f5fa2006-12-07 02:59:39 +0100270
Dan Williams3a2aeda2006-12-14 23:31:20 +0100271 set_irq_handler(i, handle_level_irq);
Dan Williams285f5fa2006-12-07 02:59:39 +0100272 set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
273 }
Dan Williams285f5fa2006-12-07 02:59:39 +0100274}