blob: 75cf91138b6926663bbd04d62e40215c0d843c96 [file] [log] [blame]
Erik Gilling3c92db92010-03-15 19:40:06 -07001/*
2 * arch/arm/mach-tegra/gpio.c
3 *
4 * Copyright (c) 2010 Google, Inc
5 *
6 * Author:
7 * Erik Gilling <konkers@google.com>
8 *
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19
20#include <linux/init.h>
21#include <linux/irq.h>
Colin Cross2e47b8b2010-04-07 12:59:42 -070022#include <linux/interrupt.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070023#include <linux/io.h>
24#include <linux/gpio.h>
Grant Likelydf221222011-06-15 14:54:14 -060025#include <linux/of.h>
Stephen Warren88d89512011-10-11 16:16:14 -060026#include <linux/platform_device.h>
27#include <linux/module.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070028
Will Deacon98022942011-02-21 13:58:10 +000029#include <asm/mach/irq.h>
30
Erik Gilling3c92db92010-03-15 19:40:06 -070031#include <mach/iomap.h>
Colin Cross2ea67fd2010-10-04 08:49:49 -070032#include <mach/suspend.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070033
34#define GPIO_BANK(x) ((x) >> 5)
35#define GPIO_PORT(x) (((x) >> 3) & 0x3)
36#define GPIO_BIT(x) ((x) & 0x7)
37
Stephen Warren88d89512011-10-11 16:16:14 -060038#define GPIO_REG(x) (GPIO_BANK(x) * 0x80 + GPIO_PORT(x) * 4)
Erik Gilling3c92db92010-03-15 19:40:06 -070039
40#define GPIO_CNF(x) (GPIO_REG(x) + 0x00)
41#define GPIO_OE(x) (GPIO_REG(x) + 0x10)
42#define GPIO_OUT(x) (GPIO_REG(x) + 0X20)
43#define GPIO_IN(x) (GPIO_REG(x) + 0x30)
44#define GPIO_INT_STA(x) (GPIO_REG(x) + 0x40)
45#define GPIO_INT_ENB(x) (GPIO_REG(x) + 0x50)
46#define GPIO_INT_LVL(x) (GPIO_REG(x) + 0x60)
47#define GPIO_INT_CLR(x) (GPIO_REG(x) + 0x70)
48
49#define GPIO_MSK_CNF(x) (GPIO_REG(x) + 0x800)
50#define GPIO_MSK_OE(x) (GPIO_REG(x) + 0x810)
51#define GPIO_MSK_OUT(x) (GPIO_REG(x) + 0X820)
52#define GPIO_MSK_INT_STA(x) (GPIO_REG(x) + 0x840)
53#define GPIO_MSK_INT_ENB(x) (GPIO_REG(x) + 0x850)
54#define GPIO_MSK_INT_LVL(x) (GPIO_REG(x) + 0x860)
55
56#define GPIO_INT_LVL_MASK 0x010101
57#define GPIO_INT_LVL_EDGE_RISING 0x000101
58#define GPIO_INT_LVL_EDGE_FALLING 0x000100
59#define GPIO_INT_LVL_EDGE_BOTH 0x010100
60#define GPIO_INT_LVL_LEVEL_HIGH 0x000001
61#define GPIO_INT_LVL_LEVEL_LOW 0x000000
62
63struct tegra_gpio_bank {
64 int bank;
65 int irq;
66 spinlock_t lvl_lock[4];
Colin Cross2e47b8b2010-04-07 12:59:42 -070067#ifdef CONFIG_PM
68 u32 cnf[4];
69 u32 out[4];
70 u32 oe[4];
71 u32 int_enb[4];
72 u32 int_lvl[4];
73#endif
Erik Gilling3c92db92010-03-15 19:40:06 -070074};
75
76
Stephen Warren88d89512011-10-11 16:16:14 -060077static void __iomem *regs;
78static struct tegra_gpio_bank tegra_gpio_banks[7];
79
80static inline void tegra_gpio_writel(u32 val, u32 reg)
81{
82 __raw_writel(val, regs + reg);
83}
84
85static inline u32 tegra_gpio_readl(u32 reg)
86{
87 return __raw_readl(regs + reg);
88}
Erik Gilling3c92db92010-03-15 19:40:06 -070089
90static int tegra_gpio_compose(int bank, int port, int bit)
91{
92 return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7);
93}
94
95static void tegra_gpio_mask_write(u32 reg, int gpio, int value)
96{
97 u32 val;
98
99 val = 0x100 << GPIO_BIT(gpio);
100 if (value)
101 val |= 1 << GPIO_BIT(gpio);
Stephen Warren88d89512011-10-11 16:16:14 -0600102 tegra_gpio_writel(val, reg);
Erik Gilling3c92db92010-03-15 19:40:06 -0700103}
104
105void tegra_gpio_enable(int gpio)
106{
107 tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 1);
108}
109
110void tegra_gpio_disable(int gpio)
111{
112 tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 0);
113}
114
115static void tegra_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
116{
117 tegra_gpio_mask_write(GPIO_MSK_OUT(offset), offset, value);
118}
119
120static int tegra_gpio_get(struct gpio_chip *chip, unsigned offset)
121{
Stephen Warren88d89512011-10-11 16:16:14 -0600122 return (tegra_gpio_readl(GPIO_IN(offset)) >> GPIO_BIT(offset)) & 0x1;
Erik Gilling3c92db92010-03-15 19:40:06 -0700123}
124
125static int tegra_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
126{
127 tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 0);
128 return 0;
129}
130
131static int tegra_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
132 int value)
133{
134 tegra_gpio_set(chip, offset, value);
135 tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 1);
136 return 0;
137}
138
139
140
141static struct gpio_chip tegra_gpio_chip = {
142 .label = "tegra-gpio",
143 .direction_input = tegra_gpio_direction_input,
144 .get = tegra_gpio_get,
145 .direction_output = tegra_gpio_direction_output,
146 .set = tegra_gpio_set,
147 .base = 0,
Colin Cross2e47b8b2010-04-07 12:59:42 -0700148 .ngpio = TEGRA_NR_GPIOS,
Erik Gilling3c92db92010-03-15 19:40:06 -0700149};
150
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100151static void tegra_gpio_irq_ack(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700152{
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100153 int gpio = d->irq - INT_GPIO_BASE;
Erik Gilling3c92db92010-03-15 19:40:06 -0700154
Stephen Warren88d89512011-10-11 16:16:14 -0600155 tegra_gpio_writel(1 << GPIO_BIT(gpio), GPIO_INT_CLR(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700156}
157
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100158static void tegra_gpio_irq_mask(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700159{
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100160 int gpio = d->irq - INT_GPIO_BASE;
Erik Gilling3c92db92010-03-15 19:40:06 -0700161
162 tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 0);
163}
164
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100165static void tegra_gpio_irq_unmask(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700166{
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100167 int gpio = d->irq - INT_GPIO_BASE;
Erik Gilling3c92db92010-03-15 19:40:06 -0700168
169 tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 1);
170}
171
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100172static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type)
Erik Gilling3c92db92010-03-15 19:40:06 -0700173{
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100174 int gpio = d->irq - INT_GPIO_BASE;
175 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
Erik Gilling3c92db92010-03-15 19:40:06 -0700176 int port = GPIO_PORT(gpio);
177 int lvl_type;
178 int val;
179 unsigned long flags;
180
181 switch (type & IRQ_TYPE_SENSE_MASK) {
182 case IRQ_TYPE_EDGE_RISING:
183 lvl_type = GPIO_INT_LVL_EDGE_RISING;
184 break;
185
186 case IRQ_TYPE_EDGE_FALLING:
187 lvl_type = GPIO_INT_LVL_EDGE_FALLING;
188 break;
189
190 case IRQ_TYPE_EDGE_BOTH:
191 lvl_type = GPIO_INT_LVL_EDGE_BOTH;
192 break;
193
194 case IRQ_TYPE_LEVEL_HIGH:
195 lvl_type = GPIO_INT_LVL_LEVEL_HIGH;
196 break;
197
198 case IRQ_TYPE_LEVEL_LOW:
199 lvl_type = GPIO_INT_LVL_LEVEL_LOW;
200 break;
201
202 default:
203 return -EINVAL;
204 }
205
206 spin_lock_irqsave(&bank->lvl_lock[port], flags);
207
Stephen Warren88d89512011-10-11 16:16:14 -0600208 val = tegra_gpio_readl(GPIO_INT_LVL(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700209 val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio));
210 val |= lvl_type << GPIO_BIT(gpio);
Stephen Warren88d89512011-10-11 16:16:14 -0600211 tegra_gpio_writel(val, GPIO_INT_LVL(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700212
213 spin_unlock_irqrestore(&bank->lvl_lock[port], flags);
214
215 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100216 __irq_set_handler_locked(d->irq, handle_level_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700217 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100218 __irq_set_handler_locked(d->irq, handle_edge_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700219
220 return 0;
221}
222
223static void tegra_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
224{
225 struct tegra_gpio_bank *bank;
226 int port;
227 int pin;
228 int unmasked = 0;
Will Deacon98022942011-02-21 13:58:10 +0000229 struct irq_chip *chip = irq_desc_get_chip(desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700230
Will Deacon98022942011-02-21 13:58:10 +0000231 chained_irq_enter(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700232
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100233 bank = irq_get_handler_data(irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700234
235 for (port = 0; port < 4; port++) {
236 int gpio = tegra_gpio_compose(bank->bank, port, 0);
Stephen Warren88d89512011-10-11 16:16:14 -0600237 unsigned long sta = tegra_gpio_readl(GPIO_INT_STA(gpio)) &
238 tegra_gpio_readl(GPIO_INT_ENB(gpio));
239 u32 lvl = tegra_gpio_readl(GPIO_INT_LVL(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700240
241 for_each_set_bit(pin, &sta, 8) {
Stephen Warren88d89512011-10-11 16:16:14 -0600242 tegra_gpio_writel(1 << pin, GPIO_INT_CLR(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700243
244 /* if gpio is edge triggered, clear condition
245 * before executing the hander so that we don't
246 * miss edges
247 */
248 if (lvl & (0x100 << pin)) {
249 unmasked = 1;
Will Deacon98022942011-02-21 13:58:10 +0000250 chained_irq_exit(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700251 }
252
253 generic_handle_irq(gpio_to_irq(gpio + pin));
254 }
255 }
256
257 if (!unmasked)
Will Deacon98022942011-02-21 13:58:10 +0000258 chained_irq_exit(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700259
260}
261
Colin Cross2e47b8b2010-04-07 12:59:42 -0700262#ifdef CONFIG_PM
263void tegra_gpio_resume(void)
264{
265 unsigned long flags;
Colin Crossc8309ef2011-03-30 00:24:43 -0700266 int b;
267 int p;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700268
269 local_irq_save(flags);
270
271 for (b = 0; b < ARRAY_SIZE(tegra_gpio_banks); b++) {
272 struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
273
274 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
275 unsigned int gpio = (b<<5) | (p<<3);
Stephen Warren88d89512011-10-11 16:16:14 -0600276 tegra_gpio_writel(bank->cnf[p], GPIO_CNF(gpio));
277 tegra_gpio_writel(bank->out[p], GPIO_OUT(gpio));
278 tegra_gpio_writel(bank->oe[p], GPIO_OE(gpio));
279 tegra_gpio_writel(bank->int_lvl[p], GPIO_INT_LVL(gpio));
280 tegra_gpio_writel(bank->int_enb[p], GPIO_INT_ENB(gpio));
Colin Cross2e47b8b2010-04-07 12:59:42 -0700281 }
282 }
283
284 local_irq_restore(flags);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700285}
286
287void tegra_gpio_suspend(void)
288{
289 unsigned long flags;
Colin Crossc8309ef2011-03-30 00:24:43 -0700290 int b;
291 int p;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700292
Colin Cross2e47b8b2010-04-07 12:59:42 -0700293 local_irq_save(flags);
294 for (b = 0; b < ARRAY_SIZE(tegra_gpio_banks); b++) {
295 struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
296
297 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
298 unsigned int gpio = (b<<5) | (p<<3);
Stephen Warren88d89512011-10-11 16:16:14 -0600299 bank->cnf[p] = tegra_gpio_readl(GPIO_CNF(gpio));
300 bank->out[p] = tegra_gpio_readl(GPIO_OUT(gpio));
301 bank->oe[p] = tegra_gpio_readl(GPIO_OE(gpio));
302 bank->int_enb[p] = tegra_gpio_readl(GPIO_INT_ENB(gpio));
303 bank->int_lvl[p] = tegra_gpio_readl(GPIO_INT_LVL(gpio));
Colin Cross2e47b8b2010-04-07 12:59:42 -0700304 }
305 }
306 local_irq_restore(flags);
307}
308
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100309static int tegra_gpio_wake_enable(struct irq_data *d, unsigned int enable)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700310{
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100311 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100312 return irq_set_irq_wake(bank->irq, enable);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700313}
314#endif
Erik Gilling3c92db92010-03-15 19:40:06 -0700315
316static struct irq_chip tegra_gpio_irq_chip = {
317 .name = "GPIO",
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100318 .irq_ack = tegra_gpio_irq_ack,
319 .irq_mask = tegra_gpio_irq_mask,
320 .irq_unmask = tegra_gpio_irq_unmask,
321 .irq_set_type = tegra_gpio_irq_set_type,
Colin Cross2e47b8b2010-04-07 12:59:42 -0700322#ifdef CONFIG_PM
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100323 .irq_set_wake = tegra_gpio_wake_enable,
Colin Cross2e47b8b2010-04-07 12:59:42 -0700324#endif
Erik Gilling3c92db92010-03-15 19:40:06 -0700325};
326
327
328/* This lock class tells lockdep that GPIO irqs are in a different
329 * category than their parents, so it won't report false recursion.
330 */
331static struct lock_class_key gpio_lock_class;
332
Stephen Warren88d89512011-10-11 16:16:14 -0600333static int __devinit tegra_gpio_probe(struct platform_device *pdev)
Erik Gilling3c92db92010-03-15 19:40:06 -0700334{
Stephen Warren88d89512011-10-11 16:16:14 -0600335 struct resource *res;
Erik Gilling3c92db92010-03-15 19:40:06 -0700336 struct tegra_gpio_bank *bank;
337 int i;
338 int j;
339
Stephen Warren88d89512011-10-11 16:16:14 -0600340 for (i = 0; i < ARRAY_SIZE(tegra_gpio_banks); i++) {
341 res = platform_get_resource(pdev, IORESOURCE_IRQ, i);
342 if (!res) {
343 dev_err(&pdev->dev, "Missing IRQ resource\n");
344 return -ENODEV;
345 }
346
347 bank = &tegra_gpio_banks[i];
348 bank->bank = i;
349 bank->irq = res->start;
350 }
351
352 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
353 if (!res) {
354 dev_err(&pdev->dev, "Missing MEM resource\n");
355 return -ENODEV;
356 }
357
358 if (!devm_request_mem_region(&pdev->dev, res->start,
359 resource_size(res),
360 dev_name(&pdev->dev))) {
361 dev_err(&pdev->dev, "Couldn't request MEM resource\n");
362 return -ENODEV;
363 }
364
365 regs = devm_ioremap(&pdev->dev, res->start, resource_size(res));
366 if (!regs) {
367 dev_err(&pdev->dev, "Couldn't ioremap regs\n");
368 return -ENODEV;
369 }
370
Erik Gilling3c92db92010-03-15 19:40:06 -0700371 for (i = 0; i < 7; i++) {
372 for (j = 0; j < 4; j++) {
373 int gpio = tegra_gpio_compose(i, j, 0);
Stephen Warren88d89512011-10-11 16:16:14 -0600374 tegra_gpio_writel(0x00, GPIO_INT_ENB(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700375 }
376 }
377
Grant Likelydf221222011-06-15 14:54:14 -0600378#ifdef CONFIG_OF_GPIO
Stephen Warren88d89512011-10-11 16:16:14 -0600379 tegra_gpio_chip.of_node = pdev->dev.of_node;
380#endif
Grant Likelydf221222011-06-15 14:54:14 -0600381
Erik Gilling3c92db92010-03-15 19:40:06 -0700382 gpiochip_add(&tegra_gpio_chip);
383
Colin Cross2e47b8b2010-04-07 12:59:42 -0700384 for (i = INT_GPIO_BASE; i < (INT_GPIO_BASE + TEGRA_NR_GPIOS); i++) {
Erik Gilling3c92db92010-03-15 19:40:06 -0700385 bank = &tegra_gpio_banks[GPIO_BANK(irq_to_gpio(i))];
386
Thomas Gleixner1475b852011-03-22 17:11:09 +0100387 irq_set_lockdep_class(i, &gpio_lock_class);
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100388 irq_set_chip_data(i, bank);
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100389 irq_set_chip_and_handler(i, &tegra_gpio_irq_chip,
390 handle_simple_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700391 set_irq_flags(i, IRQF_VALID);
392 }
393
394 for (i = 0; i < ARRAY_SIZE(tegra_gpio_banks); i++) {
395 bank = &tegra_gpio_banks[i];
396
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100397 irq_set_chained_handler(bank->irq, tegra_gpio_irq_handler);
398 irq_set_handler_data(bank->irq, bank);
Erik Gilling3c92db92010-03-15 19:40:06 -0700399
400 for (j = 0; j < 4; j++)
401 spin_lock_init(&bank->lvl_lock[j]);
402 }
403
404 return 0;
405}
406
Stephen Warren88d89512011-10-11 16:16:14 -0600407static struct of_device_id tegra_gpio_of_match[] __devinitdata = {
408 { .compatible = "nvidia,tegra20-gpio", },
409 { },
410};
411
412static struct platform_driver tegra_gpio_driver = {
413 .driver = {
414 .name = "tegra-gpio",
415 .owner = THIS_MODULE,
416 .of_match_table = tegra_gpio_of_match,
417 },
418 .probe = tegra_gpio_probe,
419};
420
421static int __init tegra_gpio_init(void)
422{
423 return platform_driver_register(&tegra_gpio_driver);
424}
Erik Gilling3c92db92010-03-15 19:40:06 -0700425postcore_initcall(tegra_gpio_init);
426
Olof Johansson632095e2011-02-13 19:12:27 -0800427void __init tegra_gpio_config(struct tegra_gpio_table *table, int num)
428{
429 int i;
430
431 for (i = 0; i < num; i++) {
432 int gpio = table[i].gpio;
433
434 if (table[i].enable)
435 tegra_gpio_enable(gpio);
436 else
437 tegra_gpio_disable(gpio);
438 }
439}
440
Erik Gilling3c92db92010-03-15 19:40:06 -0700441#ifdef CONFIG_DEBUG_FS
442
443#include <linux/debugfs.h>
444#include <linux/seq_file.h>
445
446static int dbg_gpio_show(struct seq_file *s, void *unused)
447{
448 int i;
449 int j;
450
451 for (i = 0; i < 7; i++) {
452 for (j = 0; j < 4; j++) {
453 int gpio = tegra_gpio_compose(i, j, 0);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700454 seq_printf(s,
455 "%d:%d %02x %02x %02x %02x %02x %02x %06x\n",
456 i, j,
Stephen Warren88d89512011-10-11 16:16:14 -0600457 tegra_gpio_readl(GPIO_CNF(gpio)),
458 tegra_gpio_readl(GPIO_OE(gpio)),
459 tegra_gpio_readl(GPIO_OUT(gpio)),
460 tegra_gpio_readl(GPIO_IN(gpio)),
461 tegra_gpio_readl(GPIO_INT_STA(gpio)),
462 tegra_gpio_readl(GPIO_INT_ENB(gpio)),
463 tegra_gpio_readl(GPIO_INT_LVL(gpio)));
Erik Gilling3c92db92010-03-15 19:40:06 -0700464 }
465 }
466 return 0;
467}
468
469static int dbg_gpio_open(struct inode *inode, struct file *file)
470{
471 return single_open(file, dbg_gpio_show, &inode->i_private);
472}
473
474static const struct file_operations debug_fops = {
475 .open = dbg_gpio_open,
476 .read = seq_read,
477 .llseek = seq_lseek,
478 .release = single_release,
479};
480
481static int __init tegra_gpio_debuginit(void)
482{
483 (void) debugfs_create_file("tegra_gpio", S_IRUGO,
484 NULL, NULL, &debug_fops);
485 return 0;
486}
487late_initcall(tegra_gpio_debuginit);
488#endif