blob: 6bd646a979afda60dafb13f76efddcf76b9760ee [file] [log] [blame]
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001/*
2 Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2800usb
23 Abstract: rt2800usb device specific routines.
24 Supported chipsets: RT2800U.
25 */
26
27#include <linux/crc-ccitt.h>
28#include <linux/delay.h>
29#include <linux/etherdevice.h>
30#include <linux/init.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/usb.h>
34
35#include "rt2x00.h"
36#include "rt2x00usb.h"
Bartlomiej Zolnierkiewicz7ef5cc92009-11-04 18:35:32 +010037#include "rt2800lib.h"
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010038#include "rt2800.h"
Ivo van Doornd53d9e62009-04-26 15:47:48 +020039#include "rt2800usb.h"
40
41/*
42 * Allow hardware encryption to be disabled.
43 */
44static int modparam_nohwcrypt = 1;
45module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
46MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
47
Ivo van Doornd53d9e62009-04-26 15:47:48 +020048#ifdef CONFIG_RT2X00_LIB_DEBUGFS
49static const struct rt2x00debug rt2800usb_rt2x00debug = {
50 .owner = THIS_MODULE,
51 .csr = {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +010052 .read = rt2800_register_read,
53 .write = rt2800_register_write,
Ivo van Doornd53d9e62009-04-26 15:47:48 +020054 .flags = RT2X00DEBUGFS_OFFSET,
55 .word_base = CSR_REG_BASE,
56 .word_size = sizeof(u32),
57 .word_count = CSR_REG_SIZE / sizeof(u32),
58 },
59 .eeprom = {
60 .read = rt2x00_eeprom_read,
61 .write = rt2x00_eeprom_write,
62 .word_base = EEPROM_BASE,
63 .word_size = sizeof(u16),
64 .word_count = EEPROM_SIZE / sizeof(u16),
65 },
66 .bbp = {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +010067 .read = rt2800_bbp_read,
68 .write = rt2800_bbp_write,
Ivo van Doornd53d9e62009-04-26 15:47:48 +020069 .word_base = BBP_BASE,
70 .word_size = sizeof(u8),
71 .word_count = BBP_SIZE / sizeof(u8),
72 },
73 .rf = {
74 .read = rt2x00_rf_read,
Bartlomiej Zolnierkiewicz5c70e5b2009-11-04 18:34:18 +010075 .write = rt2800_rf_write,
Ivo van Doornd53d9e62009-04-26 15:47:48 +020076 .word_base = RF_BASE,
77 .word_size = sizeof(u32),
78 .word_count = RF_SIZE / sizeof(u32),
79 },
80};
81#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
82
Ivo van Doornd53d9e62009-04-26 15:47:48 +020083static int rt2800usb_rfkill_poll(struct rt2x00_dev *rt2x00dev)
84{
85 u32 reg;
86
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +010087 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +020088 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
89}
Ivo van Doornd53d9e62009-04-26 15:47:48 +020090
91#ifdef CONFIG_RT2X00_LIB_LEDS
92static void rt2800usb_brightness_set(struct led_classdev *led_cdev,
93 enum led_brightness brightness)
94{
95 struct rt2x00_led *led =
96 container_of(led_cdev, struct rt2x00_led, led_dev);
97 unsigned int enabled = brightness != LED_OFF;
98 unsigned int bg_mode =
99 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
100 unsigned int polarity =
101 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
102 EEPROM_FREQ_LED_POLARITY);
103 unsigned int ledmode =
104 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
105 EEPROM_FREQ_LED_MODE);
106
107 if (led->type == LED_TYPE_RADIO) {
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +0100108 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200109 enabled ? 0x20 : 0);
110 } else if (led->type == LED_TYPE_ASSOC) {
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +0100111 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200112 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
113 } else if (led->type == LED_TYPE_QUALITY) {
114 /*
115 * The brightness is divided into 6 levels (0 - 5),
116 * The specs tell us the following levels:
117 * 0, 1 ,3, 7, 15, 31
118 * to determine the level in a simple way we can simply
119 * work with bitshifting:
120 * (1 << level) - 1
121 */
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +0100122 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200123 (1 << brightness / (LED_FULL / 6)) - 1,
124 polarity);
125 }
126}
127
128static int rt2800usb_blink_set(struct led_classdev *led_cdev,
129 unsigned long *delay_on,
130 unsigned long *delay_off)
131{
132 struct rt2x00_led *led =
133 container_of(led_cdev, struct rt2x00_led, led_dev);
134 u32 reg;
135
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100136 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200137 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
138 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
139 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
140 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
141 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 12);
142 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
143 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100144 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200145
146 return 0;
147}
148
149static void rt2800usb_init_led(struct rt2x00_dev *rt2x00dev,
150 struct rt2x00_led *led,
151 enum led_type type)
152{
153 led->rt2x00dev = rt2x00dev;
154 led->type = type;
155 led->led_dev.brightness_set = rt2800usb_brightness_set;
156 led->led_dev.blink_set = rt2800usb_blink_set;
157 led->flags = LED_INITIALIZED;
158}
159#endif /* CONFIG_RT2X00_LIB_LEDS */
160
161/*
162 * Configuration handlers.
163 */
164static void rt2800usb_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
165 struct rt2x00lib_crypto *crypto,
166 struct ieee80211_key_conf *key)
167{
168 struct mac_wcid_entry wcid_entry;
169 struct mac_iveiv_entry iveiv_entry;
170 u32 offset;
171 u32 reg;
172
173 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
174
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100175 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200176 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
177 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
178 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
179 (crypto->cmd == SET_KEY) * crypto->cipher);
180 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
181 (crypto->cmd == SET_KEY) * crypto->bssidx);
182 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100183 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200184
185 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
186
187 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
188 if ((crypto->cipher == CIPHER_TKIP) ||
189 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
190 (crypto->cipher == CIPHER_AES))
191 iveiv_entry.iv[3] |= 0x20;
192 iveiv_entry.iv[3] |= key->keyidx << 6;
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100193 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200194 &iveiv_entry, sizeof(iveiv_entry));
195
196 offset = MAC_WCID_ENTRY(key->hw_key_idx);
197
198 memset(&wcid_entry, 0, sizeof(wcid_entry));
199 if (crypto->cmd == SET_KEY)
200 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100201 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200202 &wcid_entry, sizeof(wcid_entry));
203}
204
205static int rt2800usb_config_shared_key(struct rt2x00_dev *rt2x00dev,
206 struct rt2x00lib_crypto *crypto,
207 struct ieee80211_key_conf *key)
208{
209 struct hw_key_entry key_entry;
210 struct rt2x00_field32 field;
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200211 u32 offset;
212 u32 reg;
213
214 if (crypto->cmd == SET_KEY) {
215 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
216
217 memcpy(key_entry.key, crypto->key,
218 sizeof(key_entry.key));
219 memcpy(key_entry.tx_mic, crypto->tx_mic,
220 sizeof(key_entry.tx_mic));
221 memcpy(key_entry.rx_mic, crypto->rx_mic,
222 sizeof(key_entry.rx_mic));
223
224 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100225 rt2800_register_multiwrite(rt2x00dev, offset,
Bartlomiej Zolnierkiewicz3306ef62009-11-04 18:32:58 +0100226 &key_entry, sizeof(key_entry));
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200227 }
228
229 /*
230 * The cipher types are stored over multiple registers
231 * starting with SHARED_KEY_MODE_BASE each word will have
232 * 32 bits and contains the cipher types for 2 bssidx each.
233 * Using the correct defines correctly will cause overhead,
234 * so just calculate the correct offset.
235 */
236 field.bit_offset = 4 * (key->hw_key_idx % 8);
237 field.bit_mask = 0x7 << field.bit_offset;
238
239 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
240
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100241 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200242 rt2x00_set_field32(&reg, field,
243 (crypto->cmd == SET_KEY) * crypto->cipher);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100244 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200245
246 /*
247 * Update WCID information
248 */
249 rt2800usb_config_wcid_attr(rt2x00dev, crypto, key);
250
251 return 0;
252}
253
254static int rt2800usb_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
255 struct rt2x00lib_crypto *crypto,
256 struct ieee80211_key_conf *key)
257{
258 struct hw_key_entry key_entry;
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200259 u32 offset;
260
261 if (crypto->cmd == SET_KEY) {
262 /*
263 * 1 pairwise key is possible per AID, this means that the AID
264 * equals our hw_key_idx. Make sure the WCID starts _after_ the
265 * last possible shared key entry.
266 */
267 if (crypto->aid > (256 - 32))
268 return -ENOSPC;
269
270 key->hw_key_idx = 32 + crypto->aid;
271
272 memcpy(key_entry.key, crypto->key,
273 sizeof(key_entry.key));
274 memcpy(key_entry.tx_mic, crypto->tx_mic,
275 sizeof(key_entry.tx_mic));
276 memcpy(key_entry.rx_mic, crypto->rx_mic,
277 sizeof(key_entry.rx_mic));
278
279 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100280 rt2800_register_multiwrite(rt2x00dev, offset,
Bartlomiej Zolnierkiewicz3306ef62009-11-04 18:32:58 +0100281 &key_entry, sizeof(key_entry));
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200282 }
283
284 /*
285 * Update WCID information
286 */
287 rt2800usb_config_wcid_attr(rt2x00dev, crypto, key);
288
289 return 0;
290}
291
292static void rt2800usb_config_filter(struct rt2x00_dev *rt2x00dev,
293 const unsigned int filter_flags)
294{
295 u32 reg;
296
297 /*
298 * Start configuration steps.
299 * Note that the version error will always be dropped
300 * and broadcast frames will always be accepted since
301 * there is no filter for it at this time.
302 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100303 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200304 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
305 !(filter_flags & FIF_FCSFAIL));
306 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
307 !(filter_flags & FIF_PLCPFAIL));
308 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
309 !(filter_flags & FIF_PROMISC_IN_BSS));
310 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
311 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
312 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
313 !(filter_flags & FIF_ALLMULTI));
314 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
315 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
316 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
317 !(filter_flags & FIF_CONTROL));
318 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
319 !(filter_flags & FIF_CONTROL));
320 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
321 !(filter_flags & FIF_CONTROL));
322 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
323 !(filter_flags & FIF_CONTROL));
324 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
325 !(filter_flags & FIF_CONTROL));
326 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
Igor Perminov1afcfd542009-08-08 23:55:55 +0200327 !(filter_flags & FIF_PSPOLL));
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200328 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
329 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
330 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
331 !(filter_flags & FIF_CONTROL));
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100332 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200333}
334
335static void rt2800usb_config_intf(struct rt2x00_dev *rt2x00dev,
336 struct rt2x00_intf *intf,
337 struct rt2x00intf_conf *conf,
338 const unsigned int flags)
339{
340 unsigned int beacon_base;
341 u32 reg;
342
343 if (flags & CONFIG_UPDATE_TYPE) {
344 /*
345 * Clear current synchronisation setup.
346 * For the Beacon base registers we only need to clear
347 * the first byte since that byte contains the VALID and OWNER
348 * bits which (when set to 0) will invalidate the entire beacon.
349 */
350 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100351 rt2800_register_write(rt2x00dev, beacon_base, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200352
353 /*
354 * Enable synchronisation.
355 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100356 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200357 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
358 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
359 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100360 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200361 }
362
363 if (flags & CONFIG_UPDATE_MAC) {
364 reg = le32_to_cpu(conf->mac[1]);
365 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
366 conf->mac[1] = cpu_to_le32(reg);
367
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100368 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200369 conf->mac, sizeof(conf->mac));
370 }
371
372 if (flags & CONFIG_UPDATE_BSSID) {
373 reg = le32_to_cpu(conf->bssid[1]);
374 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
375 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
376 conf->bssid[1] = cpu_to_le32(reg);
377
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +0100378 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200379 conf->bssid, sizeof(conf->bssid));
380 }
381}
382
383static void rt2800usb_config_erp(struct rt2x00_dev *rt2x00dev,
384 struct rt2x00lib_erp *erp)
385{
386 u32 reg;
387
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100388 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doorn47896662009-09-06 15:14:23 +0200389 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 0x20);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100390 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200391
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100392 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200393 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
394 !!erp->short_preamble);
395 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
396 !!erp->short_preamble);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100397 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200398
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100399 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200400 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
401 erp->cts_protection ? 2 : 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100402 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200403
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100404 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200405 erp->basic_rates);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100406 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200407
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100408 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200409 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
410 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100411 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200412
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100413 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200414 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, erp->sifs);
415 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, erp->sifs);
416 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
417 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
418 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100419 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200420
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100421 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200422 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
423 erp->beacon_int * 16);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100424 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200425}
426
427static void rt2800usb_config_ant(struct rt2x00_dev *rt2x00dev,
428 struct antenna_setup *ant)
429{
430 u8 r1;
431 u8 r3;
432
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100433 rt2800_bbp_read(rt2x00dev, 1, &r1);
434 rt2800_bbp_read(rt2x00dev, 3, &r3);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200435
436 /*
437 * Configure the TX antenna.
438 */
439 switch ((int)ant->tx) {
440 case 1:
441 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
442 break;
443 case 2:
444 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
445 break;
446 case 3:
447 /* Do nothing */
448 break;
449 }
450
451 /*
452 * Configure the RX antenna.
453 */
454 switch ((int)ant->rx) {
455 case 1:
456 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
457 break;
458 case 2:
459 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
460 break;
461 case 3:
462 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
463 break;
464 }
465
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100466 rt2800_bbp_write(rt2x00dev, 3, r3);
467 rt2800_bbp_write(rt2x00dev, 1, r1);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200468}
469
470static void rt2800usb_config_lna_gain(struct rt2x00_dev *rt2x00dev,
471 struct rt2x00lib_conf *libconf)
472{
473 u16 eeprom;
474 short lna_gain;
475
476 if (libconf->rf.channel <= 14) {
477 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
478 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
479 } else if (libconf->rf.channel <= 64) {
480 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
481 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
482 } else if (libconf->rf.channel <= 128) {
483 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
484 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
485 } else {
486 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
487 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
488 }
489
490 rt2x00dev->lna_gain = lna_gain;
491}
492
493static void rt2800usb_config_channel_rt2x(struct rt2x00_dev *rt2x00dev,
494 struct ieee80211_conf *conf,
495 struct rf_channel *rf,
496 struct channel_info *info)
497{
498 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
499
500 if (rt2x00dev->default_ant.tx == 1)
501 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
502
503 if (rt2x00dev->default_ant.rx == 1) {
504 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
505 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
506 } else if (rt2x00dev->default_ant.rx == 2)
507 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
508
509 if (rf->channel > 14) {
510 /*
511 * When TX power is below 0, we should increase it by 7 to
512 * make it a positive value (Minumum value is -7).
513 * However this means that values between 0 and 7 have
514 * double meaning, and we should set a 7DBm boost flag.
515 */
516 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
517 (info->tx_power1 >= 0));
518
519 if (info->tx_power1 < 0)
520 info->tx_power1 += 7;
521
522 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
523 TXPOWER_A_TO_DEV(info->tx_power1));
524
525 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
526 (info->tx_power2 >= 0));
527
528 if (info->tx_power2 < 0)
529 info->tx_power2 += 7;
530
531 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
532 TXPOWER_A_TO_DEV(info->tx_power2));
533 } else {
534 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
535 TXPOWER_G_TO_DEV(info->tx_power1));
536 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
537 TXPOWER_G_TO_DEV(info->tx_power2));
538 }
539
540 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
541
Bartlomiej Zolnierkiewicz5c70e5b2009-11-04 18:34:18 +0100542 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
543 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
544 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
545 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200546
547 udelay(200);
548
Bartlomiej Zolnierkiewicz5c70e5b2009-11-04 18:34:18 +0100549 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
550 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
551 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
552 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200553
554 udelay(200);
555
Bartlomiej Zolnierkiewicz5c70e5b2009-11-04 18:34:18 +0100556 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
557 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
558 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
559 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200560}
561
562static void rt2800usb_config_channel_rt3x(struct rt2x00_dev *rt2x00dev,
563 struct ieee80211_conf *conf,
564 struct rf_channel *rf,
565 struct channel_info *info)
566{
567 u8 rfcsr;
568
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100569 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
570 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf3);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200571
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100572 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200573 rt2x00_set_field8(&rfcsr, RFCSR6_R, rf->rf2);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100574 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200575
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100576 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200577 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
578 TXPOWER_G_TO_DEV(info->tx_power1));
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100579 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200580
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100581 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200582 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100583 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200584
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100585 rt2800_rfcsr_write(rt2x00dev, 24,
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200586 rt2x00dev->calibration[conf_is_ht40(conf)]);
587
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100588 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200589 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +0100590 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200591}
592
593static void rt2800usb_config_channel(struct rt2x00_dev *rt2x00dev,
594 struct ieee80211_conf *conf,
595 struct rf_channel *rf,
596 struct channel_info *info)
597{
598 u32 reg;
599 unsigned int tx_pin;
600 u8 bbp;
601
602 if (rt2x00_rev(&rt2x00dev->chip) != RT3070_VERSION)
603 rt2800usb_config_channel_rt2x(rt2x00dev, conf, rf, info);
604 else
605 rt2800usb_config_channel_rt3x(rt2x00dev, conf, rf, info);
606
607 /*
608 * Change BBP settings
609 */
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100610 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
611 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
612 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
613 rt2800_bbp_write(rt2x00dev, 86, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200614
615 if (rf->channel <= 14) {
616 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100617 rt2800_bbp_write(rt2x00dev, 82, 0x62);
618 rt2800_bbp_write(rt2x00dev, 75, 0x46);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200619 } else {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100620 rt2800_bbp_write(rt2x00dev, 82, 0x84);
621 rt2800_bbp_write(rt2x00dev, 75, 0x50);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200622 }
623 } else {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100624 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200625
626 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100627 rt2800_bbp_write(rt2x00dev, 75, 0x46);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200628 else
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100629 rt2800_bbp_write(rt2x00dev, 75, 0x50);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200630 }
631
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100632 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200633 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_PLUS, conf_is_ht40_plus(conf));
634 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
635 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100636 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200637
638 tx_pin = 0;
639
640 /* Turn on unused PA or LNA when not using 1T or 1R */
641 if (rt2x00dev->default_ant.tx != 1) {
642 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
643 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
644 }
645
646 /* Turn on unused PA or LNA when not using 1T or 1R */
647 if (rt2x00dev->default_ant.rx != 1) {
648 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
649 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
650 }
651
652 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
653 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
654 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
655 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
656 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
657 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
658
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100659 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200660
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100661 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200662 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100663 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200664
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100665 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200666 rt2x00_set_field8(&bbp, BBP3_HT40_PLUS, conf_is_ht40_plus(conf));
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100667 rt2800_bbp_write(rt2x00dev, 3, bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200668
669 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
670 if (conf_is_ht40(conf)) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100671 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
672 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
673 rt2800_bbp_write(rt2x00dev, 73, 0x16);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200674 } else {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100675 rt2800_bbp_write(rt2x00dev, 69, 0x16);
676 rt2800_bbp_write(rt2x00dev, 70, 0x08);
677 rt2800_bbp_write(rt2x00dev, 73, 0x11);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200678 }
679 }
680
681 msleep(1);
682}
683
684static void rt2800usb_config_txpower(struct rt2x00_dev *rt2x00dev,
685 const int txpower)
686{
687 u32 reg;
688 u32 value = TXPOWER_G_TO_DEV(txpower);
689 u8 r1;
690
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100691 rt2800_bbp_read(rt2x00dev, 1, &r1);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200692 rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100693 rt2800_bbp_write(rt2x00dev, 1, r1);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200694
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100695 rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200696 rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
697 rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
698 rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
699 rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
700 rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
701 rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
702 rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
703 rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100704 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200705
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100706 rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200707 rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
708 rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
709 rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
710 rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
711 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
712 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
713 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
714 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100715 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200716
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100717 rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200718 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
719 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
720 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
721 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
722 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
723 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
724 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
725 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100726 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200727
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100728 rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200729 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
730 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
731 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
732 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
733 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
734 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
735 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
736 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100737 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200738
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100739 rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200740 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
741 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
742 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
743 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100744 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200745}
746
747static void rt2800usb_config_retry_limit(struct rt2x00_dev *rt2x00dev,
748 struct rt2x00lib_conf *libconf)
749{
750 u32 reg;
751
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100752 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200753 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
754 libconf->conf->short_frame_max_tx_count);
755 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
756 libconf->conf->long_frame_max_tx_count);
757 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
758 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
759 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
760 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100761 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200762}
763
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200764static void rt2800usb_config_ps(struct rt2x00_dev *rt2x00dev,
765 struct rt2x00lib_conf *libconf)
766{
767 enum dev_state state =
768 (libconf->conf->flags & IEEE80211_CONF_PS) ?
769 STATE_SLEEP : STATE_AWAKE;
770 u32 reg;
771
772 if (state == STATE_SLEEP) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100773 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200774
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100775 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200776 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
777 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
778 libconf->conf->listen_interval - 1);
779 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100780 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200781
Ivo van Doorn15e46922009-04-28 20:14:58 +0200782 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200783 } else {
Ivo van Doorn15e46922009-04-28 20:14:58 +0200784 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200785
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100786 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200787 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
788 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
789 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100790 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200791 }
792}
793
794static void rt2800usb_config(struct rt2x00_dev *rt2x00dev,
795 struct rt2x00lib_conf *libconf,
796 const unsigned int flags)
797{
798 /* Always recalculate LNA gain before changing configuration */
799 rt2800usb_config_lna_gain(rt2x00dev, libconf);
800
801 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
802 rt2800usb_config_channel(rt2x00dev, libconf->conf,
803 &libconf->rf, &libconf->channel);
804 if (flags & IEEE80211_CONF_CHANGE_POWER)
805 rt2800usb_config_txpower(rt2x00dev, libconf->conf->power_level);
806 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
807 rt2800usb_config_retry_limit(rt2x00dev, libconf);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200808 if (flags & IEEE80211_CONF_CHANGE_PS)
809 rt2800usb_config_ps(rt2x00dev, libconf);
810}
811
812/*
813 * Link tuning
814 */
815static void rt2800usb_link_stats(struct rt2x00_dev *rt2x00dev,
816 struct link_qual *qual)
817{
818 u32 reg;
819
820 /*
821 * Update FCS error count from register.
822 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100823 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200824 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
825}
826
827static u8 rt2800usb_get_default_vgc(struct rt2x00_dev *rt2x00dev)
828{
829 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +0100830 if (rt2x00_intf_is_usb(rt2x00dev) &&
831 rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION)
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200832 return 0x1c + (2 * rt2x00dev->lna_gain);
833 else
834 return 0x2e + rt2x00dev->lna_gain;
835 }
836
837 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
838 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
839 else
840 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
841}
842
843static inline void rt2800usb_set_vgc(struct rt2x00_dev *rt2x00dev,
844 struct link_qual *qual, u8 vgc_level)
845{
846 if (qual->vgc_level != vgc_level) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +0100847 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200848 qual->vgc_level = vgc_level;
849 qual->vgc_level_reg = vgc_level;
850 }
851}
852
853static void rt2800usb_reset_tuner(struct rt2x00_dev *rt2x00dev,
854 struct link_qual *qual)
855{
856 rt2800usb_set_vgc(rt2x00dev, qual,
857 rt2800usb_get_default_vgc(rt2x00dev));
858}
859
860static void rt2800usb_link_tuner(struct rt2x00_dev *rt2x00dev,
861 struct link_qual *qual, const u32 count)
862{
863 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION)
864 return;
865
866 /*
867 * When RSSI is better then -80 increase VGC level with 0x10
868 */
869 rt2800usb_set_vgc(rt2x00dev, qual,
870 rt2800usb_get_default_vgc(rt2x00dev) +
871 ((qual->rssi > -80) * 0x10));
872}
873
874/*
875 * Firmware functions
876 */
877static char *rt2800usb_get_firmware_name(struct rt2x00_dev *rt2x00dev)
878{
879 return FIRMWARE_RT2870;
880}
881
882static bool rt2800usb_check_crc(const u8 *data, const size_t len)
883{
884 u16 fw_crc;
885 u16 crc;
886
887 /*
888 * The last 2 bytes in the firmware array are the crc checksum itself,
889 * this means that we should never pass those 2 bytes to the crc
890 * algorithm.
891 */
892 fw_crc = (data[len - 2] << 8 | data[len - 1]);
893
894 /*
895 * Use the crc ccitt algorithm.
896 * This will return the same value as the legacy driver which
897 * used bit ordering reversion on the both the firmware bytes
898 * before input input as well as on the final output.
899 * Obviously using crc ccitt directly is much more efficient.
900 */
901 crc = crc_ccitt(~0, data, len - 2);
902
903 /*
904 * There is a small difference between the crc-itu-t + bitrev and
905 * the crc-ccitt crc calculation. In the latter method the 2 bytes
906 * will be swapped, use swab16 to convert the crc to the correct
907 * value.
908 */
909 crc = swab16(crc);
910
911 return fw_crc == crc;
912}
913
914static int rt2800usb_check_firmware(struct rt2x00_dev *rt2x00dev,
915 const u8 *data, const size_t len)
916{
917 u16 chipset = (rt2x00_rev(&rt2x00dev->chip) >> 16) & 0xffff;
918 size_t offset = 0;
919
920 /*
921 * Firmware files:
922 * There are 2 variations of the rt2870 firmware.
923 * a) size: 4kb
924 * b) size: 8kb
925 * Note that (b) contains 2 seperate firmware blobs of 4k
926 * within the file. The first blob is the same firmware as (a),
927 * but the second blob is for the additional chipsets.
928 */
929 if (len != 4096 && len != 8192)
930 return FW_BAD_LENGTH;
931
932 /*
933 * Check if we need the upper 4kb firmware data or not.
934 */
935 if ((len == 4096) &&
936 (chipset != 0x2860) &&
937 (chipset != 0x2872) &&
938 (chipset != 0x3070))
939 return FW_BAD_VERSION;
940
941 /*
942 * 8kb firmware files must be checked as if it were
943 * 2 seperate firmware files.
944 */
945 while (offset < len) {
946 if (!rt2800usb_check_crc(data + offset, 4096))
947 return FW_BAD_CRC;
948
949 offset += 4096;
950 }
951
952 return FW_OK;
953}
954
955static int rt2800usb_load_firmware(struct rt2x00_dev *rt2x00dev,
956 const u8 *data, const size_t len)
957{
958 unsigned int i;
959 int status;
960 u32 reg;
961 u32 offset;
962 u32 length;
963 u16 chipset = (rt2x00_rev(&rt2x00dev->chip) >> 16) & 0xffff;
964
965 /*
966 * Check which section of the firmware we need.
967 */
Ivo van Doorn15e46922009-04-28 20:14:58 +0200968 if ((chipset == 0x2860) ||
969 (chipset == 0x2872) ||
970 (chipset == 0x3070)) {
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200971 offset = 0;
972 length = 4096;
973 } else {
974 offset = 4096;
975 length = 4096;
976 }
977
978 /*
979 * Wait for stable hardware.
980 */
981 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +0100982 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200983 if (reg && reg != ~0)
984 break;
985 msleep(1);
986 }
987
988 if (i == REGISTER_BUSY_COUNT) {
989 ERROR(rt2x00dev, "Unstable hardware.\n");
990 return -EBUSY;
991 }
992
993 /*
994 * Write firmware to device.
995 */
996 rt2x00usb_vendor_request_large_buff(rt2x00dev, USB_MULTI_WRITE,
997 USB_VENDOR_REQUEST_OUT,
998 FIRMWARE_IMAGE_BASE,
999 data + offset, length,
1000 REGISTER_TIMEOUT32(length));
1001
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001002 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
1003 rt2800_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001004
1005 /*
1006 * Send firmware request to device to load firmware,
1007 * we need to specify a long timeout time.
1008 */
1009 status = rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE,
1010 0, USB_MODE_FIRMWARE,
1011 REGISTER_TIMEOUT_FIRMWARE);
1012 if (status < 0) {
1013 ERROR(rt2x00dev, "Failed to write Firmware to device.\n");
1014 return status;
1015 }
1016
Ivo van Doorn15e46922009-04-28 20:14:58 +02001017 msleep(10);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001018 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorn15e46922009-04-28 20:14:58 +02001019
1020 /*
1021 * Send signal to firmware during boot time.
1022 */
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +01001023 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0xff, 0, 0);
Ivo van Doorn15e46922009-04-28 20:14:58 +02001024
1025 if ((chipset == 0x3070) ||
1026 (chipset == 0x3071) ||
1027 (chipset == 0x3572)) {
1028 udelay(200);
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +01001029 rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
Ivo van Doorn15e46922009-04-28 20:14:58 +02001030 udelay(10);
1031 }
1032
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001033 /*
1034 * Wait for device to stabilize.
1035 */
1036 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001037 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001038 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
1039 break;
1040 msleep(1);
1041 }
1042
1043 if (i == REGISTER_BUSY_COUNT) {
1044 ERROR(rt2x00dev, "PBF system register not ready.\n");
1045 return -EBUSY;
1046 }
1047
1048 /*
1049 * Initialize firmware.
1050 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001051 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1052 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001053 msleep(1);
1054
1055 return 0;
1056}
1057
1058/*
1059 * Initialization functions.
1060 */
1061static int rt2800usb_init_registers(struct rt2x00_dev *rt2x00dev)
1062{
1063 u32 reg;
1064 unsigned int i;
1065
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001066 if (rt2x00_intf_is_usb(rt2x00dev)) {
1067 /*
1068 * Wait untill BBP and RF are ready.
1069 */
1070 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1071 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
1072 if (reg && reg != ~0)
1073 break;
1074 msleep(1);
1075 }
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001076
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001077 if (i == REGISTER_BUSY_COUNT) {
1078 ERROR(rt2x00dev, "Unstable hardware.\n");
1079 return -EBUSY;
1080 }
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001081
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001082 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
1083 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL,
1084 reg & ~0x00002000);
1085 }
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001086
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001087 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001088 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
1089 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001090 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001091
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001092 if (rt2x00_intf_is_usb(rt2x00dev)) {
1093 rt2800_register_write(rt2x00dev, USB_DMA_CFG, 0x00000000);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001094
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001095 rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
1096 USB_MODE_RESET, REGISTER_TIMEOUT);
1097 }
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001098
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001099 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001100
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001101 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001102 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1103 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1104 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1105 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001106 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001107
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001108 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001109 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1110 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1111 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1112 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001113 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001114
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001115 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1116 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001117
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001118 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001119
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001120 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001121 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
1122 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1123 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1124 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1125 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1126 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001127 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001128
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001129 if (rt2x00_intf_is_usb(rt2x00dev) &&
1130 rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001131 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1132 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1133 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001134 } else {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001135 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1136 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001137 }
1138
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001139 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001140 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1141 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1142 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1143 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1144 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1145 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1146 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1147 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001148 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001149
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001150 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001151 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
1152 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001153 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001154
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001155 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001156 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
1157 if (rt2x00_rev(&rt2x00dev->chip) >= RT2880E_VERSION &&
1158 rt2x00_rev(&rt2x00dev->chip) < RT3070_VERSION)
1159 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1160 else
1161 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1162 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1163 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001164 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001165
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001166 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001167
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001168 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001169 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
1170 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1171 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
1172 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1173 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001174 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001175
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001176 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001177 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 8);
1178 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1179 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1180 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1181 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1182 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1183 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1184 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1185 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001186 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001187
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001188 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001189 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 8);
1190 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1191 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1192 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1193 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1194 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1195 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1196 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1197 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001198 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001199
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001200 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001201 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1202 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1203 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1204 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1205 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1206 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1207 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1208 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1209 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001210 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001211
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001212 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001213 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
1214 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
1215 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1216 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1217 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1218 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1219 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1220 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1221 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001222 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001223
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001224 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001225 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1226 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1227 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1228 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1229 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1230 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1231 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1232 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1233 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001234 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001235
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001236 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001237 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1238 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1239 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1240 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1241 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1242 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1243 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1244 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1245 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001246 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001247
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001248 if (rt2x00_intf_is_usb(rt2x00dev)) {
1249 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001250
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001251 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1252 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1253 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1254 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1255 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1256 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
1257 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
1258 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
1259 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
1260 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
1261 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1262 }
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001263
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001264 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1265 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001266
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001267 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001268 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1269 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1270 IEEE80211_MAX_RTS_THRESHOLD);
1271 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001272 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001273
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001274 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
1275 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001276
1277 /*
1278 * ASIC will keep garbage value after boot, clear encryption keys.
1279 */
Ivo van Doorn1738c9e2009-08-17 18:53:57 +02001280 for (i = 0; i < 4; i++)
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001281 rt2800_register_write(rt2x00dev,
Ivo van Doorn1738c9e2009-08-17 18:53:57 +02001282 SHARED_KEY_MODE_ENTRY(i), 0);
1283
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001284 for (i = 0; i < 256; i++) {
1285 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +01001286 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001287 wcid, sizeof(wcid));
1288
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001289 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1290 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001291 }
1292
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001293 /*
1294 * Clear all beacons
1295 * For the Beacon base registers we only need to clear
1296 * the first byte since that byte contains the VALID and OWNER
1297 * bits which (when set to 0) will invalidate the entire beacon.
1298 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001299 rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1300 rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1301 rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1302 rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1303 rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
1304 rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
1305 rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
1306 rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001307
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001308 if (rt2x00_intf_is_usb(rt2x00dev)) {
1309 rt2800_register_read(rt2x00dev, USB_CYC_CFG, &reg);
1310 rt2x00_set_field32(&reg, USB_CYC_CFG_CLOCK_CYCLE, 30);
1311 rt2800_register_write(rt2x00dev, USB_CYC_CFG, reg);
1312 }
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001313
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001314 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001315 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1316 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1317 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1318 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1319 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1320 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1321 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1322 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001323 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001324
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001325 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001326 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1327 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1328 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1329 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1330 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1331 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1332 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1333 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001334 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001335
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001336 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001337 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1338 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
Ivo van Doorncd80b682009-08-17 18:55:40 +02001339 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001340 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1341 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1342 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1343 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1344 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001345 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001346
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001347 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001348 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
1349 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
1350 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
1351 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001352 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001353
1354 /*
1355 * We must clear the error counters.
1356 * These registers are cleared on read,
1357 * so we may pass a useless variable to store the value.
1358 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001359 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1360 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
1361 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
1362 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
1363 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
1364 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001365
1366 return 0;
1367}
1368
1369static int rt2800usb_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
1370{
1371 unsigned int i;
1372 u32 reg;
1373
1374 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001375 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001376 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
1377 return 0;
1378
1379 udelay(REGISTER_BUSY_DELAY);
1380 }
1381
1382 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
1383 return -EACCES;
1384}
1385
1386static int rt2800usb_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1387{
1388 unsigned int i;
1389 u8 value;
1390
Ivo van Doorn15e46922009-04-28 20:14:58 +02001391 /*
1392 * BBP was enabled after firmware was loaded,
1393 * but we need to reactivate it now.
1394 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001395 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1396 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorn15e46922009-04-28 20:14:58 +02001397 msleep(1);
1398
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001399 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001400 rt2800_bbp_read(rt2x00dev, 0, &value);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001401 if ((value != 0xff) && (value != 0x00))
1402 return 0;
1403 udelay(REGISTER_BUSY_DELAY);
1404 }
1405
1406 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1407 return -EACCES;
1408}
1409
1410static int rt2800usb_init_bbp(struct rt2x00_dev *rt2x00dev)
1411{
1412 unsigned int i;
1413 u16 eeprom;
1414 u8 reg_id;
1415 u8 value;
1416
1417 if (unlikely(rt2800usb_wait_bbp_rf_ready(rt2x00dev) ||
1418 rt2800usb_wait_bbp_ready(rt2x00dev)))
1419 return -EACCES;
1420
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001421 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
1422 rt2800_bbp_write(rt2x00dev, 66, 0x38);
1423 rt2800_bbp_write(rt2x00dev, 69, 0x12);
1424 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1425 rt2800_bbp_write(rt2x00dev, 73, 0x10);
1426 rt2800_bbp_write(rt2x00dev, 81, 0x37);
1427 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1428 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
1429 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1430 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1431 rt2800_bbp_write(rt2x00dev, 91, 0x04);
1432 rt2800_bbp_write(rt2x00dev, 92, 0x00);
1433 rt2800_bbp_write(rt2x00dev, 103, 0x00);
1434 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001435
1436 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001437 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1438 rt2800_bbp_write(rt2x00dev, 73, 0x12);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001439 }
1440
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001441 if (rt2x00_rev(&rt2x00dev->chip) > RT2860D_VERSION)
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001442 rt2800_bbp_write(rt2x00dev, 84, 0x19);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001443
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001444 if (rt2x00_intf_is_usb(rt2x00dev) &&
1445 rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001446 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1447 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1448 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001449 }
1450
1451 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1452 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1453
1454 if (eeprom != 0xffff && eeprom != 0x0000) {
1455 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1456 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001457 rt2800_bbp_write(rt2x00dev, reg_id, value);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001458 }
1459 }
1460
1461 return 0;
1462}
1463
1464static u8 rt2800usb_init_rx_filter(struct rt2x00_dev *rt2x00dev,
1465 bool bw40, u8 rfcsr24, u8 filter_target)
1466{
1467 unsigned int i;
1468 u8 bbp;
1469 u8 rfcsr;
1470 u8 passband;
1471 u8 stopband;
1472 u8 overtuned = 0;
1473
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001474 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001475
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001476 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001477 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001478 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001479
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001480 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001481 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001482 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001483
1484 /*
1485 * Set power & frequency of passband test tone
1486 */
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001487 rt2800_bbp_write(rt2x00dev, 24, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001488
1489 for (i = 0; i < 100; i++) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001490 rt2800_bbp_write(rt2x00dev, 25, 0x90);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001491 msleep(1);
1492
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001493 rt2800_bbp_read(rt2x00dev, 55, &passband);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001494 if (passband)
1495 break;
1496 }
1497
1498 /*
1499 * Set power & frequency of stopband test tone
1500 */
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001501 rt2800_bbp_write(rt2x00dev, 24, 0x06);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001502
1503 for (i = 0; i < 100; i++) {
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001504 rt2800_bbp_write(rt2x00dev, 25, 0x90);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001505 msleep(1);
1506
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001507 rt2800_bbp_read(rt2x00dev, 55, &stopband);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001508
1509 if ((passband - stopband) <= filter_target) {
1510 rfcsr24++;
1511 overtuned += ((passband - stopband) == filter_target);
1512 } else
1513 break;
1514
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001515 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001516 }
1517
1518 rfcsr24 -= !!overtuned;
1519
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001520 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001521 return rfcsr24;
1522}
1523
1524static int rt2800usb_init_rfcsr(struct rt2x00_dev *rt2x00dev)
1525{
1526 u8 rfcsr;
1527 u8 bbp;
1528
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001529 if (rt2x00_intf_is_usb(rt2x00dev) &&
1530 rt2x00_rev(&rt2x00dev->chip) != RT3070_VERSION)
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001531 return 0;
1532
1533 /*
1534 * Init RF calibration.
1535 */
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001536 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001537 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001538 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001539 msleep(1);
1540 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001541 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001542
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001543 if (rt2x00_intf_is_usb(rt2x00dev)) {
1544 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1545 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
1546 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
1547 rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
1548 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
1549 rt2800_rfcsr_write(rt2x00dev, 10, 0x71);
1550 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1551 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
1552 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1553 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
1554 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
1555 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
1556 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
1557 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
1558 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
1559 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
1560 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
1561 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
1562 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
1563 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
1564 }
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001565
1566 /*
1567 * Set RX Filter calibration for 20MHz and 40MHz
1568 */
1569 rt2x00dev->calibration[0] =
1570 rt2800usb_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
1571 rt2x00dev->calibration[1] =
1572 rt2800usb_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
1573
1574 /*
1575 * Set back to initial state
1576 */
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001577 rt2800_bbp_write(rt2x00dev, 24, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001578
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001579 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001580 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
Bartlomiej Zolnierkiewicze91fea92009-11-04 18:34:04 +01001581 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001582
1583 /*
1584 * set BBP back to BW20
1585 */
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001586 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001587 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
Bartlomiej Zolnierkiewiczeff6ece2009-11-04 18:33:50 +01001588 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001589
1590 return 0;
1591}
1592
1593/*
1594 * Device state switch handlers.
1595 */
1596static void rt2800usb_toggle_rx(struct rt2x00_dev *rt2x00dev,
1597 enum dev_state state)
1598{
1599 u32 reg;
1600
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001601 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001602 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX,
1603 (state == STATE_RADIO_RX_ON) ||
1604 (state == STATE_RADIO_RX_ON_LINK));
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001605 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001606}
1607
1608static int rt2800usb_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
1609{
1610 unsigned int i;
1611 u32 reg;
1612
1613 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001614 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001615 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
1616 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
1617 return 0;
1618
1619 msleep(1);
1620 }
1621
1622 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
1623 return -EACCES;
1624}
1625
1626static int rt2800usb_enable_radio(struct rt2x00_dev *rt2x00dev)
1627{
1628 u32 reg;
1629 u16 word;
1630
1631 /*
1632 * Initialize all registers.
1633 */
1634 if (unlikely(rt2800usb_wait_wpdma_ready(rt2x00dev) ||
1635 rt2800usb_init_registers(rt2x00dev) ||
1636 rt2800usb_init_bbp(rt2x00dev) ||
1637 rt2800usb_init_rfcsr(rt2x00dev)))
1638 return -EIO;
1639
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001640 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001641 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001642 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001643
1644 udelay(50);
1645
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001646 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001647 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
1648 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
1649 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001650 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001651
1652
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001653 rt2800_register_read(rt2x00dev, USB_DMA_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001654 rt2x00_set_field32(&reg, USB_DMA_CFG_PHY_CLEAR, 0);
1655 /* Don't use bulk in aggregation when working with USB 1.1 */
1656 rt2x00_set_field32(&reg, USB_DMA_CFG_RX_BULK_AGG_EN,
1657 (rt2x00dev->rx->usb_maxpacket == 512));
1658 rt2x00_set_field32(&reg, USB_DMA_CFG_RX_BULK_AGG_TIMEOUT, 128);
Ivo van Doorn15e46922009-04-28 20:14:58 +02001659 /*
1660 * Total room for RX frames in kilobytes, PBF might still exceed
1661 * this limit so reduce the number to prevent errors.
1662 */
1663 rt2x00_set_field32(&reg, USB_DMA_CFG_RX_BULK_AGG_LIMIT,
1664 ((RX_ENTRIES * DATA_FRAME_SIZE) / 1024) - 3);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001665 rt2x00_set_field32(&reg, USB_DMA_CFG_RX_BULK_EN, 1);
1666 rt2x00_set_field32(&reg, USB_DMA_CFG_TX_BULK_EN, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001667 rt2800_register_write(rt2x00dev, USB_DMA_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001668
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001669 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001670 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
1671 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001672 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001673
1674 /*
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001675 * Initialize LED control
1676 */
1677 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED1, &word);
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +01001678 rt2800_mcu_request(rt2x00dev, MCU_LED_1, 0xff,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001679 word & 0xff, (word >> 8) & 0xff);
1680
1681 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED2, &word);
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +01001682 rt2800_mcu_request(rt2x00dev, MCU_LED_2, 0xff,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001683 word & 0xff, (word >> 8) & 0xff);
1684
1685 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED3, &word);
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +01001686 rt2800_mcu_request(rt2x00dev, MCU_LED_3, 0xff,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001687 word & 0xff, (word >> 8) & 0xff);
1688
1689 return 0;
1690}
1691
1692static void rt2800usb_disable_radio(struct rt2x00_dev *rt2x00dev)
1693{
1694 u32 reg;
1695
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001696 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001697 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1698 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001699 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001700
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001701 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0);
1702 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
1703 rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001704
1705 /* Wait for DMA, ignore error */
1706 rt2800usb_wait_wpdma_ready(rt2x00dev);
1707
1708 rt2x00usb_disable_radio(rt2x00dev);
1709}
1710
1711static int rt2800usb_set_state(struct rt2x00_dev *rt2x00dev,
1712 enum dev_state state)
1713{
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001714 if (state == STATE_AWAKE)
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +01001715 rt2800_mcu_request(rt2x00dev, MCU_WAKEUP, 0xff, 0, 0);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001716 else
Bartlomiej Zolnierkiewicz4f2c5322009-11-04 18:34:32 +01001717 rt2800_mcu_request(rt2x00dev, MCU_SLEEP, 0xff, 0, 2);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001718
1719 return 0;
1720}
1721
1722static int rt2800usb_set_device_state(struct rt2x00_dev *rt2x00dev,
1723 enum dev_state state)
1724{
1725 int retval = 0;
1726
1727 switch (state) {
1728 case STATE_RADIO_ON:
1729 /*
1730 * Before the radio can be enabled, the device first has
1731 * to be woken up. After that it needs a bit of time
Luis Correia49513482009-07-17 21:39:19 +02001732 * to be fully awake and then the radio can be enabled.
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001733 */
1734 rt2800usb_set_state(rt2x00dev, STATE_AWAKE);
1735 msleep(1);
1736 retval = rt2800usb_enable_radio(rt2x00dev);
1737 break;
1738 case STATE_RADIO_OFF:
1739 /*
Luis Correia49513482009-07-17 21:39:19 +02001740 * After the radio has been disabled, the device should
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001741 * be put to sleep for powersaving.
1742 */
1743 rt2800usb_disable_radio(rt2x00dev);
1744 rt2800usb_set_state(rt2x00dev, STATE_SLEEP);
1745 break;
1746 case STATE_RADIO_RX_ON:
1747 case STATE_RADIO_RX_ON_LINK:
1748 case STATE_RADIO_RX_OFF:
1749 case STATE_RADIO_RX_OFF_LINK:
1750 rt2800usb_toggle_rx(rt2x00dev, state);
1751 break;
1752 case STATE_RADIO_IRQ_ON:
1753 case STATE_RADIO_IRQ_OFF:
1754 /* No support, but no error either */
1755 break;
1756 case STATE_DEEP_SLEEP:
1757 case STATE_SLEEP:
1758 case STATE_STANDBY:
1759 case STATE_AWAKE:
1760 retval = rt2800usb_set_state(rt2x00dev, state);
1761 break;
1762 default:
1763 retval = -ENOTSUPP;
1764 break;
1765 }
1766
1767 if (unlikely(retval))
1768 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
1769 state, retval);
1770
1771 return retval;
1772}
1773
1774/*
1775 * TX descriptor initialization
1776 */
1777static void rt2800usb_write_tx_desc(struct rt2x00_dev *rt2x00dev,
1778 struct sk_buff *skb,
1779 struct txentry_desc *txdesc)
1780{
1781 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
1782 __le32 *txi = skbdesc->desc;
1783 __le32 *txwi = &txi[TXINFO_DESC_SIZE / sizeof(__le32)];
1784 u32 word;
1785
1786 /*
1787 * Initialize TX Info descriptor
1788 */
1789 rt2x00_desc_read(txwi, 0, &word);
1790 rt2x00_set_field32(&word, TXWI_W0_FRAG,
1791 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
1792 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
1793 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
1794 rt2x00_set_field32(&word, TXWI_W0_TS,
1795 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
1796 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
1797 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
1798 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
1799 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->ifs);
1800 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
1801 rt2x00_set_field32(&word, TXWI_W0_BW,
1802 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
1803 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
1804 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
1805 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
1806 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
1807 rt2x00_desc_write(txwi, 0, word);
1808
1809 rt2x00_desc_read(txwi, 1, &word);
1810 rt2x00_set_field32(&word, TXWI_W1_ACK,
1811 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
1812 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
1813 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
1814 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
1815 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
1816 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
Benoit PAPILLAULT17616312009-10-15 21:17:09 +02001817 txdesc->key_idx : 0xff);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001818 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
1819 skb->len - txdesc->l2pad);
1820 rt2x00_set_field32(&word, TXWI_W1_PACKETID,
Ivo van Doorn534aff02009-08-17 18:55:15 +02001821 skbdesc->entry->queue->qid + 1);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001822 rt2x00_desc_write(txwi, 1, word);
1823
1824 /*
1825 * Always write 0 to IV/EIV fields, hardware will insert the IV
1826 * from the IVEIV register when TXINFO_W0_WIV is set to 0.
1827 * When TXINFO_W0_WIV is set to 1 it will use the IV data
1828 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
1829 * crypto entry in the registers should be used to encrypt the frame.
1830 */
1831 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
1832 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
1833
1834 /*
1835 * Initialize TX descriptor
1836 */
1837 rt2x00_desc_read(txi, 0, &word);
1838 rt2x00_set_field32(&word, TXINFO_W0_USB_DMA_TX_PKT_LEN,
1839 skb->len + TXWI_DESC_SIZE);
1840 rt2x00_set_field32(&word, TXINFO_W0_WIV,
1841 !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
1842 rt2x00_set_field32(&word, TXINFO_W0_QSEL, 2);
1843 rt2x00_set_field32(&word, TXINFO_W0_SW_USE_LAST_ROUND, 0);
1844 rt2x00_set_field32(&word, TXINFO_W0_USB_DMA_NEXT_VALID, 0);
1845 rt2x00_set_field32(&word, TXINFO_W0_USB_DMA_TX_BURST,
1846 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
1847 rt2x00_desc_write(txi, 0, word);
1848}
1849
1850/*
1851 * TX data initialization
1852 */
1853static void rt2800usb_write_beacon(struct queue_entry *entry)
1854{
1855 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1856 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1857 unsigned int beacon_base;
1858 u32 reg;
1859
1860 /*
1861 * Add the descriptor in front of the skb.
1862 */
1863 skb_push(entry->skb, entry->queue->desc_size);
1864 memcpy(entry->skb->data, skbdesc->desc, skbdesc->desc_len);
1865 skbdesc->desc = entry->skb->data;
1866
1867 /*
1868 * Disable beaconing while we are reloading the beacon data,
1869 * otherwise we might be sending out invalid data.
1870 */
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001871 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001872 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001873 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001874
1875 /*
1876 * Write entire beacon with descriptor to register.
1877 */
1878 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
1879 rt2x00usb_vendor_request_large_buff(rt2x00dev, USB_MULTI_WRITE,
1880 USB_VENDOR_REQUEST_OUT, beacon_base,
1881 entry->skb->data, entry->skb->len,
1882 REGISTER_TIMEOUT32(entry->skb->len));
1883
1884 /*
1885 * Clean up the beacon skb.
1886 */
1887 dev_kfree_skb(entry->skb);
1888 entry->skb = NULL;
1889}
1890
1891static int rt2800usb_get_tx_data_len(struct queue_entry *entry)
1892{
1893 int length;
1894
1895 /*
1896 * The length _must_ include 4 bytes padding,
1897 * it should always be multiple of 4,
1898 * but it must _not_ be a multiple of the USB packet size.
1899 */
1900 length = roundup(entry->skb->len + 4, 4);
1901 length += (4 * !(length % entry->queue->usb_maxpacket));
1902
1903 return length;
1904}
1905
1906static void rt2800usb_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
1907 const enum data_queue_qid queue)
1908{
1909 u32 reg;
1910
1911 if (queue != QID_BEACON) {
1912 rt2x00usb_kick_tx_queue(rt2x00dev, queue);
1913 return;
1914 }
1915
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001916 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001917 if (!rt2x00_get_field32(reg, BCN_TIME_CFG_BEACON_GEN)) {
1918 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
1919 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
1920 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01001921 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001922 }
1923}
1924
1925/*
1926 * RX control handlers
1927 */
1928static void rt2800usb_fill_rxdone(struct queue_entry *entry,
1929 struct rxdone_entry_desc *rxdesc)
1930{
1931 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1932 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1933 __le32 *rxd = (__le32 *)entry->skb->data;
1934 __le32 *rxwi;
1935 u32 rxd0;
1936 u32 rxwi0;
1937 u32 rxwi1;
1938 u32 rxwi2;
1939 u32 rxwi3;
1940
1941 /*
1942 * Copy descriptor to the skbdesc->desc buffer, making it safe from
1943 * moving of frame data in rt2x00usb.
1944 */
1945 memcpy(skbdesc->desc, rxd, skbdesc->desc_len);
1946 rxd = (__le32 *)skbdesc->desc;
Bartlomiej Zolnierkiewiczd42c8d82009-11-04 18:35:47 +01001947 rxwi = &rxd[RXINFO_DESC_SIZE / sizeof(__le32)];
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001948
1949 /*
1950 * It is now safe to read the descriptor on all architectures.
1951 */
1952 rt2x00_desc_read(rxd, 0, &rxd0);
1953 rt2x00_desc_read(rxwi, 0, &rxwi0);
1954 rt2x00_desc_read(rxwi, 1, &rxwi1);
1955 rt2x00_desc_read(rxwi, 2, &rxwi2);
1956 rt2x00_desc_read(rxwi, 3, &rxwi3);
1957
1958 if (rt2x00_get_field32(rxd0, RXD_W0_CRC_ERROR))
1959 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
1960
1961 if (test_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags)) {
1962 rxdesc->cipher = rt2x00_get_field32(rxwi0, RXWI_W0_UDF);
1963 rxdesc->cipher_status =
1964 rt2x00_get_field32(rxd0, RXD_W0_CIPHER_ERROR);
1965 }
1966
1967 if (rt2x00_get_field32(rxd0, RXD_W0_DECRYPTED)) {
1968 /*
1969 * Hardware has stripped IV/EIV data from 802.11 frame during
1970 * decryption. Unfortunately the descriptor doesn't contain
1971 * any fields with the EIV/IV data either, so they can't
1972 * be restored by rt2x00lib.
1973 */
1974 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
1975
1976 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
1977 rxdesc->flags |= RX_FLAG_DECRYPTED;
1978 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
1979 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
1980 }
1981
1982 if (rt2x00_get_field32(rxd0, RXD_W0_MY_BSS))
1983 rxdesc->dev_flags |= RXDONE_MY_BSS;
1984
Ivo van Doorn0fefe0f2009-08-17 18:54:50 +02001985 if (rt2x00_get_field32(rxd0, RXD_W0_L2PAD)) {
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001986 rxdesc->dev_flags |= RXDONE_L2PAD;
Ivo van Doorn0fefe0f2009-08-17 18:54:50 +02001987 skbdesc->flags |= SKBDESC_L2_PADDED;
1988 }
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001989
1990 if (rt2x00_get_field32(rxwi1, RXWI_W1_SHORT_GI))
1991 rxdesc->flags |= RX_FLAG_SHORT_GI;
1992
1993 if (rt2x00_get_field32(rxwi1, RXWI_W1_BW))
1994 rxdesc->flags |= RX_FLAG_40MHZ;
1995
1996 /*
1997 * Detect RX rate, always use MCS as signal type.
1998 */
1999 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
2000 rxdesc->rate_mode = rt2x00_get_field32(rxwi1, RXWI_W1_PHYMODE);
2001 rxdesc->signal = rt2x00_get_field32(rxwi1, RXWI_W1_MCS);
2002
2003 /*
2004 * Mask of 0x8 bit to remove the short preamble flag.
2005 */
2006 if (rxdesc->rate_mode == RATE_MODE_CCK)
2007 rxdesc->signal &= ~0x8;
2008
2009 rxdesc->rssi =
2010 (rt2x00_get_field32(rxwi2, RXWI_W2_RSSI0) +
2011 rt2x00_get_field32(rxwi2, RXWI_W2_RSSI1)) / 2;
2012
2013 rxdesc->noise =
2014 (rt2x00_get_field32(rxwi3, RXWI_W3_SNR0) +
2015 rt2x00_get_field32(rxwi3, RXWI_W3_SNR1)) / 2;
2016
2017 rxdesc->size = rt2x00_get_field32(rxwi0, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
2018
2019 /*
2020 * Remove RXWI descriptor from start of buffer.
2021 */
2022 skb_pull(entry->skb, skbdesc->desc_len);
2023 skb_trim(entry->skb, rxdesc->size);
2024}
2025
2026/*
2027 * Device probe functions.
2028 */
2029static int rt2800usb_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2030{
2031 u16 word;
2032 u8 *mac;
2033 u8 default_lna_gain;
2034
2035 rt2x00usb_eeprom_read(rt2x00dev, rt2x00dev->eeprom, EEPROM_SIZE);
2036
2037 /*
2038 * Start validation of the data that has been read.
2039 */
2040 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2041 if (!is_valid_ether_addr(mac)) {
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002042 random_ether_addr(mac);
Johannes Berge91d8332009-07-15 17:21:41 +02002043 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002044 }
2045
2046 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2047 if (word == 0xffff) {
2048 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2049 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2050 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2051 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2052 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
2053 } else if (rt2x00_rev(&rt2x00dev->chip) < RT2883_VERSION) {
2054 /*
2055 * There is a max of 2 RX streams for RT2870 series
2056 */
2057 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2058 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2059 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2060 }
2061
2062 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2063 if (word == 0xffff) {
2064 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2065 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2066 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2067 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2068 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2069 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2070 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2071 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2072 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2073 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
2074 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2075 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2076 }
2077
2078 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2079 if ((word & 0x00ff) == 0x00ff) {
2080 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
2081 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2082 LED_MODE_TXRX_ACTIVITY);
2083 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2084 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2085 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2086 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2087 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
2088 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2089 }
2090
2091 /*
2092 * During the LNA validation we are going to use
2093 * lna0 as correct value. Note that EEPROM_LNA
2094 * is never validated.
2095 */
2096 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2097 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2098
2099 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2100 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2101 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2102 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2103 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2104 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2105
2106 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2107 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2108 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2109 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2110 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2111 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2112 default_lna_gain);
2113 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2114
2115 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2116 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2117 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2118 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2119 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2120 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2121
2122 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2123 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2124 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2125 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2126 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2127 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2128 default_lna_gain);
2129 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2130
2131 return 0;
2132}
2133
2134static int rt2800usb_init_eeprom(struct rt2x00_dev *rt2x00dev)
2135{
2136 u32 reg;
2137 u16 value;
2138 u16 eeprom;
2139
2140 /*
2141 * Read EEPROM word for configuration.
2142 */
2143 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2144
2145 /*
2146 * Identify RF chipset.
2147 */
2148 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002149 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002150 rt2x00_set_chip(rt2x00dev, RT2870, value, reg);
2151
2152 /*
2153 * The check for rt2860 is not a typo, some rt2870 hardware
2154 * identifies itself as rt2860 in the CSR register.
2155 */
Ivo van Doorn358623c2009-05-05 19:46:08 +02002156 if (!rt2x00_check_rev(&rt2x00dev->chip, 0xfff00000, 0x28600000) &&
2157 !rt2x00_check_rev(&rt2x00dev->chip, 0xfff00000, 0x28700000) &&
2158 !rt2x00_check_rev(&rt2x00dev->chip, 0xfff00000, 0x28800000) &&
2159 !rt2x00_check_rev(&rt2x00dev->chip, 0xffff0000, 0x30700000)) {
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002160 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
2161 return -ENODEV;
2162 }
2163
2164 if (!rt2x00_rf(&rt2x00dev->chip, RF2820) &&
2165 !rt2x00_rf(&rt2x00dev->chip, RF2850) &&
2166 !rt2x00_rf(&rt2x00dev->chip, RF2720) &&
2167 !rt2x00_rf(&rt2x00dev->chip, RF2750) &&
2168 !rt2x00_rf(&rt2x00dev->chip, RF3020) &&
2169 !rt2x00_rf(&rt2x00dev->chip, RF2020)) {
2170 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2171 return -ENODEV;
2172 }
2173
2174 /*
2175 * Identify default antenna configuration.
2176 */
2177 rt2x00dev->default_ant.tx =
2178 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2179 rt2x00dev->default_ant.rx =
2180 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2181
2182 /*
2183 * Read frequency offset and RF programming sequence.
2184 */
2185 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2186 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2187
2188 /*
2189 * Read external LNA informations.
2190 */
2191 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2192
2193 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2194 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2195 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2196 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2197
2198 /*
2199 * Detect if this device has an hardware controlled radio.
2200 */
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002201 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2202 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002203
2204 /*
2205 * Store led settings, for correct led behaviour.
2206 */
2207#ifdef CONFIG_RT2X00_LIB_LEDS
2208 rt2800usb_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2209 rt2800usb_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2210 rt2800usb_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2211
2212 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ,
2213 &rt2x00dev->led_mcu_reg);
2214#endif /* CONFIG_RT2X00_LIB_LEDS */
2215
2216 return 0;
2217}
2218
2219/*
2220 * RF value list for rt2870
2221 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
2222 */
2223static const struct rf_channel rf_vals[] = {
2224 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
2225 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
2226 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
2227 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
2228 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
2229 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
2230 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
2231 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
2232 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
2233 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
2234 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
2235 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
2236 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
2237 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
2238
2239 /* 802.11 UNI / HyperLan 2 */
2240 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
2241 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
2242 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
2243 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
2244 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
2245 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
2246 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
2247 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
2248 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
2249 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
2250 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
2251 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
2252
2253 /* 802.11 HyperLan 2 */
2254 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
2255 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
2256 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
2257 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
2258 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
2259 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
2260 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
2261 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
2262 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
2263 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
2264 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
2265 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
2266 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
2267 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
2268 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
2269 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
2270
2271 /* 802.11 UNII */
2272 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
2273 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
2274 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
2275 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
2276 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
2277 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
2278 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
2279 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
2280 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
2281 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
2282 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
2283
2284 /* 802.11 Japan */
2285 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2286 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2287 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2288 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2289 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2290 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2291 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2292};
2293
2294/*
2295 * RF value list for rt3070
2296 * Supports: 2.4 GHz
2297 */
2298static const struct rf_channel rf_vals_3070[] = {
2299 {1, 241, 2, 2 },
2300 {2, 241, 2, 7 },
2301 {3, 242, 2, 2 },
2302 {4, 242, 2, 7 },
2303 {5, 243, 2, 2 },
2304 {6, 243, 2, 7 },
2305 {7, 244, 2, 2 },
2306 {8, 244, 2, 7 },
2307 {9, 245, 2, 2 },
2308 {10, 245, 2, 7 },
2309 {11, 246, 2, 2 },
2310 {12, 246, 2, 7 },
2311 {13, 247, 2, 2 },
2312 {14, 248, 2, 4 },
2313};
2314
2315static int rt2800usb_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2316{
2317 struct hw_mode_spec *spec = &rt2x00dev->spec;
2318 struct channel_info *info;
2319 char *tx_power1;
2320 char *tx_power2;
2321 unsigned int i;
2322 u16 eeprom;
2323
2324 /*
2325 * Initialize all hw fields.
2326 */
2327 rt2x00dev->hw->flags =
2328 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2329 IEEE80211_HW_SIGNAL_DBM |
2330 IEEE80211_HW_SUPPORTS_PS |
2331 IEEE80211_HW_PS_NULLFUNC_STACK;
2332 rt2x00dev->hw->extra_tx_headroom = TXINFO_DESC_SIZE + TXWI_DESC_SIZE;
2333
2334 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2335 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2336 rt2x00_eeprom_addr(rt2x00dev,
2337 EEPROM_MAC_ADDR_0));
2338
2339 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2340
2341 /*
2342 * Initialize HT information.
2343 */
2344 spec->ht.ht_supported = true;
2345 spec->ht.cap =
2346 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
2347 IEEE80211_HT_CAP_GRN_FLD |
2348 IEEE80211_HT_CAP_SGI_20 |
2349 IEEE80211_HT_CAP_SGI_40 |
2350 IEEE80211_HT_CAP_TX_STBC |
2351 IEEE80211_HT_CAP_RX_STBC |
2352 IEEE80211_HT_CAP_PSMP_SUPPORT;
2353 spec->ht.ampdu_factor = 3;
2354 spec->ht.ampdu_density = 4;
2355 spec->ht.mcs.tx_params =
2356 IEEE80211_HT_MCS_TX_DEFINED |
2357 IEEE80211_HT_MCS_TX_RX_DIFF |
2358 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2359 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2360
2361 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2362 case 3:
2363 spec->ht.mcs.rx_mask[2] = 0xff;
2364 case 2:
2365 spec->ht.mcs.rx_mask[1] = 0xff;
2366 case 1:
2367 spec->ht.mcs.rx_mask[0] = 0xff;
2368 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2369 break;
2370 }
2371
2372 /*
2373 * Initialize hw_mode information.
2374 */
2375 spec->supported_bands = SUPPORT_BAND_2GHZ;
2376 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2377
2378 if (rt2x00_rf(&rt2x00dev->chip, RF2820) ||
2379 rt2x00_rf(&rt2x00dev->chip, RF2720)) {
2380 spec->num_channels = 14;
2381 spec->channels = rf_vals;
2382 } else if (rt2x00_rf(&rt2x00dev->chip, RF2850) ||
2383 rt2x00_rf(&rt2x00dev->chip, RF2750)) {
2384 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2385 spec->num_channels = ARRAY_SIZE(rf_vals);
2386 spec->channels = rf_vals;
2387 } else if (rt2x00_rf(&rt2x00dev->chip, RF3020) ||
2388 rt2x00_rf(&rt2x00dev->chip, RF2020)) {
2389 spec->num_channels = ARRAY_SIZE(rf_vals_3070);
2390 spec->channels = rf_vals_3070;
2391 }
2392
2393 /*
2394 * Create channel information array
2395 */
2396 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2397 if (!info)
2398 return -ENOMEM;
2399
2400 spec->channels_info = info;
2401
2402 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2403 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2404
2405 for (i = 0; i < 14; i++) {
2406 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2407 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
2408 }
2409
2410 if (spec->num_channels > 14) {
2411 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
2412 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
2413
2414 for (i = 14; i < spec->num_channels; i++) {
2415 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
2416 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
2417 }
2418 }
2419
2420 return 0;
2421}
2422
Bartlomiej Zolnierkiewicz7a345d3d2009-11-04 18:34:53 +01002423static const struct rt2800_ops rt2800usb_rt2800_ops = {
2424 .register_read = rt2x00usb_register_read,
2425 .register_write = rt2x00usb_register_write,
2426 .register_write_lock = rt2x00usb_register_write_lock,
2427
2428 .register_multiread = rt2x00usb_register_multiread,
2429 .register_multiwrite = rt2x00usb_register_multiwrite,
2430
2431 .regbusy_read = rt2x00usb_regbusy_read,
2432};
2433
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002434static int rt2800usb_probe_hw(struct rt2x00_dev *rt2x00dev)
2435{
2436 int retval;
2437
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01002438 rt2x00_set_chip_intf(rt2x00dev, RT2X00_CHIP_INTF_USB);
2439
Bartlomiej Zolnierkiewicz7a345d3d2009-11-04 18:34:53 +01002440 rt2x00dev->priv = (void *)&rt2800usb_rt2800_ops;
2441
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002442 /*
2443 * Allocate eeprom data.
2444 */
2445 retval = rt2800usb_validate_eeprom(rt2x00dev);
2446 if (retval)
2447 return retval;
2448
2449 retval = rt2800usb_init_eeprom(rt2x00dev);
2450 if (retval)
2451 return retval;
2452
2453 /*
2454 * Initialize hw specifications.
2455 */
2456 retval = rt2800usb_probe_hw_mode(rt2x00dev);
2457 if (retval)
2458 return retval;
2459
2460 /*
Igor Perminov1afcfd542009-08-08 23:55:55 +02002461 * This device has multiple filters for control frames
2462 * and has a separate filter for PS Poll frames.
2463 */
2464 __set_bit(DRIVER_SUPPORT_CONTROL_FILTERS, &rt2x00dev->flags);
2465 __set_bit(DRIVER_SUPPORT_CONTROL_FILTER_PSPOLL, &rt2x00dev->flags);
2466
2467 /*
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002468 * This device requires firmware.
2469 */
2470 __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002471 __set_bit(DRIVER_REQUIRE_L2PAD, &rt2x00dev->flags);
2472 if (!modparam_nohwcrypt)
2473 __set_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags);
2474
2475 /*
2476 * Set the rssi offset.
2477 */
2478 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
2479
2480 return 0;
2481}
2482
2483/*
2484 * IEEE80211 stack callback functions.
2485 */
2486static void rt2800usb_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
2487 u32 *iv32, u16 *iv16)
2488{
2489 struct rt2x00_dev *rt2x00dev = hw->priv;
2490 struct mac_iveiv_entry iveiv_entry;
2491 u32 offset;
2492
2493 offset = MAC_IVEIV_ENTRY(hw_key_idx);
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +01002494 rt2800_register_multiread(rt2x00dev, offset,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002495 &iveiv_entry, sizeof(iveiv_entry));
2496
2497 memcpy(&iveiv_entry.iv[0], iv16, sizeof(iv16));
2498 memcpy(&iveiv_entry.iv[4], iv32, sizeof(iv32));
2499}
2500
2501static int rt2800usb_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
2502{
2503 struct rt2x00_dev *rt2x00dev = hw->priv;
2504 u32 reg;
2505 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
2506
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002507 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002508 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002509 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002510
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002511 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002512 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002513 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002514
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002515 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002516 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002517 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002518
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002519 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002520 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002521 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002522
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002523 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002524 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002525 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002526
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002527 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002528 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002529 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002530
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002531 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002532 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002533 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002534
2535 return 0;
2536}
2537
2538static int rt2800usb_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
2539 const struct ieee80211_tx_queue_params *params)
2540{
2541 struct rt2x00_dev *rt2x00dev = hw->priv;
2542 struct data_queue *queue;
2543 struct rt2x00_field32 field;
2544 int retval;
2545 u32 reg;
2546 u32 offset;
2547
2548 /*
2549 * First pass the configuration through rt2x00lib, that will
2550 * update the queue settings and validate the input. After that
2551 * we are free to update the registers based on the value
2552 * in the queue parameter.
2553 */
2554 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
2555 if (retval)
2556 return retval;
2557
2558 /*
2559 * We only need to perform additional register initialization
2560 * for WMM queues/
2561 */
2562 if (queue_idx >= 4)
2563 return 0;
2564
2565 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2566
2567 /* Update WMM TXOP register */
2568 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
2569 field.bit_offset = (queue_idx & 1) * 16;
2570 field.bit_mask = 0xffff << field.bit_offset;
2571
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002572 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002573 rt2x00_set_field32(&reg, field, queue->txop);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002574 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002575
2576 /* Update WMM registers */
2577 field.bit_offset = queue_idx * 4;
2578 field.bit_mask = 0xf << field.bit_offset;
2579
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002580 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002581 rt2x00_set_field32(&reg, field, queue->aifs);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002582 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002583
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002584 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002585 rt2x00_set_field32(&reg, field, queue->cw_min);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002586 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002587
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002588 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002589 rt2x00_set_field32(&reg, field, queue->cw_max);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002590 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002591
2592 /* Update EDCA registers */
2593 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
2594
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002595 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002596 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
2597 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
2598 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
2599 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002600 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002601
2602 return 0;
2603}
2604
2605static u64 rt2800usb_get_tsf(struct ieee80211_hw *hw)
2606{
2607 struct rt2x00_dev *rt2x00dev = hw->priv;
2608 u64 tsf;
2609 u32 reg;
2610
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002611 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002612 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +01002613 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002614 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
2615
2616 return tsf;
2617}
2618
2619static const struct ieee80211_ops rt2800usb_mac80211_ops = {
2620 .tx = rt2x00mac_tx,
2621 .start = rt2x00mac_start,
2622 .stop = rt2x00mac_stop,
2623 .add_interface = rt2x00mac_add_interface,
2624 .remove_interface = rt2x00mac_remove_interface,
2625 .config = rt2x00mac_config,
2626 .configure_filter = rt2x00mac_configure_filter,
Stefan Steuerwald930c06f2009-07-10 20:42:55 +02002627 .set_tim = rt2x00mac_set_tim,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002628 .set_key = rt2x00mac_set_key,
2629 .get_stats = rt2x00mac_get_stats,
2630 .get_tkip_seq = rt2800usb_get_tkip_seq,
2631 .set_rts_threshold = rt2800usb_set_rts_threshold,
2632 .bss_info_changed = rt2x00mac_bss_info_changed,
2633 .conf_tx = rt2800usb_conf_tx,
2634 .get_tx_stats = rt2x00mac_get_tx_stats,
2635 .get_tsf = rt2800usb_get_tsf,
Ivo van Doorne47a5cd2009-07-01 15:17:35 +02002636 .rfkill_poll = rt2x00mac_rfkill_poll,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002637};
2638
2639static const struct rt2x00lib_ops rt2800usb_rt2x00_ops = {
2640 .probe_hw = rt2800usb_probe_hw,
2641 .get_firmware_name = rt2800usb_get_firmware_name,
2642 .check_firmware = rt2800usb_check_firmware,
2643 .load_firmware = rt2800usb_load_firmware,
2644 .initialize = rt2x00usb_initialize,
2645 .uninitialize = rt2x00usb_uninitialize,
2646 .clear_entry = rt2x00usb_clear_entry,
2647 .set_device_state = rt2800usb_set_device_state,
2648 .rfkill_poll = rt2800usb_rfkill_poll,
2649 .link_stats = rt2800usb_link_stats,
2650 .reset_tuner = rt2800usb_reset_tuner,
2651 .link_tuner = rt2800usb_link_tuner,
2652 .write_tx_desc = rt2800usb_write_tx_desc,
2653 .write_tx_data = rt2x00usb_write_tx_data,
2654 .write_beacon = rt2800usb_write_beacon,
2655 .get_tx_data_len = rt2800usb_get_tx_data_len,
2656 .kick_tx_queue = rt2800usb_kick_tx_queue,
2657 .kill_tx_queue = rt2x00usb_kill_tx_queue,
2658 .fill_rxdone = rt2800usb_fill_rxdone,
2659 .config_shared_key = rt2800usb_config_shared_key,
2660 .config_pairwise_key = rt2800usb_config_pairwise_key,
2661 .config_filter = rt2800usb_config_filter,
2662 .config_intf = rt2800usb_config_intf,
2663 .config_erp = rt2800usb_config_erp,
2664 .config_ant = rt2800usb_config_ant,
2665 .config = rt2800usb_config,
2666};
2667
2668static const struct data_queue_desc rt2800usb_queue_rx = {
2669 .entry_num = RX_ENTRIES,
2670 .data_size = AGGREGATION_SIZE,
Bartlomiej Zolnierkiewiczd42c8d82009-11-04 18:35:47 +01002671 .desc_size = RXINFO_DESC_SIZE + RXWI_DESC_SIZE,
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002672 .priv_size = sizeof(struct queue_entry_priv_usb),
2673};
2674
2675static const struct data_queue_desc rt2800usb_queue_tx = {
2676 .entry_num = TX_ENTRIES,
2677 .data_size = AGGREGATION_SIZE,
2678 .desc_size = TXINFO_DESC_SIZE + TXWI_DESC_SIZE,
2679 .priv_size = sizeof(struct queue_entry_priv_usb),
2680};
2681
2682static const struct data_queue_desc rt2800usb_queue_bcn = {
2683 .entry_num = 8 * BEACON_ENTRIES,
2684 .data_size = MGMT_FRAME_SIZE,
2685 .desc_size = TXINFO_DESC_SIZE + TXWI_DESC_SIZE,
2686 .priv_size = sizeof(struct queue_entry_priv_usb),
2687};
2688
2689static const struct rt2x00_ops rt2800usb_ops = {
2690 .name = KBUILD_MODNAME,
2691 .max_sta_intf = 1,
2692 .max_ap_intf = 8,
2693 .eeprom_size = EEPROM_SIZE,
2694 .rf_size = RF_SIZE,
2695 .tx_queues = NUM_TX_QUEUES,
2696 .rx = &rt2800usb_queue_rx,
2697 .tx = &rt2800usb_queue_tx,
2698 .bcn = &rt2800usb_queue_bcn,
2699 .lib = &rt2800usb_rt2x00_ops,
2700 .hw = &rt2800usb_mac80211_ops,
2701#ifdef CONFIG_RT2X00_LIB_DEBUGFS
2702 .debugfs = &rt2800usb_rt2x00debug,
2703#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
2704};
2705
2706/*
2707 * rt2800usb module information.
2708 */
2709static struct usb_device_id rt2800usb_device_table[] = {
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002710 /* Abocom */
2711 { USB_DEVICE(0x07b8, 0x2870), USB_DEVICE_DATA(&rt2800usb_ops) },
2712 { USB_DEVICE(0x07b8, 0x2770), USB_DEVICE_DATA(&rt2800usb_ops) },
2713 { USB_DEVICE(0x07b8, 0x3070), USB_DEVICE_DATA(&rt2800usb_ops) },
2714 { USB_DEVICE(0x07b8, 0x3071), USB_DEVICE_DATA(&rt2800usb_ops) },
2715 { USB_DEVICE(0x07b8, 0x3072), USB_DEVICE_DATA(&rt2800usb_ops) },
2716 { USB_DEVICE(0x1482, 0x3c09), USB_DEVICE_DATA(&rt2800usb_ops) },
2717 /* AirTies */
2718 { USB_DEVICE(0x1eda, 0x2310), USB_DEVICE_DATA(&rt2800usb_ops) },
2719 /* Amigo */
2720 { USB_DEVICE(0x0e0b, 0x9031), USB_DEVICE_DATA(&rt2800usb_ops) },
2721 { USB_DEVICE(0x0e0b, 0x9041), USB_DEVICE_DATA(&rt2800usb_ops) },
2722 /* Amit */
2723 { USB_DEVICE(0x15c5, 0x0008), USB_DEVICE_DATA(&rt2800usb_ops) },
2724 /* ASUS */
2725 { USB_DEVICE(0x0b05, 0x1731), USB_DEVICE_DATA(&rt2800usb_ops) },
2726 { USB_DEVICE(0x0b05, 0x1732), USB_DEVICE_DATA(&rt2800usb_ops) },
2727 { USB_DEVICE(0x0b05, 0x1742), USB_DEVICE_DATA(&rt2800usb_ops) },
2728 { USB_DEVICE(0x0b05, 0x1760), USB_DEVICE_DATA(&rt2800usb_ops) },
2729 { USB_DEVICE(0x0b05, 0x1761), USB_DEVICE_DATA(&rt2800usb_ops) },
2730 /* AzureWave */
2731 { USB_DEVICE(0x13d3, 0x3247), USB_DEVICE_DATA(&rt2800usb_ops) },
2732 { USB_DEVICE(0x13d3, 0x3262), USB_DEVICE_DATA(&rt2800usb_ops) },
2733 { USB_DEVICE(0x13d3, 0x3273), USB_DEVICE_DATA(&rt2800usb_ops) },
2734 { USB_DEVICE(0x13d3, 0x3284), USB_DEVICE_DATA(&rt2800usb_ops) },
2735 /* Belkin */
2736 { USB_DEVICE(0x050d, 0x8053), USB_DEVICE_DATA(&rt2800usb_ops) },
2737 { USB_DEVICE(0x050d, 0x805c), USB_DEVICE_DATA(&rt2800usb_ops) },
2738 { USB_DEVICE(0x050d, 0x815c), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doorn2c617b02009-05-19 07:26:04 +02002739 { USB_DEVICE(0x050d, 0x825a), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002740 /* Buffalo */
2741 { USB_DEVICE(0x0411, 0x00e8), USB_DEVICE_DATA(&rt2800usb_ops) },
2742 { USB_DEVICE(0x0411, 0x012e), USB_DEVICE_DATA(&rt2800usb_ops) },
2743 /* Conceptronic */
2744 { USB_DEVICE(0x14b2, 0x3c06), USB_DEVICE_DATA(&rt2800usb_ops) },
2745 { USB_DEVICE(0x14b2, 0x3c07), USB_DEVICE_DATA(&rt2800usb_ops) },
2746 { USB_DEVICE(0x14b2, 0x3c08), USB_DEVICE_DATA(&rt2800usb_ops) },
2747 { USB_DEVICE(0x14b2, 0x3c09), USB_DEVICE_DATA(&rt2800usb_ops) },
2748 { USB_DEVICE(0x14b2, 0x3c11), USB_DEVICE_DATA(&rt2800usb_ops) },
2749 { USB_DEVICE(0x14b2, 0x3c12), USB_DEVICE_DATA(&rt2800usb_ops) },
2750 { USB_DEVICE(0x14b2, 0x3c23), USB_DEVICE_DATA(&rt2800usb_ops) },
2751 { USB_DEVICE(0x14b2, 0x3c25), USB_DEVICE_DATA(&rt2800usb_ops) },
2752 { USB_DEVICE(0x14b2, 0x3c27), USB_DEVICE_DATA(&rt2800usb_ops) },
2753 { USB_DEVICE(0x14b2, 0x3c28), USB_DEVICE_DATA(&rt2800usb_ops) },
2754 /* Corega */
2755 { USB_DEVICE(0x07aa, 0x002f), USB_DEVICE_DATA(&rt2800usb_ops) },
2756 { USB_DEVICE(0x07aa, 0x003c), USB_DEVICE_DATA(&rt2800usb_ops) },
2757 { USB_DEVICE(0x07aa, 0x003f), USB_DEVICE_DATA(&rt2800usb_ops) },
2758 { USB_DEVICE(0x18c5, 0x0008), USB_DEVICE_DATA(&rt2800usb_ops) },
2759 { USB_DEVICE(0x18c5, 0x0012), USB_DEVICE_DATA(&rt2800usb_ops) },
2760 /* D-Link */
2761 { USB_DEVICE(0x07d1, 0x3c09), USB_DEVICE_DATA(&rt2800usb_ops) },
2762 { USB_DEVICE(0x07d1, 0x3c0a), USB_DEVICE_DATA(&rt2800usb_ops) },
2763 { USB_DEVICE(0x07d1, 0x3c0b), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02002764 { USB_DEVICE(0x07d1, 0x3c0d), USB_DEVICE_DATA(&rt2800usb_ops) },
2765 { USB_DEVICE(0x07d1, 0x3c0e), USB_DEVICE_DATA(&rt2800usb_ops) },
2766 { USB_DEVICE(0x07d1, 0x3c0f), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002767 { USB_DEVICE(0x07d1, 0x3c11), USB_DEVICE_DATA(&rt2800usb_ops) },
2768 { USB_DEVICE(0x07d1, 0x3c13), USB_DEVICE_DATA(&rt2800usb_ops) },
2769 /* Edimax */
2770 { USB_DEVICE(0x7392, 0x7711), USB_DEVICE_DATA(&rt2800usb_ops) },
2771 { USB_DEVICE(0x7392, 0x7717), USB_DEVICE_DATA(&rt2800usb_ops) },
2772 { USB_DEVICE(0x7392, 0x7718), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02002773 /* Encore */
2774 { USB_DEVICE(0x203d, 0x1480), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002775 /* EnGenius */
2776 { USB_DEVICE(0X1740, 0x9701), USB_DEVICE_DATA(&rt2800usb_ops) },
2777 { USB_DEVICE(0x1740, 0x9702), USB_DEVICE_DATA(&rt2800usb_ops) },
2778 { USB_DEVICE(0x1740, 0x9703), USB_DEVICE_DATA(&rt2800usb_ops) },
2779 { USB_DEVICE(0x1740, 0x9705), USB_DEVICE_DATA(&rt2800usb_ops) },
2780 { USB_DEVICE(0x1740, 0x9706), USB_DEVICE_DATA(&rt2800usb_ops) },
2781 { USB_DEVICE(0x1740, 0x9801), USB_DEVICE_DATA(&rt2800usb_ops) },
2782 /* Gemtek */
2783 { USB_DEVICE(0x15a9, 0x0010), USB_DEVICE_DATA(&rt2800usb_ops) },
2784 /* Gigabyte */
2785 { USB_DEVICE(0x1044, 0x800b), USB_DEVICE_DATA(&rt2800usb_ops) },
2786 { USB_DEVICE(0x1044, 0x800c), USB_DEVICE_DATA(&rt2800usb_ops) },
2787 { USB_DEVICE(0x1044, 0x800d), USB_DEVICE_DATA(&rt2800usb_ops) },
2788 /* Hawking */
2789 { USB_DEVICE(0x0e66, 0x0001), USB_DEVICE_DATA(&rt2800usb_ops) },
2790 { USB_DEVICE(0x0e66, 0x0003), USB_DEVICE_DATA(&rt2800usb_ops) },
2791 { USB_DEVICE(0x0e66, 0x0009), USB_DEVICE_DATA(&rt2800usb_ops) },
2792 { USB_DEVICE(0x0e66, 0x000b), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02002793 /* I-O DATA */
2794 { USB_DEVICE(0x04bb, 0x0945), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002795 /* LevelOne */
2796 { USB_DEVICE(0x1740, 0x0605), USB_DEVICE_DATA(&rt2800usb_ops) },
2797 { USB_DEVICE(0x1740, 0x0615), USB_DEVICE_DATA(&rt2800usb_ops) },
2798 /* Linksys */
2799 { USB_DEVICE(0x1737, 0x0070), USB_DEVICE_DATA(&rt2800usb_ops) },
2800 { USB_DEVICE(0x1737, 0x0071), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doorne430d602009-04-27 23:58:31 +02002801 { USB_DEVICE(0x1737, 0x0077), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002802 /* Logitec */
2803 { USB_DEVICE(0x0789, 0x0162), USB_DEVICE_DATA(&rt2800usb_ops) },
2804 { USB_DEVICE(0x0789, 0x0163), USB_DEVICE_DATA(&rt2800usb_ops) },
2805 { USB_DEVICE(0x0789, 0x0164), USB_DEVICE_DATA(&rt2800usb_ops) },
2806 /* Motorola */
2807 { USB_DEVICE(0x100d, 0x9031), USB_DEVICE_DATA(&rt2800usb_ops) },
2808 { USB_DEVICE(0x100d, 0x9032), USB_DEVICE_DATA(&rt2800usb_ops) },
2809 /* Ovislink */
2810 { USB_DEVICE(0x1b75, 0x3072), USB_DEVICE_DATA(&rt2800usb_ops) },
2811 /* Pegatron */
2812 { USB_DEVICE(0x1d4d, 0x0002), USB_DEVICE_DATA(&rt2800usb_ops) },
2813 { USB_DEVICE(0x1d4d, 0x000c), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02002814 { USB_DEVICE(0x1d4d, 0x000e), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002815 /* Philips */
2816 { USB_DEVICE(0x0471, 0x200f), USB_DEVICE_DATA(&rt2800usb_ops) },
2817 /* Planex */
2818 { USB_DEVICE(0x2019, 0xed06), USB_DEVICE_DATA(&rt2800usb_ops) },
2819 { USB_DEVICE(0x2019, 0xab24), USB_DEVICE_DATA(&rt2800usb_ops) },
2820 { USB_DEVICE(0x2019, 0xab25), USB_DEVICE_DATA(&rt2800usb_ops) },
2821 /* Qcom */
2822 { USB_DEVICE(0x18e8, 0x6259), USB_DEVICE_DATA(&rt2800usb_ops) },
2823 /* Quanta */
2824 { USB_DEVICE(0x1a32, 0x0304), USB_DEVICE_DATA(&rt2800usb_ops) },
2825 /* Ralink */
Ivo van Doornce2ebc92009-05-22 21:33:21 +02002826 { USB_DEVICE(0x0db0, 0x3820), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002827 { USB_DEVICE(0x0db0, 0x6899), USB_DEVICE_DATA(&rt2800usb_ops) },
2828 { USB_DEVICE(0x148f, 0x2070), USB_DEVICE_DATA(&rt2800usb_ops) },
2829 { USB_DEVICE(0x148f, 0x2770), USB_DEVICE_DATA(&rt2800usb_ops) },
2830 { USB_DEVICE(0x148f, 0x2870), USB_DEVICE_DATA(&rt2800usb_ops) },
2831 { USB_DEVICE(0x148f, 0x3070), USB_DEVICE_DATA(&rt2800usb_ops) },
2832 { USB_DEVICE(0x148f, 0x3071), USB_DEVICE_DATA(&rt2800usb_ops) },
2833 { USB_DEVICE(0x148f, 0x3072), USB_DEVICE_DATA(&rt2800usb_ops) },
2834 { USB_DEVICE(0x148f, 0x3572), USB_DEVICE_DATA(&rt2800usb_ops) },
2835 /* Samsung */
2836 { USB_DEVICE(0x04e8, 0x2018), USB_DEVICE_DATA(&rt2800usb_ops) },
2837 /* Siemens */
2838 { USB_DEVICE(0x129b, 0x1828), USB_DEVICE_DATA(&rt2800usb_ops) },
2839 /* Sitecom */
2840 { USB_DEVICE(0x0df6, 0x0017), USB_DEVICE_DATA(&rt2800usb_ops) },
2841 { USB_DEVICE(0x0df6, 0x002b), USB_DEVICE_DATA(&rt2800usb_ops) },
2842 { USB_DEVICE(0x0df6, 0x002c), USB_DEVICE_DATA(&rt2800usb_ops) },
2843 { USB_DEVICE(0x0df6, 0x002d), USB_DEVICE_DATA(&rt2800usb_ops) },
2844 { USB_DEVICE(0x0df6, 0x0039), USB_DEVICE_DATA(&rt2800usb_ops) },
2845 { USB_DEVICE(0x0df6, 0x003b), USB_DEVICE_DATA(&rt2800usb_ops) },
2846 { USB_DEVICE(0x0df6, 0x003c), USB_DEVICE_DATA(&rt2800usb_ops) },
2847 { USB_DEVICE(0x0df6, 0x003d), USB_DEVICE_DATA(&rt2800usb_ops) },
2848 { USB_DEVICE(0x0df6, 0x003e), USB_DEVICE_DATA(&rt2800usb_ops) },
2849 { USB_DEVICE(0x0df6, 0x003f), USB_DEVICE_DATA(&rt2800usb_ops) },
2850 { USB_DEVICE(0x0df6, 0x0040), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02002851 { USB_DEVICE(0x0df6, 0x0042), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002852 /* SMC */
2853 { USB_DEVICE(0x083a, 0x6618), USB_DEVICE_DATA(&rt2800usb_ops) },
2854 { USB_DEVICE(0x083a, 0x7511), USB_DEVICE_DATA(&rt2800usb_ops) },
2855 { USB_DEVICE(0x083a, 0x7512), USB_DEVICE_DATA(&rt2800usb_ops) },
2856 { USB_DEVICE(0x083a, 0x7522), USB_DEVICE_DATA(&rt2800usb_ops) },
2857 { USB_DEVICE(0x083a, 0x8522), USB_DEVICE_DATA(&rt2800usb_ops) },
2858 { USB_DEVICE(0x083a, 0xa512), USB_DEVICE_DATA(&rt2800usb_ops) },
2859 { USB_DEVICE(0x083a, 0xa618), USB_DEVICE_DATA(&rt2800usb_ops) },
2860 { USB_DEVICE(0x083a, 0xb522), USB_DEVICE_DATA(&rt2800usb_ops) },
2861 { USB_DEVICE(0x083a, 0xc522), USB_DEVICE_DATA(&rt2800usb_ops) },
2862 /* Sparklan */
2863 { USB_DEVICE(0x15a9, 0x0006), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doorn3b91c362009-05-21 19:16:14 +02002864 /* Sweex */
2865 { USB_DEVICE(0x177f, 0x0153), USB_DEVICE_DATA(&rt2800usb_ops) },
2866 { USB_DEVICE(0x177f, 0x0302), USB_DEVICE_DATA(&rt2800usb_ops) },
2867 { USB_DEVICE(0x177f, 0x0313), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002868 /* U-Media*/
2869 { USB_DEVICE(0x157e, 0x300e), USB_DEVICE_DATA(&rt2800usb_ops) },
2870 /* ZCOM */
2871 { USB_DEVICE(0x0cde, 0x0022), USB_DEVICE_DATA(&rt2800usb_ops) },
2872 { USB_DEVICE(0x0cde, 0x0025), USB_DEVICE_DATA(&rt2800usb_ops) },
2873 /* Zinwell */
2874 { USB_DEVICE(0x5a57, 0x0280), USB_DEVICE_DATA(&rt2800usb_ops) },
2875 { USB_DEVICE(0x5a57, 0x0282), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornce2ebc92009-05-22 21:33:21 +02002876 { USB_DEVICE(0x5a57, 0x0283), USB_DEVICE_DATA(&rt2800usb_ops) },
2877 { USB_DEVICE(0x5a57, 0x5257), USB_DEVICE_DATA(&rt2800usb_ops) },
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002878 /* Zyxel */
2879 { USB_DEVICE(0x0586, 0x3416), USB_DEVICE_DATA(&rt2800usb_ops) },
2880 { USB_DEVICE(0x0586, 0x341a), USB_DEVICE_DATA(&rt2800usb_ops) },
2881 { 0, }
2882};
2883
2884MODULE_AUTHOR(DRV_PROJECT);
2885MODULE_VERSION(DRV_VERSION);
2886MODULE_DESCRIPTION("Ralink RT2800 USB Wireless LAN driver.");
2887MODULE_SUPPORTED_DEVICE("Ralink RT2870 USB chipset based cards");
2888MODULE_DEVICE_TABLE(usb, rt2800usb_device_table);
2889MODULE_FIRMWARE(FIRMWARE_RT2870);
2890MODULE_LICENSE("GPL");
2891
2892static struct usb_driver rt2800usb_driver = {
2893 .name = KBUILD_MODNAME,
2894 .id_table = rt2800usb_device_table,
2895 .probe = rt2x00usb_probe,
2896 .disconnect = rt2x00usb_disconnect,
2897 .suspend = rt2x00usb_suspend,
2898 .resume = rt2x00usb_resume,
2899};
2900
2901static int __init rt2800usb_init(void)
2902{
2903 return usb_register(&rt2800usb_driver);
2904}
2905
2906static void __exit rt2800usb_exit(void)
2907{
2908 usb_deregister(&rt2800usb_driver);
2909}
2910
2911module_init(rt2800usb_init);
2912module_exit(rt2800usb_exit);