blob: 6f3096a5029770cc2d68d2d84489d74c44b7e9aa [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
30#include "drmP.h"
31
32#include "nouveau_drm.h"
33#include "nouveau_drv.h"
34#include "nouveau_dma.h"
Ben Skeggsf869ef82010-11-15 11:53:16 +100035#include "nouveau_mm.h"
36#include "nouveau_vm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100037
Maarten Maathuisa5106042009-12-26 21:46:36 +010038#include <linux/log2.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Maarten Maathuisa5106042009-12-26 21:46:36 +010040
Ben Skeggs6ee73862009-12-11 19:24:15 +100041static void
42nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
43{
44 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010045 struct drm_device *dev = dev_priv->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +100046 struct nouveau_bo *nvbo = nouveau_bo(bo);
47
Ben Skeggs6ee73862009-12-11 19:24:15 +100048 if (unlikely(nvbo->gem))
49 DRM_ERROR("bo %p still attached to GEM object\n", bo);
50
Francisco Jereza5cf68b2010-10-24 16:14:41 +020051 nv10_mem_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs4c136142010-11-15 11:54:21 +100052 nouveau_vm_put(&nvbo->vma);
Ben Skeggs6ee73862009-12-11 19:24:15 +100053 kfree(nvbo);
54}
55
Francisco Jereza0af9ad2009-12-11 16:51:09 +010056static void
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100057nouveau_bo_fixup_align(struct nouveau_bo *nvbo, int *align, int *size,
58 int *page_shift)
Francisco Jereza0af9ad2009-12-11 16:51:09 +010059{
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100060 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010061
Ben Skeggs573a2a32010-08-25 15:26:04 +100062 if (dev_priv->card_type < NV_50) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100063 if (nvbo->tile_mode) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +010064 if (dev_priv->chipset >= 0x40) {
65 *align = 65536;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100066 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010067
68 } else if (dev_priv->chipset >= 0x30) {
69 *align = 32768;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100070 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010071
72 } else if (dev_priv->chipset >= 0x20) {
73 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100074 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010075
76 } else if (dev_priv->chipset >= 0x10) {
77 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100078 *size = roundup(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010079 }
80 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100081 } else {
82 if (likely(dev_priv->chan_vm)) {
83 if (*size > 256 * 1024)
84 *page_shift = dev_priv->chan_vm->lpg_shift;
85 else
86 *page_shift = dev_priv->chan_vm->spg_shift;
87 } else {
88 *page_shift = 12;
89 }
90
91 *size = roundup(*size, (1 << *page_shift));
92 *align = max((1 << *page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010093 }
94
Maarten Maathuis1c7059e2009-12-25 18:51:17 +010095 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010096}
97
Ben Skeggs6ee73862009-12-11 19:24:15 +100098int
99nouveau_bo_new(struct drm_device *dev, struct nouveau_channel *chan,
100 int size, int align, uint32_t flags, uint32_t tile_mode,
101 uint32_t tile_flags, bool no_vm, bool mappable,
102 struct nouveau_bo **pnvbo)
103{
104 struct drm_nouveau_private *dev_priv = dev->dev_private;
105 struct nouveau_bo *nvbo;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000106 int ret = 0, page_shift = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000107
108 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
109 if (!nvbo)
110 return -ENOMEM;
111 INIT_LIST_HEAD(&nvbo->head);
112 INIT_LIST_HEAD(&nvbo->entry);
113 nvbo->mappable = mappable;
114 nvbo->no_vm = no_vm;
115 nvbo->tile_mode = tile_mode;
116 nvbo->tile_flags = tile_flags;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200117 nvbo->bo.bdev = &dev_priv->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000118
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000119 nouveau_bo_fixup_align(nvbo, &align, &size, &page_shift);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000120 align >>= PAGE_SHIFT;
121
Ben Skeggs4c136142010-11-15 11:54:21 +1000122 if (!nvbo->no_vm && dev_priv->chan_vm) {
Ben Skeggs8984e042010-11-15 11:48:33 +1000123 if (dev_priv->card_type == NV_C0)
124 page_shift = 12;
125
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000126 ret = nouveau_vm_get(dev_priv->chan_vm, size, page_shift,
Ben Skeggs4c136142010-11-15 11:54:21 +1000127 NV_MEM_ACCESS_RW, &nvbo->vma);
128 if (ret) {
129 kfree(nvbo);
130 return ret;
131 }
132 }
133
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100134 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000135
136 nvbo->channel = chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000137 ret = ttm_bo_init(&dev_priv->ttm.bdev, &nvbo->bo, size,
138 ttm_bo_type_device, &nvbo->placement, align, 0,
139 false, NULL, size, nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000140 if (ret) {
141 /* ttm will call nouveau_bo_del_ttm if it fails.. */
142 return ret;
143 }
Ben Skeggs90af89b2010-04-15 14:42:34 +1000144 nvbo->channel = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145
Ben Skeggs4c136142010-11-15 11:54:21 +1000146 if (nvbo->vma.node) {
147 if (nvbo->bo.mem.mem_type == TTM_PL_VRAM)
148 nvbo->bo.offset = nvbo->vma.offset;
149 }
150
Ben Skeggs6ee73862009-12-11 19:24:15 +1000151 *pnvbo = nvbo;
152 return 0;
153}
154
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100155static void
156set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000157{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100158 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000159
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100160 if (type & TTM_PL_FLAG_VRAM)
161 pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
162 if (type & TTM_PL_FLAG_TT)
163 pl[(*n)++] = TTM_PL_FLAG_TT | flags;
164 if (type & TTM_PL_FLAG_SYSTEM)
165 pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
166}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000167
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200168static void
169set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
170{
171 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
172
173 if (dev_priv->card_type == NV_10 &&
174 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM)) {
175 /*
176 * Make sure that the color and depth buffers are handled
177 * by independent memory controller units. Up to a 9x
178 * speed up when alpha-blending and depth-test are enabled
179 * at the same time.
180 */
181 int vram_pages = dev_priv->vram_size >> PAGE_SHIFT;
182
183 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
184 nvbo->placement.fpfn = vram_pages / 2;
185 nvbo->placement.lpfn = ~0;
186 } else {
187 nvbo->placement.fpfn = 0;
188 nvbo->placement.lpfn = vram_pages / 2;
189 }
190 }
191}
192
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100193void
194nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
195{
196 struct ttm_placement *pl = &nvbo->placement;
197 uint32_t flags = TTM_PL_MASK_CACHING |
198 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
199
200 pl->placement = nvbo->placements;
201 set_placement_list(nvbo->placements, &pl->num_placement,
202 type, flags);
203
204 pl->busy_placement = nvbo->busy_placements;
205 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
206 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200207
208 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000209}
210
211int
212nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
213{
214 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
215 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100216 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000217
218 if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
219 NV_ERROR(nouveau_bdev(bo->bdev)->dev,
220 "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
221 1 << bo->mem.mem_type, memtype);
222 return -EINVAL;
223 }
224
225 if (nvbo->pin_refcnt++)
226 return 0;
227
228 ret = ttm_bo_reserve(bo, false, false, false, 0);
229 if (ret)
230 goto out;
231
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100232 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000233
Ben Skeggs7a45d762010-11-22 08:50:27 +1000234 ret = nouveau_bo_validate(nvbo, false, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000235 if (ret == 0) {
236 switch (bo->mem.mem_type) {
237 case TTM_PL_VRAM:
238 dev_priv->fb_aper_free -= bo->mem.size;
239 break;
240 case TTM_PL_TT:
241 dev_priv->gart_info.aper_free -= bo->mem.size;
242 break;
243 default:
244 break;
245 }
246 }
247 ttm_bo_unreserve(bo);
248out:
249 if (unlikely(ret))
250 nvbo->pin_refcnt--;
251 return ret;
252}
253
254int
255nouveau_bo_unpin(struct nouveau_bo *nvbo)
256{
257 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
258 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100259 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000260
261 if (--nvbo->pin_refcnt)
262 return 0;
263
264 ret = ttm_bo_reserve(bo, false, false, false, 0);
265 if (ret)
266 return ret;
267
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100268 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000269
Ben Skeggs7a45d762010-11-22 08:50:27 +1000270 ret = nouveau_bo_validate(nvbo, false, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000271 if (ret == 0) {
272 switch (bo->mem.mem_type) {
273 case TTM_PL_VRAM:
274 dev_priv->fb_aper_free += bo->mem.size;
275 break;
276 case TTM_PL_TT:
277 dev_priv->gart_info.aper_free += bo->mem.size;
278 break;
279 default:
280 break;
281 }
282 }
283
284 ttm_bo_unreserve(bo);
285 return ret;
286}
287
288int
289nouveau_bo_map(struct nouveau_bo *nvbo)
290{
291 int ret;
292
293 ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
294 if (ret)
295 return ret;
296
297 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
298 ttm_bo_unreserve(&nvbo->bo);
299 return ret;
300}
301
302void
303nouveau_bo_unmap(struct nouveau_bo *nvbo)
304{
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000305 if (nvbo)
306 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000307}
308
Ben Skeggs7a45d762010-11-22 08:50:27 +1000309int
310nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
311 bool no_wait_reserve, bool no_wait_gpu)
312{
313 int ret;
314
315 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement, interruptible,
316 no_wait_reserve, no_wait_gpu);
317 if (ret)
318 return ret;
319
Ben Skeggs4c136142010-11-15 11:54:21 +1000320 if (nvbo->vma.node) {
321 if (nvbo->bo.mem.mem_type == TTM_PL_VRAM)
322 nvbo->bo.offset = nvbo->vma.offset;
323 }
324
Ben Skeggs7a45d762010-11-22 08:50:27 +1000325 return 0;
326}
327
Ben Skeggs6ee73862009-12-11 19:24:15 +1000328u16
329nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
330{
331 bool is_iomem;
332 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
333 mem = &mem[index];
334 if (is_iomem)
335 return ioread16_native((void __force __iomem *)mem);
336 else
337 return *mem;
338}
339
340void
341nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
342{
343 bool is_iomem;
344 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
345 mem = &mem[index];
346 if (is_iomem)
347 iowrite16_native(val, (void __force __iomem *)mem);
348 else
349 *mem = val;
350}
351
352u32
353nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
354{
355 bool is_iomem;
356 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
357 mem = &mem[index];
358 if (is_iomem)
359 return ioread32_native((void __force __iomem *)mem);
360 else
361 return *mem;
362}
363
364void
365nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
366{
367 bool is_iomem;
368 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
369 mem = &mem[index];
370 if (is_iomem)
371 iowrite32_native(val, (void __force __iomem *)mem);
372 else
373 *mem = val;
374}
375
376static struct ttm_backend *
377nouveau_bo_create_ttm_backend_entry(struct ttm_bo_device *bdev)
378{
379 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
380 struct drm_device *dev = dev_priv->dev;
381
382 switch (dev_priv->gart_info.type) {
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000383#if __OS_HAS_AGP
Ben Skeggs6ee73862009-12-11 19:24:15 +1000384 case NOUVEAU_GART_AGP:
385 return ttm_agp_backend_init(bdev, dev->agp->bridge);
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000386#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000387 case NOUVEAU_GART_SGDMA:
388 return nouveau_sgdma_init_ttm(dev);
389 default:
390 NV_ERROR(dev, "Unknown GART type %d\n",
391 dev_priv->gart_info.type);
392 break;
393 }
394
395 return NULL;
396}
397
398static int
399nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
400{
401 /* We'll do this from user space. */
402 return 0;
403}
404
405static int
406nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
407 struct ttm_mem_type_manager *man)
408{
409 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
410 struct drm_device *dev = dev_priv->dev;
411
412 switch (type) {
413 case TTM_PL_SYSTEM:
414 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
415 man->available_caching = TTM_PL_MASK_CACHING;
416 man->default_caching = TTM_PL_FLAG_CACHED;
417 break;
418 case TTM_PL_VRAM:
Ben Skeggs8984e042010-11-15 11:48:33 +1000419 if (dev_priv->card_type >= NV_50) {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000420 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000421 man->io_reserve_fastpath = false;
422 man->use_io_reserve_lru = true;
423 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000424 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000425 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000426 man->flags = TTM_MEMTYPE_FLAG_FIXED |
Jerome Glissef32f02f2010-04-09 14:39:25 +0200427 TTM_MEMTYPE_FLAG_MAPPABLE;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000428 man->available_caching = TTM_PL_FLAG_UNCACHED |
429 TTM_PL_FLAG_WC;
430 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000431 break;
432 case TTM_PL_TT:
Ben Skeggsd961db72010-08-05 10:48:18 +1000433 man->func = &ttm_bo_manager_func;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000434 switch (dev_priv->gart_info.type) {
435 case NOUVEAU_GART_AGP:
Jerome Glissef32f02f2010-04-09 14:39:25 +0200436 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100437 man->available_caching = TTM_PL_FLAG_UNCACHED |
438 TTM_PL_FLAG_WC;
439 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000440 break;
441 case NOUVEAU_GART_SGDMA:
442 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
443 TTM_MEMTYPE_FLAG_CMA;
444 man->available_caching = TTM_PL_MASK_CACHING;
445 man->default_caching = TTM_PL_FLAG_CACHED;
Ben Skeggsb571fe22010-11-16 10:13:05 +1000446 man->gpu_offset = dev_priv->gart_info.aper_base;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000447 break;
448 default:
449 NV_ERROR(dev, "Unknown GART type: %d\n",
450 dev_priv->gart_info.type);
451 return -EINVAL;
452 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000453 break;
454 default:
455 NV_ERROR(dev, "Unsupported memory type %u\n", (unsigned)type);
456 return -EINVAL;
457 }
458 return 0;
459}
460
461static void
462nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
463{
464 struct nouveau_bo *nvbo = nouveau_bo(bo);
465
466 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100467 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100468 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
469 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100470 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000471 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100472 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000473 break;
474 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100475
476 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000477}
478
479
480/* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access
481 * TTM_PL_{VRAM,TT} directly.
482 */
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100483
Ben Skeggs6ee73862009-12-11 19:24:15 +1000484static int
485nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000486 struct nouveau_bo *nvbo, bool evict,
487 bool no_wait_reserve, bool no_wait_gpu,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000488 struct ttm_mem_reg *new_mem)
489{
490 struct nouveau_fence *fence = NULL;
491 int ret;
492
493 ret = nouveau_fence_new(chan, &fence, true);
494 if (ret)
495 return ret;
496
Francisco Jerez64798812010-09-21 19:02:01 +0200497 ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, NULL, evict,
Francisco Jerez311ab692010-07-04 12:54:23 +0200498 no_wait_reserve, no_wait_gpu, new_mem);
Marcin Slusarz382d62e2010-10-20 21:50:24 +0200499 nouveau_fence_unref(&fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000500 return ret;
501}
502
503static inline uint32_t
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000504nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
505 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000506{
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000507 struct nouveau_bo *nvbo = nouveau_bo(bo);
508
509 if (nvbo->no_vm) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000510 if (mem->mem_type == TTM_PL_TT)
511 return NvDmaGART;
512 return NvDmaVRAM;
513 }
514
515 if (mem->mem_type == TTM_PL_TT)
516 return chan->gart_handle;
517 return chan->vram_handle;
518}
519
520static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000521nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
522 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000523{
Ben Skeggs6ee73862009-12-11 19:24:15 +1000524 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000525 struct nouveau_bo *nvbo = nouveau_bo(bo);
526 u64 length = (new_mem->num_pages << PAGE_SHIFT);
527 u64 src_offset, dst_offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000528 int ret;
529
Ben Skeggsd961db72010-08-05 10:48:18 +1000530 src_offset = old_mem->start << PAGE_SHIFT;
531 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000532 if (!nvbo->no_vm) {
533 if (old_mem->mem_type == TTM_PL_VRAM)
Ben Skeggs4c136142010-11-15 11:54:21 +1000534 src_offset = nvbo->vma.offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000535 else
Ben Skeggsb571fe22010-11-16 10:13:05 +1000536 src_offset += dev_priv->gart_info.aper_base;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000537
538 if (new_mem->mem_type == TTM_PL_VRAM)
Ben Skeggs4c136142010-11-15 11:54:21 +1000539 dst_offset = nvbo->vma.offset;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000540 else
Ben Skeggsb571fe22010-11-16 10:13:05 +1000541 dst_offset += dev_priv->gart_info.aper_base;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000542 }
543
544 ret = RING_SPACE(chan, 3);
545 if (ret)
546 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000547
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000548 BEGIN_RING(chan, NvSubM2MF, 0x0184, 2);
549 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
550 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
551
552 while (length) {
553 u32 amount, stride, height;
554
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000555 amount = min(length, (u64)(4 * 1024 * 1024));
556 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000557 height = amount / stride;
558
Francisco Jerezf13b3262010-10-10 06:01:08 +0200559 if (new_mem->mem_type == TTM_PL_VRAM &&
560 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000561 ret = RING_SPACE(chan, 8);
562 if (ret)
563 return ret;
564
565 BEGIN_RING(chan, NvSubM2MF, 0x0200, 7);
566 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000567 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000568 OUT_RING (chan, stride);
569 OUT_RING (chan, height);
570 OUT_RING (chan, 1);
571 OUT_RING (chan, 0);
572 OUT_RING (chan, 0);
573 } else {
574 ret = RING_SPACE(chan, 2);
575 if (ret)
576 return ret;
577
578 BEGIN_RING(chan, NvSubM2MF, 0x0200, 1);
579 OUT_RING (chan, 1);
580 }
Francisco Jerezf13b3262010-10-10 06:01:08 +0200581 if (old_mem->mem_type == TTM_PL_VRAM &&
582 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000583 ret = RING_SPACE(chan, 8);
584 if (ret)
585 return ret;
586
587 BEGIN_RING(chan, NvSubM2MF, 0x021c, 7);
588 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000589 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000590 OUT_RING (chan, stride);
591 OUT_RING (chan, height);
592 OUT_RING (chan, 1);
593 OUT_RING (chan, 0);
594 OUT_RING (chan, 0);
595 } else {
596 ret = RING_SPACE(chan, 2);
597 if (ret)
598 return ret;
599
600 BEGIN_RING(chan, NvSubM2MF, 0x021c, 1);
601 OUT_RING (chan, 1);
602 }
603
604 ret = RING_SPACE(chan, 14);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000605 if (ret)
606 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000607
608 BEGIN_RING(chan, NvSubM2MF, 0x0238, 2);
609 OUT_RING (chan, upper_32_bits(src_offset));
610 OUT_RING (chan, upper_32_bits(dst_offset));
611 BEGIN_RING(chan, NvSubM2MF, 0x030c, 8);
612 OUT_RING (chan, lower_32_bits(src_offset));
613 OUT_RING (chan, lower_32_bits(dst_offset));
614 OUT_RING (chan, stride);
615 OUT_RING (chan, stride);
616 OUT_RING (chan, stride);
617 OUT_RING (chan, height);
618 OUT_RING (chan, 0x00000101);
619 OUT_RING (chan, 0x00000000);
620 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
621 OUT_RING (chan, 0);
622
623 length -= amount;
624 src_offset += amount;
625 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000626 }
627
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000628 return 0;
629}
630
631static int
632nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
633 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
634{
Ben Skeggsd961db72010-08-05 10:48:18 +1000635 u32 src_offset = old_mem->start << PAGE_SHIFT;
636 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000637 u32 page_count = new_mem->num_pages;
638 int ret;
639
640 ret = RING_SPACE(chan, 3);
641 if (ret)
642 return ret;
643
644 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
645 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
646 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
647
Ben Skeggs6ee73862009-12-11 19:24:15 +1000648 page_count = new_mem->num_pages;
649 while (page_count) {
650 int line_count = (page_count > 2047) ? 2047 : page_count;
651
Ben Skeggs6ee73862009-12-11 19:24:15 +1000652 ret = RING_SPACE(chan, 11);
653 if (ret)
654 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000655
Ben Skeggs6ee73862009-12-11 19:24:15 +1000656 BEGIN_RING(chan, NvSubM2MF,
657 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000658 OUT_RING (chan, src_offset);
659 OUT_RING (chan, dst_offset);
660 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
661 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
662 OUT_RING (chan, PAGE_SIZE); /* line_length */
663 OUT_RING (chan, line_count);
664 OUT_RING (chan, 0x00000101);
665 OUT_RING (chan, 0x00000000);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000666 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000667 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000668
669 page_count -= line_count;
670 src_offset += (PAGE_SIZE * line_count);
671 dst_offset += (PAGE_SIZE * line_count);
672 }
673
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000674 return 0;
675}
676
677static int
678nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
679 bool no_wait_reserve, bool no_wait_gpu,
680 struct ttm_mem_reg *new_mem)
681{
682 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
683 struct nouveau_bo *nvbo = nouveau_bo(bo);
684 struct nouveau_channel *chan;
685 int ret;
686
687 chan = nvbo->channel;
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000688 if (!chan || nvbo->no_vm) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000689 chan = dev_priv->channel;
Francisco Jereze419cf02010-10-25 23:38:59 +0200690 mutex_lock_nested(&chan->mutex, NOUVEAU_KCHANNEL_MUTEX);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000691 }
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000692
693 if (dev_priv->card_type < NV_50)
694 ret = nv04_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
695 else
696 ret = nv50_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000697 if (ret == 0) {
698 ret = nouveau_bo_move_accel_cleanup(chan, nvbo, evict,
699 no_wait_reserve,
700 no_wait_gpu, new_mem);
701 }
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000702
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000703 if (chan == dev_priv->channel)
704 mutex_unlock(&chan->mutex);
705 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000706}
707
708static int
709nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000710 bool no_wait_reserve, bool no_wait_gpu,
711 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000712{
713 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
714 struct ttm_placement placement;
715 struct ttm_mem_reg tmp_mem;
716 int ret;
717
718 placement.fpfn = placement.lpfn = 0;
719 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +0100720 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000721
722 tmp_mem = *new_mem;
723 tmp_mem.mm_node = NULL;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000724 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000725 if (ret)
726 return ret;
727
728 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
729 if (ret)
730 goto out;
731
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000732 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000733 if (ret)
734 goto out;
735
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000736 ret = ttm_bo_move_ttm(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000737out:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000738 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000739 return ret;
740}
741
742static int
743nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000744 bool no_wait_reserve, bool no_wait_gpu,
745 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000746{
747 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
748 struct ttm_placement placement;
749 struct ttm_mem_reg tmp_mem;
750 int ret;
751
752 placement.fpfn = placement.lpfn = 0;
753 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +0100754 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000755
756 tmp_mem = *new_mem;
757 tmp_mem.mm_node = NULL;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000758 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000759 if (ret)
760 return ret;
761
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000762 ret = ttm_bo_move_ttm(bo, evict, no_wait_reserve, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000763 if (ret)
764 goto out;
765
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000766 ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000767 if (ret)
768 goto out;
769
770out:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000771 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000772 return ret;
773}
774
775static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100776nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
777 struct nouveau_tile_reg **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000778{
779 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000780 struct drm_device *dev = dev_priv->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100781 struct nouveau_bo *nvbo = nouveau_bo(bo);
782 uint64_t offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000783
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100784 if (nvbo->no_vm || new_mem->mem_type != TTM_PL_VRAM) {
785 /* Nothing to do. */
786 *new_tile = NULL;
787 return 0;
788 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000789
Ben Skeggsd961db72010-08-05 10:48:18 +1000790 offset = new_mem->start << PAGE_SHIFT;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100791
Ben Skeggs4c136142010-11-15 11:54:21 +1000792 if (dev_priv->chan_vm) {
793 nouveau_vm_map(&nvbo->vma, new_mem->mm_node);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100794 } else if (dev_priv->card_type >= NV_10) {
795 *new_tile = nv10_mem_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200796 nvbo->tile_mode,
797 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000798 }
799
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100800 return 0;
801}
Ben Skeggs6ee73862009-12-11 19:24:15 +1000802
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100803static void
804nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
805 struct nouveau_tile_reg *new_tile,
806 struct nouveau_tile_reg **old_tile)
807{
808 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
809 struct drm_device *dev = dev_priv->dev;
810
811 if (dev_priv->card_type >= NV_10 &&
812 dev_priv->card_type < NV_50) {
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200813 nv10_mem_put_tile_region(dev, *old_tile, bo->sync_obj);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100814 *old_tile = new_tile;
815 }
816}
817
818static int
819nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000820 bool no_wait_reserve, bool no_wait_gpu,
821 struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100822{
823 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
824 struct nouveau_bo *nvbo = nouveau_bo(bo);
825 struct ttm_mem_reg *old_mem = &bo->mem;
826 struct nouveau_tile_reg *new_tile = NULL;
827 int ret = 0;
828
829 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
830 if (ret)
831 return ret;
832
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100833 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000834 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
835 BUG_ON(bo->mem.mm_node != NULL);
836 bo->mem = *new_mem;
837 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100838 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000839 }
840
Ben Skeggsb8a6a802010-08-27 11:55:43 +1000841 /* Software copy if the card isn't up and running yet. */
842 if (!dev_priv->channel) {
843 ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
844 goto out;
845 }
846
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100847 /* Hardware assisted copy. */
848 if (new_mem->mem_type == TTM_PL_SYSTEM)
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000849 ret = nouveau_bo_move_flipd(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100850 else if (old_mem->mem_type == TTM_PL_SYSTEM)
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000851 ret = nouveau_bo_move_flips(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100852 else
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000853 ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000854
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100855 if (!ret)
856 goto out;
857
858 /* Fallback to software copy. */
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000859 ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100860
861out:
862 if (ret)
863 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
864 else
865 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
866
867 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000868}
869
870static int
871nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
872{
873 return 0;
874}
875
Jerome Glissef32f02f2010-04-09 14:39:25 +0200876static int
877nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
878{
879 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
880 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
881 struct drm_device *dev = dev_priv->dev;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000882 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +0200883
884 mem->bus.addr = NULL;
885 mem->bus.offset = 0;
886 mem->bus.size = mem->num_pages << PAGE_SHIFT;
887 mem->bus.base = 0;
888 mem->bus.is_iomem = false;
889 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
890 return -EINVAL;
891 switch (mem->mem_type) {
892 case TTM_PL_SYSTEM:
893 /* System memory */
894 return 0;
895 case TTM_PL_TT:
896#if __OS_HAS_AGP
897 if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
Ben Skeggsd961db72010-08-05 10:48:18 +1000898 mem->bus.offset = mem->start << PAGE_SHIFT;
Jerome Glissef32f02f2010-04-09 14:39:25 +0200899 mem->bus.base = dev_priv->gart_info.aper_base;
900 mem->bus.is_iomem = true;
901 }
902#endif
903 break;
904 case TTM_PL_VRAM:
Ben Skeggsf869ef82010-11-15 11:53:16 +1000905 {
906 struct nouveau_vram *vram = mem->mm_node;
Ben Skeggs8984e042010-11-15 11:48:33 +1000907 u8 page_shift;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000908
909 if (!dev_priv->bar1_vm) {
910 mem->bus.offset = mem->start << PAGE_SHIFT;
911 mem->bus.base = pci_resource_start(dev->pdev, 1);
912 mem->bus.is_iomem = true;
913 break;
914 }
915
Ben Skeggs8984e042010-11-15 11:48:33 +1000916 if (dev_priv->card_type == NV_C0)
917 page_shift = vram->page_shift;
918 else
919 page_shift = 12;
920
Ben Skeggs4c74eb72010-11-10 14:10:04 +1000921 ret = nouveau_vm_get(dev_priv->bar1_vm, mem->bus.size,
Ben Skeggs8984e042010-11-15 11:48:33 +1000922 page_shift, NV_MEM_ACCESS_RW,
Ben Skeggs4c74eb72010-11-10 14:10:04 +1000923 &vram->bar_vma);
Ben Skeggsf869ef82010-11-15 11:53:16 +1000924 if (ret)
925 return ret;
926
927 nouveau_vm_map(&vram->bar_vma, vram);
928 if (ret) {
929 nouveau_vm_put(&vram->bar_vma);
930 return ret;
931 }
932
Ben Skeggs8984e042010-11-15 11:48:33 +1000933 mem->bus.offset = vram->bar_vma.offset;
934 if (dev_priv->card_type == NV_50) /*XXX*/
935 mem->bus.offset -= 0x0020000000ULL;
Jordan Crouse01d73a62010-05-27 13:40:24 -0600936 mem->bus.base = pci_resource_start(dev->pdev, 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +0200937 mem->bus.is_iomem = true;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000938 }
Jerome Glissef32f02f2010-04-09 14:39:25 +0200939 break;
940 default:
941 return -EINVAL;
942 }
943 return 0;
944}
945
946static void
947nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
948{
Ben Skeggsf869ef82010-11-15 11:53:16 +1000949 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
950 struct nouveau_vram *vram = mem->mm_node;
951
952 if (!dev_priv->bar1_vm || mem->mem_type != TTM_PL_VRAM)
953 return;
954
955 if (!vram->bar_vma.node)
956 return;
957
958 nouveau_vm_unmap(&vram->bar_vma);
959 nouveau_vm_put(&vram->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +0200960}
961
962static int
963nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
964{
Ben Skeggse1429b42010-09-10 11:12:25 +1000965 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
966 struct nouveau_bo *nvbo = nouveau_bo(bo);
967
968 /* as long as the bo isn't in vram, and isn't tiled, we've got
969 * nothing to do here.
970 */
971 if (bo->mem.mem_type != TTM_PL_VRAM) {
Francisco Jerezf13b3262010-10-10 06:01:08 +0200972 if (dev_priv->card_type < NV_50 ||
973 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +1000974 return 0;
975 }
976
977 /* make sure bo is in mappable vram */
Ben Skeggsd961db72010-08-05 10:48:18 +1000978 if (bo->mem.start + bo->mem.num_pages < dev_priv->fb_mappable_pages)
Ben Skeggse1429b42010-09-10 11:12:25 +1000979 return 0;
980
981
982 nvbo->placement.fpfn = 0;
983 nvbo->placement.lpfn = dev_priv->fb_mappable_pages;
984 nouveau_bo_placement_set(nvbo, TTM_PL_VRAM, 0);
Ben Skeggs7a45d762010-11-22 08:50:27 +1000985 return nouveau_bo_validate(nvbo, false, true, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +0200986}
987
Francisco Jerez332b2422010-10-20 23:35:40 +0200988void
989nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
990{
Francisco Jerez23c45e82010-10-28 23:10:29 +0200991 struct nouveau_fence *old_fence;
Francisco Jerez332b2422010-10-20 23:35:40 +0200992
993 if (likely(fence))
Francisco Jerez23c45e82010-10-28 23:10:29 +0200994 nouveau_fence_ref(fence);
Francisco Jerez332b2422010-10-20 23:35:40 +0200995
Francisco Jerez23c45e82010-10-28 23:10:29 +0200996 spin_lock(&nvbo->bo.bdev->fence_lock);
997 old_fence = nvbo->bo.sync_obj;
998 nvbo->bo.sync_obj = fence;
Francisco Jerez332b2422010-10-20 23:35:40 +0200999 spin_unlock(&nvbo->bo.bdev->fence_lock);
Francisco Jerez23c45e82010-10-28 23:10:29 +02001000
1001 nouveau_fence_unref(&old_fence);
Francisco Jerez332b2422010-10-20 23:35:40 +02001002}
1003
Ben Skeggs6ee73862009-12-11 19:24:15 +10001004struct ttm_bo_driver nouveau_bo_driver = {
1005 .create_ttm_backend_entry = nouveau_bo_create_ttm_backend_entry,
1006 .invalidate_caches = nouveau_bo_invalidate_caches,
1007 .init_mem_type = nouveau_bo_init_mem_type,
1008 .evict_flags = nouveau_bo_evict_flags,
1009 .move = nouveau_bo_move,
1010 .verify_access = nouveau_bo_verify_access,
Marcin Slusarz382d62e2010-10-20 21:50:24 +02001011 .sync_obj_signaled = __nouveau_fence_signalled,
1012 .sync_obj_wait = __nouveau_fence_wait,
1013 .sync_obj_flush = __nouveau_fence_flush,
1014 .sync_obj_unref = __nouveau_fence_unref,
1015 .sync_obj_ref = __nouveau_fence_ref,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001016 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1017 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1018 .io_mem_free = &nouveau_ttm_io_mem_free,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001019};
1020