blob: 4cd284209d160cca682ce7c18b76249e8d637d86 [file] [log] [blame]
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001/*
Ivo van Doorn811aa9c2008-02-03 15:42:53 +01002 Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2400pci
23 Abstract: rt2400pci device specific routines.
24 Supported chipsets: RT2460.
25 */
26
Ivo van Doorn95ea3622007-09-25 17:57:13 -070027#include <linux/delay.h>
28#include <linux/etherdevice.h>
29#include <linux/init.h>
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/pci.h>
33#include <linux/eeprom_93cx6.h>
34
35#include "rt2x00.h"
36#include "rt2x00pci.h"
37#include "rt2400pci.h"
38
39/*
40 * Register access.
41 * All access to the CSR registers will go through the methods
42 * rt2x00pci_register_read and rt2x00pci_register_write.
43 * BBP and RF register require indirect register access,
44 * and use the CSR registers BBPCSR and RFCSR to achieve this.
45 * These indirect registers work with busy bits,
46 * and we will try maximal REGISTER_BUSY_COUNT times to access
47 * the register while taking a REGISTER_BUSY_DELAY us delay
48 * between each attampt. When the busy bit is still set at that time,
49 * the access attempt is considered to have failed,
50 * and we will print an error.
51 */
Adam Baker0e14f6d2007-10-27 13:41:25 +020052static u32 rt2400pci_bbp_check(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -070053{
54 u32 reg;
55 unsigned int i;
56
57 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
58 rt2x00pci_register_read(rt2x00dev, BBPCSR, &reg);
59 if (!rt2x00_get_field32(reg, BBPCSR_BUSY))
60 break;
61 udelay(REGISTER_BUSY_DELAY);
62 }
63
64 return reg;
65}
66
Adam Baker0e14f6d2007-10-27 13:41:25 +020067static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070068 const unsigned int word, const u8 value)
69{
70 u32 reg;
71
72 /*
73 * Wait until the BBP becomes ready.
74 */
75 reg = rt2400pci_bbp_check(rt2x00dev);
76 if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
77 ERROR(rt2x00dev, "BBPCSR register busy. Write failed.\n");
78 return;
79 }
80
81 /*
82 * Write the data into the BBP.
83 */
84 reg = 0;
85 rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
86 rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
87 rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
88 rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
89
90 rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
91}
92
Adam Baker0e14f6d2007-10-27 13:41:25 +020093static void rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070094 const unsigned int word, u8 *value)
95{
96 u32 reg;
97
98 /*
99 * Wait until the BBP becomes ready.
100 */
101 reg = rt2400pci_bbp_check(rt2x00dev);
102 if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
103 ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
104 return;
105 }
106
107 /*
108 * Write the request into the BBP.
109 */
110 reg = 0;
111 rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
112 rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
113 rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
114
115 rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
116
117 /*
118 * Wait until the BBP becomes ready.
119 */
120 reg = rt2400pci_bbp_check(rt2x00dev);
121 if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
122 ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
123 *value = 0xff;
124 return;
125 }
126
127 *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
128}
129
Adam Baker0e14f6d2007-10-27 13:41:25 +0200130static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700131 const unsigned int word, const u32 value)
132{
133 u32 reg;
134 unsigned int i;
135
136 if (!word)
137 return;
138
139 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
140 rt2x00pci_register_read(rt2x00dev, RFCSR, &reg);
141 if (!rt2x00_get_field32(reg, RFCSR_BUSY))
142 goto rf_write;
143 udelay(REGISTER_BUSY_DELAY);
144 }
145
146 ERROR(rt2x00dev, "RFCSR register busy. Write failed.\n");
147 return;
148
149rf_write:
150 reg = 0;
151 rt2x00_set_field32(&reg, RFCSR_VALUE, value);
152 rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
153 rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
154 rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
155
156 rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
157 rt2x00_rf_write(rt2x00dev, word, value);
158}
159
160static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
161{
162 struct rt2x00_dev *rt2x00dev = eeprom->data;
163 u32 reg;
164
165 rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
166
167 eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
168 eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
169 eeprom->reg_data_clock =
170 !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
171 eeprom->reg_chip_select =
172 !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
173}
174
175static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
176{
177 struct rt2x00_dev *rt2x00dev = eeprom->data;
178 u32 reg = 0;
179
180 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
181 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
182 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
183 !!eeprom->reg_data_clock);
184 rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
185 !!eeprom->reg_chip_select);
186
187 rt2x00pci_register_write(rt2x00dev, CSR21, reg);
188}
189
190#ifdef CONFIG_RT2X00_LIB_DEBUGFS
191#define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
192
Adam Baker0e14f6d2007-10-27 13:41:25 +0200193static void rt2400pci_read_csr(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700194 const unsigned int word, u32 *data)
195{
196 rt2x00pci_register_read(rt2x00dev, CSR_OFFSET(word), data);
197}
198
Adam Baker0e14f6d2007-10-27 13:41:25 +0200199static void rt2400pci_write_csr(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700200 const unsigned int word, u32 data)
201{
202 rt2x00pci_register_write(rt2x00dev, CSR_OFFSET(word), data);
203}
204
205static const struct rt2x00debug rt2400pci_rt2x00debug = {
206 .owner = THIS_MODULE,
207 .csr = {
208 .read = rt2400pci_read_csr,
209 .write = rt2400pci_write_csr,
210 .word_size = sizeof(u32),
211 .word_count = CSR_REG_SIZE / sizeof(u32),
212 },
213 .eeprom = {
214 .read = rt2x00_eeprom_read,
215 .write = rt2x00_eeprom_write,
216 .word_size = sizeof(u16),
217 .word_count = EEPROM_SIZE / sizeof(u16),
218 },
219 .bbp = {
220 .read = rt2400pci_bbp_read,
221 .write = rt2400pci_bbp_write,
222 .word_size = sizeof(u8),
223 .word_count = BBP_SIZE / sizeof(u8),
224 },
225 .rf = {
226 .read = rt2x00_rf_read,
227 .write = rt2400pci_rf_write,
228 .word_size = sizeof(u32),
229 .word_count = RF_SIZE / sizeof(u32),
230 },
231};
232#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
233
234#ifdef CONFIG_RT2400PCI_RFKILL
235static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
236{
237 u32 reg;
238
239 rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
240 return rt2x00_get_field32(reg, GPIOCSR_BIT0);
241}
Ivo van Doorn81873e92007-10-06 14:14:06 +0200242#else
243#define rt2400pci_rfkill_poll NULL
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700244#endif /* CONFIG_RT2400PCI_RFKILL */
245
Ivo van Doorna9450b72008-02-03 15:53:40 +0100246#ifdef CONFIG_RT2400PCI_LEDS
247static void rt2400pci_led_brightness(struct led_classdev *led_cdev,
248 enum led_brightness brightness)
249{
250 struct rt2x00_led *led =
251 container_of(led_cdev, struct rt2x00_led, led_dev);
252 unsigned int enabled = brightness != LED_OFF;
253 unsigned int activity =
254 led->rt2x00dev->led_flags & LED_SUPPORT_ACTIVITY;
255 u32 reg;
256
257 rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
258
259 if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC) {
260 rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
261 rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled && activity);
262 }
263
264 rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
265}
266#else
267#define rt2400pci_led_brightness NULL
268#endif /* CONFIG_RT2400PCI_LEDS */
269
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700270/*
271 * Configuration handlers.
272 */
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100273static void rt2400pci_config_intf(struct rt2x00_dev *rt2x00dev,
274 struct rt2x00_intf *intf,
275 struct rt2x00intf_conf *conf,
276 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700277{
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100278 unsigned int bcn_preload;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700279 u32 reg;
280
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100281 if (flags & CONFIG_UPDATE_TYPE) {
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100282 /*
283 * Enable beacon config
284 */
285 bcn_preload = PREAMBLE + get_duration(IEEE80211_HEADER, 20);
286 rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
287 rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
288 rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700289
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100290 /*
291 * Enable synchronisation.
292 */
293 rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doornfd3c91c2008-03-09 22:47:43 +0100294 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100295 rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
Ivo van Doornfd3c91c2008-03-09 22:47:43 +0100296 rt2x00_set_field32(&reg, CSR14_TBCN, 1);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100297 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
298 }
299
300 if (flags & CONFIG_UPDATE_MAC)
301 rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
302 conf->mac, sizeof(conf->mac));
303
304 if (flags & CONFIG_UPDATE_BSSID)
305 rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
306 conf->bssid, sizeof(conf->bssid));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700307}
308
Ivo van Doorn72810372008-03-09 22:46:18 +0100309static int rt2400pci_config_erp(struct rt2x00_dev *rt2x00dev,
310 struct rt2x00lib_erp *erp)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700311{
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200312 int preamble_mask;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700313 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700314
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200315 /*
316 * When short preamble is enabled, we should set bit 0x08
317 */
Ivo van Doorn72810372008-03-09 22:46:18 +0100318 preamble_mask = erp->short_preamble << 3;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700319
320 rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
Ivo van Doorn72810372008-03-09 22:46:18 +0100321 rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT,
322 erp->ack_timeout);
323 rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME,
324 erp->ack_consume_time);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700325 rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
326
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700327 rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200328 rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00 | preamble_mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700329 rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
330 rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 10));
331 rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
332
333 rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200334 rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700335 rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
336 rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 20));
337 rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
338
339 rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200340 rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700341 rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
342 rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 55));
343 rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
344
345 rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200346 rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700347 rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
348 rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 110));
349 rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100350
351 return 0;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700352}
353
354static void rt2400pci_config_phymode(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200355 const int basic_rate_mask)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700356{
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200357 rt2x00pci_register_write(rt2x00dev, ARCSR1, basic_rate_mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700358}
359
360static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200361 struct rf_channel *rf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700362{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700363 /*
364 * Switch on tuning bits.
365 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200366 rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
367 rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700368
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200369 rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
370 rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
371 rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700372
373 /*
374 * RF2420 chipset don't need any additional actions.
375 */
376 if (rt2x00_rf(&rt2x00dev->chip, RF2420))
377 return;
378
379 /*
380 * For the RT2421 chipsets we need to write an invalid
381 * reference clock rate to activate auto_tune.
382 * After that we set the value back to the correct channel.
383 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200384 rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700385 rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200386 rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700387
388 msleep(1);
389
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200390 rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
391 rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
392 rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700393
394 msleep(1);
395
396 /*
397 * Switch off tuning bits.
398 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200399 rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
400 rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700401
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200402 rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
403 rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700404
405 /*
406 * Clear false CRC during channel switch.
407 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200408 rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700409}
410
411static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower)
412{
413 rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower));
414}
415
416static void rt2400pci_config_antenna(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81b2007-10-13 16:26:23 +0200417 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700418{
419 u8 r1;
420 u8 r4;
421
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100422 /*
423 * We should never come here because rt2x00lib is supposed
424 * to catch this and send us the correct antenna explicitely.
425 */
426 BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
427 ant->tx == ANTENNA_SW_DIVERSITY);
428
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700429 rt2400pci_bbp_read(rt2x00dev, 4, &r4);
430 rt2400pci_bbp_read(rt2x00dev, 1, &r1);
431
432 /*
433 * Configure the TX antenna.
434 */
Ivo van Doornaddc81b2007-10-13 16:26:23 +0200435 switch (ant->tx) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700436 case ANTENNA_HW_DIVERSITY:
437 rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1);
438 break;
439 case ANTENNA_A:
440 rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0);
441 break;
442 case ANTENNA_B:
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100443 default:
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700444 rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2);
445 break;
446 }
447
448 /*
449 * Configure the RX antenna.
450 */
Ivo van Doornaddc81b2007-10-13 16:26:23 +0200451 switch (ant->rx) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700452 case ANTENNA_HW_DIVERSITY:
453 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
454 break;
455 case ANTENNA_A:
456 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0);
457 break;
458 case ANTENNA_B:
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100459 default:
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700460 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
461 break;
462 }
463
464 rt2400pci_bbp_write(rt2x00dev, 4, r4);
465 rt2400pci_bbp_write(rt2x00dev, 1, r1);
466}
467
468static void rt2400pci_config_duration(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200469 struct rt2x00lib_conf *libconf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700470{
471 u32 reg;
472
473 rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200474 rt2x00_set_field32(&reg, CSR11_SLOT_TIME, libconf->slot_time);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700475 rt2x00pci_register_write(rt2x00dev, CSR11, reg);
476
477 rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200478 rt2x00_set_field32(&reg, CSR18_SIFS, libconf->sifs);
479 rt2x00_set_field32(&reg, CSR18_PIFS, libconf->pifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700480 rt2x00pci_register_write(rt2x00dev, CSR18, reg);
481
482 rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200483 rt2x00_set_field32(&reg, CSR19_DIFS, libconf->difs);
484 rt2x00_set_field32(&reg, CSR19_EIFS, libconf->eifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700485 rt2x00pci_register_write(rt2x00dev, CSR19, reg);
486
487 rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
488 rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
489 rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
490 rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
491
492 rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200493 rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
494 libconf->conf->beacon_int * 16);
495 rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
496 libconf->conf->beacon_int * 16);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700497 rt2x00pci_register_write(rt2x00dev, CSR12, reg);
498}
499
500static void rt2400pci_config(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100501 struct rt2x00lib_conf *libconf,
502 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700503{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700504 if (flags & CONFIG_UPDATE_PHYMODE)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200505 rt2400pci_config_phymode(rt2x00dev, libconf->basic_rates);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700506 if (flags & CONFIG_UPDATE_CHANNEL)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200507 rt2400pci_config_channel(rt2x00dev, &libconf->rf);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700508 if (flags & CONFIG_UPDATE_TXPOWER)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200509 rt2400pci_config_txpower(rt2x00dev,
510 libconf->conf->power_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700511 if (flags & CONFIG_UPDATE_ANTENNA)
Ivo van Doornaddc81b2007-10-13 16:26:23 +0200512 rt2400pci_config_antenna(rt2x00dev, &libconf->ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700513 if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200514 rt2400pci_config_duration(rt2x00dev, libconf);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700515}
516
517static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn181d6902008-02-05 16:42:23 -0500518 const int cw_min, const int cw_max)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700519{
520 u32 reg;
521
522 rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500523 rt2x00_set_field32(&reg, CSR11_CWMIN, cw_min);
524 rt2x00_set_field32(&reg, CSR11_CWMAX, cw_max);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700525 rt2x00pci_register_write(rt2x00dev, CSR11, reg);
526}
527
528/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700529 * Link tuning
530 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200531static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev,
532 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700533{
534 u32 reg;
535 u8 bbp;
536
537 /*
538 * Update FCS error count from register.
539 */
540 rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200541 qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700542
543 /*
544 * Update False CCA count from register.
545 */
546 rt2400pci_bbp_read(rt2x00dev, 39, &bbp);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200547 qual->false_cca = bbp;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700548}
549
550static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev)
551{
552 rt2400pci_bbp_write(rt2x00dev, 13, 0x08);
553 rt2x00dev->link.vgc_level = 0x08;
554}
555
556static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev)
557{
558 u8 reg;
559
560 /*
561 * The link tuner should not run longer then 60 seconds,
562 * and should run once every 2 seconds.
563 */
564 if (rt2x00dev->link.count > 60 || !(rt2x00dev->link.count & 1))
565 return;
566
567 /*
568 * Base r13 link tuning on the false cca count.
569 */
570 rt2400pci_bbp_read(rt2x00dev, 13, &reg);
571
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200572 if (rt2x00dev->link.qual.false_cca > 512 && reg < 0x20) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700573 rt2400pci_bbp_write(rt2x00dev, 13, ++reg);
574 rt2x00dev->link.vgc_level = reg;
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200575 } else if (rt2x00dev->link.qual.false_cca < 100 && reg > 0x08) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700576 rt2400pci_bbp_write(rt2x00dev, 13, --reg);
577 rt2x00dev->link.vgc_level = reg;
578 }
579}
580
581/*
582 * Initialization functions.
583 */
Ivo van Doorn837e7f22008-01-06 23:41:45 +0100584static void rt2400pci_init_rxentry(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn181d6902008-02-05 16:42:23 -0500585 struct queue_entry *entry)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700586{
Ivo van Doorn181d6902008-02-05 16:42:23 -0500587 struct queue_entry_priv_pci_rx *priv_rx = entry->priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700588 u32 word;
589
Ivo van Doorn181d6902008-02-05 16:42:23 -0500590 rt2x00_desc_read(priv_rx->desc, 2, &word);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100591 rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH,
592 entry->queue->data_size);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500593 rt2x00_desc_write(priv_rx->desc, 2, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700594
Ivo van Doorn181d6902008-02-05 16:42:23 -0500595 rt2x00_desc_read(priv_rx->desc, 1, &word);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100596 rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, priv_rx->data_dma);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500597 rt2x00_desc_write(priv_rx->desc, 1, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700598
Ivo van Doorn181d6902008-02-05 16:42:23 -0500599 rt2x00_desc_read(priv_rx->desc, 0, &word);
Ivo van Doorn837e7f22008-01-06 23:41:45 +0100600 rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500601 rt2x00_desc_write(priv_rx->desc, 0, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700602}
603
Ivo van Doorn837e7f22008-01-06 23:41:45 +0100604static void rt2400pci_init_txentry(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn181d6902008-02-05 16:42:23 -0500605 struct queue_entry *entry)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700606{
Ivo van Doorn181d6902008-02-05 16:42:23 -0500607 struct queue_entry_priv_pci_tx *priv_tx = entry->priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700608 u32 word;
609
Ivo van Doorn181d6902008-02-05 16:42:23 -0500610 rt2x00_desc_read(priv_tx->desc, 1, &word);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100611 rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, priv_tx->data_dma);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500612 rt2x00_desc_write(priv_tx->desc, 1, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700613
Ivo van Doorn181d6902008-02-05 16:42:23 -0500614 rt2x00_desc_read(priv_tx->desc, 2, &word);
615 rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH,
616 entry->queue->data_size);
617 rt2x00_desc_write(priv_tx->desc, 2, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700618
Ivo van Doorn181d6902008-02-05 16:42:23 -0500619 rt2x00_desc_read(priv_tx->desc, 0, &word);
Ivo van Doorn837e7f22008-01-06 23:41:45 +0100620 rt2x00_set_field32(&word, TXD_W0_VALID, 0);
621 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500622 rt2x00_desc_write(priv_tx->desc, 0, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700623}
624
Ivo van Doorn181d6902008-02-05 16:42:23 -0500625static int rt2400pci_init_queues(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700626{
Ivo van Doorn181d6902008-02-05 16:42:23 -0500627 struct queue_entry_priv_pci_rx *priv_rx;
628 struct queue_entry_priv_pci_tx *priv_tx;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700629 u32 reg;
630
631 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700632 * Initialize registers.
633 */
634 rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500635 rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
636 rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
637 rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
638 rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700639 rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
640
Ivo van Doorn181d6902008-02-05 16:42:23 -0500641 priv_tx = rt2x00dev->tx[1].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700642 rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100643 rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
644 priv_tx->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700645 rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
646
Ivo van Doorn181d6902008-02-05 16:42:23 -0500647 priv_tx = rt2x00dev->tx[0].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700648 rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100649 rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
650 priv_tx->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700651 rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
652
Ivo van Doorn181d6902008-02-05 16:42:23 -0500653 priv_tx = rt2x00dev->bcn[1].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700654 rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100655 rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
656 priv_tx->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700657 rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
658
Ivo van Doorn181d6902008-02-05 16:42:23 -0500659 priv_tx = rt2x00dev->bcn[0].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700660 rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100661 rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
662 priv_tx->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700663 rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
664
665 rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
666 rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500667 rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700668 rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
669
Ivo van Doorn181d6902008-02-05 16:42:23 -0500670 priv_rx = rt2x00dev->rx->entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700671 rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
Ivo van Doorndac37d72008-03-09 22:48:46 +0100672 rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER, priv_rx->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700673 rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
674
675 return 0;
676}
677
678static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev)
679{
680 u32 reg;
681
682 rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
683 rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
684 rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00023f20);
685 rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
686
687 rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
688 rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
689 rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
690 rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
691 rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
692
693 rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
694 rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
695 (rt2x00dev->rx->data_size / 128));
696 rt2x00pci_register_write(rt2x00dev, CSR9, reg);
697
Ivo van Doorna9450b72008-02-03 15:53:40 +0100698 rt2x00pci_register_read(rt2x00dev, LEDCSR, &reg);
699 rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, 70);
700 rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, 30);
701 rt2x00pci_register_write(rt2x00dev, LEDCSR, reg);
702
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700703 rt2x00pci_register_write(rt2x00dev, CNT3, 0x3f080000);
704
705 rt2x00pci_register_read(rt2x00dev, ARCSR0, &reg);
706 rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA0, 133);
707 rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID0, 134);
708 rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA1, 136);
709 rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID1, 135);
710 rt2x00pci_register_write(rt2x00dev, ARCSR0, reg);
711
712 rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
713 rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 3); /* Tx power.*/
714 rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
715 rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 32); /* Signal */
716 rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
717 rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 36); /* Rssi */
718 rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
719 rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
720
721 rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
722
723 if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
724 return -EBUSY;
725
726 rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00217223);
727 rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
728
729 rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
730 rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
731 rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
732
733 rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
734 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
735 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 154);
736 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
737 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 154);
738 rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
739
740 rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
741 rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
742 rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
743 rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
744 rt2x00pci_register_write(rt2x00dev, CSR1, reg);
745
746 rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
747 rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
748 rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
749 rt2x00pci_register_write(rt2x00dev, CSR1, reg);
750
751 /*
752 * We must clear the FCS and FIFO error count.
753 * These registers are cleared on read,
754 * so we may pass a useless variable to store the value.
755 */
756 rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
757 rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
758
759 return 0;
760}
761
762static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev)
763{
764 unsigned int i;
765 u16 eeprom;
766 u8 reg_id;
767 u8 value;
768
769 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
770 rt2400pci_bbp_read(rt2x00dev, 0, &value);
771 if ((value != 0xff) && (value != 0x00))
772 goto continue_csr_init;
773 NOTICE(rt2x00dev, "Waiting for BBP register.\n");
774 udelay(REGISTER_BUSY_DELAY);
775 }
776
777 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
778 return -EACCES;
779
780continue_csr_init:
781 rt2400pci_bbp_write(rt2x00dev, 1, 0x00);
782 rt2400pci_bbp_write(rt2x00dev, 3, 0x27);
783 rt2400pci_bbp_write(rt2x00dev, 4, 0x08);
784 rt2400pci_bbp_write(rt2x00dev, 10, 0x0f);
785 rt2400pci_bbp_write(rt2x00dev, 15, 0x72);
786 rt2400pci_bbp_write(rt2x00dev, 16, 0x74);
787 rt2400pci_bbp_write(rt2x00dev, 17, 0x20);
788 rt2400pci_bbp_write(rt2x00dev, 18, 0x72);
789 rt2400pci_bbp_write(rt2x00dev, 19, 0x0b);
790 rt2400pci_bbp_write(rt2x00dev, 20, 0x00);
791 rt2400pci_bbp_write(rt2x00dev, 28, 0x11);
792 rt2400pci_bbp_write(rt2x00dev, 29, 0x04);
793 rt2400pci_bbp_write(rt2x00dev, 30, 0x21);
794 rt2400pci_bbp_write(rt2x00dev, 31, 0x00);
795
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700796 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
797 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
798
799 if (eeprom != 0xffff && eeprom != 0x0000) {
800 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
801 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700802 rt2400pci_bbp_write(rt2x00dev, reg_id, value);
803 }
804 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700805
806 return 0;
807}
808
809/*
810 * Device state switch handlers.
811 */
812static void rt2400pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
813 enum dev_state state)
814{
815 u32 reg;
816
817 rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
818 rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
819 state == STATE_RADIO_RX_OFF);
820 rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
821}
822
823static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
824 enum dev_state state)
825{
826 int mask = (state == STATE_RADIO_IRQ_OFF);
827 u32 reg;
828
829 /*
830 * When interrupts are being enabled, the interrupt registers
831 * should clear the register to assure a clean state.
832 */
833 if (state == STATE_RADIO_IRQ_ON) {
834 rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
835 rt2x00pci_register_write(rt2x00dev, CSR7, reg);
836 }
837
838 /*
839 * Only toggle the interrupts bits we are going to use.
840 * Non-checked interrupt bits are disabled by default.
841 */
842 rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
843 rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
844 rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
845 rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
846 rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
847 rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
848 rt2x00pci_register_write(rt2x00dev, CSR8, reg);
849}
850
851static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev)
852{
853 /*
854 * Initialize all registers.
855 */
Ivo van Doorn181d6902008-02-05 16:42:23 -0500856 if (rt2400pci_init_queues(rt2x00dev) ||
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700857 rt2400pci_init_registers(rt2x00dev) ||
858 rt2400pci_init_bbp(rt2x00dev)) {
859 ERROR(rt2x00dev, "Register initialization failed.\n");
860 return -EIO;
861 }
862
863 /*
864 * Enable interrupts.
865 */
866 rt2400pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_ON);
867
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700868 return 0;
869}
870
871static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev)
872{
873 u32 reg;
874
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700875 rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
876
877 /*
878 * Disable synchronisation.
879 */
880 rt2x00pci_register_write(rt2x00dev, CSR14, 0);
881
882 /*
883 * Cancel RX and TX.
884 */
885 rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
886 rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
887 rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
888
889 /*
890 * Disable interrupts.
891 */
892 rt2400pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_OFF);
893}
894
895static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev,
896 enum dev_state state)
897{
898 u32 reg;
899 unsigned int i;
900 char put_to_sleep;
901 char bbp_state;
902 char rf_state;
903
904 put_to_sleep = (state != STATE_AWAKE);
905
906 rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
907 rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
908 rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
909 rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
910 rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
911 rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
912
913 /*
914 * Device is not guaranteed to be in the requested state yet.
915 * We must wait until the register indicates that the
916 * device has entered the correct state.
917 */
918 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
919 rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
920 bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
921 rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
922 if (bbp_state == state && rf_state == state)
923 return 0;
924 msleep(10);
925 }
926
927 NOTICE(rt2x00dev, "Device failed to enter state %d, "
928 "current device state: bbp %d and rf %d.\n",
929 state, bbp_state, rf_state);
930
931 return -EBUSY;
932}
933
934static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev,
935 enum dev_state state)
936{
937 int retval = 0;
938
939 switch (state) {
940 case STATE_RADIO_ON:
941 retval = rt2400pci_enable_radio(rt2x00dev);
942 break;
943 case STATE_RADIO_OFF:
944 rt2400pci_disable_radio(rt2x00dev);
945 break;
946 case STATE_RADIO_RX_ON:
Ivo van Doorn61667d82008-02-25 23:15:05 +0100947 case STATE_RADIO_RX_ON_LINK:
948 rt2400pci_toggle_rx(rt2x00dev, STATE_RADIO_RX_ON);
949 break;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700950 case STATE_RADIO_RX_OFF:
Ivo van Doorn61667d82008-02-25 23:15:05 +0100951 case STATE_RADIO_RX_OFF_LINK:
952 rt2400pci_toggle_rx(rt2x00dev, STATE_RADIO_RX_OFF);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700953 break;
954 case STATE_DEEP_SLEEP:
955 case STATE_SLEEP:
956 case STATE_STANDBY:
957 case STATE_AWAKE:
958 retval = rt2400pci_set_state(rt2x00dev, state);
959 break;
960 default:
961 retval = -ENOTSUPP;
962 break;
963 }
964
965 return retval;
966}
967
968/*
969 * TX descriptor initialization
970 */
971static void rt2400pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
Ivo van Doorndd3193e2008-01-06 23:41:10 +0100972 struct sk_buff *skb,
Ivo van Doorn181d6902008-02-05 16:42:23 -0500973 struct txentry_desc *txdesc,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700974 struct ieee80211_tx_control *control)
975{
Ivo van Doorn181d6902008-02-05 16:42:23 -0500976 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
Ivo van Doorndd3193e2008-01-06 23:41:10 +0100977 __le32 *txd = skbdesc->desc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700978 u32 word;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700979
980 /*
981 * Start writing the descriptor words.
982 */
983 rt2x00_desc_read(txd, 2, &word);
Ivo van Doorndd3193e2008-01-06 23:41:10 +0100984 rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, skbdesc->data_len);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700985 rt2x00_desc_write(txd, 2, word);
986
987 rt2x00_desc_read(txd, 3, &word);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500988 rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
Ivo van Doorn49da2602007-11-27 21:47:56 +0100989 rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5);
990 rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500991 rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
Ivo van Doorn49da2602007-11-27 21:47:56 +0100992 rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6);
993 rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700994 rt2x00_desc_write(txd, 3, word);
995
996 rt2x00_desc_read(txd, 4, &word);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500997 rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW, txdesc->length_low);
Ivo van Doorn49da2602007-11-27 21:47:56 +0100998 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8);
999 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001000 rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH, txdesc->length_high);
Ivo van Doorn49da2602007-11-27 21:47:56 +01001001 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7);
1002 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001003 rt2x00_desc_write(txd, 4, word);
1004
1005 rt2x00_desc_read(txd, 0, &word);
1006 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
1007 rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1008 rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001009 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001010 rt2x00_set_field32(&word, TXD_W0_ACK,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001011 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001012 rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001013 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001014 rt2x00_set_field32(&word, TXD_W0_RTS,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001015 test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
1016 rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001017 rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
1018 !!(control->flags &
1019 IEEE80211_TXCTL_LONG_RETRY_LIMIT));
1020 rt2x00_desc_write(txd, 0, word);
1021}
1022
1023/*
1024 * TX data initialization
1025 */
1026static void rt2400pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5957da42008-02-03 15:54:57 +01001027 const unsigned int queue)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001028{
1029 u32 reg;
1030
Ivo van Doorn5957da42008-02-03 15:54:57 +01001031 if (queue == RT2X00_BCN_QUEUE_BEACON) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001032 rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
1033 if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) {
Ivo van Doorn8af244c2008-03-09 22:42:59 +01001034 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
1035 rt2x00_set_field32(&reg, CSR14_TBCN, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001036 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
1037 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
1038 }
1039 return;
1040 }
1041
1042 rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doornddc827f2007-10-13 16:26:42 +02001043 rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO,
1044 (queue == IEEE80211_TX_QUEUE_DATA0));
1045 rt2x00_set_field32(&reg, TXCSR0_KICK_TX,
1046 (queue == IEEE80211_TX_QUEUE_DATA1));
1047 rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM,
Ivo van Doorn5957da42008-02-03 15:54:57 +01001048 (queue == RT2X00_BCN_QUEUE_ATIM));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001049 rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
1050}
1051
1052/*
1053 * RX control handlers
1054 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001055static void rt2400pci_fill_rxdone(struct queue_entry *entry,
1056 struct rxdone_entry_desc *rxdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001057{
Ivo van Doorn181d6902008-02-05 16:42:23 -05001058 struct queue_entry_priv_pci_rx *priv_rx = entry->priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001059 u32 word0;
1060 u32 word2;
Ivo van Doorn89993892008-03-09 22:49:04 +01001061 u32 word3;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001062
Ivo van Doorn181d6902008-02-05 16:42:23 -05001063 rt2x00_desc_read(priv_rx->desc, 0, &word0);
1064 rt2x00_desc_read(priv_rx->desc, 2, &word2);
Ivo van Doorn89993892008-03-09 22:49:04 +01001065 rt2x00_desc_read(priv_rx->desc, 3, &word3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001066
Ivo van Doorn181d6902008-02-05 16:42:23 -05001067 rxdesc->flags = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04001068 if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001069 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
Johannes Berg4150c572007-09-17 01:29:23 -04001070 if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001071 rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001072
1073 /*
1074 * Obtain the status about this packet.
Ivo van Doorn89993892008-03-09 22:49:04 +01001075 * The signal is the PLCP value.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001076 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001077 rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL);
Ivo van Doorn89993892008-03-09 22:49:04 +01001078 rxdesc->signal_plcp = 1;
1079 rxdesc->rssi = rt2x00_get_field32(word2, RXD_W3_RSSI) -
Ivo van Doorn181d6902008-02-05 16:42:23 -05001080 entry->queue->rt2x00dev->rssi_offset;
1081 rxdesc->ofdm = 0;
1082 rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
1083 rxdesc->my_bss = !!rt2x00_get_field32(word0, RXD_W0_MY_BSS);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001084}
1085
1086/*
1087 * Interrupt functions.
1088 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001089static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev,
1090 const enum ieee80211_tx_queue queue_idx)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001091{
Ivo van Doorn181d6902008-02-05 16:42:23 -05001092 struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
1093 struct queue_entry_priv_pci_tx *priv_tx;
1094 struct queue_entry *entry;
1095 struct txdone_entry_desc txdesc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001096 u32 word;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001097
Ivo van Doorn181d6902008-02-05 16:42:23 -05001098 while (!rt2x00queue_empty(queue)) {
1099 entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
1100 priv_tx = entry->priv_data;
1101 rt2x00_desc_read(priv_tx->desc, 0, &word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001102
1103 if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
1104 !rt2x00_get_field32(word, TXD_W0_VALID))
1105 break;
1106
1107 /*
1108 * Obtain the status about this packet.
1109 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001110 txdesc.status = rt2x00_get_field32(word, TXD_W0_RESULT);
1111 txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001112
Ivo van Doorn181d6902008-02-05 16:42:23 -05001113 rt2x00pci_txdone(rt2x00dev, entry, &txdesc);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001114 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001115}
1116
1117static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance)
1118{
1119 struct rt2x00_dev *rt2x00dev = dev_instance;
1120 u32 reg;
1121
1122 /*
1123 * Get the interrupt sources & saved to local variable.
1124 * Write register value back to clear pending interrupts.
1125 */
1126 rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
1127 rt2x00pci_register_write(rt2x00dev, CSR7, reg);
1128
1129 if (!reg)
1130 return IRQ_NONE;
1131
1132 if (!test_bit(DEVICE_ENABLED_RADIO, &rt2x00dev->flags))
1133 return IRQ_HANDLED;
1134
1135 /*
1136 * Handle interrupts, walk through all bits
1137 * and run the tasks, the bits are checked in order of
1138 * priority.
1139 */
1140
1141 /*
1142 * 1 - Beacon timer expired interrupt.
1143 */
1144 if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
1145 rt2x00lib_beacondone(rt2x00dev);
1146
1147 /*
1148 * 2 - Rx ring done interrupt.
1149 */
1150 if (rt2x00_get_field32(reg, CSR7_RXDONE))
1151 rt2x00pci_rxdone(rt2x00dev);
1152
1153 /*
1154 * 3 - Atim ring transmit done interrupt.
1155 */
1156 if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
Ivo van Doorn5957da42008-02-03 15:54:57 +01001157 rt2400pci_txdone(rt2x00dev, RT2X00_BCN_QUEUE_ATIM);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001158
1159 /*
1160 * 4 - Priority ring transmit done interrupt.
1161 */
1162 if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
1163 rt2400pci_txdone(rt2x00dev, IEEE80211_TX_QUEUE_DATA0);
1164
1165 /*
1166 * 5 - Tx ring transmit done interrupt.
1167 */
1168 if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
1169 rt2400pci_txdone(rt2x00dev, IEEE80211_TX_QUEUE_DATA1);
1170
1171 return IRQ_HANDLED;
1172}
1173
1174/*
1175 * Device probe functions.
1176 */
1177static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1178{
1179 struct eeprom_93cx6 eeprom;
1180 u32 reg;
1181 u16 word;
1182 u8 *mac;
1183
1184 rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
1185
1186 eeprom.data = rt2x00dev;
1187 eeprom.register_read = rt2400pci_eepromregister_read;
1188 eeprom.register_write = rt2400pci_eepromregister_write;
1189 eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
1190 PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
1191 eeprom.reg_data_in = 0;
1192 eeprom.reg_data_out = 0;
1193 eeprom.reg_data_clock = 0;
1194 eeprom.reg_chip_select = 0;
1195
1196 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
1197 EEPROM_SIZE / sizeof(u16));
1198
1199 /*
1200 * Start validation of the data that has been read.
1201 */
1202 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1203 if (!is_valid_ether_addr(mac)) {
Joe Perches0795af52007-10-03 17:59:30 -07001204 DECLARE_MAC_BUF(macbuf);
1205
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001206 random_ether_addr(mac);
Joe Perches0795af52007-10-03 17:59:30 -07001207 EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001208 }
1209
1210 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
1211 if (word == 0xffff) {
1212 ERROR(rt2x00dev, "Invalid EEPROM data detected.\n");
1213 return -EINVAL;
1214 }
1215
1216 return 0;
1217}
1218
1219static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
1220{
1221 u32 reg;
1222 u16 value;
1223 u16 eeprom;
1224
1225 /*
1226 * Read EEPROM word for configuration.
1227 */
1228 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1229
1230 /*
1231 * Identify RF chipset.
1232 */
1233 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
1234 rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
1235 rt2x00_set_chip(rt2x00dev, RT2460, value, reg);
1236
1237 if (!rt2x00_rf(&rt2x00dev->chip, RF2420) &&
1238 !rt2x00_rf(&rt2x00dev->chip, RF2421)) {
1239 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
1240 return -ENODEV;
1241 }
1242
1243 /*
1244 * Identify default antenna configuration.
1245 */
Ivo van Doornaddc81b2007-10-13 16:26:23 +02001246 rt2x00dev->default_ant.tx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001247 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
Ivo van Doornaddc81b2007-10-13 16:26:23 +02001248 rt2x00dev->default_ant.rx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001249 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
1250
1251 /*
Ivo van Doornaddc81b2007-10-13 16:26:23 +02001252 * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead.
1253 * I am not 100% sure about this, but the legacy drivers do not
1254 * indicate antenna swapping in software is required when
1255 * diversity is enabled.
1256 */
1257 if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY)
1258 rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY;
1259 if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY)
1260 rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY;
1261
1262 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001263 * Store led mode, for correct led behaviour.
1264 */
Ivo van Doorna9450b72008-02-03 15:53:40 +01001265#ifdef CONFIG_RT2400PCI_LEDS
1266 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
1267
1268 switch (value) {
1269 case LED_MODE_ASUS:
1270 case LED_MODE_ALPHA:
1271 case LED_MODE_DEFAULT:
1272 rt2x00dev->led_flags = LED_SUPPORT_RADIO;
1273 break;
1274 case LED_MODE_TXRX_ACTIVITY:
1275 rt2x00dev->led_flags =
1276 LED_SUPPORT_RADIO | LED_SUPPORT_ACTIVITY;
1277 break;
1278 case LED_MODE_SIGNAL_STRENGTH:
1279 rt2x00dev->led_flags = LED_SUPPORT_RADIO;
1280 break;
1281 }
1282#endif /* CONFIG_RT2400PCI_LEDS */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001283
1284 /*
1285 * Detect if this device has an hardware controlled radio.
1286 */
Ivo van Doorn81873e92007-10-06 14:14:06 +02001287#ifdef CONFIG_RT2400PCI_RFKILL
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001288 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
Ivo van Doorn066cb632007-09-25 20:55:39 +02001289 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
Ivo van Doorn81873e92007-10-06 14:14:06 +02001290#endif /* CONFIG_RT2400PCI_RFKILL */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001291
1292 /*
1293 * Check if the BBP tuning should be enabled.
1294 */
1295 if (!rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING))
1296 __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
1297
1298 return 0;
1299}
1300
1301/*
1302 * RF value list for RF2420 & RF2421
1303 * Supports: 2.4 GHz
1304 */
1305static const struct rf_channel rf_vals_bg[] = {
1306 { 1, 0x00022058, 0x000c1fda, 0x00000101, 0 },
1307 { 2, 0x00022058, 0x000c1fee, 0x00000101, 0 },
1308 { 3, 0x00022058, 0x000c2002, 0x00000101, 0 },
1309 { 4, 0x00022058, 0x000c2016, 0x00000101, 0 },
1310 { 5, 0x00022058, 0x000c202a, 0x00000101, 0 },
1311 { 6, 0x00022058, 0x000c203e, 0x00000101, 0 },
1312 { 7, 0x00022058, 0x000c2052, 0x00000101, 0 },
1313 { 8, 0x00022058, 0x000c2066, 0x00000101, 0 },
1314 { 9, 0x00022058, 0x000c207a, 0x00000101, 0 },
1315 { 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
1316 { 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
1317 { 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
1318 { 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
1319 { 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
1320};
1321
1322static void rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
1323{
1324 struct hw_mode_spec *spec = &rt2x00dev->spec;
1325 u8 *txpower;
1326 unsigned int i;
1327
1328 /*
1329 * Initialize all hw fields.
1330 */
Johannes Berg4150c572007-09-17 01:29:23 -04001331 rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001332 rt2x00dev->hw->extra_tx_headroom = 0;
1333 rt2x00dev->hw->max_signal = MAX_SIGNAL;
1334 rt2x00dev->hw->max_rssi = MAX_RX_SSI;
1335 rt2x00dev->hw->queues = 2;
1336
1337 SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_pci(rt2x00dev)->dev);
1338 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
1339 rt2x00_eeprom_addr(rt2x00dev,
1340 EEPROM_MAC_ADDR_0));
1341
1342 /*
1343 * Convert tx_power array in eeprom.
1344 */
1345 txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
1346 for (i = 0; i < 14; i++)
1347 txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
1348
1349 /*
1350 * Initialize hw_mode information.
1351 */
Ivo van Doorn31562e82008-02-17 17:35:05 +01001352 spec->supported_bands = SUPPORT_BAND_2GHZ;
1353 spec->supported_rates = SUPPORT_RATE_CCK;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001354 spec->tx_power_a = NULL;
1355 spec->tx_power_bg = txpower;
1356 spec->tx_power_default = DEFAULT_TXPOWER;
1357
1358 spec->num_channels = ARRAY_SIZE(rf_vals_bg);
1359 spec->channels = rf_vals_bg;
1360}
1361
1362static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev)
1363{
1364 int retval;
1365
1366 /*
1367 * Allocate eeprom data.
1368 */
1369 retval = rt2400pci_validate_eeprom(rt2x00dev);
1370 if (retval)
1371 return retval;
1372
1373 retval = rt2400pci_init_eeprom(rt2x00dev);
1374 if (retval)
1375 return retval;
1376
1377 /*
1378 * Initialize hw specifications.
1379 */
1380 rt2400pci_probe_hw_mode(rt2x00dev);
1381
1382 /*
Ivo van Doorn181d6902008-02-05 16:42:23 -05001383 * This device requires the atim queue
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001384 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001385 __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001386
1387 /*
1388 * Set the rssi offset.
1389 */
1390 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
1391
1392 return 0;
1393}
1394
1395/*
1396 * IEEE80211 stack callback functions.
1397 */
Johannes Berg4150c572007-09-17 01:29:23 -04001398static void rt2400pci_configure_filter(struct ieee80211_hw *hw,
1399 unsigned int changed_flags,
1400 unsigned int *total_flags,
1401 int mc_count,
1402 struct dev_addr_list *mc_list)
1403{
1404 struct rt2x00_dev *rt2x00dev = hw->priv;
Johannes Berg4150c572007-09-17 01:29:23 -04001405 u32 reg;
1406
1407 /*
1408 * Mask off any flags we are going to ignore from
1409 * the total_flags field.
1410 */
1411 *total_flags &=
1412 FIF_ALLMULTI |
1413 FIF_FCSFAIL |
1414 FIF_PLCPFAIL |
1415 FIF_CONTROL |
1416 FIF_OTHER_BSS |
1417 FIF_PROMISC_IN_BSS;
1418
1419 /*
1420 * Apply some rules to the filters:
1421 * - Some filters imply different filters to be set.
1422 * - Some things we can't filter out at all.
Johannes Berg4150c572007-09-17 01:29:23 -04001423 */
1424 *total_flags |= FIF_ALLMULTI;
Ivo van Doorn5886d0d2007-10-06 14:13:38 +02001425 if (*total_flags & FIF_OTHER_BSS ||
1426 *total_flags & FIF_PROMISC_IN_BSS)
Johannes Berg4150c572007-09-17 01:29:23 -04001427 *total_flags |= FIF_PROMISC_IN_BSS | FIF_OTHER_BSS;
Johannes Berg4150c572007-09-17 01:29:23 -04001428
1429 /*
1430 * Check if there is any work left for us.
1431 */
Ivo van Doorn3c4f2082008-01-06 23:40:49 +01001432 if (rt2x00dev->packet_filter == *total_flags)
Johannes Berg4150c572007-09-17 01:29:23 -04001433 return;
Ivo van Doorn3c4f2082008-01-06 23:40:49 +01001434 rt2x00dev->packet_filter = *total_flags;
Johannes Berg4150c572007-09-17 01:29:23 -04001435
1436 /*
1437 * Start configuration steps.
1438 * Note that the version error will always be dropped
1439 * since there is no filter for it at this time.
1440 */
1441 rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
1442 rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
1443 !(*total_flags & FIF_FCSFAIL));
1444 rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
1445 !(*total_flags & FIF_PLCPFAIL));
1446 rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
1447 !(*total_flags & FIF_CONTROL));
1448 rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
1449 !(*total_flags & FIF_PROMISC_IN_BSS));
1450 rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
1451 !(*total_flags & FIF_PROMISC_IN_BSS));
1452 rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
1453 rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
1454}
1455
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001456static int rt2400pci_set_retry_limit(struct ieee80211_hw *hw,
1457 u32 short_retry, u32 long_retry)
1458{
1459 struct rt2x00_dev *rt2x00dev = hw->priv;
1460 u32 reg;
1461
1462 rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
1463 rt2x00_set_field32(&reg, CSR11_LONG_RETRY, long_retry);
1464 rt2x00_set_field32(&reg, CSR11_SHORT_RETRY, short_retry);
1465 rt2x00pci_register_write(rt2x00dev, CSR11, reg);
1466
1467 return 0;
1468}
1469
1470static int rt2400pci_conf_tx(struct ieee80211_hw *hw,
1471 int queue,
1472 const struct ieee80211_tx_queue_params *params)
1473{
1474 struct rt2x00_dev *rt2x00dev = hw->priv;
1475
1476 /*
1477 * We don't support variating cw_min and cw_max variables
1478 * per queue. So by default we only configure the TX queue,
1479 * and ignore all other configurations.
1480 */
1481 if (queue != IEEE80211_TX_QUEUE_DATA0)
1482 return -EINVAL;
1483
1484 if (rt2x00mac_conf_tx(hw, queue, params))
1485 return -EINVAL;
1486
1487 /*
1488 * Write configuration to register.
1489 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001490 rt2400pci_config_cw(rt2x00dev,
1491 rt2x00dev->tx->cw_min, rt2x00dev->tx->cw_max);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001492
1493 return 0;
1494}
1495
1496static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw)
1497{
1498 struct rt2x00_dev *rt2x00dev = hw->priv;
1499 u64 tsf;
1500 u32 reg;
1501
1502 rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
1503 tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
1504 rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
1505 tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
1506
1507 return tsf;
1508}
1509
Ivo van Doorn5957da42008-02-03 15:54:57 +01001510static int rt2400pci_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
1511 struct ieee80211_tx_control *control)
1512{
1513 struct rt2x00_dev *rt2x00dev = hw->priv;
1514 struct rt2x00_intf *intf = vif_to_intf(control->vif);
1515 struct queue_entry_priv_pci_tx *priv_tx;
1516 struct skb_frame_desc *skbdesc;
Ivo van Doorn8af244c2008-03-09 22:42:59 +01001517 u32 reg;
Ivo van Doorn5957da42008-02-03 15:54:57 +01001518
1519 if (unlikely(!intf->beacon))
1520 return -ENOBUFS;
Ivo van Doorn5957da42008-02-03 15:54:57 +01001521 priv_tx = intf->beacon->priv_data;
1522
1523 /*
1524 * Fill in skb descriptor
1525 */
1526 skbdesc = get_skb_frame_desc(skb);
1527 memset(skbdesc, 0, sizeof(*skbdesc));
Ivo van Doornbaf26a72008-02-17 17:32:08 +01001528 skbdesc->flags |= FRAME_DESC_DRIVER_GENERATED;
Ivo van Doorn5957da42008-02-03 15:54:57 +01001529 skbdesc->data = skb->data;
1530 skbdesc->data_len = skb->len;
1531 skbdesc->desc = priv_tx->desc;
1532 skbdesc->desc_len = intf->beacon->queue->desc_size;
1533 skbdesc->entry = intf->beacon;
1534
1535 /*
Ivo van Doorn8af244c2008-03-09 22:42:59 +01001536 * Disable beaconing while we are reloading the beacon data,
1537 * otherwise we might be sending out invalid data.
1538 */
1539 rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
1540 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
1541 rt2x00_set_field32(&reg, CSR14_TBCN, 0);
1542 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
1543 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
1544
1545 /*
Ivo van Doorn5957da42008-02-03 15:54:57 +01001546 * mac80211 doesn't provide the control->queue variable
1547 * for beacons. Set our own queue identification so
1548 * it can be used during descriptor initialization.
1549 */
1550 control->queue = RT2X00_BCN_QUEUE_BEACON;
1551 rt2x00lib_write_tx_desc(rt2x00dev, skb, control);
1552
1553 /*
1554 * Enable beacon generation.
1555 * Write entire beacon with descriptor to register,
1556 * and kick the beacon generator.
1557 */
1558 memcpy(priv_tx->data, skb->data, skb->len);
1559 rt2x00dev->ops->lib->kick_tx_queue(rt2x00dev, control->queue);
1560
1561 return 0;
1562}
1563
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001564static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw)
1565{
1566 struct rt2x00_dev *rt2x00dev = hw->priv;
1567 u32 reg;
1568
1569 rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
1570 return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
1571}
1572
1573static const struct ieee80211_ops rt2400pci_mac80211_ops = {
1574 .tx = rt2x00mac_tx,
Johannes Berg4150c572007-09-17 01:29:23 -04001575 .start = rt2x00mac_start,
1576 .stop = rt2x00mac_stop,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001577 .add_interface = rt2x00mac_add_interface,
1578 .remove_interface = rt2x00mac_remove_interface,
1579 .config = rt2x00mac_config,
1580 .config_interface = rt2x00mac_config_interface,
Johannes Berg4150c572007-09-17 01:29:23 -04001581 .configure_filter = rt2400pci_configure_filter,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001582 .get_stats = rt2x00mac_get_stats,
1583 .set_retry_limit = rt2400pci_set_retry_limit,
Johannes Berg471b3ef2007-12-28 14:32:58 +01001584 .bss_info_changed = rt2x00mac_bss_info_changed,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001585 .conf_tx = rt2400pci_conf_tx,
1586 .get_tx_stats = rt2x00mac_get_tx_stats,
1587 .get_tsf = rt2400pci_get_tsf,
Ivo van Doorn5957da42008-02-03 15:54:57 +01001588 .beacon_update = rt2400pci_beacon_update,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001589 .tx_last_beacon = rt2400pci_tx_last_beacon,
1590};
1591
1592static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = {
1593 .irq_handler = rt2400pci_interrupt,
1594 .probe_hw = rt2400pci_probe_hw,
1595 .initialize = rt2x00pci_initialize,
1596 .uninitialize = rt2x00pci_uninitialize,
Ivo van Doorn837e7f22008-01-06 23:41:45 +01001597 .init_rxentry = rt2400pci_init_rxentry,
1598 .init_txentry = rt2400pci_init_txentry,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001599 .set_device_state = rt2400pci_set_device_state,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001600 .rfkill_poll = rt2400pci_rfkill_poll,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001601 .link_stats = rt2400pci_link_stats,
1602 .reset_tuner = rt2400pci_reset_tuner,
1603 .link_tuner = rt2400pci_link_tuner,
Ivo van Doorna9450b72008-02-03 15:53:40 +01001604 .led_brightness = rt2400pci_led_brightness,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001605 .write_tx_desc = rt2400pci_write_tx_desc,
1606 .write_tx_data = rt2x00pci_write_tx_data,
1607 .kick_tx_queue = rt2400pci_kick_tx_queue,
1608 .fill_rxdone = rt2400pci_fill_rxdone,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001609 .config_intf = rt2400pci_config_intf,
Ivo van Doorn72810372008-03-09 22:46:18 +01001610 .config_erp = rt2400pci_config_erp,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001611 .config = rt2400pci_config,
1612};
1613
Ivo van Doorn181d6902008-02-05 16:42:23 -05001614static const struct data_queue_desc rt2400pci_queue_rx = {
1615 .entry_num = RX_ENTRIES,
1616 .data_size = DATA_FRAME_SIZE,
1617 .desc_size = RXD_DESC_SIZE,
1618 .priv_size = sizeof(struct queue_entry_priv_pci_rx),
1619};
1620
1621static const struct data_queue_desc rt2400pci_queue_tx = {
1622 .entry_num = TX_ENTRIES,
1623 .data_size = DATA_FRAME_SIZE,
1624 .desc_size = TXD_DESC_SIZE,
1625 .priv_size = sizeof(struct queue_entry_priv_pci_tx),
1626};
1627
1628static const struct data_queue_desc rt2400pci_queue_bcn = {
1629 .entry_num = BEACON_ENTRIES,
1630 .data_size = MGMT_FRAME_SIZE,
1631 .desc_size = TXD_DESC_SIZE,
1632 .priv_size = sizeof(struct queue_entry_priv_pci_tx),
1633};
1634
1635static const struct data_queue_desc rt2400pci_queue_atim = {
1636 .entry_num = ATIM_ENTRIES,
1637 .data_size = DATA_FRAME_SIZE,
1638 .desc_size = TXD_DESC_SIZE,
1639 .priv_size = sizeof(struct queue_entry_priv_pci_tx),
1640};
1641
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001642static const struct rt2x00_ops rt2400pci_ops = {
Ivo van Doorn23601572007-11-27 21:47:34 +01001643 .name = KBUILD_MODNAME,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001644 .max_sta_intf = 1,
1645 .max_ap_intf = 1,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001646 .eeprom_size = EEPROM_SIZE,
1647 .rf_size = RF_SIZE,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001648 .rx = &rt2400pci_queue_rx,
1649 .tx = &rt2400pci_queue_tx,
1650 .bcn = &rt2400pci_queue_bcn,
1651 .atim = &rt2400pci_queue_atim,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001652 .lib = &rt2400pci_rt2x00_ops,
1653 .hw = &rt2400pci_mac80211_ops,
1654#ifdef CONFIG_RT2X00_LIB_DEBUGFS
1655 .debugfs = &rt2400pci_rt2x00debug,
1656#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1657};
1658
1659/*
1660 * RT2400pci module information.
1661 */
1662static struct pci_device_id rt2400pci_device_table[] = {
1663 { PCI_DEVICE(0x1814, 0x0101), PCI_DEVICE_DATA(&rt2400pci_ops) },
1664 { 0, }
1665};
1666
1667MODULE_AUTHOR(DRV_PROJECT);
1668MODULE_VERSION(DRV_VERSION);
1669MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
1670MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
1671MODULE_DEVICE_TABLE(pci, rt2400pci_device_table);
1672MODULE_LICENSE("GPL");
1673
1674static struct pci_driver rt2400pci_driver = {
Ivo van Doorn23601572007-11-27 21:47:34 +01001675 .name = KBUILD_MODNAME,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001676 .id_table = rt2400pci_device_table,
1677 .probe = rt2x00pci_probe,
1678 .remove = __devexit_p(rt2x00pci_remove),
1679 .suspend = rt2x00pci_suspend,
1680 .resume = rt2x00pci_resume,
1681};
1682
1683static int __init rt2400pci_init(void)
1684{
1685 return pci_register_driver(&rt2400pci_driver);
1686}
1687
1688static void __exit rt2400pci_exit(void)
1689{
1690 pci_unregister_driver(&rt2400pci_driver);
1691}
1692
1693module_init(rt2400pci_init);
1694module_exit(rt2400pci_exit);