Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 1 | /* |
Bartlomiej Zolnierkiewicz | 63c4467 | 2008-01-26 20:13:09 +0100 | [diff] [blame] | 2 | * linux/drivers/ide/pci/cmd64x.c Version 1.53 Dec 24, 2007 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
| 4 | * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Due to massive hardware bugs, UltraDMA is only supported |
| 6 | * on the 646U2 and not on the 646U. |
| 7 | * |
| 8 | * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be) |
| 9 | * Copyright (C) 1998 David S. Miller (davem@redhat.com) |
| 10 | * |
| 11 | * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org> |
Sergei Shtylyov | f92d50e | 2007-03-03 17:48:53 +0100 | [diff] [blame] | 12 | * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | */ |
| 14 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <linux/module.h> |
| 16 | #include <linux/types.h> |
| 17 | #include <linux/pci.h> |
| 18 | #include <linux/delay.h> |
| 19 | #include <linux/hdreg.h> |
| 20 | #include <linux/ide.h> |
| 21 | #include <linux/init.h> |
| 22 | |
| 23 | #include <asm/io.h> |
| 24 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | #define CMD_DEBUG 0 |
| 26 | |
| 27 | #if CMD_DEBUG |
| 28 | #define cmdprintk(x...) printk(x) |
| 29 | #else |
| 30 | #define cmdprintk(x...) |
| 31 | #endif |
| 32 | |
| 33 | /* |
| 34 | * CMD64x specific registers definition. |
| 35 | */ |
| 36 | #define CFR 0x50 |
Sergei Shtylyov | e51e252 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 37 | #define CFR_INTR_CH0 0x04 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | |
| 39 | #define CMDTIM 0x52 |
| 40 | #define ARTTIM0 0x53 |
| 41 | #define DRWTIM0 0x54 |
| 42 | #define ARTTIM1 0x55 |
| 43 | #define DRWTIM1 0x56 |
| 44 | #define ARTTIM23 0x57 |
| 45 | #define ARTTIM23_DIS_RA2 0x04 |
| 46 | #define ARTTIM23_DIS_RA3 0x08 |
| 47 | #define ARTTIM23_INTR_CH1 0x10 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | #define DRWTIM2 0x58 |
| 49 | #define BRST 0x59 |
| 50 | #define DRWTIM3 0x5b |
| 51 | |
| 52 | #define BMIDECR0 0x70 |
| 53 | #define MRDMODE 0x71 |
| 54 | #define MRDMODE_INTR_CH0 0x04 |
| 55 | #define MRDMODE_INTR_CH1 0x08 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | #define UDIDETCR0 0x73 |
| 57 | #define DTPR0 0x74 |
| 58 | #define BMIDECR1 0x78 |
| 59 | #define BMIDECSR 0x79 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 60 | #define UDIDETCR1 0x7B |
| 61 | #define DTPR1 0x7C |
| 62 | |
Sergei Shtylyov | e277a1a | 2007-03-17 21:57:24 +0100 | [diff] [blame] | 63 | static u8 quantize_timing(int timing, int quant) |
| 64 | { |
| 65 | return (timing + quant - 1) / quant; |
| 66 | } |
| 67 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | /* |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 69 | * This routine calculates active/recovery counts and then writes them into |
| 70 | * the chipset registers. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 | */ |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 72 | static void program_cycle_times (ide_drive_t *drive, int cycle_time, int active_time) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 | { |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 74 | struct pci_dev *dev = HWIF(drive)->pci_dev; |
| 75 | int clock_time = 1000 / system_bus_clock(); |
| 76 | u8 cycle_count, active_count, recovery_count, drwtim; |
| 77 | static const u8 recovery_values[] = |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | {15, 15, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 0}; |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 79 | static const u8 drwtim_regs[4] = {DRWTIM0, DRWTIM1, DRWTIM2, DRWTIM3}; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 | |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 81 | cmdprintk("program_cycle_times parameters: total=%d, active=%d\n", |
| 82 | cycle_time, active_time); |
| 83 | |
| 84 | cycle_count = quantize_timing( cycle_time, clock_time); |
| 85 | active_count = quantize_timing(active_time, clock_time); |
| 86 | recovery_count = cycle_count - active_count; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 87 | |
| 88 | /* |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 89 | * In case we've got too long recovery phase, try to lengthen |
| 90 | * the active phase |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 91 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | if (recovery_count > 16) { |
| 93 | active_count += recovery_count - 16; |
| 94 | recovery_count = 16; |
| 95 | } |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 96 | if (active_count > 16) /* shouldn't actually happen... */ |
| 97 | active_count = 16; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 98 | |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 99 | cmdprintk("Final counts: total=%d, active=%d, recovery=%d\n", |
| 100 | cycle_count, active_count, recovery_count); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 102 | /* |
| 103 | * Convert values to internal chipset representation |
| 104 | */ |
| 105 | recovery_count = recovery_values[recovery_count]; |
| 106 | active_count &= 0x0f; |
| 107 | |
| 108 | /* Program the active/recovery counts into the DRWTIM register */ |
| 109 | drwtim = (active_count << 4) | recovery_count; |
| 110 | (void) pci_write_config_byte(dev, drwtim_regs[drive->dn], drwtim); |
| 111 | cmdprintk("Write 0x%02x to reg 0x%x\n", drwtim, drwtim_regs[drive->dn]); |
| 112 | } |
| 113 | |
| 114 | /* |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 115 | * This routine writes into the chipset registers |
| 116 | * PIO setup/active/recovery timings. |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 117 | */ |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 118 | static void cmd64x_tune_pio(ide_drive_t *drive, const u8 pio) |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 119 | { |
| 120 | ide_hwif_t *hwif = HWIF(drive); |
| 121 | struct pci_dev *dev = hwif->pci_dev; |
Bartlomiej Zolnierkiewicz | 7dd0008 | 2007-07-20 01:11:56 +0200 | [diff] [blame] | 122 | unsigned int cycle_time; |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 123 | u8 setup_count, arttim = 0; |
| 124 | |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 125 | static const u8 setup_values[] = {0x40, 0x40, 0x40, 0x80, 0, 0xc0}; |
| 126 | static const u8 arttim_regs[4] = {ARTTIM0, ARTTIM1, ARTTIM23, ARTTIM23}; |
Bartlomiej Zolnierkiewicz | 7dd0008 | 2007-07-20 01:11:56 +0200 | [diff] [blame] | 127 | |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 128 | cycle_time = ide_pio_cycle_time(drive, pio); |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 129 | |
Bartlomiej Zolnierkiewicz | 7dd0008 | 2007-07-20 01:11:56 +0200 | [diff] [blame] | 130 | program_cycle_times(drive, cycle_time, |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 131 | ide_pio_timings[pio].active_time); |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 132 | |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 133 | setup_count = quantize_timing(ide_pio_timings[pio].setup_time, |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 134 | 1000 / system_bus_clock()); |
| 135 | |
| 136 | /* |
| 137 | * The primary channel has individual address setup timing registers |
| 138 | * for each drive and the hardware selects the slowest timing itself. |
| 139 | * The secondary channel has one common register and we have to select |
| 140 | * the slowest address setup timing ourselves. |
| 141 | */ |
| 142 | if (hwif->channel) { |
| 143 | ide_drive_t *drives = hwif->drives; |
| 144 | |
| 145 | drive->drive_data = setup_count; |
| 146 | setup_count = max(drives[0].drive_data, drives[1].drive_data); |
| 147 | } |
| 148 | |
| 149 | if (setup_count > 5) /* shouldn't actually happen... */ |
| 150 | setup_count = 5; |
| 151 | cmdprintk("Final address setup count: %d\n", setup_count); |
| 152 | |
| 153 | /* |
| 154 | * Program the address setup clocks into the ARTTIM registers. |
| 155 | * Avoid clearing the secondary channel's interrupt bit. |
| 156 | */ |
| 157 | (void) pci_read_config_byte (dev, arttim_regs[drive->dn], &arttim); |
| 158 | if (hwif->channel) |
| 159 | arttim &= ~ARTTIM23_INTR_CH1; |
| 160 | arttim &= ~0xc0; |
| 161 | arttim |= setup_values[setup_count]; |
| 162 | (void) pci_write_config_byte(dev, arttim_regs[drive->dn], arttim); |
| 163 | cmdprintk("Write 0x%02x to reg 0x%x\n", arttim, arttim_regs[drive->dn]); |
Sergei Shtylyov | f92d50e | 2007-03-03 17:48:53 +0100 | [diff] [blame] | 164 | } |
| 165 | |
| 166 | /* |
| 167 | * Attempts to set drive's PIO mode. |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 168 | * Special cases are 8: prefetch off, 9: prefetch on (both never worked) |
Sergei Shtylyov | f92d50e | 2007-03-03 17:48:53 +0100 | [diff] [blame] | 169 | */ |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 170 | |
| 171 | static void cmd64x_set_pio_mode(ide_drive_t *drive, const u8 pio) |
Sergei Shtylyov | f92d50e | 2007-03-03 17:48:53 +0100 | [diff] [blame] | 172 | { |
| 173 | /* |
| 174 | * Filter out the prefetch control values |
| 175 | * to prevent PIO5 from being programmed |
| 176 | */ |
| 177 | if (pio == 8 || pio == 9) |
| 178 | return; |
| 179 | |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 180 | cmd64x_tune_pio(drive, pio); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 181 | } |
| 182 | |
Bartlomiej Zolnierkiewicz | 88b2b32 | 2007-10-13 17:47:51 +0200 | [diff] [blame] | 183 | static void cmd64x_set_dma_mode(ide_drive_t *drive, const u8 speed) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | { |
| 185 | ide_hwif_t *hwif = HWIF(drive); |
| 186 | struct pci_dev *dev = hwif->pci_dev; |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 187 | u8 unit = drive->dn & 0x01; |
| 188 | u8 regU = 0, pciU = hwif->channel ? UDIDETCR1 : UDIDETCR0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 189 | |
Sergei Shtylyov | f92d50e | 2007-03-03 17:48:53 +0100 | [diff] [blame] | 190 | if (speed >= XFER_SW_DMA_0) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 | (void) pci_read_config_byte(dev, pciU, ®U); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 192 | regU &= ~(unit ? 0xCA : 0x35); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 193 | } |
| 194 | |
| 195 | switch(speed) { |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 196 | case XFER_UDMA_5: |
| 197 | regU |= unit ? 0x0A : 0x05; |
| 198 | break; |
| 199 | case XFER_UDMA_4: |
| 200 | regU |= unit ? 0x4A : 0x15; |
| 201 | break; |
| 202 | case XFER_UDMA_3: |
| 203 | regU |= unit ? 0x8A : 0x25; |
| 204 | break; |
| 205 | case XFER_UDMA_2: |
| 206 | regU |= unit ? 0x42 : 0x11; |
| 207 | break; |
| 208 | case XFER_UDMA_1: |
| 209 | regU |= unit ? 0x82 : 0x21; |
| 210 | break; |
| 211 | case XFER_UDMA_0: |
| 212 | regU |= unit ? 0xC2 : 0x31; |
| 213 | break; |
| 214 | case XFER_MW_DMA_2: |
| 215 | program_cycle_times(drive, 120, 70); |
| 216 | break; |
| 217 | case XFER_MW_DMA_1: |
| 218 | program_cycle_times(drive, 150, 80); |
| 219 | break; |
| 220 | case XFER_MW_DMA_0: |
| 221 | program_cycle_times(drive, 480, 215); |
| 222 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | } |
| 224 | |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 225 | if (speed >= XFER_SW_DMA_0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 226 | (void) pci_write_config_byte(dev, pciU, regU); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | } |
| 228 | |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 229 | static int cmd648_ide_dma_end (ide_drive_t *drive) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 | { |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 231 | ide_hwif_t *hwif = HWIF(drive); |
Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 232 | unsigned long base = hwif->dma_base - (hwif->channel * 8); |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 233 | int err = __ide_dma_end(drive); |
| 234 | u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 : |
| 235 | MRDMODE_INTR_CH0; |
Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 236 | u8 mrdmode = inb(base + 1); |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 237 | |
| 238 | /* clear the interrupt bit */ |
Sergei Shtylyov | 6183289 | 2007-11-13 22:09:14 +0100 | [diff] [blame] | 239 | outb((mrdmode & ~(MRDMODE_INTR_CH0 | MRDMODE_INTR_CH1)) | irq_mask, |
Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 240 | base + 1); |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 241 | |
| 242 | return err; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | } |
| 244 | |
| 245 | static int cmd64x_ide_dma_end (ide_drive_t *drive) |
| 246 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 247 | ide_hwif_t *hwif = HWIF(drive); |
| 248 | struct pci_dev *dev = hwif->pci_dev; |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 249 | int irq_reg = hwif->channel ? ARTTIM23 : CFR; |
| 250 | u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 : |
| 251 | CFR_INTR_CH0; |
| 252 | u8 irq_stat = 0; |
| 253 | int err = __ide_dma_end(drive); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 255 | (void) pci_read_config_byte(dev, irq_reg, &irq_stat); |
| 256 | /* clear the interrupt bit */ |
| 257 | (void) pci_write_config_byte(dev, irq_reg, irq_stat | irq_mask); |
| 258 | |
| 259 | return err; |
| 260 | } |
| 261 | |
| 262 | static int cmd648_ide_dma_test_irq (ide_drive_t *drive) |
| 263 | { |
| 264 | ide_hwif_t *hwif = HWIF(drive); |
Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 265 | unsigned long base = hwif->dma_base - (hwif->channel * 8); |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 266 | u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 : |
| 267 | MRDMODE_INTR_CH0; |
| 268 | u8 dma_stat = inb(hwif->dma_status); |
Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 269 | u8 mrdmode = inb(base + 1); |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 270 | |
| 271 | #ifdef DEBUG |
| 272 | printk("%s: dma_stat: 0x%02x mrdmode: 0x%02x irq_mask: 0x%02x\n", |
| 273 | drive->name, dma_stat, mrdmode, irq_mask); |
| 274 | #endif |
| 275 | if (!(mrdmode & irq_mask)) |
| 276 | return 0; |
| 277 | |
| 278 | /* return 1 if INTR asserted */ |
| 279 | if (dma_stat & 4) |
| 280 | return 1; |
| 281 | |
| 282 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 283 | } |
| 284 | |
| 285 | static int cmd64x_ide_dma_test_irq (ide_drive_t *drive) |
| 286 | { |
Sergei Shtylyov | e51e252 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 287 | ide_hwif_t *hwif = HWIF(drive); |
| 288 | struct pci_dev *dev = hwif->pci_dev; |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 289 | int irq_reg = hwif->channel ? ARTTIM23 : CFR; |
| 290 | u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 : |
| 291 | CFR_INTR_CH0; |
| 292 | u8 dma_stat = inb(hwif->dma_status); |
| 293 | u8 irq_stat = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | |
Sergei Shtylyov | e51e252 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 295 | (void) pci_read_config_byte(dev, irq_reg, &irq_stat); |
| 296 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 297 | #ifdef DEBUG |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 298 | printk("%s: dma_stat: 0x%02x irq_stat: 0x%02x irq_mask: 0x%02x\n", |
| 299 | drive->name, dma_stat, irq_stat, irq_mask); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 300 | #endif |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 301 | if (!(irq_stat & irq_mask)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 302 | return 0; |
| 303 | |
| 304 | /* return 1 if INTR asserted */ |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 305 | if (dma_stat & 4) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 306 | return 1; |
| 307 | |
| 308 | return 0; |
| 309 | } |
| 310 | |
| 311 | /* |
| 312 | * ASUS P55T2P4D with CMD646 chipset revision 0x01 requires the old |
| 313 | * event order for DMA transfers. |
| 314 | */ |
| 315 | |
| 316 | static int cmd646_1_ide_dma_end (ide_drive_t *drive) |
| 317 | { |
| 318 | ide_hwif_t *hwif = HWIF(drive); |
| 319 | u8 dma_stat = 0, dma_cmd = 0; |
| 320 | |
| 321 | drive->waiting_for_dma = 0; |
| 322 | /* get DMA status */ |
Bartlomiej Zolnierkiewicz | 0ecdca2 | 2007-02-17 02:40:25 +0100 | [diff] [blame] | 323 | dma_stat = inb(hwif->dma_status); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 324 | /* read DMA command state */ |
Bartlomiej Zolnierkiewicz | 0ecdca2 | 2007-02-17 02:40:25 +0100 | [diff] [blame] | 325 | dma_cmd = inb(hwif->dma_command); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 326 | /* stop DMA */ |
Bartlomiej Zolnierkiewicz | 0ecdca2 | 2007-02-17 02:40:25 +0100 | [diff] [blame] | 327 | outb(dma_cmd & ~1, hwif->dma_command); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 328 | /* clear the INTR & ERROR bits */ |
Bartlomiej Zolnierkiewicz | 0ecdca2 | 2007-02-17 02:40:25 +0100 | [diff] [blame] | 329 | outb(dma_stat | 6, hwif->dma_status); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 330 | /* and free any DMA resources */ |
| 331 | ide_destroy_dmatable(drive); |
| 332 | /* verify good DMA status */ |
| 333 | return (dma_stat & 7) != 4; |
| 334 | } |
| 335 | |
| 336 | static unsigned int __devinit init_chipset_cmd64x(struct pci_dev *dev, const char *name) |
| 337 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 338 | u8 mrdmode = 0; |
| 339 | |
Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 340 | if (dev->device == PCI_DEVICE_ID_CMD_646) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 341 | |
Auke Kok | 1afa655 | 2007-10-19 00:30:08 +0200 | [diff] [blame] | 342 | switch (dev->revision) { |
Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 343 | case 0x07: |
| 344 | case 0x05: |
Meelis Roos | b37c6b8 | 2007-08-01 23:46:44 +0200 | [diff] [blame] | 345 | printk("%s: UltraDMA capable\n", name); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 346 | break; |
Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 347 | case 0x03: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 348 | default: |
Meelis Roos | b37c6b8 | 2007-08-01 23:46:44 +0200 | [diff] [blame] | 349 | printk("%s: MultiWord DMA force limited\n", name); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 350 | break; |
Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 351 | case 0x01: |
| 352 | printk("%s: MultiWord DMA limited, " |
| 353 | "IRQ workaround enabled\n", name); |
| 354 | break; |
| 355 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 356 | } |
| 357 | |
| 358 | /* Set a good latency timer and cache line size value. */ |
| 359 | (void) pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64); |
| 360 | /* FIXME: pci_set_master() to ensure a good latency timer value */ |
| 361 | |
Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 362 | /* |
| 363 | * Enable interrupts, select MEMORY READ LINE for reads. |
| 364 | * |
| 365 | * NOTE: although not mentioned in the PCI0646U specs, |
| 366 | * bits 0-1 are write only and won't be read back as |
| 367 | * set or not -- PCI0646U2 specs clarify this point. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 368 | */ |
Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 369 | (void) pci_read_config_byte (dev, MRDMODE, &mrdmode); |
| 370 | mrdmode &= ~0x30; |
| 371 | (void) pci_write_config_byte(dev, MRDMODE, (mrdmode | 0x02)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 372 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 373 | return 0; |
| 374 | } |
| 375 | |
Bartlomiej Zolnierkiewicz | 49521f9 | 2007-07-09 23:17:58 +0200 | [diff] [blame] | 376 | static u8 __devinit ata66_cmd64x(ide_hwif_t *hwif) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 377 | { |
Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 378 | struct pci_dev *dev = hwif->pci_dev; |
| 379 | u8 bmidecsr = 0, mask = hwif->channel ? 0x02 : 0x01; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 380 | |
Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 381 | switch (dev->device) { |
| 382 | case PCI_DEVICE_ID_CMD_648: |
| 383 | case PCI_DEVICE_ID_CMD_649: |
| 384 | pci_read_config_byte(dev, BMIDECSR, &bmidecsr); |
Bartlomiej Zolnierkiewicz | 49521f9 | 2007-07-09 23:17:58 +0200 | [diff] [blame] | 385 | return (bmidecsr & mask) ? ATA_CBL_PATA80 : ATA_CBL_PATA40; |
Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 386 | default: |
Bartlomiej Zolnierkiewicz | 49521f9 | 2007-07-09 23:17:58 +0200 | [diff] [blame] | 387 | return ATA_CBL_PATA40; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 389 | } |
| 390 | |
| 391 | static void __devinit init_hwif_cmd64x(ide_hwif_t *hwif) |
| 392 | { |
| 393 | struct pci_dev *dev = hwif->pci_dev; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 394 | |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 395 | hwif->set_pio_mode = &cmd64x_set_pio_mode; |
Bartlomiej Zolnierkiewicz | 88b2b32 | 2007-10-13 17:47:51 +0200 | [diff] [blame] | 396 | hwif->set_dma_mode = &cmd64x_set_dma_mode; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 397 | |
Sergei Shtylyov | f92d50e | 2007-03-03 17:48:53 +0100 | [diff] [blame] | 398 | if (!hwif->dma_base) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 400 | |
Bartlomiej Zolnierkiewicz | 2d5eaa6 | 2007-05-10 00:01:08 +0200 | [diff] [blame] | 401 | /* |
| 402 | * UltraDMA only supported on PCI646U and PCI646U2, which |
| 403 | * correspond to revisions 0x03, 0x05 and 0x07 respectively. |
| 404 | * Actually, although the CMD tech support people won't |
| 405 | * tell me the details, the 0x03 revision cannot support |
| 406 | * UDMA correctly without hardware modifications, and even |
| 407 | * then it only works with Quantum disks due to some |
| 408 | * hold time assumptions in the 646U part which are fixed |
| 409 | * in the 646U2. |
| 410 | * |
| 411 | * So we only do UltraDMA on revision 0x05 and 0x07 chipsets. |
| 412 | */ |
Auke Kok | 1afa655 | 2007-10-19 00:30:08 +0200 | [diff] [blame] | 413 | if (dev->device == PCI_DEVICE_ID_CMD_646 && dev->revision < 5) |
Bartlomiej Zolnierkiewicz | 1813720 | 2007-05-10 00:01:07 +0200 | [diff] [blame] | 414 | hwif->ultra_mask = 0x00; |
| 415 | |
Bartlomiej Zolnierkiewicz | 49521f9 | 2007-07-09 23:17:58 +0200 | [diff] [blame] | 416 | if (hwif->cbl != ATA_CBL_PATA40_SHORT) |
| 417 | hwif->cbl = ata66_cmd64x(hwif); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 418 | |
Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 419 | switch (dev->device) { |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 420 | case PCI_DEVICE_ID_CMD_648: |
| 421 | case PCI_DEVICE_ID_CMD_649: |
| 422 | alt_irq_bits: |
| 423 | hwif->ide_dma_end = &cmd648_ide_dma_end; |
| 424 | hwif->ide_dma_test_irq = &cmd648_ide_dma_test_irq; |
| 425 | break; |
| 426 | case PCI_DEVICE_ID_CMD_646: |
Auke Kok | 1afa655 | 2007-10-19 00:30:08 +0200 | [diff] [blame] | 427 | if (dev->revision == 0x01) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 428 | hwif->ide_dma_end = &cmd646_1_ide_dma_end; |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 429 | break; |
Auke Kok | 1afa655 | 2007-10-19 00:30:08 +0200 | [diff] [blame] | 430 | } else if (dev->revision >= 0x03) |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 431 | goto alt_irq_bits; |
| 432 | /* fall thru */ |
| 433 | default: |
| 434 | hwif->ide_dma_end = &cmd64x_ide_dma_end; |
| 435 | hwif->ide_dma_test_irq = &cmd64x_ide_dma_test_irq; |
| 436 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 437 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 438 | } |
| 439 | |
Bartlomiej Zolnierkiewicz | 8562043 | 2007-10-20 00:32:34 +0200 | [diff] [blame] | 440 | static const struct ide_port_info cmd64x_chipsets[] __devinitdata = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 441 | { /* 0 */ |
| 442 | .name = "CMD643", |
| 443 | .init_chipset = init_chipset_cmd64x, |
| 444 | .init_hwif = init_hwif_cmd64x, |
Sergei Shtylyov | 7accbff | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 445 | .enablebits = {{0x00,0x00,0x00}, {0x51,0x08,0x08}}, |
Bartlomiej Zolnierkiewicz | 8ac2b42 | 2008-02-01 23:09:30 +0100 | [diff] [blame^] | 446 | .host_flags = IDE_HFLAG_CLEAR_SIMPLEX | |
| 447 | IDE_HFLAG_ABUSE_PREFETCH | |
| 448 | IDE_HFLAG_BOOTABLE, |
Bartlomiej Zolnierkiewicz | 4099d14 | 2007-07-20 01:11:59 +0200 | [diff] [blame] | 449 | .pio_mask = ATA_PIO5, |
Bartlomiej Zolnierkiewicz | 5f8b6c3 | 2007-10-19 00:30:07 +0200 | [diff] [blame] | 450 | .mwdma_mask = ATA_MWDMA2, |
Bartlomiej Zolnierkiewicz | 1813720 | 2007-05-10 00:01:07 +0200 | [diff] [blame] | 451 | .udma_mask = 0x00, /* no udma */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 452 | },{ /* 1 */ |
| 453 | .name = "CMD646", |
| 454 | .init_chipset = init_chipset_cmd64x, |
| 455 | .init_hwif = init_hwif_cmd64x, |
Sergei Shtylyov | 7accbff | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 456 | .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}}, |
Bartlomiej Zolnierkiewicz | deffca1 | 2007-12-24 15:23:44 +0100 | [diff] [blame] | 457 | .chipset = ide_cmd646, |
Bartlomiej Zolnierkiewicz | 7cab14a | 2007-10-19 00:30:06 +0200 | [diff] [blame] | 458 | .host_flags = IDE_HFLAG_ABUSE_PREFETCH | IDE_HFLAG_BOOTABLE, |
Bartlomiej Zolnierkiewicz | 4099d14 | 2007-07-20 01:11:59 +0200 | [diff] [blame] | 459 | .pio_mask = ATA_PIO5, |
Bartlomiej Zolnierkiewicz | 5f8b6c3 | 2007-10-19 00:30:07 +0200 | [diff] [blame] | 460 | .mwdma_mask = ATA_MWDMA2, |
| 461 | .udma_mask = ATA_UDMA2, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 462 | },{ /* 2 */ |
| 463 | .name = "CMD648", |
| 464 | .init_chipset = init_chipset_cmd64x, |
| 465 | .init_hwif = init_hwif_cmd64x, |
Sergei Shtylyov | 7accbff | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 466 | .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}}, |
Bartlomiej Zolnierkiewicz | 7cab14a | 2007-10-19 00:30:06 +0200 | [diff] [blame] | 467 | .host_flags = IDE_HFLAG_ABUSE_PREFETCH | IDE_HFLAG_BOOTABLE, |
Bartlomiej Zolnierkiewicz | 4099d14 | 2007-07-20 01:11:59 +0200 | [diff] [blame] | 468 | .pio_mask = ATA_PIO5, |
Bartlomiej Zolnierkiewicz | 5f8b6c3 | 2007-10-19 00:30:07 +0200 | [diff] [blame] | 469 | .mwdma_mask = ATA_MWDMA2, |
| 470 | .udma_mask = ATA_UDMA4, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 471 | },{ /* 3 */ |
| 472 | .name = "CMD649", |
| 473 | .init_chipset = init_chipset_cmd64x, |
| 474 | .init_hwif = init_hwif_cmd64x, |
Sergei Shtylyov | 7accbff | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 475 | .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}}, |
Bartlomiej Zolnierkiewicz | 7cab14a | 2007-10-19 00:30:06 +0200 | [diff] [blame] | 476 | .host_flags = IDE_HFLAG_ABUSE_PREFETCH | IDE_HFLAG_BOOTABLE, |
Bartlomiej Zolnierkiewicz | 4099d14 | 2007-07-20 01:11:59 +0200 | [diff] [blame] | 477 | .pio_mask = ATA_PIO5, |
Bartlomiej Zolnierkiewicz | 5f8b6c3 | 2007-10-19 00:30:07 +0200 | [diff] [blame] | 478 | .mwdma_mask = ATA_MWDMA2, |
| 479 | .udma_mask = ATA_UDMA5, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 480 | } |
| 481 | }; |
| 482 | |
| 483 | static int __devinit cmd64x_init_one(struct pci_dev *dev, const struct pci_device_id *id) |
| 484 | { |
Bartlomiej Zolnierkiewicz | 039788e | 2007-10-20 00:32:34 +0200 | [diff] [blame] | 485 | struct ide_port_info d; |
Bartlomiej Zolnierkiewicz | bfd314a | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 486 | u8 idx = id->driver_data; |
Sergei Shtylyov | 7accbff | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 487 | |
Bartlomiej Zolnierkiewicz | bfd314a | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 488 | d = cmd64x_chipsets[idx]; |
| 489 | |
| 490 | /* |
| 491 | * The original PCI0646 didn't have the primary channel enable bit, |
| 492 | * it appeared starting with PCI0646U (i.e. revision ID 3). |
| 493 | */ |
| 494 | if (idx == 1 && dev->revision < 3) |
| 495 | d.enablebits[0].reg = 0; |
| 496 | |
| 497 | return ide_setup_pci_device(dev, &d); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 498 | } |
| 499 | |
Bartlomiej Zolnierkiewicz | 9cbcc5e | 2007-10-16 22:29:56 +0200 | [diff] [blame] | 500 | static const struct pci_device_id cmd64x_pci_tbl[] = { |
| 501 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 }, |
| 502 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 }, |
| 503 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 2 }, |
| 504 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 3 }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 505 | { 0, }, |
| 506 | }; |
| 507 | MODULE_DEVICE_TABLE(pci, cmd64x_pci_tbl); |
| 508 | |
| 509 | static struct pci_driver driver = { |
| 510 | .name = "CMD64x_IDE", |
| 511 | .id_table = cmd64x_pci_tbl, |
| 512 | .probe = cmd64x_init_one, |
| 513 | }; |
| 514 | |
Bartlomiej Zolnierkiewicz | 82ab1ee | 2007-01-27 13:46:56 +0100 | [diff] [blame] | 515 | static int __init cmd64x_ide_init(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 516 | { |
| 517 | return ide_pci_register_driver(&driver); |
| 518 | } |
| 519 | |
| 520 | module_init(cmd64x_ide_init); |
| 521 | |
| 522 | MODULE_AUTHOR("Eddie Dost, David Miller, Andre Hedrick"); |
| 523 | MODULE_DESCRIPTION("PCI driver module for CMD64x IDE"); |
| 524 | MODULE_LICENSE("GPL"); |