blob: effd79a715b0330fc6265e2ca166d17934577343 [file] [log] [blame]
Sergei Shtylyov60e7a822007-05-05 22:03:49 +02001/*
Bartlomiej Zolnierkiewicz63c44672008-01-26 20:13:09 +01002 * linux/drivers/ide/pci/cmd64x.c Version 1.53 Dec 24, 2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Due to massive hardware bugs, UltraDMA is only supported
6 * on the 646U2 and not on the 646U.
7 *
8 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
9 * Copyright (C) 1998 David S. Miller (davem@redhat.com)
10 *
11 * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyovf92d50e2007-03-03 17:48:53 +010012 * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
14
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/module.h>
16#include <linux/types.h>
17#include <linux/pci.h>
18#include <linux/delay.h>
19#include <linux/hdreg.h>
20#include <linux/ide.h>
21#include <linux/init.h>
22
23#include <asm/io.h>
24
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#define CMD_DEBUG 0
26
27#if CMD_DEBUG
28#define cmdprintk(x...) printk(x)
29#else
30#define cmdprintk(x...)
31#endif
32
33/*
34 * CMD64x specific registers definition.
35 */
36#define CFR 0x50
Sergei Shtylyove51e2522007-05-05 22:03:49 +020037#define CFR_INTR_CH0 0x04
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
39#define CMDTIM 0x52
40#define ARTTIM0 0x53
41#define DRWTIM0 0x54
42#define ARTTIM1 0x55
43#define DRWTIM1 0x56
44#define ARTTIM23 0x57
45#define ARTTIM23_DIS_RA2 0x04
46#define ARTTIM23_DIS_RA3 0x08
47#define ARTTIM23_INTR_CH1 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#define DRWTIM2 0x58
49#define BRST 0x59
50#define DRWTIM3 0x5b
51
52#define BMIDECR0 0x70
53#define MRDMODE 0x71
54#define MRDMODE_INTR_CH0 0x04
55#define MRDMODE_INTR_CH1 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define UDIDETCR0 0x73
57#define DTPR0 0x74
58#define BMIDECR1 0x78
59#define BMIDECSR 0x79
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#define UDIDETCR1 0x7B
61#define DTPR1 0x7C
62
Sergei Shtylyove277a1a2007-03-17 21:57:24 +010063static u8 quantize_timing(int timing, int quant)
64{
65 return (timing + quant - 1) / quant;
66}
67
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/*
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020069 * This routine calculates active/recovery counts and then writes them into
70 * the chipset registers.
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 */
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020072static void program_cycle_times (ide_drive_t *drive, int cycle_time, int active_time)
Linus Torvalds1da177e2005-04-16 15:20:36 -070073{
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020074 struct pci_dev *dev = HWIF(drive)->pci_dev;
75 int clock_time = 1000 / system_bus_clock();
76 u8 cycle_count, active_count, recovery_count, drwtim;
77 static const u8 recovery_values[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 {15, 15, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 0};
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020079 static const u8 drwtim_regs[4] = {DRWTIM0, DRWTIM1, DRWTIM2, DRWTIM3};
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020081 cmdprintk("program_cycle_times parameters: total=%d, active=%d\n",
82 cycle_time, active_time);
83
84 cycle_count = quantize_timing( cycle_time, clock_time);
85 active_count = quantize_timing(active_time, clock_time);
86 recovery_count = cycle_count - active_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
88 /*
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020089 * In case we've got too long recovery phase, try to lengthen
90 * the active phase
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 if (recovery_count > 16) {
93 active_count += recovery_count - 16;
94 recovery_count = 16;
95 }
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020096 if (active_count > 16) /* shouldn't actually happen... */
97 active_count = 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020099 cmdprintk("Final counts: total=%d, active=%d, recovery=%d\n",
100 cycle_count, active_count, recovery_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200102 /*
103 * Convert values to internal chipset representation
104 */
105 recovery_count = recovery_values[recovery_count];
106 active_count &= 0x0f;
107
108 /* Program the active/recovery counts into the DRWTIM register */
109 drwtim = (active_count << 4) | recovery_count;
110 (void) pci_write_config_byte(dev, drwtim_regs[drive->dn], drwtim);
111 cmdprintk("Write 0x%02x to reg 0x%x\n", drwtim, drwtim_regs[drive->dn]);
112}
113
114/*
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200115 * This routine writes into the chipset registers
116 * PIO setup/active/recovery timings.
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200117 */
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200118static void cmd64x_tune_pio(ide_drive_t *drive, const u8 pio)
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200119{
120 ide_hwif_t *hwif = HWIF(drive);
121 struct pci_dev *dev = hwif->pci_dev;
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200122 unsigned int cycle_time;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200123 u8 setup_count, arttim = 0;
124
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200125 static const u8 setup_values[] = {0x40, 0x40, 0x40, 0x80, 0, 0xc0};
126 static const u8 arttim_regs[4] = {ARTTIM0, ARTTIM1, ARTTIM23, ARTTIM23};
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200127
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200128 cycle_time = ide_pio_cycle_time(drive, pio);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200129
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200130 program_cycle_times(drive, cycle_time,
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200131 ide_pio_timings[pio].active_time);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200132
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200133 setup_count = quantize_timing(ide_pio_timings[pio].setup_time,
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200134 1000 / system_bus_clock());
135
136 /*
137 * The primary channel has individual address setup timing registers
138 * for each drive and the hardware selects the slowest timing itself.
139 * The secondary channel has one common register and we have to select
140 * the slowest address setup timing ourselves.
141 */
142 if (hwif->channel) {
143 ide_drive_t *drives = hwif->drives;
144
145 drive->drive_data = setup_count;
146 setup_count = max(drives[0].drive_data, drives[1].drive_data);
147 }
148
149 if (setup_count > 5) /* shouldn't actually happen... */
150 setup_count = 5;
151 cmdprintk("Final address setup count: %d\n", setup_count);
152
153 /*
154 * Program the address setup clocks into the ARTTIM registers.
155 * Avoid clearing the secondary channel's interrupt bit.
156 */
157 (void) pci_read_config_byte (dev, arttim_regs[drive->dn], &arttim);
158 if (hwif->channel)
159 arttim &= ~ARTTIM23_INTR_CH1;
160 arttim &= ~0xc0;
161 arttim |= setup_values[setup_count];
162 (void) pci_write_config_byte(dev, arttim_regs[drive->dn], arttim);
163 cmdprintk("Write 0x%02x to reg 0x%x\n", arttim, arttim_regs[drive->dn]);
Sergei Shtylyovf92d50e2007-03-03 17:48:53 +0100164}
165
166/*
167 * Attempts to set drive's PIO mode.
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200168 * Special cases are 8: prefetch off, 9: prefetch on (both never worked)
Sergei Shtylyovf92d50e2007-03-03 17:48:53 +0100169 */
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200170
171static void cmd64x_set_pio_mode(ide_drive_t *drive, const u8 pio)
Sergei Shtylyovf92d50e2007-03-03 17:48:53 +0100172{
173 /*
174 * Filter out the prefetch control values
175 * to prevent PIO5 from being programmed
176 */
177 if (pio == 8 || pio == 9)
178 return;
179
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200180 cmd64x_tune_pio(drive, pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181}
182
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200183static void cmd64x_set_dma_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184{
185 ide_hwif_t *hwif = HWIF(drive);
186 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200187 u8 unit = drive->dn & 0x01;
188 u8 regU = 0, pciU = hwif->channel ? UDIDETCR1 : UDIDETCR0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
Sergei Shtylyovf92d50e2007-03-03 17:48:53 +0100190 if (speed >= XFER_SW_DMA_0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 (void) pci_read_config_byte(dev, pciU, &regU);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 regU &= ~(unit ? 0xCA : 0x35);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 }
194
195 switch(speed) {
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200196 case XFER_UDMA_5:
197 regU |= unit ? 0x0A : 0x05;
198 break;
199 case XFER_UDMA_4:
200 regU |= unit ? 0x4A : 0x15;
201 break;
202 case XFER_UDMA_3:
203 regU |= unit ? 0x8A : 0x25;
204 break;
205 case XFER_UDMA_2:
206 regU |= unit ? 0x42 : 0x11;
207 break;
208 case XFER_UDMA_1:
209 regU |= unit ? 0x82 : 0x21;
210 break;
211 case XFER_UDMA_0:
212 regU |= unit ? 0xC2 : 0x31;
213 break;
214 case XFER_MW_DMA_2:
215 program_cycle_times(drive, 120, 70);
216 break;
217 case XFER_MW_DMA_1:
218 program_cycle_times(drive, 150, 80);
219 break;
220 case XFER_MW_DMA_0:
221 program_cycle_times(drive, 480, 215);
222 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 }
224
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200225 if (speed >= XFER_SW_DMA_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 (void) pci_write_config_byte(dev, pciU, regU);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227}
228
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200229static int cmd648_ide_dma_end (ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230{
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200231 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100232 unsigned long base = hwif->dma_base - (hwif->channel * 8);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200233 int err = __ide_dma_end(drive);
234 u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
235 MRDMODE_INTR_CH0;
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100236 u8 mrdmode = inb(base + 1);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200237
238 /* clear the interrupt bit */
Sergei Shtylyov61832892007-11-13 22:09:14 +0100239 outb((mrdmode & ~(MRDMODE_INTR_CH0 | MRDMODE_INTR_CH1)) | irq_mask,
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100240 base + 1);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200241
242 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243}
244
245static int cmd64x_ide_dma_end (ide_drive_t *drive)
246{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 ide_hwif_t *hwif = HWIF(drive);
248 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200249 int irq_reg = hwif->channel ? ARTTIM23 : CFR;
250 u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
251 CFR_INTR_CH0;
252 u8 irq_stat = 0;
253 int err = __ide_dma_end(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200255 (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
256 /* clear the interrupt bit */
257 (void) pci_write_config_byte(dev, irq_reg, irq_stat | irq_mask);
258
259 return err;
260}
261
262static int cmd648_ide_dma_test_irq (ide_drive_t *drive)
263{
264 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100265 unsigned long base = hwif->dma_base - (hwif->channel * 8);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200266 u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
267 MRDMODE_INTR_CH0;
268 u8 dma_stat = inb(hwif->dma_status);
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100269 u8 mrdmode = inb(base + 1);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200270
271#ifdef DEBUG
272 printk("%s: dma_stat: 0x%02x mrdmode: 0x%02x irq_mask: 0x%02x\n",
273 drive->name, dma_stat, mrdmode, irq_mask);
274#endif
275 if (!(mrdmode & irq_mask))
276 return 0;
277
278 /* return 1 if INTR asserted */
279 if (dma_stat & 4)
280 return 1;
281
282 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283}
284
285static int cmd64x_ide_dma_test_irq (ide_drive_t *drive)
286{
Sergei Shtylyove51e2522007-05-05 22:03:49 +0200287 ide_hwif_t *hwif = HWIF(drive);
288 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200289 int irq_reg = hwif->channel ? ARTTIM23 : CFR;
290 u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
291 CFR_INTR_CH0;
292 u8 dma_stat = inb(hwif->dma_status);
293 u8 irq_stat = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
Sergei Shtylyove51e2522007-05-05 22:03:49 +0200295 (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
296
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297#ifdef DEBUG
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200298 printk("%s: dma_stat: 0x%02x irq_stat: 0x%02x irq_mask: 0x%02x\n",
299 drive->name, dma_stat, irq_stat, irq_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300#endif
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200301 if (!(irq_stat & irq_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 return 0;
303
304 /* return 1 if INTR asserted */
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200305 if (dma_stat & 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 return 1;
307
308 return 0;
309}
310
311/*
312 * ASUS P55T2P4D with CMD646 chipset revision 0x01 requires the old
313 * event order for DMA transfers.
314 */
315
316static int cmd646_1_ide_dma_end (ide_drive_t *drive)
317{
318 ide_hwif_t *hwif = HWIF(drive);
319 u8 dma_stat = 0, dma_cmd = 0;
320
321 drive->waiting_for_dma = 0;
322 /* get DMA status */
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100323 dma_stat = inb(hwif->dma_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 /* read DMA command state */
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100325 dma_cmd = inb(hwif->dma_command);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 /* stop DMA */
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100327 outb(dma_cmd & ~1, hwif->dma_command);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 /* clear the INTR & ERROR bits */
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100329 outb(dma_stat | 6, hwif->dma_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 /* and free any DMA resources */
331 ide_destroy_dmatable(drive);
332 /* verify good DMA status */
333 return (dma_stat & 7) != 4;
334}
335
336static unsigned int __devinit init_chipset_cmd64x(struct pci_dev *dev, const char *name)
337{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 u8 mrdmode = 0;
339
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200340 if (dev->device == PCI_DEVICE_ID_CMD_646) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
Auke Kok1afa6552007-10-19 00:30:08 +0200342 switch (dev->revision) {
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200343 case 0x07:
344 case 0x05:
Meelis Roosb37c6b82007-08-01 23:46:44 +0200345 printk("%s: UltraDMA capable\n", name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 break;
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200347 case 0x03:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 default:
Meelis Roosb37c6b82007-08-01 23:46:44 +0200349 printk("%s: MultiWord DMA force limited\n", name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 break;
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200351 case 0x01:
352 printk("%s: MultiWord DMA limited, "
353 "IRQ workaround enabled\n", name);
354 break;
355 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 }
357
358 /* Set a good latency timer and cache line size value. */
359 (void) pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64);
360 /* FIXME: pci_set_master() to ensure a good latency timer value */
361
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200362 /*
363 * Enable interrupts, select MEMORY READ LINE for reads.
364 *
365 * NOTE: although not mentioned in the PCI0646U specs,
366 * bits 0-1 are write only and won't be read back as
367 * set or not -- PCI0646U2 specs clarify this point.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 */
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200369 (void) pci_read_config_byte (dev, MRDMODE, &mrdmode);
370 mrdmode &= ~0x30;
371 (void) pci_write_config_byte(dev, MRDMODE, (mrdmode | 0x02));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 return 0;
374}
375
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200376static u8 __devinit ata66_cmd64x(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377{
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200378 struct pci_dev *dev = hwif->pci_dev;
379 u8 bmidecsr = 0, mask = hwif->channel ? 0x02 : 0x01;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200381 switch (dev->device) {
382 case PCI_DEVICE_ID_CMD_648:
383 case PCI_DEVICE_ID_CMD_649:
384 pci_read_config_byte(dev, BMIDECSR, &bmidecsr);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200385 return (bmidecsr & mask) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200386 default:
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200387 return ATA_CBL_PATA40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389}
390
391static void __devinit init_hwif_cmd64x(ide_hwif_t *hwif)
392{
393 struct pci_dev *dev = hwif->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200395 hwif->set_pio_mode = &cmd64x_set_pio_mode;
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200396 hwif->set_dma_mode = &cmd64x_set_dma_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
Sergei Shtylyovf92d50e2007-03-03 17:48:53 +0100398 if (!hwif->dma_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200401 /*
402 * UltraDMA only supported on PCI646U and PCI646U2, which
403 * correspond to revisions 0x03, 0x05 and 0x07 respectively.
404 * Actually, although the CMD tech support people won't
405 * tell me the details, the 0x03 revision cannot support
406 * UDMA correctly without hardware modifications, and even
407 * then it only works with Quantum disks due to some
408 * hold time assumptions in the 646U part which are fixed
409 * in the 646U2.
410 *
411 * So we only do UltraDMA on revision 0x05 and 0x07 chipsets.
412 */
Auke Kok1afa6552007-10-19 00:30:08 +0200413 if (dev->device == PCI_DEVICE_ID_CMD_646 && dev->revision < 5)
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200414 hwif->ultra_mask = 0x00;
415
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200416 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
417 hwif->cbl = ata66_cmd64x(hwif);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200419 switch (dev->device) {
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200420 case PCI_DEVICE_ID_CMD_648:
421 case PCI_DEVICE_ID_CMD_649:
422 alt_irq_bits:
423 hwif->ide_dma_end = &cmd648_ide_dma_end;
424 hwif->ide_dma_test_irq = &cmd648_ide_dma_test_irq;
425 break;
426 case PCI_DEVICE_ID_CMD_646:
Auke Kok1afa6552007-10-19 00:30:08 +0200427 if (dev->revision == 0x01) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 hwif->ide_dma_end = &cmd646_1_ide_dma_end;
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200429 break;
Auke Kok1afa6552007-10-19 00:30:08 +0200430 } else if (dev->revision >= 0x03)
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200431 goto alt_irq_bits;
432 /* fall thru */
433 default:
434 hwif->ide_dma_end = &cmd64x_ide_dma_end;
435 hwif->ide_dma_test_irq = &cmd64x_ide_dma_test_irq;
436 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438}
439
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200440static const struct ide_port_info cmd64x_chipsets[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 { /* 0 */
442 .name = "CMD643",
443 .init_chipset = init_chipset_cmd64x,
444 .init_hwif = init_hwif_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200445 .enablebits = {{0x00,0x00,0x00}, {0x51,0x08,0x08}},
Bartlomiej Zolnierkiewicz8ac2b422008-02-01 23:09:30 +0100446 .host_flags = IDE_HFLAG_CLEAR_SIMPLEX |
447 IDE_HFLAG_ABUSE_PREFETCH |
448 IDE_HFLAG_BOOTABLE,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200449 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200450 .mwdma_mask = ATA_MWDMA2,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200451 .udma_mask = 0x00, /* no udma */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 },{ /* 1 */
453 .name = "CMD646",
454 .init_chipset = init_chipset_cmd64x,
455 .init_hwif = init_hwif_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200456 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
Bartlomiej Zolnierkiewiczdeffca12007-12-24 15:23:44 +0100457 .chipset = ide_cmd646,
Bartlomiej Zolnierkiewicz7cab14a2007-10-19 00:30:06 +0200458 .host_flags = IDE_HFLAG_ABUSE_PREFETCH | IDE_HFLAG_BOOTABLE,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200459 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200460 .mwdma_mask = ATA_MWDMA2,
461 .udma_mask = ATA_UDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 },{ /* 2 */
463 .name = "CMD648",
464 .init_chipset = init_chipset_cmd64x,
465 .init_hwif = init_hwif_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200466 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
Bartlomiej Zolnierkiewicz7cab14a2007-10-19 00:30:06 +0200467 .host_flags = IDE_HFLAG_ABUSE_PREFETCH | IDE_HFLAG_BOOTABLE,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200468 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200469 .mwdma_mask = ATA_MWDMA2,
470 .udma_mask = ATA_UDMA4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 },{ /* 3 */
472 .name = "CMD649",
473 .init_chipset = init_chipset_cmd64x,
474 .init_hwif = init_hwif_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200475 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
Bartlomiej Zolnierkiewicz7cab14a2007-10-19 00:30:06 +0200476 .host_flags = IDE_HFLAG_ABUSE_PREFETCH | IDE_HFLAG_BOOTABLE,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200477 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200478 .mwdma_mask = ATA_MWDMA2,
479 .udma_mask = ATA_UDMA5,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 }
481};
482
483static int __devinit cmd64x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
484{
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200485 struct ide_port_info d;
Bartlomiej Zolnierkiewiczbfd314a2007-10-19 00:30:09 +0200486 u8 idx = id->driver_data;
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200487
Bartlomiej Zolnierkiewiczbfd314a2007-10-19 00:30:09 +0200488 d = cmd64x_chipsets[idx];
489
490 /*
491 * The original PCI0646 didn't have the primary channel enable bit,
492 * it appeared starting with PCI0646U (i.e. revision ID 3).
493 */
494 if (idx == 1 && dev->revision < 3)
495 d.enablebits[0].reg = 0;
496
497 return ide_setup_pci_device(dev, &d);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498}
499
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200500static const struct pci_device_id cmd64x_pci_tbl[] = {
501 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 },
502 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 },
503 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 2 },
504 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 3 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 { 0, },
506};
507MODULE_DEVICE_TABLE(pci, cmd64x_pci_tbl);
508
509static struct pci_driver driver = {
510 .name = "CMD64x_IDE",
511 .id_table = cmd64x_pci_tbl,
512 .probe = cmd64x_init_one,
513};
514
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100515static int __init cmd64x_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516{
517 return ide_pci_register_driver(&driver);
518}
519
520module_init(cmd64x_ide_init);
521
522MODULE_AUTHOR("Eddie Dost, David Miller, Andre Hedrick");
523MODULE_DESCRIPTION("PCI driver module for CMD64x IDE");
524MODULE_LICENSE("GPL");