blob: 34bf2fe47dc77a824e8b372912b00275bfa268ae [file] [log] [blame]
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001/*
2 * This file is part of wl1271
3 *
Luciano Coelho2f826f52010-03-26 12:53:21 +02004 * Copyright (C) 2008-2010 Nokia Corporation
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03005 *
6 * Contact: Luciano Coelho <luciano.coelho@nokia.com>
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * version 2 as published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but
13 * WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
20 * 02110-1301 USA
21 *
22 */
23
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Shahar Levi5ea417a2011-03-06 16:32:11 +020025#include <linux/wl12xx.h>
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030026
Shahar Levi00d20102010-11-08 11:20:10 +000027#include "acx.h"
28#include "reg.h"
29#include "boot.h"
30#include "io.h"
31#include "event.h"
Arik Nemtsovae113b52010-10-16 18:45:07 +020032#include "rx.h"
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030033
34static struct wl1271_partition_set part_table[PART_TABLE_LEN] = {
35 [PART_DOWN] = {
36 .mem = {
37 .start = 0x00000000,
38 .size = 0x000177c0
39 },
40 .reg = {
41 .start = REGISTERS_BASE,
42 .size = 0x00008800
43 },
Juuso Oikarinen451de972009-10-12 15:08:46 +030044 .mem2 = {
45 .start = 0x00000000,
46 .size = 0x00000000
47 },
48 .mem3 = {
49 .start = 0x00000000,
50 .size = 0x00000000
51 },
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030052 },
53
54 [PART_WORK] = {
55 .mem = {
56 .start = 0x00040000,
57 .size = 0x00014fc0
58 },
59 .reg = {
60 .start = REGISTERS_BASE,
Juuso Oikarinen451de972009-10-12 15:08:46 +030061 .size = 0x0000a000
62 },
63 .mem2 = {
64 .start = 0x003004f8,
65 .size = 0x00000004
66 },
67 .mem3 = {
68 .start = 0x00040404,
69 .size = 0x00000000
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030070 },
71 },
72
73 [PART_DRPW] = {
74 .mem = {
75 .start = 0x00040000,
76 .size = 0x00014fc0
77 },
78 .reg = {
79 .start = DRPW_BASE,
80 .size = 0x00006000
Juuso Oikarinen451de972009-10-12 15:08:46 +030081 },
82 .mem2 = {
83 .start = 0x00000000,
84 .size = 0x00000000
85 },
86 .mem3 = {
87 .start = 0x00000000,
88 .size = 0x00000000
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030089 }
90 }
91};
92
93static void wl1271_boot_set_ecpu_ctrl(struct wl1271 *wl, u32 flag)
94{
95 u32 cpu_ctrl;
96
97 /* 10.5.0 run the firmware (I) */
Teemu Paasikivi7b048c52010-02-18 13:25:55 +020098 cpu_ctrl = wl1271_read32(wl, ACX_REG_ECPU_CONTROL);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030099
100 /* 10.5.1 run the firmware (II) */
101 cpu_ctrl |= flag;
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200102 wl1271_write32(wl, ACX_REG_ECPU_CONTROL, cpu_ctrl);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300103}
104
Levi, Shahar4b7fac72011-01-23 07:27:22 +0100105static void wl1271_parse_fw_ver(struct wl1271 *wl)
106{
107 int ret;
108
109 ret = sscanf(wl->chip.fw_ver_str + 4, "%u.%u.%u.%u.%u",
110 &wl->chip.fw_ver[0], &wl->chip.fw_ver[1],
111 &wl->chip.fw_ver[2], &wl->chip.fw_ver[3],
112 &wl->chip.fw_ver[4]);
113
114 if (ret != 5) {
115 wl1271_warning("fw version incorrect value");
116 memset(wl->chip.fw_ver, 0, sizeof(wl->chip.fw_ver));
117 return;
118 }
119}
120
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300121static void wl1271_boot_fw_version(struct wl1271 *wl)
122{
123 struct wl1271_static_data static_data;
124
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200125 wl1271_read(wl, wl->cmd_box_addr, &static_data, sizeof(static_data),
126 false);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300127
Levi, Shahar4b7fac72011-01-23 07:27:22 +0100128 strncpy(wl->chip.fw_ver_str, static_data.fw_version,
129 sizeof(wl->chip.fw_ver_str));
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300130
131 /* make sure the string is NULL-terminated */
Levi, Shahar4b7fac72011-01-23 07:27:22 +0100132 wl->chip.fw_ver_str[sizeof(wl->chip.fw_ver_str) - 1] = '\0';
133
134 wl1271_parse_fw_ver(wl);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300135}
136
137static int wl1271_boot_upload_firmware_chunk(struct wl1271 *wl, void *buf,
138 size_t fw_data_len, u32 dest)
139{
Juuso Oikarinen451de972009-10-12 15:08:46 +0300140 struct wl1271_partition_set partition;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300141 int addr, chunk_num, partition_limit;
Juuso Oikarinen1fba4972009-10-08 21:56:32 +0300142 u8 *p, *chunk;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300143
144 /* whal_FwCtrl_LoadFwImageSm() */
145
146 wl1271_debug(DEBUG_BOOT, "starting firmware upload");
147
Luciano Coelho73d0a132009-08-11 11:58:27 +0300148 wl1271_debug(DEBUG_BOOT, "fw_data_len %zd chunk_size %d",
149 fw_data_len, CHUNK_SIZE);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300150
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300151 if ((fw_data_len % 4) != 0) {
152 wl1271_error("firmware length not multiple of four");
153 return -EIO;
154 }
155
Juuso Oikarinen1fba4972009-10-08 21:56:32 +0300156 chunk = kmalloc(CHUNK_SIZE, GFP_KERNEL);
Juuso Oikarinened3177882009-10-13 12:47:57 +0300157 if (!chunk) {
Juuso Oikarinen1fba4972009-10-08 21:56:32 +0300158 wl1271_error("allocation for firmware upload chunk failed");
159 return -ENOMEM;
160 }
161
Juuso Oikarinen451de972009-10-12 15:08:46 +0300162 memcpy(&partition, &part_table[PART_DOWN], sizeof(partition));
163 partition.mem.start = dest;
164 wl1271_set_partition(wl, &partition);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300165
166 /* 10.1 set partition limit and chunk num */
167 chunk_num = 0;
168 partition_limit = part_table[PART_DOWN].mem.size;
169
170 while (chunk_num < fw_data_len / CHUNK_SIZE) {
171 /* 10.2 update partition, if needed */
172 addr = dest + (chunk_num + 2) * CHUNK_SIZE;
173 if (addr > partition_limit) {
174 addr = dest + chunk_num * CHUNK_SIZE;
175 partition_limit = chunk_num * CHUNK_SIZE +
176 part_table[PART_DOWN].mem.size;
Juuso Oikarinen451de972009-10-12 15:08:46 +0300177 partition.mem.start = addr;
178 wl1271_set_partition(wl, &partition);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300179 }
180
181 /* 10.3 upload the chunk */
182 addr = dest + chunk_num * CHUNK_SIZE;
183 p = buf + chunk_num * CHUNK_SIZE;
Juuso Oikarinen1fba4972009-10-08 21:56:32 +0300184 memcpy(chunk, p, CHUNK_SIZE);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300185 wl1271_debug(DEBUG_BOOT, "uploading fw chunk 0x%p to 0x%x",
186 p, addr);
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200187 wl1271_write(wl, addr, chunk, CHUNK_SIZE, false);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300188
189 chunk_num++;
190 }
191
192 /* 10.4 upload the last chunk */
193 addr = dest + chunk_num * CHUNK_SIZE;
194 p = buf + chunk_num * CHUNK_SIZE;
Juuso Oikarinen1fba4972009-10-08 21:56:32 +0300195 memcpy(chunk, p, fw_data_len % CHUNK_SIZE);
Luciano Coelho73d0a132009-08-11 11:58:27 +0300196 wl1271_debug(DEBUG_BOOT, "uploading fw last chunk (%zd B) 0x%p to 0x%x",
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300197 fw_data_len % CHUNK_SIZE, p, addr);
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200198 wl1271_write(wl, addr, chunk, fw_data_len % CHUNK_SIZE, false);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300199
Juuso Oikarinen1fba4972009-10-08 21:56:32 +0300200 kfree(chunk);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300201 return 0;
202}
203
204static int wl1271_boot_upload_firmware(struct wl1271 *wl)
205{
206 u32 chunks, addr, len;
Juuso Oikarinened3177882009-10-13 12:47:57 +0300207 int ret = 0;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300208 u8 *fw;
209
210 fw = wl->fw;
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300211 chunks = be32_to_cpup((__be32 *) fw);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300212 fw += sizeof(u32);
213
214 wl1271_debug(DEBUG_BOOT, "firmware chunks to be uploaded: %u", chunks);
215
216 while (chunks--) {
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300217 addr = be32_to_cpup((__be32 *) fw);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300218 fw += sizeof(u32);
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300219 len = be32_to_cpup((__be32 *) fw);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300220 fw += sizeof(u32);
221
222 if (len > 300000) {
223 wl1271_info("firmware chunk too long: %u", len);
224 return -EINVAL;
225 }
226 wl1271_debug(DEBUG_BOOT, "chunk %d addr 0x%x len %u",
227 chunks, addr, len);
Juuso Oikarinened3177882009-10-13 12:47:57 +0300228 ret = wl1271_boot_upload_firmware_chunk(wl, fw, len, addr);
229 if (ret != 0)
230 break;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300231 fw += len;
232 }
233
Juuso Oikarinened3177882009-10-13 12:47:57 +0300234 return ret;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300235}
236
237static int wl1271_boot_upload_nvs(struct wl1271 *wl)
238{
239 size_t nvs_len, burst_len;
240 int i;
241 u32 dest_addr, val;
Juuso Oikarinen152ee6e2010-02-18 13:25:42 +0200242 u8 *nvs_ptr, *nvs_aligned;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300243
Juuso Oikarinen152ee6e2010-02-18 13:25:42 +0200244 if (wl->nvs == NULL)
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300245 return -ENODEV;
246
Shahar Levibc765bf2011-03-06 16:32:10 +0200247 if (wl->chip.id == CHIP_ID_1283_PG20) {
248 struct wl128x_nvs_file *nvs = (struct wl128x_nvs_file *)wl->nvs;
Juuso Oikarinen02fabb02010-08-19 04:41:15 +0200249
Shahar Levibc765bf2011-03-06 16:32:10 +0200250 if (wl->nvs_len == sizeof(struct wl128x_nvs_file)) {
251 if (nvs->general_params.dual_mode_select)
252 wl->enable_11a = true;
253 } else {
254 wl1271_error("nvs size is not as expected: %zu != %zu",
255 wl->nvs_len,
256 sizeof(struct wl128x_nvs_file));
257 kfree(wl->nvs);
258 wl->nvs = NULL;
259 wl->nvs_len = 0;
260 return -EILSEQ;
261 }
Juuso Oikarinen02fabb02010-08-19 04:41:15 +0200262
Shahar Levibc765bf2011-03-06 16:32:10 +0200263 /* only the first part of the NVS needs to be uploaded */
264 nvs_len = sizeof(nvs->nvs);
265 nvs_ptr = (u8 *)nvs->nvs;
266
267 } else {
268 struct wl1271_nvs_file *nvs =
269 (struct wl1271_nvs_file *)wl->nvs;
270 /*
271 * FIXME: the LEGACY NVS image support (NVS's missing the 5GHz
272 * band configurations) can be removed when those NVS files stop
273 * floating around.
274 */
275 if (wl->nvs_len == sizeof(struct wl1271_nvs_file) ||
276 wl->nvs_len == WL1271_INI_LEGACY_NVS_FILE_SIZE) {
277 /* for now 11a is unsupported in AP mode */
278 if (wl->bss_type != BSS_TYPE_AP_BSS &&
279 nvs->general_params.dual_mode_select)
280 wl->enable_11a = true;
281 }
282
283 if (wl->nvs_len != sizeof(struct wl1271_nvs_file) &&
284 (wl->nvs_len != WL1271_INI_LEGACY_NVS_FILE_SIZE ||
285 wl->enable_11a)) {
286 wl1271_error("nvs size is not as expected: %zu != %zu",
287 wl->nvs_len, sizeof(struct wl1271_nvs_file));
288 kfree(wl->nvs);
289 wl->nvs = NULL;
290 wl->nvs_len = 0;
291 return -EILSEQ;
292 }
293
294 /* only the first part of the NVS needs to be uploaded */
295 nvs_len = sizeof(nvs->nvs);
296 nvs_ptr = (u8 *) nvs->nvs;
297 }
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300298
Juuso Oikarinen1b72aec2010-03-18 12:26:39 +0200299 /* update current MAC address to NVS */
300 nvs_ptr[11] = wl->mac_addr[0];
301 nvs_ptr[10] = wl->mac_addr[1];
302 nvs_ptr[6] = wl->mac_addr[2];
303 nvs_ptr[5] = wl->mac_addr[3];
304 nvs_ptr[4] = wl->mac_addr[4];
305 nvs_ptr[3] = wl->mac_addr[5];
306
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300307 /*
308 * Layout before the actual NVS tables:
309 * 1 byte : burst length.
310 * 2 bytes: destination address.
311 * n bytes: data to burst copy.
312 *
313 * This is ended by a 0 length, then the NVS tables.
314 */
315
316 /* FIXME: Do we need to check here whether the LSB is 1? */
317 while (nvs_ptr[0]) {
318 burst_len = nvs_ptr[0];
319 dest_addr = (nvs_ptr[1] & 0xfe) | ((u32)(nvs_ptr[2] << 8));
320
Juuso Oikarinen2f63b012010-08-10 06:38:35 +0200321 /*
322 * Due to our new wl1271_translate_reg_addr function,
323 * we need to add the REGISTER_BASE to the destination
324 */
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300325 dest_addr += REGISTERS_BASE;
326
327 /* We move our pointer to the data */
328 nvs_ptr += 3;
329
330 for (i = 0; i < burst_len; i++) {
331 val = (nvs_ptr[0] | (nvs_ptr[1] << 8)
332 | (nvs_ptr[2] << 16) | (nvs_ptr[3] << 24));
333
334 wl1271_debug(DEBUG_BOOT,
335 "nvs burst write 0x%x: 0x%x",
336 dest_addr, val);
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200337 wl1271_write32(wl, dest_addr, val);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300338
339 nvs_ptr += 4;
340 dest_addr += 4;
341 }
342 }
343
344 /*
345 * We've reached the first zero length, the first NVS table
Ido Yariv67e02082010-09-22 09:53:13 +0200346 * is located at an aligned offset which is at least 7 bytes further.
Shahar Levibc765bf2011-03-06 16:32:10 +0200347 * NOTE: The wl->nvs->nvs element must be first, in order to
348 * simplify the casting, we assume it is at the beginning of
349 * the wl->nvs structure.
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300350 */
Shahar Levibc765bf2011-03-06 16:32:10 +0200351 nvs_ptr = (u8 *)wl->nvs +
352 ALIGN(nvs_ptr - (u8 *)wl->nvs + 7, 4);
353 nvs_len -= nvs_ptr - (u8 *)wl->nvs;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300354
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300355 /* Now we must set the partition correctly */
Juuso Oikarinen451de972009-10-12 15:08:46 +0300356 wl1271_set_partition(wl, &part_table[PART_WORK]);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300357
358 /* Copy the NVS tables to a new block to ensure alignment */
Ido Yariv67e02082010-09-22 09:53:13 +0200359 nvs_aligned = kmemdup(nvs_ptr, nvs_len, GFP_KERNEL);
360 if (!nvs_aligned)
361 return -ENOMEM;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300362
363 /* And finally we upload the NVS tables */
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200364 wl1271_write(wl, CMD_MBOX_ADDRESS, nvs_aligned, nvs_len, false);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300365
366 kfree(nvs_aligned);
367 return 0;
368}
369
370static void wl1271_boot_enable_interrupts(struct wl1271 *wl)
371{
Teemu Paasikivi54f7e502010-02-22 08:38:22 +0200372 wl1271_enable_interrupts(wl);
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200373 wl1271_write32(wl, ACX_REG_INTERRUPT_MASK,
374 WL1271_ACX_INTR_ALL & ~(WL1271_INTR_MASK));
375 wl1271_write32(wl, HI_CFG, HI_CFG_DEF_VAL);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300376}
377
378static int wl1271_boot_soft_reset(struct wl1271 *wl)
379{
380 unsigned long timeout;
381 u32 boot_data;
382
383 /* perform soft reset */
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200384 wl1271_write32(wl, ACX_REG_SLV_SOFT_RESET, ACX_SLV_SOFT_RESET_BIT);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300385
386 /* SOFT_RESET is self clearing */
387 timeout = jiffies + usecs_to_jiffies(SOFT_RESET_MAX_TIME);
388 while (1) {
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200389 boot_data = wl1271_read32(wl, ACX_REG_SLV_SOFT_RESET);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300390 wl1271_debug(DEBUG_BOOT, "soft reset bootdata 0x%x", boot_data);
391 if ((boot_data & ACX_SLV_SOFT_RESET_BIT) == 0)
392 break;
393
394 if (time_after(jiffies, timeout)) {
395 /* 1.2 check pWhalBus->uSelfClearTime if the
396 * timeout was reached */
397 wl1271_error("soft reset timeout");
398 return -1;
399 }
400
401 udelay(SOFT_RESET_STALL_TIME);
402 }
403
404 /* disable Rx/Tx */
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200405 wl1271_write32(wl, ENABLE, 0x0);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300406
407 /* disable auto calibration on start*/
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200408 wl1271_write32(wl, SPARE_A2, 0xffff);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300409
410 return 0;
411}
412
413static int wl1271_boot_run_firmware(struct wl1271 *wl)
414{
415 int loop, ret;
Luciano Coelho23a7a512010-04-28 09:50:02 +0300416 u32 chip_id, intr;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300417
418 wl1271_boot_set_ecpu_ctrl(wl, ECPU_CONTROL_HALT);
419
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200420 chip_id = wl1271_read32(wl, CHIP_ID_B);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300421
422 wl1271_debug(DEBUG_BOOT, "chip id after firmware boot: 0x%x", chip_id);
423
424 if (chip_id != wl->chip.id) {
425 wl1271_error("chip id doesn't match after firmware boot");
426 return -EIO;
427 }
428
429 /* wait for init to complete */
430 loop = 0;
431 while (loop++ < INIT_LOOP) {
432 udelay(INIT_LOOP_DELAY);
Luciano Coelho23a7a512010-04-28 09:50:02 +0300433 intr = wl1271_read32(wl, ACX_REG_INTERRUPT_NO_CLEAR);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300434
Luciano Coelho23a7a512010-04-28 09:50:02 +0300435 if (intr == 0xffffffff) {
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300436 wl1271_error("error reading hardware complete "
437 "init indication");
438 return -EIO;
439 }
440 /* check that ACX_INTR_INIT_COMPLETE is enabled */
Luciano Coelho23a7a512010-04-28 09:50:02 +0300441 else if (intr & WL1271_ACX_INTR_INIT_COMPLETE) {
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200442 wl1271_write32(wl, ACX_REG_INTERRUPT_ACK,
443 WL1271_ACX_INTR_INIT_COMPLETE);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300444 break;
445 }
446 }
447
Luciano Coelhoe7d17cf2009-10-29 13:20:04 +0200448 if (loop > INIT_LOOP) {
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300449 wl1271_error("timeout waiting for the hardware to "
450 "complete initialization");
451 return -EIO;
452 }
453
454 /* get hardware config command mail box */
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200455 wl->cmd_box_addr = wl1271_read32(wl, REG_COMMAND_MAILBOX_PTR);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300456
457 /* get hardware config event mail box */
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200458 wl->event_box_addr = wl1271_read32(wl, REG_EVENT_MAILBOX_PTR);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300459
460 /* set the working partition to its "running" mode offset */
Juuso Oikarinen451de972009-10-12 15:08:46 +0300461 wl1271_set_partition(wl, &part_table[PART_WORK]);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300462
463 wl1271_debug(DEBUG_MAILBOX, "cmd_box_addr 0x%x event_box_addr 0x%x",
464 wl->cmd_box_addr, wl->event_box_addr);
465
466 wl1271_boot_fw_version(wl);
467
468 /*
469 * in case of full asynchronous mode the firmware event must be
470 * ready to receive event from the command mailbox
471 */
472
Juuso Oikarinenbe823e52009-10-08 21:56:36 +0300473 /* unmask required mbox events */
474 wl->event_mask = BSS_LOSE_EVENT_ID |
Juuso Oikarinen19ad0712009-11-02 20:22:11 +0200475 SCAN_COMPLETE_EVENT_ID |
Luciano Coelho99d84c12010-03-26 12:53:20 +0200476 PS_REPORT_EVENT_ID |
Luciano Coelho2f826f52010-03-26 12:53:21 +0200477 JOIN_EVENT_COMPLETE_ID |
Juuso Oikarinen00236aed2010-04-09 11:07:30 +0300478 DISCONNECT_EVENT_COMPLETE_ID |
Juuso Oikarinen90494a92010-07-08 17:50:00 +0300479 RSSI_SNR_TRIGGER_0_EVENT_ID |
Juuso Oikarinen8d2ef7b2010-07-08 17:50:03 +0300480 PSPOLL_DELIVERY_FAILURE_EVENT_ID |
481 SOFT_GEMINI_SENSE_EVENT_ID;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300482
Arik Nemtsov203c9032010-10-25 11:17:44 +0200483 if (wl->bss_type == BSS_TYPE_AP_BSS)
484 wl->event_mask |= STA_REMOVE_COMPLETE_EVENT_ID;
Shahar Leviae47c452011-03-06 16:32:14 +0200485 else
486 wl->event_mask |= DUMMY_PACKET_EVENT_ID;
Arik Nemtsov203c9032010-10-25 11:17:44 +0200487
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300488 ret = wl1271_event_unmask(wl);
489 if (ret < 0) {
490 wl1271_error("EVENT mask setting failed");
491 return ret;
492 }
493
494 wl1271_event_mbox_config(wl);
495
496 /* firmware startup completed */
497 return 0;
498}
499
500static int wl1271_boot_write_irq_polarity(struct wl1271 *wl)
501{
Juuso Oikarinene8768ee2009-10-12 15:08:48 +0300502 u32 polarity;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300503
Juuso Oikarinene8768ee2009-10-12 15:08:48 +0300504 polarity = wl1271_top_reg_read(wl, OCP_REG_POLARITY);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300505
506 /* We use HIGH polarity, so unset the LOW bit */
507 polarity &= ~POLARITY_LOW;
Juuso Oikarinene8768ee2009-10-12 15:08:48 +0300508 wl1271_top_reg_write(wl, OCP_REG_POLARITY, polarity);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300509
510 return 0;
511}
512
Juuso Oikarinend717fd62010-05-07 11:38:58 +0300513static void wl1271_boot_hw_version(struct wl1271 *wl)
514{
515 u32 fuse;
516
517 fuse = wl1271_top_reg_read(wl, REG_FUSE_DATA_2_1);
518 fuse = (fuse & PG_VER_MASK) >> PG_VER_OFFSET;
519
520 wl->hw_pg_ver = (s8)fuse;
Ido Yariv606ea9f2011-03-01 15:14:39 +0200521
522 if (((wl->hw_pg_ver & PG_MAJOR_VER_MASK) >> PG_MAJOR_VER_OFFSET) < 3)
523 wl->quirks |= WL12XX_QUIRK_END_OF_TRANSACTION;
Juuso Oikarinend717fd62010-05-07 11:38:58 +0300524}
525
Shahar Levi5ea417a2011-03-06 16:32:11 +0200526/*
527 * WL128x has two clocks input - TCXO and FREF.
528 * TCXO is the main clock of the device, while FREF is used to sync
529 * between the GPS and the cellular modem.
530 * In cases where TCXO is 32.736MHz or 16.368MHz, the FREF will be used
531 * as the WLAN/BT main clock.
532 */
533static int wl128x_switch_fref(struct wl1271 *wl, bool *is_ref_clk)
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300534{
Shahar Levi5ea417a2011-03-06 16:32:11 +0200535 u16 sys_clk_cfg_val;
536
537 /* if working on XTAL-only mode go directly to TCXO TO FREF SWITCH */
538 if ((wl->ref_clock == CONF_REF_CLK_38_4_M_XTAL) ||
539 (wl->ref_clock == CONF_REF_CLK_26_M_XTAL))
540 return true;
541
542 /* Read clock source FREF or TCXO */
543 sys_clk_cfg_val = wl1271_top_reg_read(wl, SYS_CLK_CFG_REG);
544
545 if (sys_clk_cfg_val & PRCM_CM_EN_MUX_WLAN_FREF) {
546 /* if bit 3 is set - working with FREF clock */
547 wl1271_debug(DEBUG_BOOT, "working with FREF clock, skip"
548 " to FREF");
549
550 *is_ref_clk = true;
551 } else {
552 /* if bit 3 is clear - working with TCXO clock */
553 wl1271_debug(DEBUG_BOOT, "working with TCXO clock");
554
555 /* TCXO to FREF switch, check TXCO clock config */
556 if ((wl->tcxo_clock != WL12XX_TCXOCLOCK_16_368) &&
557 (wl->tcxo_clock != WL12XX_TCXOCLOCK_32_736)) {
558 /*
559 * not 16.368Mhz and not 32.736Mhz - skip to
560 * configure ELP stage
561 */
562 wl1271_debug(DEBUG_BOOT, "NEW PLL ALGO:"
563 " TcxoRefClk=%d - not 16.368Mhz and not"
564 " 32.736Mhz - skip to configure ELP"
565 " stage", wl->tcxo_clock);
566
567 *is_ref_clk = false;
568 } else {
569 wl1271_debug(DEBUG_BOOT, "NEW PLL ALGO:"
570 "TcxoRefClk=%d - 16.368Mhz or 32.736Mhz"
571 " - TCXO to FREF switch",
572 wl->tcxo_clock);
573
574 return true;
575 }
576 }
577
578 return false;
579}
580
581static int wl128x_boot_clk(struct wl1271 *wl, bool *is_ref_clk)
582{
583 if (wl128x_switch_fref(wl, is_ref_clk)) {
584 wl1271_debug(DEBUG_BOOT, "XTAL-only mode go directly to"
585 " TCXO TO FREF SWITCH");
586 /* TCXO to FREF switch - for PG2.0 */
587 wl1271_top_reg_write(wl, WL_SPARE_REG,
588 WL_SPARE_MASK_8526);
589
590 wl1271_top_reg_write(wl, SYS_CLK_CFG_REG,
591 WL_CLK_REQ_TYPE_PG2 | MCS_PLL_CLK_SEL_FREF);
592
593 *is_ref_clk = true;
594 mdelay(15);
595 }
596
597 /* Set bit 2 in spare register to avoid illegal access */
598 wl1271_top_reg_write(wl, WL_SPARE_REG, WL_SPARE_VAL);
599
600 /* working with TCXO clock */
601 if ((*is_ref_clk == false) &&
602 ((wl->tcxo_clock == WL12XX_TCXOCLOCK_16_8) ||
603 (wl->tcxo_clock == WL12XX_TCXOCLOCK_33_6))) {
604 wl1271_debug(DEBUG_BOOT, "16_8_M or 33_6_M TCXO detected");
605
606 /* Manually Configure MCS PLL settings PG2.0 Only */
607 wl1271_top_reg_write(wl, MCS_PLL_M_REG, MCS_PLL_M_REG_VAL);
608 wl1271_top_reg_write(wl, MCS_PLL_N_REG, MCS_PLL_N_REG_VAL);
609 wl1271_top_reg_write(wl, MCS_PLL_CONFIG_REG,
610 MCS_PLL_CONFIG_REG_VAL);
611 } else {
612 int pll_config;
613 u16 mcs_pll_config_val;
614
615 /*
616 * Configure MCS PLL settings to FREF Freq
617 * Set the values that determine the time elapse since the PLL's
618 * get their enable signal until the lock indication is set
619 */
620 wl1271_top_reg_write(wl, PLL_LOCK_COUNTERS_REG,
621 PLL_LOCK_COUNTERS_COEX | PLL_LOCK_COUNTERS_MCS);
622
623 mcs_pll_config_val = wl1271_top_reg_read(wl,
624 MCS_PLL_CONFIG_REG);
625 /*
626 * Set the MCS PLL input frequency value according to the
627 * reference clock value detected/read
628 */
629 if (*is_ref_clk == false) {
630 if ((wl->tcxo_clock == WL12XX_TCXOCLOCK_19_2) ||
631 (wl->tcxo_clock == WL12XX_TCXOCLOCK_38_4))
632 pll_config = 1;
633 else if ((wl->tcxo_clock == WL12XX_TCXOCLOCK_26)
634 ||
635 (wl->tcxo_clock == WL12XX_TCXOCLOCK_52))
636 pll_config = 2;
637 else
638 return -EINVAL;
639 } else {
640 if ((wl->ref_clock == CONF_REF_CLK_19_2_E) ||
641 (wl->ref_clock == CONF_REF_CLK_38_4_E))
642 pll_config = 1;
643 else if ((wl->ref_clock == CONF_REF_CLK_26_E) ||
644 (wl->ref_clock == CONF_REF_CLK_52_E))
645 pll_config = 2;
646 else
647 return -EINVAL;
648 }
649
650 mcs_pll_config_val |= (pll_config << (MCS_SEL_IN_FREQ_SHIFT)) &
651 (MCS_SEL_IN_FREQ_MASK);
652 wl1271_top_reg_write(wl, MCS_PLL_CONFIG_REG,
653 mcs_pll_config_val);
654 }
655
656 return 0;
657}
658
659static int wl127x_boot_clk(struct wl1271 *wl)
660{
661 u32 pause;
662 u32 clk;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300663
Juuso Oikarinend717fd62010-05-07 11:38:58 +0300664 wl1271_boot_hw_version(wl);
665
Shahar Levi5ea417a2011-03-06 16:32:11 +0200666 if (wl->ref_clock == CONF_REF_CLK_19_2_E ||
667 wl->ref_clock == CONF_REF_CLK_38_4_E ||
668 wl->ref_clock == CONF_REF_CLK_38_4_M_XTAL)
Juuso Oikarinen284134e2009-10-12 15:08:49 +0300669 /* ref clk: 19.2/38.4/38.4-XTAL */
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300670 clk = 0x3;
Shahar Levi5ea417a2011-03-06 16:32:11 +0200671 else if (wl->ref_clock == CONF_REF_CLK_26_E ||
672 wl->ref_clock == CONF_REF_CLK_52_E)
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300673 /* ref clk: 26/52 */
674 clk = 0x5;
Ohad Ben-Cohen15cea992010-09-16 01:31:51 +0200675 else
676 return -EINVAL;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300677
Shahar Levi5ea417a2011-03-06 16:32:11 +0200678 if (wl->ref_clock != CONF_REF_CLK_19_2_E) {
Juuso Oikarinen284134e2009-10-12 15:08:49 +0300679 u16 val;
Juuso Oikarinen9d4e5bb2010-03-26 12:53:15 +0200680 /* Set clock type (open drain) */
Juuso Oikarinen284134e2009-10-12 15:08:49 +0300681 val = wl1271_top_reg_read(wl, OCP_REG_CLK_TYPE);
682 val &= FREF_CLK_TYPE_BITS;
Juuso Oikarinen284134e2009-10-12 15:08:49 +0300683 wl1271_top_reg_write(wl, OCP_REG_CLK_TYPE, val);
Juuso Oikarinen9d4e5bb2010-03-26 12:53:15 +0200684
685 /* Set clock pull mode (no pull) */
686 val = wl1271_top_reg_read(wl, OCP_REG_CLK_PULL);
687 val |= NO_PULL;
688 wl1271_top_reg_write(wl, OCP_REG_CLK_PULL, val);
Juuso Oikarinen284134e2009-10-12 15:08:49 +0300689 } else {
690 u16 val;
691 /* Set clock polarity */
692 val = wl1271_top_reg_read(wl, OCP_REG_CLK_POLARITY);
693 val &= FREF_CLK_POLARITY_BITS;
694 val |= CLK_REQ_OUTN_SEL;
695 wl1271_top_reg_write(wl, OCP_REG_CLK_POLARITY, val);
696 }
697
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200698 wl1271_write32(wl, PLL_PARAMETERS, clk);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300699
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200700 pause = wl1271_read32(wl, PLL_PARAMETERS);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300701
702 wl1271_debug(DEBUG_BOOT, "pause1 0x%x", pause);
703
Juuso Oikarinen2f63b012010-08-10 06:38:35 +0200704 pause &= ~(WU_COUNTER_PAUSE_VAL);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300705 pause |= WU_COUNTER_PAUSE_VAL;
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200706 wl1271_write32(wl, WU_COUNTER_PAUSE, pause);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300707
Shahar Levi5ea417a2011-03-06 16:32:11 +0200708 return 0;
709}
710
711/* uploads NVS and firmware */
712int wl1271_load_firmware(struct wl1271 *wl)
713{
714 int ret = 0;
715 u32 tmp, clk;
716 bool is_ref_clk = false;
717
718 if (wl->chip.id == CHIP_ID_1283_PG20) {
719 ret = wl128x_boot_clk(wl, &is_ref_clk);
720 if (ret < 0)
721 goto out;
722 } else {
723 ret = wl127x_boot_clk(wl);
724 if (ret < 0)
725 goto out;
726 }
727
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300728 /* Continue the ELP wake up sequence */
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200729 wl1271_write32(wl, WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300730 udelay(500);
731
Juuso Oikarinen451de972009-10-12 15:08:46 +0300732 wl1271_set_partition(wl, &part_table[PART_DRPW]);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300733
734 /* Read-modify-write DRPW_SCRATCH_START register (see next state)
735 to be used by DRPw FW. The RTRIM value will be added by the FW
736 before taking DRPw out of reset */
737
738 wl1271_debug(DEBUG_BOOT, "DRPW_SCRATCH_START %08x", DRPW_SCRATCH_START);
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200739 clk = wl1271_read32(wl, DRPW_SCRATCH_START);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300740
741 wl1271_debug(DEBUG_BOOT, "clk2 0x%x", clk);
742
Shahar Levi5ea417a2011-03-06 16:32:11 +0200743 if (wl->chip.id == CHIP_ID_1283_PG20) {
744 if (is_ref_clk == false)
745 clk |= ((wl->tcxo_clock & 0x3) << 1) << 4;
746 else
747 clk |= ((wl->ref_clock & 0x3) << 1) << 4;
748 } else {
749 clk |= (wl->ref_clock << 1) << 4;
750 }
751
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200752 wl1271_write32(wl, DRPW_SCRATCH_START, clk);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300753
Juuso Oikarinen451de972009-10-12 15:08:46 +0300754 wl1271_set_partition(wl, &part_table[PART_WORK]);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300755
756 /* Disable interrupts */
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200757 wl1271_write32(wl, ACX_REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300758
759 ret = wl1271_boot_soft_reset(wl);
760 if (ret < 0)
761 goto out;
762
763 /* 2. start processing NVS file */
764 ret = wl1271_boot_upload_nvs(wl);
765 if (ret < 0)
766 goto out;
767
768 /* write firmware's last address (ie. it's length) to
769 * ACX_EEPROMLESS_IND_REG */
770 wl1271_debug(DEBUG_BOOT, "ACX_EEPROMLESS_IND_REG");
771
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200772 wl1271_write32(wl, ACX_EEPROMLESS_IND_REG, ACX_EEPROMLESS_IND_REG);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300773
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200774 tmp = wl1271_read32(wl, CHIP_ID_B);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300775
776 wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
777
778 /* 6. read the EEPROM parameters */
Teemu Paasikivi7b048c52010-02-18 13:25:55 +0200779 tmp = wl1271_read32(wl, SCR_PAD2);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300780
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300781 /* WL1271: The reference driver skips steps 7 to 10 (jumps directly
782 * to upload_fw) */
783
Shahar Levi5ea417a2011-03-06 16:32:11 +0200784 if (wl->chip.id == CHIP_ID_1283_PG20)
785 wl1271_top_reg_write(wl, SDIO_IO_DS, HCI_IO_DS_6MA);
786
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300787 ret = wl1271_boot_upload_firmware(wl);
788 if (ret < 0)
789 goto out;
790
Roger Quadros870c3672010-11-29 16:24:57 +0200791out:
792 return ret;
793}
794EXPORT_SYMBOL_GPL(wl1271_load_firmware);
795
796int wl1271_boot(struct wl1271 *wl)
797{
798 int ret;
799
800 /* upload NVS and firmware */
801 ret = wl1271_load_firmware(wl);
802 if (ret)
803 return ret;
804
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300805 /* 10.5 start firmware */
806 ret = wl1271_boot_run_firmware(wl);
807 if (ret < 0)
808 goto out;
809
Shahar Levib9b0fde2011-03-06 16:32:06 +0200810 ret = wl1271_boot_write_irq_polarity(wl);
811 if (ret < 0)
812 goto out;
813
814 wl1271_write32(wl, ACX_REG_INTERRUPT_MASK,
815 WL1271_ACX_ALL_EVENTS_VECTOR);
816
Juuso Oikarineneb5b28d2009-10-13 12:47:45 +0300817 /* Enable firmware interrupts now */
818 wl1271_boot_enable_interrupts(wl);
819
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300820 /* set the wl1271 default filters */
Arik Nemtsovae113b52010-10-16 18:45:07 +0200821 wl1271_set_default_filters(wl);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300822
823 wl1271_event_mbox_config(wl);
824
825out:
826 return ret;
827}