blob: 1952acc3c385b8d64e858ad43294a0abc8fe97fc [file] [log] [blame]
Michael Buesch424047e2008-01-09 16:13:56 +01001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11n PHY support
5
6 Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING. If not, write to
20 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
21 Boston, MA 02110-1301, USA.
22
23*/
24
John W. Linville819d7722008-01-17 16:57:10 -050025#include <linux/delay.h>
26#include <linux/types.h>
27
Michael Buesch424047e2008-01-09 16:13:56 +010028#include "b43.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020029#include "phy_n.h"
Michael Buesch53a6e232008-01-13 21:23:44 +010030#include "tables_nphy.h"
Rafał Miłeckibbec3982010-01-15 14:31:39 +010031#include "main.h"
Michael Buesch424047e2008-01-09 16:13:56 +010032
Rafał Miłeckif8187b52010-01-15 12:34:21 +010033struct nphy_txgains {
34 u16 txgm[2];
35 u16 pga[2];
36 u16 pad[2];
37 u16 ipa[2];
38};
39
40struct nphy_iqcal_params {
41 u16 txgm;
42 u16 pga;
43 u16 pad;
44 u16 ipa;
45 u16 cal_gain;
46 u16 ncorr[5];
47};
48
49struct nphy_iq_est {
50 s32 iq0_prod;
51 u32 i0_pwr;
52 u32 q0_pwr;
53 s32 iq1_prod;
54 u32 i1_pwr;
55 u32 q1_pwr;
56};
Michael Buesch424047e2008-01-09 16:13:56 +010057
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010058enum b43_nphy_rf_sequence {
59 B43_RFSEQ_RX2TX,
60 B43_RFSEQ_TX2RX,
61 B43_RFSEQ_RESET2RX,
62 B43_RFSEQ_UPDATE_GAINH,
63 B43_RFSEQ_UPDATE_GAINL,
64 B43_RFSEQ_UPDATE_GAINU,
65};
66
Rafał Miłecki9501fef2010-01-30 20:18:07 +010067static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
68 u8 *events, u8 *delays, u8 length);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010069static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
70 enum b43_nphy_rf_sequence seq);
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +010071static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
72 u16 value, u8 core, bool off);
73static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
74 u16 value, u8 core);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010075
Rafał Miłecki902db912010-02-27 13:03:37 +010076static inline bool b43_empty_chanspec(struct b43_chanspec *chanspec)
77{
78 return !chanspec->channel && !chanspec->sideband &&
79 !chanspec->b_width && !chanspec->b_freq;
80}
81
82static inline bool b43_eq_chanspecs(struct b43_chanspec *chanspec1,
83 struct b43_chanspec *chanspec2)
84{
85 return (chanspec1->channel == chanspec2->channel &&
86 chanspec1->sideband == chanspec2->sideband &&
87 chanspec1->b_width == chanspec2->b_width &&
88 chanspec1->b_freq == chanspec2->b_freq);
89}
90
Michael Buesch53a6e232008-01-13 21:23:44 +010091void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
92{//TODO
93}
94
Michael Buesch18c8ade2008-08-28 19:33:40 +020095static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
Michael Buesch53a6e232008-01-13 21:23:44 +010096{//TODO
97}
98
Michael Buesch18c8ade2008-08-28 19:33:40 +020099static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
100 bool ignore_tssi)
101{//TODO
102 return B43_TXPWR_RES_DONE;
103}
104
Michael Bueschd1591312008-01-14 00:05:57 +0100105static void b43_chantab_radio_upload(struct b43_wldev *dev,
106 const struct b43_nphy_channeltab_entry *e)
107{
Rafał Miłeckie5255cc2010-02-27 13:03:35 +0100108 b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
109 b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
110 b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
111 b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
112 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
113
114 b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
115 b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
116 b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
117 b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
118 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
119
120 b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
121 b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
122 b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
123 b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
124 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
125
126 b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
127 b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
128 b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
129 b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
130 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
131
132 b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
133 b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
134 b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
135 b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
136 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
137
138 b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
139 b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
Michael Bueschd1591312008-01-14 00:05:57 +0100140}
141
142static void b43_chantab_phy_upload(struct b43_wldev *dev,
143 const struct b43_nphy_channeltab_entry *e)
144{
145 b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
146 b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
147 b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
148 b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
149 b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
150 b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
151}
152
153static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
154{
155 //TODO
156}
157
Michael Bueschef1a6282008-08-27 18:53:02 +0200158/* Tune the hardware to a new channel. */
159static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
Michael Buesch53a6e232008-01-13 21:23:44 +0100160{
Michael Bueschd1591312008-01-14 00:05:57 +0100161 const struct b43_nphy_channeltab_entry *tabent;
Michael Buesch53a6e232008-01-13 21:23:44 +0100162
Michael Bueschd1591312008-01-14 00:05:57 +0100163 tabent = b43_nphy_get_chantabent(dev, channel);
164 if (!tabent)
165 return -ESRCH;
166
167 //FIXME enable/disable band select upper20 in RXCTL
168 if (0 /*FIXME 5Ghz*/)
169 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
170 else
171 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
172 b43_chantab_radio_upload(dev, tabent);
173 udelay(50);
174 b43_radio_write16(dev, B2055_VCO_CAL10, 5);
175 b43_radio_write16(dev, B2055_VCO_CAL10, 45);
176 b43_radio_write16(dev, B2055_VCO_CAL10, 65);
177 udelay(300);
178 if (0 /*FIXME 5Ghz*/)
179 b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
180 else
181 b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
182 b43_chantab_phy_upload(dev, tabent);
183 b43_nphy_tx_power_fix(dev);
184
185 return 0;
Michael Buesch53a6e232008-01-13 21:23:44 +0100186}
187
188static void b43_radio_init2055_pre(struct b43_wldev *dev)
189{
190 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
191 ~B43_NPHY_RFCTL_CMD_PORFORCE);
192 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
193 B43_NPHY_RFCTL_CMD_CHIP0PU |
194 B43_NPHY_RFCTL_CMD_OEPORFORCE);
195 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
196 B43_NPHY_RFCTL_CMD_PORFORCE);
197}
198
199static void b43_radio_init2055_post(struct b43_wldev *dev)
200{
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100201 struct b43_phy_n *nphy = dev->phy.n;
Michael Buesch53a6e232008-01-13 21:23:44 +0100202 struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
203 struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
204 int i;
205 u16 val;
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100206 bool workaround = false;
207
208 if (sprom->revision < 4)
209 workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
210 binfo->type != 0x46D ||
211 binfo->rev < 0x41);
212 else
213 workaround = ((sprom->boardflags_hi & B43_BFH_NOPA) == 0);
Michael Buesch53a6e232008-01-13 21:23:44 +0100214
215 b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100216 if (workaround) {
217 b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
218 b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
Michael Buesch53a6e232008-01-13 21:23:44 +0100219 }
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100220 b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
221 b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
Michael Buesch53a6e232008-01-13 21:23:44 +0100222 b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
Michael Buesch53a6e232008-01-13 21:23:44 +0100223 b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
Michael Buesch53a6e232008-01-13 21:23:44 +0100224 b43_radio_set(dev, B2055_CAL_MISC, 0x1);
225 msleep(1);
226 b43_radio_set(dev, B2055_CAL_MISC, 0x40);
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100227 for (i = 0; i < 200; i++) {
228 val = b43_radio_read(dev, B2055_CAL_COUT2);
229 if (val & 0x80) {
230 i = 0;
Michael Buesch53a6e232008-01-13 21:23:44 +0100231 break;
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100232 }
Michael Buesch53a6e232008-01-13 21:23:44 +0100233 udelay(10);
234 }
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100235 if (i)
236 b43err(dev->wl, "radio post init timeout\n");
Michael Buesch53a6e232008-01-13 21:23:44 +0100237 b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
Michael Bueschef1a6282008-08-27 18:53:02 +0200238 nphy_channel_switch(dev, dev->phy.channel);
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100239 b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
240 b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
241 b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
242 b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
243 b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
244 b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
245 if (!nphy->gain_boost) {
246 b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
247 b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
248 } else {
249 b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
250 b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
251 }
252 udelay(2);
Michael Buesch53a6e232008-01-13 21:23:44 +0100253}
254
Rafał Miłeckic2b7aef2010-02-27 13:03:34 +0100255/*
256 * Initialize a Broadcom 2055 N-radio
257 * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
258 */
Michael Buesch53a6e232008-01-13 21:23:44 +0100259static void b43_radio_init2055(struct b43_wldev *dev)
260{
261 b43_radio_init2055_pre(dev);
262 if (b43_status(dev) < B43_STAT_INITIALIZED)
263 b2055_upload_inittab(dev, 0, 1);
264 else
265 b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
266 b43_radio_init2055_post(dev);
267}
268
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100269/*
270 * Upload the N-PHY tables.
271 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
272 */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100273static void b43_nphy_tables_init(struct b43_wldev *dev)
274{
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100275 if (dev->phy.rev < 3)
276 b43_nphy_rev0_1_2_tables_init(dev);
277 else
278 b43_nphy_rev3plus_tables_init(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100279}
280
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +0100281/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
282static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
283{
284 struct b43_phy_n *nphy = dev->phy.n;
285 enum ieee80211_band band;
286 u16 tmp;
287
288 if (!enable) {
289 nphy->rfctrl_intc1_save = b43_phy_read(dev,
290 B43_NPHY_RFCTL_INTC1);
291 nphy->rfctrl_intc2_save = b43_phy_read(dev,
292 B43_NPHY_RFCTL_INTC2);
293 band = b43_current_band(dev->wl);
294 if (dev->phy.rev >= 3) {
295 if (band == IEEE80211_BAND_5GHZ)
296 tmp = 0x600;
297 else
298 tmp = 0x480;
299 } else {
300 if (band == IEEE80211_BAND_5GHZ)
301 tmp = 0x180;
302 else
303 tmp = 0x120;
304 }
305 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
306 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
307 } else {
308 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
309 nphy->rfctrl_intc1_save);
310 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
311 nphy->rfctrl_intc2_save);
312 }
313}
314
Rafał Miłeckife3e46e2010-01-15 15:51:55 +0100315/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
316static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
317{
318 struct b43_phy_n *nphy = dev->phy.n;
319 u16 tmp;
320 enum ieee80211_band band = b43_current_band(dev->wl);
321 bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
322 (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
323
324 if (dev->phy.rev >= 3) {
325 if (ipa) {
326 tmp = 4;
327 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
328 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
329 }
330
331 tmp = 1;
332 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
333 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
334 }
335}
336
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100337/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
338static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
339{
340 u32 tmslow;
341
342 if (dev->phy.type != B43_PHYTYPE_N)
343 return;
344
345 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
346 if (force)
347 tmslow |= SSB_TMSLOW_FGC;
348 else
349 tmslow &= ~SSB_TMSLOW_FGC;
350 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
351}
352
353/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100354static void b43_nphy_reset_cca(struct b43_wldev *dev)
355{
356 u16 bbcfg;
357
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100358 b43_nphy_bmac_clock_fgc(dev, 1);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100359 bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100360 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
361 udelay(1);
362 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
363 b43_nphy_bmac_clock_fgc(dev, 0);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100364 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100365}
366
Rafał Miłeckiad9716e2010-01-17 13:03:40 +0100367/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
368static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
369{
370 u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
371
372 mimocfg |= B43_NPHY_MIMOCFG_AUTO;
373 if (preamble == 1)
374 mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
375 else
376 mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
377
378 b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
379}
380
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +0100381/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
382static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
383{
384 struct b43_phy_n *nphy = dev->phy.n;
385
386 bool override = false;
387 u16 chain = 0x33;
388
389 if (nphy->txrx_chain == 0) {
390 chain = 0x11;
391 override = true;
392 } else if (nphy->txrx_chain == 1) {
393 chain = 0x22;
394 override = true;
395 }
396
397 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
398 ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
399 chain);
400
401 if (override)
402 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
403 B43_NPHY_RFSEQMODE_CAOVER);
404 else
405 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
406 ~B43_NPHY_RFSEQMODE_CAOVER);
407}
408
Rafał Miłecki2faa6b82010-01-15 15:26:12 +0100409/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
410static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
411 u16 samps, u8 time, bool wait)
412{
413 int i;
414 u16 tmp;
415
416 b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
417 b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
418 if (wait)
419 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
420 else
421 b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
422
423 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
424
425 for (i = 1000; i; i--) {
426 tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
427 if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
428 est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
429 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
430 est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
431 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
432 est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
433 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
434
435 est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
436 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
437 est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
438 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
439 est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
440 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
441 return;
442 }
443 udelay(10);
444 }
445 memset(est, 0, sizeof(*est));
446}
447
Rafał Miłeckia67162a2010-01-15 15:16:25 +0100448/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
449static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
450 struct b43_phy_n_iq_comp *pcomp)
451{
452 if (write) {
453 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
454 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
455 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
456 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
457 } else {
458 pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
459 pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
460 pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
461 pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
462 }
463}
464
Rafał Miłecki026816f2010-01-17 13:03:28 +0100465/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
466static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
467{
468 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
469
470 b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
471 if (core == 0) {
472 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
473 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
474 } else {
475 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
476 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
477 }
478 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
479 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
480 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
481 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
482 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
483 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
484 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
485 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
486}
487
488/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
489static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
490{
491 u8 rxval, txval;
492 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
493
494 regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
495 if (core == 0) {
496 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
497 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
498 } else {
499 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
500 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
501 }
502 regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
503 regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
504 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
505 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
506 regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
507 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
508 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
509 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
510
511 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
512 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
513
514 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
515 ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
516 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
517 ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
518 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
519 (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
520 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
521 (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
522
523 if (core == 0) {
524 b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
525 b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
526 } else {
527 b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
528 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
529 }
530
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +0100531 b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
532 b43_nphy_rf_control_override(dev, 8, 0, 3, false);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100533 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
Rafał Miłecki026816f2010-01-17 13:03:28 +0100534
535 if (core == 0) {
536 rxval = 1;
537 txval = 8;
538 } else {
539 rxval = 4;
540 txval = 2;
541 }
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +0100542 b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
543 b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
Rafał Miłecki026816f2010-01-17 13:03:28 +0100544}
545
Rafał Miłecki34a56f22010-01-15 15:29:05 +0100546/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
547static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
548{
549 int i;
550 s32 iq;
551 u32 ii;
552 u32 qq;
553 int iq_nbits, qq_nbits;
554 int arsh, brsh;
555 u16 tmp, a, b;
556
557 struct nphy_iq_est est;
558 struct b43_phy_n_iq_comp old;
559 struct b43_phy_n_iq_comp new = { };
560 bool error = false;
561
562 if (mask == 0)
563 return;
564
565 b43_nphy_rx_iq_coeffs(dev, false, &old);
566 b43_nphy_rx_iq_coeffs(dev, true, &new);
567 b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
568 new = old;
569
570 for (i = 0; i < 2; i++) {
571 if (i == 0 && (mask & 1)) {
572 iq = est.iq0_prod;
573 ii = est.i0_pwr;
574 qq = est.q0_pwr;
575 } else if (i == 1 && (mask & 2)) {
576 iq = est.iq1_prod;
577 ii = est.i1_pwr;
578 qq = est.q1_pwr;
579 } else {
580 B43_WARN_ON(1);
581 continue;
582 }
583
584 if (ii + qq < 2) {
585 error = true;
586 break;
587 }
588
589 iq_nbits = fls(abs(iq));
590 qq_nbits = fls(qq);
591
592 arsh = iq_nbits - 20;
593 if (arsh >= 0) {
594 a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
595 tmp = ii >> arsh;
596 } else {
597 a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
598 tmp = ii << -arsh;
599 }
600 if (tmp == 0) {
601 error = true;
602 break;
603 }
604 a /= tmp;
605
606 brsh = qq_nbits - 11;
607 if (brsh >= 0) {
608 b = (qq << (31 - qq_nbits));
609 tmp = ii >> brsh;
610 } else {
611 b = (qq << (31 - qq_nbits));
612 tmp = ii << -brsh;
613 }
614 if (tmp == 0) {
615 error = true;
616 break;
617 }
618 b = int_sqrt(b / tmp - a * a) - (1 << 10);
619
620 if (i == 0 && (mask & 0x1)) {
621 if (dev->phy.rev >= 3) {
622 new.a0 = a & 0x3FF;
623 new.b0 = b & 0x3FF;
624 } else {
625 new.a0 = b & 0x3FF;
626 new.b0 = a & 0x3FF;
627 }
628 } else if (i == 1 && (mask & 0x2)) {
629 if (dev->phy.rev >= 3) {
630 new.a1 = a & 0x3FF;
631 new.b1 = b & 0x3FF;
632 } else {
633 new.a1 = b & 0x3FF;
634 new.b1 = a & 0x3FF;
635 }
636 }
637 }
638
639 if (error)
640 new = old;
641
642 b43_nphy_rx_iq_coeffs(dev, true, &new);
643}
644
Rafał Miłecki09146402010-01-15 15:17:10 +0100645/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
646static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
647{
648 u16 array[4];
649 int i;
650
651 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
652 for (i = 0; i < 4; i++)
653 array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
654
655 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
656 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
657 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
658 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
659}
660
Rafał Miłeckibbec3982010-01-15 14:31:39 +0100661/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
662static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
663{
664 b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
665 b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
666}
667
668/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
669static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
670{
671 clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
672 clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
673}
674
Rafał Miłecki8987a9e2010-02-27 13:03:33 +0100675/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
676static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
677{
678 if (dev->phy.rev >= 3) {
679 if (!init)
680 return;
681 if (0 /* FIXME */) {
682 b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
683 b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
684 b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
685 b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
686 }
687 } else {
688 b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
689 b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
690
691 ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
692 0xFC00);
693 b43_write32(dev, B43_MMIO_MACCTL,
694 b43_read32(dev, B43_MMIO_MACCTL) &
695 ~B43_MACCTL_GPOUTSMSK);
696 b43_write16(dev, B43_MMIO_GPIO_MASK,
697 b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
698 b43_write16(dev, B43_MMIO_GPIO_CONTROL,
699 b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
700
701 if (init) {
702 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
703 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
704 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
705 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
706 }
707 }
708}
709
Rafał Miłeckibbec3982010-01-15 14:31:39 +0100710/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
711static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
712{
713 u16 tmp;
714
715 if (dev->dev->id.revision == 16)
716 b43_mac_suspend(dev);
717
718 tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
719 tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
720 B43_NPHY_CLASSCTL_WAITEDEN);
721 tmp &= ~mask;
722 tmp |= (val & mask);
723 b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
724
725 if (dev->dev->id.revision == 16)
726 b43_mac_enable(dev);
727
728 return tmp;
729}
730
Rafał Miłecki5c1a1402010-01-15 15:10:54 +0100731/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
732static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
733{
734 struct b43_phy *phy = &dev->phy;
735 struct b43_phy_n *nphy = phy->n;
736
737 if (enable) {
738 u16 clip[] = { 0xFFFF, 0xFFFF };
739 if (nphy->deaf_count++ == 0) {
740 nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
741 b43_nphy_classifier(dev, 0x7, 0);
742 b43_nphy_read_clip_detection(dev, nphy->clip_state);
743 b43_nphy_write_clip_detection(dev, clip);
744 }
745 b43_nphy_reset_cca(dev);
746 } else {
747 if (--nphy->deaf_count == 0) {
748 b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
749 b43_nphy_write_clip_detection(dev, nphy->clip_state);
750 }
751 }
752}
753
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100754/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
755static void b43_nphy_stop_playback(struct b43_wldev *dev)
756{
757 struct b43_phy_n *nphy = dev->phy.n;
758 u16 tmp;
759
760 if (nphy->hang_avoid)
761 b43_nphy_stay_in_carrier_search(dev, 1);
762
763 tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
764 if (tmp & 0x1)
765 b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
766 else if (tmp & 0x2)
767 b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
768
769 b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
770
771 if (nphy->bb_mult_save & 0x80000000) {
772 tmp = nphy->bb_mult_save & 0xFFFF;
Rafał Miłeckid41a3552010-01-18 00:21:17 +0100773 b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100774 nphy->bb_mult_save = 0;
775 }
776
777 if (nphy->hang_avoid)
778 b43_nphy_stay_in_carrier_search(dev, 0);
779}
780
Rafał Miłecki9442e5b2010-02-04 12:23:12 +0100781/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
782static void b43_nphy_spur_workaround(struct b43_wldev *dev)
783{
784 struct b43_phy_n *nphy = dev->phy.n;
785
Rafał Miłecki902db912010-02-27 13:03:37 +0100786 u8 channel = nphy->radio_chanspec.channel;
Rafał Miłecki9442e5b2010-02-04 12:23:12 +0100787 int tone[2] = { 57, 58 };
788 u32 noise[2] = { 0x3FF, 0x3FF };
789
790 B43_WARN_ON(dev->phy.rev < 3);
791
792 if (nphy->hang_avoid)
793 b43_nphy_stay_in_carrier_search(dev, 1);
794
Rafał Miłecki9442e5b2010-02-04 12:23:12 +0100795 if (nphy->gband_spurwar_en) {
796 /* TODO: N PHY Adjust Analog Pfbw (7) */
797 if (channel == 11 && dev->phy.is_40mhz)
798 ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
799 else
800 ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
801 /* TODO: N PHY Adjust CRS Min Power (0x1E) */
802 }
803
804 if (nphy->aband_spurwar_en) {
805 if (channel == 54) {
806 tone[0] = 0x20;
807 noise[0] = 0x25F;
808 } else if (channel == 38 || channel == 102 || channel == 118) {
809 if (0 /* FIXME */) {
810 tone[0] = 0x20;
811 noise[0] = 0x21F;
812 } else {
813 tone[0] = 0;
814 noise[0] = 0;
815 }
816 } else if (channel == 134) {
817 tone[0] = 0x20;
818 noise[0] = 0x21F;
819 } else if (channel == 151) {
820 tone[0] = 0x10;
821 noise[0] = 0x23F;
822 } else if (channel == 153 || channel == 161) {
823 tone[0] = 0x30;
824 noise[0] = 0x23F;
825 } else {
826 tone[0] = 0;
827 noise[0] = 0;
828 }
829
830 if (!tone[0] && !noise[0])
831 ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
832 else
833 ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
834 }
835
836 if (nphy->hang_avoid)
837 b43_nphy_stay_in_carrier_search(dev, 0);
838}
839
Rafał Miłeckief5127a2010-01-30 00:12:20 +0100840/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
841static void b43_nphy_gain_crtl_workarounds(struct b43_wldev *dev)
842{
843 struct b43_phy_n *nphy = dev->phy.n;
844 u8 i, j;
845 u8 code;
846
847 /* TODO: for PHY >= 3
848 s8 *lna1_gain, *lna2_gain;
849 u8 *gain_db, *gain_bits;
850 u16 *rfseq_init;
851 u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
852 u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
853 */
854
855 u8 rfseq_events[3] = { 6, 8, 7 };
856 u8 rfseq_delays[3] = { 10, 30, 1 };
857
858 if (dev->phy.rev >= 3) {
859 /* TODO */
860 } else {
861 /* Set Clip 2 detect */
862 b43_phy_set(dev, B43_NPHY_C1_CGAINI,
863 B43_NPHY_C1_CGAINI_CL2DETECT);
864 b43_phy_set(dev, B43_NPHY_C2_CGAINI,
865 B43_NPHY_C2_CGAINI_CL2DETECT);
866
867 /* Set narrowband clip threshold */
868 b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
869 b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
870
871 if (!dev->phy.is_40mhz) {
872 /* Set dwell lengths */
873 b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
874 b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
875 b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
876 b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
877 }
878
879 /* Set wideband clip 2 threshold */
880 b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
881 ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
882 21);
883 b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
884 ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
885 21);
886
887 if (!dev->phy.is_40mhz) {
888 b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
889 ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
890 b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
891 ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
892 b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
893 ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
894 b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
895 ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
896 }
897
898 b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
899
900 if (nphy->gain_boost) {
901 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
902 dev->phy.is_40mhz)
903 code = 4;
904 else
905 code = 5;
906 } else {
907 code = dev->phy.is_40mhz ? 6 : 7;
908 }
909
910 /* Set HPVGA2 index */
911 b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
912 ~B43_NPHY_C1_INITGAIN_HPVGA2,
913 code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
914 b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
915 ~B43_NPHY_C2_INITGAIN_HPVGA2,
916 code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
917
918 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
919 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
920 (code << 8 | 0x7C));
921 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
922 (code << 8 | 0x7C));
923
924 /* TODO: b43_nphy_adjust_lna_gain_table(dev); */
925
926 if (nphy->elna_gain_config) {
927 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
928 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
929 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
930 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
931 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
932
933 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
934 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
935 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
936 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
937 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
938
939 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
940 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
941 (code << 8 | 0x74));
942 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
943 (code << 8 | 0x74));
944 }
945
946 if (dev->phy.rev == 2) {
947 for (i = 0; i < 4; i++) {
948 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
949 (0x0400 * i) + 0x0020);
950 for (j = 0; j < 21; j++)
951 b43_phy_write(dev,
952 B43_NPHY_TABLE_DATALO, 3 * j);
953 }
954
Rafał Miłecki9501fef2010-01-30 20:18:07 +0100955 b43_nphy_set_rf_sequence(dev, 5,
956 rfseq_events, rfseq_delays, 3);
Rafał Miłeckief5127a2010-01-30 00:12:20 +0100957 b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
958 (u16)~B43_NPHY_OVER_DGAIN_CCKDGECV,
959 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
960
961 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
962 b43_phy_maskset(dev, B43_PHY_N(0xC5D),
963 0xFF80, 4);
964 }
965 }
966}
967
Rafał Miłecki28fd7da2010-01-30 00:12:19 +0100968/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
969static void b43_nphy_workarounds(struct b43_wldev *dev)
970{
971 struct ssb_bus *bus = dev->dev->bus;
972 struct b43_phy *phy = &dev->phy;
973 struct b43_phy_n *nphy = phy->n;
974
975 u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
976 u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
977
978 u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
979 u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
980
981 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
982 b43_nphy_classifier(dev, 1, 0);
983 else
984 b43_nphy_classifier(dev, 1, 1);
985
986 if (nphy->hang_avoid)
987 b43_nphy_stay_in_carrier_search(dev, 1);
988
989 b43_phy_set(dev, B43_NPHY_IQFLIP,
990 B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
991
992 if (dev->phy.rev >= 3) {
993 /* TODO */
994 } else {
995 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
996 nphy->band5g_pwrgain) {
997 b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
998 b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
999 } else {
1000 b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
1001 b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
1002 }
1003
1004 /* TODO: convert to b43_ntab_write? */
1005 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
1006 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
1007 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
1008 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
1009 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
1010 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
1011 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
1012 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
1013
1014 if (dev->phy.rev < 2) {
1015 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
1016 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
1017 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
1018 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
1019 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
1020 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
1021 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
1022 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
1023 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
1024 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
1025 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
1026 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
1027 }
1028
1029 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
1030 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
1031 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
1032 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
1033
1034 if (bus->sprom.boardflags2_lo & 0x100 &&
1035 bus->boardinfo.type == 0x8B) {
1036 delays1[0] = 0x1;
1037 delays1[5] = 0x14;
1038 }
Rafał Miłecki9501fef2010-01-30 20:18:07 +01001039 b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
1040 b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
Rafał Miłecki28fd7da2010-01-30 00:12:19 +01001041
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001042 b43_nphy_gain_crtl_workarounds(dev);
Rafał Miłecki28fd7da2010-01-30 00:12:19 +01001043
1044 if (dev->phy.rev < 2) {
1045 if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
1046 ; /*TODO: b43_mhf(dev, 2, 0x0010, 0x0010, 3);*/
1047 } else if (dev->phy.rev == 2) {
1048 b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
1049 b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
1050 }
1051
1052 if (dev->phy.rev < 2)
1053 b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
1054 ~B43_NPHY_SCRAM_SIGCTL_SCM);
1055
1056 /* Set phase track alpha and beta */
1057 b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
1058 b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
1059 b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
1060 b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
1061 b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
1062 b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
1063
1064 b43_phy_mask(dev, B43_NPHY_PIL_DW1,
1065 (u16)~B43_NPHY_PIL_DW_64QAM);
1066 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
1067 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
1068 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
1069
1070 if (dev->phy.rev == 2)
1071 b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
1072 B43_NPHY_FINERX2_CGC_DECGC);
1073 }
1074
1075 if (nphy->hang_avoid)
1076 b43_nphy_stay_in_carrier_search(dev, 0);
1077}
1078
Rafał Miłecki5f6393e2010-02-04 13:08:08 +01001079/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
1080static int b43_nphy_load_samples(struct b43_wldev *dev,
1081 struct b43_c32 *samples, u16 len) {
1082 struct b43_phy_n *nphy = dev->phy.n;
1083 u16 i;
1084 u32 *data;
1085
1086 data = kzalloc(len * sizeof(u32), GFP_KERNEL);
1087 if (!data) {
1088 b43err(dev->wl, "allocation for samples loading failed\n");
1089 return -ENOMEM;
1090 }
1091 if (nphy->hang_avoid)
1092 b43_nphy_stay_in_carrier_search(dev, 1);
1093
1094 for (i = 0; i < len; i++) {
1095 data[i] = (samples[i].i & 0x3FF << 10);
1096 data[i] |= samples[i].q & 0x3FF;
1097 }
1098 b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
1099
1100 kfree(data);
1101 if (nphy->hang_avoid)
1102 b43_nphy_stay_in_carrier_search(dev, 0);
1103 return 0;
1104}
1105
Rafał Miłecki59af0992010-01-22 01:53:16 +01001106/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
1107static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
1108 bool test)
1109{
1110 int i;
Rafał Miłeckif2982182010-01-25 19:00:01 +01001111 u16 bw, len, rot, angle;
Larry Fingerda860472010-01-26 16:42:02 -06001112 struct b43_c32 *samples;
Rafał Miłeckif2982182010-01-25 19:00:01 +01001113
Rafał Miłecki59af0992010-01-22 01:53:16 +01001114
1115 bw = (dev->phy.is_40mhz) ? 40 : 20;
1116 len = bw << 3;
1117
1118 if (test) {
1119 if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
1120 bw = 82;
1121 else
1122 bw = 80;
1123
1124 if (dev->phy.is_40mhz)
1125 bw <<= 1;
1126
1127 len = bw << 1;
1128 }
1129
Larry Fingerda860472010-01-26 16:42:02 -06001130 samples = kzalloc(len * sizeof(struct b43_c32), GFP_KERNEL);
Rafał Miłecki40bd5202010-02-04 13:11:54 +01001131 if (!samples) {
1132 b43err(dev->wl, "allocation for samples generation failed\n");
1133 return 0;
1134 }
Rafał Miłecki59af0992010-01-22 01:53:16 +01001135 rot = (((freq * 36) / bw) << 16) / 100;
1136 angle = 0;
1137
Rafał Miłeckif2982182010-01-25 19:00:01 +01001138 for (i = 0; i < len; i++) {
1139 samples[i] = b43_cordic(angle);
1140 angle += rot;
1141 samples[i].q = CORDIC_CONVERT(samples[i].q * max);
1142 samples[i].i = CORDIC_CONVERT(samples[i].i * max);
Rafał Miłecki59af0992010-01-22 01:53:16 +01001143 }
1144
Rafał Miłecki5f6393e2010-02-04 13:08:08 +01001145 i = b43_nphy_load_samples(dev, samples, len);
Rafał Miłeckif2982182010-01-25 19:00:01 +01001146 kfree(samples);
Rafał Miłecki5f6393e2010-02-04 13:08:08 +01001147 return (i < 0) ? 0 : len;
Rafał Miłecki59af0992010-01-22 01:53:16 +01001148}
1149
Rafał Miłecki10a79872010-01-22 01:53:14 +01001150/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
1151static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
1152 u16 wait, bool iqmode, bool dac_test)
1153{
1154 struct b43_phy_n *nphy = dev->phy.n;
1155 int i;
1156 u16 seq_mode;
1157 u32 tmp;
1158
1159 if (nphy->hang_avoid)
1160 b43_nphy_stay_in_carrier_search(dev, true);
1161
1162 if ((nphy->bb_mult_save & 0x80000000) == 0) {
1163 tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
1164 nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
1165 }
1166
1167 if (!dev->phy.is_40mhz)
1168 tmp = 0x6464;
1169 else
1170 tmp = 0x4747;
1171 b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
1172
1173 if (nphy->hang_avoid)
1174 b43_nphy_stay_in_carrier_search(dev, false);
1175
1176 b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
1177
1178 if (loops != 0xFFFF)
1179 b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
1180 else
1181 b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
1182
1183 b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
1184
1185 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
1186
1187 b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
1188 if (iqmode) {
1189 b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
1190 b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
1191 } else {
1192 if (dac_test)
1193 b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
1194 else
1195 b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
1196 }
1197 for (i = 0; i < 100; i++) {
1198 if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
1199 i = 0;
1200 break;
1201 }
1202 udelay(10);
1203 }
1204 if (i)
1205 b43err(dev->wl, "run samples timeout\n");
1206
1207 b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
1208}
1209
Rafał Miłecki59af0992010-01-22 01:53:16 +01001210/*
1211 * Transmits a known value for LO calibration
1212 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
1213 */
1214static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
1215 bool iqmode, bool dac_test)
1216{
1217 u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
1218 if (samp == 0)
1219 return -1;
1220 b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
1221 return 0;
1222}
1223
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01001224/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
1225static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
1226{
1227 struct b43_phy_n *nphy = dev->phy.n;
1228 int i, j;
1229 u32 tmp;
1230 u32 cur_real, cur_imag, real_part, imag_part;
1231
1232 u16 buffer[7];
1233
1234 if (nphy->hang_avoid)
1235 b43_nphy_stay_in_carrier_search(dev, true);
1236
Rafał Miłecki91458342010-01-18 00:21:35 +01001237 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01001238
1239 for (i = 0; i < 2; i++) {
1240 tmp = ((buffer[i * 2] & 0x3FF) << 10) |
1241 (buffer[i * 2 + 1] & 0x3FF);
1242 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
1243 (((i + 26) << 10) | 320));
1244 for (j = 0; j < 128; j++) {
1245 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
1246 ((tmp >> 16) & 0xFFFF));
1247 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
1248 (tmp & 0xFFFF));
1249 }
1250 }
1251
1252 for (i = 0; i < 2; i++) {
1253 tmp = buffer[5 + i];
1254 real_part = (tmp >> 8) & 0xFF;
1255 imag_part = (tmp & 0xFF);
1256 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
1257 (((i + 26) << 10) | 448));
1258
1259 if (dev->phy.rev >= 3) {
1260 cur_real = real_part;
1261 cur_imag = imag_part;
1262 tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
1263 }
1264
1265 for (j = 0; j < 128; j++) {
1266 if (dev->phy.rev < 3) {
1267 cur_real = (real_part * loscale[j] + 128) >> 8;
1268 cur_imag = (imag_part * loscale[j] + 128) >> 8;
1269 tmp = ((cur_real & 0xFF) << 8) |
1270 (cur_imag & 0xFF);
1271 }
1272 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
1273 ((tmp >> 16) & 0xFFFF));
1274 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
1275 (tmp & 0xFFFF));
1276 }
1277 }
1278
1279 if (dev->phy.rev >= 3) {
1280 b43_shm_write16(dev, B43_SHM_SHARED,
1281 B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
1282 b43_shm_write16(dev, B43_SHM_SHARED,
1283 B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
1284 }
1285
1286 if (nphy->hang_avoid)
1287 b43_nphy_stay_in_carrier_search(dev, false);
1288}
1289
Rafał Miłecki9501fef2010-01-30 20:18:07 +01001290/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
1291static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
1292 u8 *events, u8 *delays, u8 length)
1293{
1294 struct b43_phy_n *nphy = dev->phy.n;
1295 u8 i;
1296 u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
1297 u16 offset1 = cmd << 4;
1298 u16 offset2 = offset1 + 0x80;
1299
1300 if (nphy->hang_avoid)
1301 b43_nphy_stay_in_carrier_search(dev, true);
1302
1303 b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
1304 b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
1305
1306 for (i = length; i < 16; i++) {
1307 b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
1308 b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
1309 }
1310
1311 if (nphy->hang_avoid)
1312 b43_nphy_stay_in_carrier_search(dev, false);
1313}
1314
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +01001315/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
Michael Buesch95b66ba2008-01-18 01:09:25 +01001316static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
1317 enum b43_nphy_rf_sequence seq)
1318{
1319 static const u16 trigger[] = {
1320 [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
1321 [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
1322 [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
1323 [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
1324 [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
1325 [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
1326 };
1327 int i;
Rafał Miłeckic57199b2010-01-17 13:04:08 +01001328 u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
Michael Buesch95b66ba2008-01-18 01:09:25 +01001329
1330 B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
1331
1332 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
1333 B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
1334 b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
1335 for (i = 0; i < 200; i++) {
1336 if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
1337 goto ok;
1338 msleep(1);
1339 }
1340 b43err(dev->wl, "RF sequence status timeout\n");
1341ok:
Rafał Miłeckic57199b2010-01-17 13:04:08 +01001342 b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
Michael Buesch95b66ba2008-01-18 01:09:25 +01001343}
1344
Rafał Miłecki75377b22010-01-22 01:53:13 +01001345/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
1346static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
1347 u16 value, u8 core, bool off)
1348{
1349 int i;
1350 u8 index = fls(field);
1351 u8 addr, en_addr, val_addr;
1352 /* we expect only one bit set */
Rafał Miłecki3ed0fac2010-01-25 18:59:58 +01001353 B43_WARN_ON(field & (~(1 << (index - 1))));
Rafał Miłecki75377b22010-01-22 01:53:13 +01001354
1355 if (dev->phy.rev >= 3) {
1356 const struct nphy_rf_control_override_rev3 *rf_ctrl;
1357 for (i = 0; i < 2; i++) {
1358 if (index == 0 || index == 16) {
1359 b43err(dev->wl,
1360 "Unsupported RF Ctrl Override call\n");
1361 return;
1362 }
1363
1364 rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
1365 en_addr = B43_PHY_N((i == 0) ?
1366 rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
1367 val_addr = B43_PHY_N((i == 0) ?
1368 rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
1369
1370 if (off) {
1371 b43_phy_mask(dev, en_addr, ~(field));
1372 b43_phy_mask(dev, val_addr,
1373 ~(rf_ctrl->val_mask));
1374 } else {
1375 if (core == 0 || ((1 << core) & i) != 0) {
1376 b43_phy_set(dev, en_addr, field);
1377 b43_phy_maskset(dev, val_addr,
1378 ~(rf_ctrl->val_mask),
1379 (value << rf_ctrl->val_shift));
1380 }
1381 }
1382 }
1383 } else {
1384 const struct nphy_rf_control_override_rev2 *rf_ctrl;
1385 if (off) {
1386 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
1387 value = 0;
1388 } else {
1389 b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
1390 }
1391
1392 for (i = 0; i < 2; i++) {
1393 if (index <= 1 || index == 16) {
1394 b43err(dev->wl,
1395 "Unsupported RF Ctrl Override call\n");
1396 return;
1397 }
1398
1399 if (index == 2 || index == 10 ||
1400 (index >= 13 && index <= 15)) {
1401 core = 1;
1402 }
1403
1404 rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
1405 addr = B43_PHY_N((i == 0) ?
1406 rf_ctrl->addr0 : rf_ctrl->addr1);
1407
1408 if ((core & (1 << i)) != 0)
1409 b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
1410 (value << rf_ctrl->shift));
1411
1412 b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
1413 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1414 B43_NPHY_RFCTL_CMD_START);
1415 udelay(1);
1416 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
1417 }
1418 }
1419}
1420
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +01001421/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
1422static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
1423 u16 value, u8 core)
1424{
1425 u8 i, j;
1426 u16 reg, tmp, val;
1427
1428 B43_WARN_ON(dev->phy.rev < 3);
1429 B43_WARN_ON(field > 4);
1430
1431 for (i = 0; i < 2; i++) {
1432 if ((core == 1 && i == 1) || (core == 2 && !i))
1433 continue;
1434
1435 reg = (i == 0) ?
1436 B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
1437 b43_phy_mask(dev, reg, 0xFBFF);
1438
1439 switch (field) {
1440 case 0:
1441 b43_phy_write(dev, reg, 0);
1442 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
1443 break;
1444 case 1:
1445 if (!i) {
1446 b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
1447 0xFC3F, (value << 6));
1448 b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
1449 0xFFFE, 1);
1450 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1451 B43_NPHY_RFCTL_CMD_START);
1452 for (j = 0; j < 100; j++) {
1453 if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
1454 j = 0;
1455 break;
1456 }
1457 udelay(10);
1458 }
1459 if (j)
1460 b43err(dev->wl,
1461 "intc override timeout\n");
1462 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
1463 0xFFFE);
1464 } else {
1465 b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
1466 0xFC3F, (value << 6));
1467 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1468 0xFFFE, 1);
1469 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1470 B43_NPHY_RFCTL_CMD_RXTX);
1471 for (j = 0; j < 100; j++) {
1472 if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
1473 j = 0;
1474 break;
1475 }
1476 udelay(10);
1477 }
1478 if (j)
1479 b43err(dev->wl,
1480 "intc override timeout\n");
1481 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
1482 0xFFFE);
1483 }
1484 break;
1485 case 2:
1486 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1487 tmp = 0x0020;
1488 val = value << 5;
1489 } else {
1490 tmp = 0x0010;
1491 val = value << 4;
1492 }
1493 b43_phy_maskset(dev, reg, ~tmp, val);
1494 break;
1495 case 3:
1496 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1497 tmp = 0x0001;
1498 val = value;
1499 } else {
1500 tmp = 0x0004;
1501 val = value << 2;
1502 }
1503 b43_phy_maskset(dev, reg, ~tmp, val);
1504 break;
1505 case 4:
1506 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1507 tmp = 0x0002;
1508 val = value << 1;
1509 } else {
1510 tmp = 0x0008;
1511 val = value << 3;
1512 }
1513 b43_phy_maskset(dev, reg, ~tmp, val);
1514 break;
1515 }
1516 }
1517}
1518
Michael Buesch95b66ba2008-01-18 01:09:25 +01001519static void b43_nphy_bphy_init(struct b43_wldev *dev)
1520{
1521 unsigned int i;
1522 u16 val;
1523
1524 val = 0x1E1F;
1525 for (i = 0; i < 14; i++) {
1526 b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
1527 val -= 0x202;
1528 }
1529 val = 0x3E3F;
1530 for (i = 0; i < 16; i++) {
1531 b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
1532 val -= 0x202;
1533 }
1534 b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
1535}
1536
Rafał Miłecki3c956272010-01-15 14:38:32 +01001537/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
1538static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
1539 s8 offset, u8 core, u8 rail, u8 type)
1540{
1541 u16 tmp;
1542 bool core1or5 = (core == 1) || (core == 5);
1543 bool core2or5 = (core == 2) || (core == 5);
1544
1545 offset = clamp_val(offset, -32, 31);
1546 tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
1547
1548 if (core1or5 && (rail == 0) && (type == 2))
1549 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
1550 if (core1or5 && (rail == 1) && (type == 2))
1551 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
1552 if (core2or5 && (rail == 0) && (type == 2))
1553 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
1554 if (core2or5 && (rail == 1) && (type == 2))
1555 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
1556 if (core1or5 && (rail == 0) && (type == 0))
1557 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
1558 if (core1or5 && (rail == 1) && (type == 0))
1559 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
1560 if (core2or5 && (rail == 0) && (type == 0))
1561 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
1562 if (core2or5 && (rail == 1) && (type == 0))
1563 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
1564 if (core1or5 && (rail == 0) && (type == 1))
1565 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
1566 if (core1or5 && (rail == 1) && (type == 1))
1567 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
1568 if (core2or5 && (rail == 0) && (type == 1))
1569 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
1570 if (core2or5 && (rail == 1) && (type == 1))
1571 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
1572 if (core1or5 && (rail == 0) && (type == 6))
1573 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
1574 if (core1or5 && (rail == 1) && (type == 6))
1575 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
1576 if (core2or5 && (rail == 0) && (type == 6))
1577 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
1578 if (core2or5 && (rail == 1) && (type == 6))
1579 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
1580 if (core1or5 && (rail == 0) && (type == 3))
1581 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
1582 if (core1or5 && (rail == 1) && (type == 3))
1583 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
1584 if (core2or5 && (rail == 0) && (type == 3))
1585 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
1586 if (core2or5 && (rail == 1) && (type == 3))
1587 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
1588 if (core1or5 && (type == 4))
1589 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
1590 if (core2or5 && (type == 4))
1591 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
1592 if (core1or5 && (type == 5))
1593 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
1594 if (core2or5 && (type == 5))
1595 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
1596}
1597
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001598static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
Rafał Miłecki3c956272010-01-15 14:38:32 +01001599{
1600 u16 val;
1601
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001602 if (type < 3)
1603 val = 0;
1604 else if (type == 6)
1605 val = 1;
1606 else if (type == 3)
1607 val = 2;
1608 else
1609 val = 3;
Rafał Miłecki3c956272010-01-15 14:38:32 +01001610
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001611 val = (val << 12) | (val << 14);
1612 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
1613 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001614
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001615 if (type < 3) {
1616 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
1617 (type + 1) << 4);
1618 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
1619 (type + 1) << 4);
1620 }
1621
1622 /* TODO use some definitions */
1623 if (code == 0) {
1624 b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001625 if (type < 3) {
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001626 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
1627 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
1628 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
1629 udelay(20);
1630 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001631 }
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001632 } else {
1633 b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
1634 0x3000);
1635 if (type < 3) {
1636 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1637 0xFEC7, 0x0180);
1638 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1639 0xEFDC, (code << 1 | 0x1021));
1640 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
1641 udelay(20);
1642 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001643 }
1644 }
1645}
1646
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001647static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
1648{
Rafał Miłecki6e3b15a2010-01-30 20:18:04 +01001649 struct b43_phy_n *nphy = dev->phy.n;
1650 u8 i;
1651 u16 reg, val;
1652
1653 if (code == 0) {
1654 b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
1655 b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
1656 b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
1657 b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
1658 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
1659 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
1660 b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
1661 b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
1662 } else {
1663 for (i = 0; i < 2; i++) {
1664 if ((code == 1 && i == 1) || (code == 2 && !i))
1665 continue;
1666
1667 reg = (i == 0) ?
1668 B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
1669 b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
1670
1671 if (type < 3) {
1672 reg = (i == 0) ?
1673 B43_NPHY_AFECTL_C1 :
1674 B43_NPHY_AFECTL_C2;
1675 b43_phy_maskset(dev, reg, 0xFCFF, 0);
1676
1677 reg = (i == 0) ?
1678 B43_NPHY_RFCTL_LUT_TRSW_UP1 :
1679 B43_NPHY_RFCTL_LUT_TRSW_UP2;
1680 b43_phy_maskset(dev, reg, 0xFFC3, 0);
1681
1682 if (type == 0)
1683 val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
1684 else if (type == 1)
1685 val = 16;
1686 else
1687 val = 32;
1688 b43_phy_set(dev, reg, val);
1689
1690 reg = (i == 0) ?
1691 B43_NPHY_TXF_40CO_B1S0 :
1692 B43_NPHY_TXF_40CO_B32S1;
1693 b43_phy_set(dev, reg, 0x0020);
1694 } else {
1695 if (type == 6)
1696 val = 0x0100;
1697 else if (type == 3)
1698 val = 0x0200;
1699 else
1700 val = 0x0300;
1701
1702 reg = (i == 0) ?
1703 B43_NPHY_AFECTL_C1 :
1704 B43_NPHY_AFECTL_C2;
1705
1706 b43_phy_maskset(dev, reg, 0xFCFF, val);
1707 b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
1708
1709 if (type != 3 && type != 6) {
1710 enum ieee80211_band band =
1711 b43_current_band(dev->wl);
1712
1713 if ((nphy->ipa2g_on &&
1714 band == IEEE80211_BAND_2GHZ) ||
1715 (nphy->ipa5g_on &&
1716 band == IEEE80211_BAND_5GHZ))
1717 val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
1718 else
1719 val = 0x11;
1720 reg = (i == 0) ? 0x2000 : 0x3000;
1721 reg |= B2055_PADDRV;
1722 b43_radio_write16(dev, reg, val);
1723
1724 reg = (i == 0) ?
1725 B43_NPHY_AFECTL_OVER1 :
1726 B43_NPHY_AFECTL_OVER;
1727 b43_phy_set(dev, reg, 0x0200);
1728 }
1729 }
1730 }
1731 }
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001732}
1733
1734/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
1735static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
1736{
1737 if (dev->phy.rev >= 3)
1738 b43_nphy_rev3_rssi_select(dev, code, type);
1739 else
1740 b43_nphy_rev2_rssi_select(dev, code, type);
1741}
1742
Rafał Miłeckidfb4aa52010-01-15 14:45:13 +01001743/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
1744static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
1745{
1746 int i;
1747 for (i = 0; i < 2; i++) {
1748 if (type == 2) {
1749 if (i == 0) {
1750 b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
1751 0xFC, buf[0]);
1752 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1753 0xFC, buf[1]);
1754 } else {
1755 b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
1756 0xFC, buf[2 * i]);
1757 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1758 0xFC, buf[2 * i + 1]);
1759 }
1760 } else {
1761 if (i == 0)
1762 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1763 0xF3, buf[0] << 2);
1764 else
1765 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1766 0xF3, buf[2 * i + 1] << 2);
1767 }
1768 }
1769}
1770
1771/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
1772static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
1773 u8 nsamp)
1774{
1775 int i;
1776 int out;
1777 u16 save_regs_phy[9];
1778 u16 s[2];
1779
1780 if (dev->phy.rev >= 3) {
1781 save_regs_phy[0] = b43_phy_read(dev,
1782 B43_NPHY_RFCTL_LUT_TRSW_UP1);
1783 save_regs_phy[1] = b43_phy_read(dev,
1784 B43_NPHY_RFCTL_LUT_TRSW_UP2);
1785 save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
1786 save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
1787 save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
1788 save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
1789 save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
1790 save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
1791 }
1792
1793 b43_nphy_rssi_select(dev, 5, type);
1794
1795 if (dev->phy.rev < 2) {
1796 save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
1797 b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
1798 }
1799
1800 for (i = 0; i < 4; i++)
1801 buf[i] = 0;
1802
1803 for (i = 0; i < nsamp; i++) {
1804 if (dev->phy.rev < 2) {
1805 s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
1806 s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
1807 } else {
1808 s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
1809 s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
1810 }
1811
1812 buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
1813 buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
1814 buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
1815 buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
1816 }
1817 out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
1818 (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
1819
1820 if (dev->phy.rev < 2)
1821 b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
1822
1823 if (dev->phy.rev >= 3) {
1824 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
1825 save_regs_phy[0]);
1826 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
1827 save_regs_phy[1]);
1828 b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
1829 b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
1830 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
1831 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
1832 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
1833 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
1834 }
1835
1836 return out;
1837}
1838
Rafał Miłecki4cb99772010-01-15 13:40:58 +01001839/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
1840static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
Michael Buesch95b66ba2008-01-18 01:09:25 +01001841{
Rafał Miłecki90b97382010-01-15 14:48:21 +01001842 int i, j;
1843 u8 state[4];
1844 u8 code, val;
1845 u16 class, override;
1846 u8 regs_save_radio[2];
1847 u16 regs_save_phy[2];
1848 s8 offset[4];
1849
1850 u16 clip_state[2];
1851 u16 clip_off[2] = { 0xFFFF, 0xFFFF };
1852 s32 results_min[4] = { };
1853 u8 vcm_final[4] = { };
1854 s32 results[4][4] = { };
1855 s32 miniq[4][2] = { };
1856
1857 if (type == 2) {
1858 code = 0;
1859 val = 6;
1860 } else if (type < 2) {
1861 code = 25;
1862 val = 4;
1863 } else {
1864 B43_WARN_ON(1);
1865 return;
1866 }
1867
1868 class = b43_nphy_classifier(dev, 0, 0);
1869 b43_nphy_classifier(dev, 7, 4);
1870 b43_nphy_read_clip_detection(dev, clip_state);
1871 b43_nphy_write_clip_detection(dev, clip_off);
1872
1873 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
1874 override = 0x140;
1875 else
1876 override = 0x110;
1877
1878 regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
1879 regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
1880 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
1881 b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
1882
1883 regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
1884 regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
1885 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
1886 b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
1887
1888 state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
1889 state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
1890 b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
1891 b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
1892 state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
1893 state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
1894
1895 b43_nphy_rssi_select(dev, 5, type);
1896 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
1897 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
1898
1899 for (i = 0; i < 4; i++) {
1900 u8 tmp[4];
1901 for (j = 0; j < 4; j++)
1902 tmp[j] = i;
1903 if (type != 1)
1904 b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
1905 b43_nphy_poll_rssi(dev, type, results[i], 8);
1906 if (type < 2)
1907 for (j = 0; j < 2; j++)
1908 miniq[i][j] = min(results[i][2 * j],
1909 results[i][2 * j + 1]);
1910 }
1911
1912 for (i = 0; i < 4; i++) {
1913 s32 mind = 40;
1914 u8 minvcm = 0;
1915 s32 minpoll = 249;
1916 s32 curr;
1917 for (j = 0; j < 4; j++) {
1918 if (type == 2)
1919 curr = abs(results[j][i]);
1920 else
1921 curr = abs(miniq[j][i / 2] - code * 8);
1922
1923 if (curr < mind) {
1924 mind = curr;
1925 minvcm = j;
1926 }
1927
1928 if (results[j][i] < minpoll)
1929 minpoll = results[j][i];
1930 }
1931 results_min[i] = minpoll;
1932 vcm_final[i] = minvcm;
1933 }
1934
1935 if (type != 1)
1936 b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
1937
1938 for (i = 0; i < 4; i++) {
1939 offset[i] = (code * 8) - results[vcm_final[i]][i];
1940
1941 if (offset[i] < 0)
1942 offset[i] = -((abs(offset[i]) + 4) / 8);
1943 else
1944 offset[i] = (offset[i] + 4) / 8;
1945
1946 if (results_min[i] == 248)
1947 offset[i] = code - 32;
1948
1949 if (i % 2 == 0)
1950 b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
1951 type);
1952 else
1953 b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
1954 type);
1955 }
1956
1957 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
1958 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
1959
1960 switch (state[2]) {
1961 case 1:
1962 b43_nphy_rssi_select(dev, 1, 2);
1963 break;
1964 case 4:
1965 b43_nphy_rssi_select(dev, 1, 0);
1966 break;
1967 case 2:
1968 b43_nphy_rssi_select(dev, 1, 1);
1969 break;
1970 default:
1971 b43_nphy_rssi_select(dev, 1, 1);
1972 break;
1973 }
1974
1975 switch (state[3]) {
1976 case 1:
1977 b43_nphy_rssi_select(dev, 2, 2);
1978 break;
1979 case 4:
1980 b43_nphy_rssi_select(dev, 2, 0);
1981 break;
1982 default:
1983 b43_nphy_rssi_select(dev, 2, 1);
1984 break;
1985 }
1986
1987 b43_nphy_rssi_select(dev, 0, type);
1988
1989 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
1990 b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
1991 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
1992 b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
1993
1994 b43_nphy_classifier(dev, 7, class);
1995 b43_nphy_write_clip_detection(dev, clip_state);
Rafał Miłecki4cb99772010-01-15 13:40:58 +01001996}
1997
1998/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
1999static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
2000{
2001 /* TODO */
2002}
2003
2004/*
2005 * RSSI Calibration
2006 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
2007 */
2008static void b43_nphy_rssi_cal(struct b43_wldev *dev)
2009{
2010 if (dev->phy.rev >= 3) {
2011 b43_nphy_rev3_rssi_cal(dev);
2012 } else {
2013 b43_nphy_rev2_rssi_cal(dev, 2);
2014 b43_nphy_rev2_rssi_cal(dev, 0);
2015 b43_nphy_rev2_rssi_cal(dev, 1);
2016 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002017}
2018
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002019/*
Rafał Miłecki42e15472010-01-15 15:06:47 +01002020 * Restore RSSI Calibration
2021 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
2022 */
2023static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
2024{
2025 struct b43_phy_n *nphy = dev->phy.n;
2026
2027 u16 *rssical_radio_regs = NULL;
2028 u16 *rssical_phy_regs = NULL;
2029
2030 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
Rafał Miłecki902db912010-02-27 13:03:37 +01002031 if (b43_empty_chanspec(&nphy->rssical_chanspec_2G))
Rafał Miłecki42e15472010-01-15 15:06:47 +01002032 return;
2033 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
2034 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
2035 } else {
Rafał Miłecki902db912010-02-27 13:03:37 +01002036 if (b43_empty_chanspec(&nphy->rssical_chanspec_5G))
Rafał Miłecki42e15472010-01-15 15:06:47 +01002037 return;
2038 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
2039 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
2040 }
2041
2042 /* TODO use some definitions */
2043 b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
2044 b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
2045
2046 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
2047 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
2048 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
2049 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
2050
2051 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
2052 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
2053 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
2054 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
2055
2056 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
2057 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
2058 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
2059 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
2060}
2061
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002062/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
2063static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
2064{
2065 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2066 if (dev->phy.rev >= 6) {
2067 /* TODO If the chip is 47162
2068 return txpwrctrl_tx_gain_ipa_rev5 */
2069 return txpwrctrl_tx_gain_ipa_rev6;
2070 } else if (dev->phy.rev >= 5) {
2071 return txpwrctrl_tx_gain_ipa_rev5;
2072 } else {
2073 return txpwrctrl_tx_gain_ipa;
2074 }
2075 } else {
2076 return txpwrctrl_tx_gain_ipa_5g;
2077 }
2078}
2079
Rafał Miłeckic4a92002010-01-15 15:55:18 +01002080/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
2081static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
2082{
2083 struct b43_phy_n *nphy = dev->phy.n;
2084 u16 *save = nphy->tx_rx_cal_radio_saveregs;
Rafał Miłecki52cb5e92010-01-30 20:18:06 +01002085 u16 tmp;
2086 u8 offset, i;
Rafał Miłeckic4a92002010-01-15 15:55:18 +01002087
2088 if (dev->phy.rev >= 3) {
Rafał Miłecki52cb5e92010-01-30 20:18:06 +01002089 for (i = 0; i < 2; i++) {
2090 tmp = (i == 0) ? 0x2000 : 0x3000;
2091 offset = i * 11;
2092
2093 save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
2094 save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
2095 save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
2096 save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
2097 save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
2098 save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
2099 save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
2100 save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
2101 save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
2102 save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
2103 save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
2104
2105 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
2106 b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
2107 b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
2108 b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
2109 b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
2110 b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
2111 if (nphy->ipa5g_on) {
2112 b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
2113 b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
2114 } else {
2115 b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
2116 b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
2117 }
2118 b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
2119 } else {
2120 b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
2121 b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
2122 b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
2123 b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
2124 b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
2125 b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
2126 if (nphy->ipa2g_on) {
2127 b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
2128 b43_radio_write16(dev, tmp | B2055_XOCTL2,
2129 (dev->phy.rev < 5) ? 0x11 : 0x01);
2130 } else {
2131 b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
2132 b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
2133 }
2134 }
2135 b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
2136 b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
2137 b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
2138 }
Rafał Miłeckic4a92002010-01-15 15:55:18 +01002139 } else {
2140 save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
2141 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
2142
2143 save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
2144 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
2145
2146 save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
2147 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
2148
2149 save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
2150 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
2151
2152 save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
2153 save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
2154
2155 if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
2156 B43_NPHY_BANDCTL_5GHZ)) {
2157 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
2158 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
2159 } else {
2160 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
2161 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
2162 }
2163
2164 if (dev->phy.rev < 2) {
2165 b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
2166 b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
2167 } else {
2168 b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
2169 b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
2170 }
2171 }
2172}
2173
Rafał Miłeckie9762492010-01-15 16:08:25 +01002174/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
2175static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
2176 struct nphy_txgains target,
2177 struct nphy_iqcal_params *params)
2178{
2179 int i, j, indx;
2180 u16 gain;
2181
2182 if (dev->phy.rev >= 3) {
2183 params->txgm = target.txgm[core];
2184 params->pga = target.pga[core];
2185 params->pad = target.pad[core];
2186 params->ipa = target.ipa[core];
2187 params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
2188 (params->pad << 4) | (params->ipa);
2189 for (j = 0; j < 5; j++)
2190 params->ncorr[j] = 0x79;
2191 } else {
2192 gain = (target.pad[core]) | (target.pga[core] << 4) |
2193 (target.txgm[core] << 8);
2194
2195 indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
2196 1 : 0;
2197 for (i = 0; i < 9; i++)
2198 if (tbl_iqcal_gainparams[indx][i][0] == gain)
2199 break;
2200 i = min(i, 8);
2201
2202 params->txgm = tbl_iqcal_gainparams[indx][i][1];
2203 params->pga = tbl_iqcal_gainparams[indx][i][2];
2204 params->pad = tbl_iqcal_gainparams[indx][i][3];
2205 params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
2206 (params->pad << 2);
2207 for (j = 0; j < 4; j++)
2208 params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
2209 }
2210}
2211
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002212/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
2213static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
2214{
2215 struct b43_phy_n *nphy = dev->phy.n;
2216 int i;
2217 u16 scale, entry;
2218
2219 u16 tmp = nphy->txcal_bbmult;
2220 if (core == 0)
2221 tmp >>= 8;
2222 tmp &= 0xff;
2223
2224 for (i = 0; i < 18; i++) {
2225 scale = (ladder_lo[i].percent * tmp) / 100;
2226 entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002227 b43_ntab_write(dev, B43_NTAB16(15, i), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002228
2229 scale = (ladder_iq[i].percent * tmp) / 100;
2230 entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002231 b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002232 }
2233}
2234
Rafał Miłecki45ca6972010-01-22 01:53:15 +01002235/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
2236static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
2237{
2238 int i;
2239 for (i = 0; i < 15; i++)
2240 b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
2241 tbl_tx_filter_coef_rev4[2][i]);
2242}
2243
2244/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
2245static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
2246{
2247 int i, j;
2248 /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
2249 u16 offset[] = { 0x186, 0x195, 0x2C5 };
2250
2251 for (i = 0; i < 3; i++)
2252 for (j = 0; j < 15; j++)
2253 b43_phy_write(dev, B43_PHY_N(offset[i] + j),
2254 tbl_tx_filter_coef_rev4[i][j]);
2255
2256 if (dev->phy.is_40mhz) {
2257 for (j = 0; j < 15; j++)
2258 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2259 tbl_tx_filter_coef_rev4[3][j]);
2260 } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
2261 for (j = 0; j < 15; j++)
2262 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2263 tbl_tx_filter_coef_rev4[5][j]);
2264 }
2265
2266 if (dev->phy.channel == 14)
2267 for (j = 0; j < 15; j++)
2268 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2269 tbl_tx_filter_coef_rev4[6][j]);
2270}
2271
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002272/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
2273static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
2274{
2275 struct b43_phy_n *nphy = dev->phy.n;
2276
2277 u16 curr_gain[2];
2278 struct nphy_txgains target;
2279 const u32 *table = NULL;
2280
2281 if (nphy->txpwrctrl == 0) {
2282 int i;
2283
2284 if (nphy->hang_avoid)
2285 b43_nphy_stay_in_carrier_search(dev, true);
Rafał Miłecki91458342010-01-18 00:21:35 +01002286 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002287 if (nphy->hang_avoid)
2288 b43_nphy_stay_in_carrier_search(dev, false);
2289
2290 for (i = 0; i < 2; ++i) {
2291 if (dev->phy.rev >= 3) {
2292 target.ipa[i] = curr_gain[i] & 0x000F;
2293 target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
2294 target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
2295 target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
2296 } else {
2297 target.ipa[i] = curr_gain[i] & 0x0003;
2298 target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
2299 target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
2300 target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
2301 }
2302 }
2303 } else {
2304 int i;
2305 u16 index[2];
2306 index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
2307 B43_NPHY_TXPCTL_STAT_BIDX) >>
2308 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
2309 index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
2310 B43_NPHY_TXPCTL_STAT_BIDX) >>
2311 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
2312
2313 for (i = 0; i < 2; ++i) {
2314 if (dev->phy.rev >= 3) {
2315 enum ieee80211_band band =
2316 b43_current_band(dev->wl);
2317
2318 if ((nphy->ipa2g_on &&
2319 band == IEEE80211_BAND_2GHZ) ||
2320 (nphy->ipa5g_on &&
2321 band == IEEE80211_BAND_5GHZ)) {
2322 table = b43_nphy_get_ipa_gain_table(dev);
2323 } else {
2324 if (band == IEEE80211_BAND_5GHZ) {
2325 if (dev->phy.rev == 3)
2326 table = b43_ntab_tx_gain_rev3_5ghz;
2327 else if (dev->phy.rev == 4)
2328 table = b43_ntab_tx_gain_rev4_5ghz;
2329 else
2330 table = b43_ntab_tx_gain_rev5plus_5ghz;
2331 } else {
2332 table = b43_ntab_tx_gain_rev3plus_2ghz;
2333 }
2334 }
2335
2336 target.ipa[i] = (table[index[i]] >> 16) & 0xF;
2337 target.pad[i] = (table[index[i]] >> 20) & 0xF;
2338 target.pga[i] = (table[index[i]] >> 24) & 0xF;
2339 target.txgm[i] = (table[index[i]] >> 28) & 0xF;
2340 } else {
2341 table = b43_ntab_tx_gain_rev0_1_2;
2342
2343 target.ipa[i] = (table[index[i]] >> 16) & 0x3;
2344 target.pad[i] = (table[index[i]] >> 18) & 0x3;
2345 target.pga[i] = (table[index[i]] >> 20) & 0x7;
2346 target.txgm[i] = (table[index[i]] >> 23) & 0x7;
2347 }
2348 }
2349 }
2350
2351 return target;
2352}
2353
Rafał Miłeckie53de672010-01-17 13:03:32 +01002354/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
2355static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
2356{
2357 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
2358
2359 if (dev->phy.rev >= 3) {
2360 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
2361 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
2362 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
2363 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
2364 b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002365 b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
2366 b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002367 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
2368 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
2369 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
2370 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
2371 b43_nphy_reset_cca(dev);
2372 } else {
2373 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
2374 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
2375 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002376 b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
2377 b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002378 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
2379 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
2380 }
2381}
2382
2383/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
2384static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
2385{
2386 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
2387 u16 tmp;
2388
2389 regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
2390 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
2391 if (dev->phy.rev >= 3) {
2392 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
2393 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
2394
2395 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
2396 regs[2] = tmp;
2397 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
2398
2399 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2400 regs[3] = tmp;
2401 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
2402
2403 regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01002404 b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002405
Rafał Miłeckic643a662010-01-18 00:21:27 +01002406 tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002407 regs[5] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002408 b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
Rafał Miłeckic643a662010-01-18 00:21:27 +01002409
2410 tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002411 regs[6] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002412 b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002413 regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
2414 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
2415
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +01002416 b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
2417 b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
2418 b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002419
2420 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
2421 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
2422 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
2423 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
2424 } else {
2425 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
2426 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
2427 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2428 regs[2] = tmp;
2429 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
Rafał Miłeckic643a662010-01-18 00:21:27 +01002430 tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002431 regs[3] = tmp;
2432 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002433 b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
Rafał Miłeckic643a662010-01-18 00:21:27 +01002434 tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002435 regs[4] = tmp;
2436 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002437 b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002438 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
2439 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
2440 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
2441 tmp = 0x0180;
2442 else
2443 tmp = 0x0120;
2444 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
2445 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
2446 }
2447}
2448
Rafał Miłeckibbc6dc12010-02-04 12:23:11 +01002449/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
2450static void b43_nphy_save_cal(struct b43_wldev *dev)
2451{
2452 struct b43_phy_n *nphy = dev->phy.n;
2453
2454 struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
2455 u16 *txcal_radio_regs = NULL;
Rafał Miłecki902db912010-02-27 13:03:37 +01002456 struct b43_chanspec *iqcal_chanspec;
Rafał Miłeckibbc6dc12010-02-04 12:23:11 +01002457 u16 *table = NULL;
2458
2459 if (nphy->hang_avoid)
2460 b43_nphy_stay_in_carrier_search(dev, 1);
2461
2462 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2463 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
2464 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
2465 iqcal_chanspec = &nphy->iqcal_chanspec_2G;
2466 table = nphy->cal_cache.txcal_coeffs_2G;
2467 } else {
2468 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
2469 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
2470 iqcal_chanspec = &nphy->iqcal_chanspec_5G;
2471 table = nphy->cal_cache.txcal_coeffs_5G;
2472 }
2473
2474 b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
2475 /* TODO use some definitions */
2476 if (dev->phy.rev >= 3) {
2477 txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
2478 txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
2479 txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
2480 txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
2481 txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
2482 txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
2483 txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
2484 txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
2485 } else {
2486 txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
2487 txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
2488 txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
2489 txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
2490 }
2491 *iqcal_chanspec = nphy->radio_chanspec;
2492 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 8, table);
2493
2494 if (nphy->hang_avoid)
2495 b43_nphy_stay_in_carrier_search(dev, 0);
2496}
2497
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002498/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
2499static void b43_nphy_restore_cal(struct b43_wldev *dev)
2500{
2501 struct b43_phy_n *nphy = dev->phy.n;
2502
2503 u16 coef[4];
2504 u16 *loft = NULL;
2505 u16 *table = NULL;
2506
2507 int i;
2508 u16 *txcal_radio_regs = NULL;
2509 struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
2510
2511 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
Rafał Miłecki902db912010-02-27 13:03:37 +01002512 if (b43_empty_chanspec(&nphy->iqcal_chanspec_2G))
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002513 return;
2514 table = nphy->cal_cache.txcal_coeffs_2G;
2515 loft = &nphy->cal_cache.txcal_coeffs_2G[5];
2516 } else {
Rafał Miłecki902db912010-02-27 13:03:37 +01002517 if (b43_empty_chanspec(&nphy->iqcal_chanspec_5G))
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002518 return;
2519 table = nphy->cal_cache.txcal_coeffs_5G;
2520 loft = &nphy->cal_cache.txcal_coeffs_5G[5];
2521 }
2522
Rafał Miłecki2581b142010-01-18 00:21:21 +01002523 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002524
2525 for (i = 0; i < 4; i++) {
2526 if (dev->phy.rev >= 3)
2527 table[i] = coef[i];
2528 else
2529 coef[i] = 0;
2530 }
2531
Rafał Miłecki2581b142010-01-18 00:21:21 +01002532 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
2533 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
2534 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002535
2536 if (dev->phy.rev < 2)
2537 b43_nphy_tx_iq_workaround(dev);
2538
2539 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2540 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
2541 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
2542 } else {
2543 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
2544 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
2545 }
2546
2547 /* TODO use some definitions */
2548 if (dev->phy.rev >= 3) {
2549 b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
2550 b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
2551 b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
2552 b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
2553 b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
2554 b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
2555 b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
2556 b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
2557 } else {
2558 b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
2559 b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
2560 b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
2561 b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
2562 }
2563 b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
2564}
2565
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002566/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
2567static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
2568 struct nphy_txgains target,
2569 bool full, bool mphase)
2570{
2571 struct b43_phy_n *nphy = dev->phy.n;
2572 int i;
2573 int error = 0;
2574 int freq;
2575 bool avoid = false;
2576 u8 length;
2577 u16 tmp, core, type, count, max, numb, last, cmd;
2578 const u16 *table;
2579 bool phy6or5x;
2580
2581 u16 buffer[11];
2582 u16 diq_start = 0;
2583 u16 save[2];
2584 u16 gain[2];
2585 struct nphy_iqcal_params params[2];
2586 bool updated[2] = { };
2587
2588 b43_nphy_stay_in_carrier_search(dev, true);
2589
2590 if (dev->phy.rev >= 4) {
2591 avoid = nphy->hang_avoid;
2592 nphy->hang_avoid = 0;
2593 }
2594
Rafał Miłecki91458342010-01-18 00:21:35 +01002595 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002596
2597 for (i = 0; i < 2; i++) {
2598 b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
2599 gain[i] = params[i].cal_gain;
2600 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002601
2602 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002603
2604 b43_nphy_tx_cal_radio_setup(dev);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002605 b43_nphy_tx_cal_phy_setup(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002606
2607 phy6or5x = dev->phy.rev >= 6 ||
2608 (dev->phy.rev == 5 && nphy->ipa2g_on &&
2609 b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
2610 if (phy6or5x) {
Rafał Miłecki38bb9022010-01-30 20:18:05 +01002611 if (dev->phy.is_40mhz) {
2612 b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
2613 tbl_tx_iqlo_cal_loft_ladder_40);
2614 b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
2615 tbl_tx_iqlo_cal_iqimb_ladder_40);
2616 } else {
2617 b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
2618 tbl_tx_iqlo_cal_loft_ladder_20);
2619 b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
2620 tbl_tx_iqlo_cal_iqimb_ladder_20);
2621 }
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002622 }
2623
2624 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
2625
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01002626 if (!dev->phy.is_40mhz)
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002627 freq = 2500;
2628 else
2629 freq = 5000;
2630
2631 if (nphy->mphase_cal_phase_id > 2)
Rafał Miłecki10a79872010-01-22 01:53:14 +01002632 b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
2633 0xFFFF, 0, true, false);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002634 else
Rafał Miłecki59af0992010-01-22 01:53:16 +01002635 error = b43_nphy_tx_tone(dev, freq, 250, true, false);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002636
2637 if (error == 0) {
2638 if (nphy->mphase_cal_phase_id > 2) {
2639 table = nphy->mphase_txcal_bestcoeffs;
2640 length = 11;
2641 if (dev->phy.rev < 3)
2642 length -= 2;
2643 } else {
2644 if (!full && nphy->txiqlocal_coeffsvalid) {
2645 table = nphy->txiqlocal_bestc;
2646 length = 11;
2647 if (dev->phy.rev < 3)
2648 length -= 2;
2649 } else {
2650 full = true;
2651 if (dev->phy.rev >= 3) {
2652 table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
2653 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
2654 } else {
2655 table = tbl_tx_iqlo_cal_startcoefs;
2656 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
2657 }
2658 }
2659 }
2660
Rafał Miłecki2581b142010-01-18 00:21:21 +01002661 b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002662
2663 if (full) {
2664 if (dev->phy.rev >= 3)
2665 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
2666 else
2667 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
2668 } else {
2669 if (dev->phy.rev >= 3)
2670 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
2671 else
2672 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
2673 }
2674
2675 if (mphase) {
2676 count = nphy->mphase_txcal_cmdidx;
2677 numb = min(max,
2678 (u16)(count + nphy->mphase_txcal_numcmds));
2679 } else {
2680 count = 0;
2681 numb = max;
2682 }
2683
2684 for (; count < numb; count++) {
2685 if (full) {
2686 if (dev->phy.rev >= 3)
2687 cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
2688 else
2689 cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
2690 } else {
2691 if (dev->phy.rev >= 3)
2692 cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
2693 else
2694 cmd = tbl_tx_iqlo_cal_cmds_recal[count];
2695 }
2696
2697 core = (cmd & 0x3000) >> 12;
2698 type = (cmd & 0x0F00) >> 8;
2699
2700 if (phy6or5x && updated[core] == 0) {
2701 b43_nphy_update_tx_cal_ladder(dev, core);
2702 updated[core] = 1;
2703 }
2704
2705 tmp = (params[core].ncorr[type] << 8) | 0x66;
2706 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
2707
2708 if (type == 1 || type == 3 || type == 4) {
Rafał Miłeckic643a662010-01-18 00:21:27 +01002709 buffer[0] = b43_ntab_read(dev,
2710 B43_NTAB16(15, 69 + core));
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002711 diq_start = buffer[0];
2712 buffer[0] = 0;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002713 b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
2714 0);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002715 }
2716
2717 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
2718 for (i = 0; i < 2000; i++) {
2719 tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
2720 if (tmp & 0xC000)
2721 break;
2722 udelay(10);
2723 }
2724
Rafał Miłecki91458342010-01-18 00:21:35 +01002725 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2726 buffer);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002727 b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
2728 buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002729
2730 if (type == 1 || type == 3 || type == 4)
2731 buffer[0] = diq_start;
2732 }
2733
2734 if (mphase)
2735 nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
2736
2737 last = (dev->phy.rev < 3) ? 6 : 7;
2738
2739 if (!mphase || nphy->mphase_cal_phase_id == last) {
Rafał Miłecki2581b142010-01-18 00:21:21 +01002740 b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
Rafał Miłecki91458342010-01-18 00:21:35 +01002741 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002742 if (dev->phy.rev < 3) {
2743 buffer[0] = 0;
2744 buffer[1] = 0;
2745 buffer[2] = 0;
2746 buffer[3] = 0;
2747 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002748 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
2749 buffer);
2750 b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
2751 buffer);
2752 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
2753 buffer);
2754 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
2755 buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002756 length = 11;
2757 if (dev->phy.rev < 3)
2758 length -= 2;
Rafał Miłecki91458342010-01-18 00:21:35 +01002759 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2760 nphy->txiqlocal_bestc);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002761 nphy->txiqlocal_coeffsvalid = true;
Rafał Miłecki902db912010-02-27 13:03:37 +01002762 nphy->txiqlocal_chanspec = nphy->radio_chanspec;
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002763 } else {
2764 length = 11;
2765 if (dev->phy.rev < 3)
2766 length -= 2;
Rafał Miłecki91458342010-01-18 00:21:35 +01002767 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2768 nphy->mphase_txcal_bestcoeffs);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002769 }
2770
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002771 b43_nphy_stop_playback(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002772 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
2773 }
2774
Rafał Miłeckie53de672010-01-17 13:03:32 +01002775 b43_nphy_tx_cal_phy_cleanup(dev);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002776 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002777
2778 if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
2779 b43_nphy_tx_iq_workaround(dev);
2780
2781 if (dev->phy.rev >= 4)
2782 nphy->hang_avoid = avoid;
2783
2784 b43_nphy_stay_in_carrier_search(dev, false);
2785
2786 return error;
2787}
2788
Rafał Miłecki984ff4f2010-02-04 12:23:10 +01002789/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
2790static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
2791{
2792 struct b43_phy_n *nphy = dev->phy.n;
2793 u8 i;
2794 u16 buffer[7];
2795 bool equal = true;
2796
Rafał Miłecki902db912010-02-27 13:03:37 +01002797 if (!nphy->txiqlocal_coeffsvalid ||
2798 b43_eq_chanspecs(&nphy->txiqlocal_chanspec, &nphy->radio_chanspec))
Rafał Miłecki984ff4f2010-02-04 12:23:10 +01002799 return;
2800
2801 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
2802 for (i = 0; i < 4; i++) {
2803 if (buffer[i] != nphy->txiqlocal_bestc[i]) {
2804 equal = false;
2805 break;
2806 }
2807 }
2808
2809 if (!equal) {
2810 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
2811 nphy->txiqlocal_bestc);
2812 for (i = 0; i < 4; i++)
2813 buffer[i] = 0;
2814 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
2815 buffer);
2816 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
2817 &nphy->txiqlocal_bestc[5]);
2818 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
2819 &nphy->txiqlocal_bestc[5]);
2820 }
2821}
2822
Rafał Miłecki15931e32010-01-15 16:20:56 +01002823/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
2824static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
2825 struct nphy_txgains target, u8 type, bool debug)
2826{
2827 struct b43_phy_n *nphy = dev->phy.n;
2828 int i, j, index;
2829 u8 rfctl[2];
2830 u8 afectl_core;
2831 u16 tmp[6];
2832 u16 cur_hpf1, cur_hpf2, cur_lna;
2833 u32 real, imag;
2834 enum ieee80211_band band;
2835
2836 u8 use;
2837 u16 cur_hpf;
2838 u16 lna[3] = { 3, 3, 1 };
2839 u16 hpf1[3] = { 7, 2, 0 };
2840 u16 hpf2[3] = { 2, 0, 0 };
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01002841 u32 power[3] = { };
Rafał Miłecki15931e32010-01-15 16:20:56 +01002842 u16 gain_save[2];
2843 u16 cal_gain[2];
2844 struct nphy_iqcal_params cal_params[2];
2845 struct nphy_iq_est est;
2846 int ret = 0;
2847 bool playtone = true;
2848 int desired = 13;
2849
2850 b43_nphy_stay_in_carrier_search(dev, 1);
2851
2852 if (dev->phy.rev < 2)
Rafał Miłecki984ff4f2010-02-04 12:23:10 +01002853 b43_nphy_reapply_tx_cal_coeffs(dev);
Rafał Miłecki91458342010-01-18 00:21:35 +01002854 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002855 for (i = 0; i < 2; i++) {
2856 b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
2857 cal_gain[i] = cal_params[i].cal_gain;
2858 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002859 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002860
2861 for (i = 0; i < 2; i++) {
2862 if (i == 0) {
2863 rfctl[0] = B43_NPHY_RFCTL_INTC1;
2864 rfctl[1] = B43_NPHY_RFCTL_INTC2;
2865 afectl_core = B43_NPHY_AFECTL_C1;
2866 } else {
2867 rfctl[0] = B43_NPHY_RFCTL_INTC2;
2868 rfctl[1] = B43_NPHY_RFCTL_INTC1;
2869 afectl_core = B43_NPHY_AFECTL_C2;
2870 }
2871
2872 tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
2873 tmp[2] = b43_phy_read(dev, afectl_core);
2874 tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2875 tmp[4] = b43_phy_read(dev, rfctl[0]);
2876 tmp[5] = b43_phy_read(dev, rfctl[1]);
2877
2878 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
2879 (u16)~B43_NPHY_RFSEQCA_RXDIS,
2880 ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
2881 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
2882 (1 - i));
2883 b43_phy_set(dev, afectl_core, 0x0006);
2884 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
2885
2886 band = b43_current_band(dev->wl);
2887
2888 if (nphy->rxcalparams & 0xFF000000) {
2889 if (band == IEEE80211_BAND_5GHZ)
2890 b43_phy_write(dev, rfctl[0], 0x140);
2891 else
2892 b43_phy_write(dev, rfctl[0], 0x110);
2893 } else {
2894 if (band == IEEE80211_BAND_5GHZ)
2895 b43_phy_write(dev, rfctl[0], 0x180);
2896 else
2897 b43_phy_write(dev, rfctl[0], 0x120);
2898 }
2899
2900 if (band == IEEE80211_BAND_5GHZ)
2901 b43_phy_write(dev, rfctl[1], 0x148);
2902 else
2903 b43_phy_write(dev, rfctl[1], 0x114);
2904
2905 if (nphy->rxcalparams & 0x10000) {
2906 b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
2907 (i + 1));
2908 b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
2909 (2 - i));
2910 }
2911
2912 for (j = 0; i < 4; j++) {
2913 if (j < 3) {
2914 cur_lna = lna[j];
2915 cur_hpf1 = hpf1[j];
2916 cur_hpf2 = hpf2[j];
2917 } else {
2918 if (power[1] > 10000) {
2919 use = 1;
2920 cur_hpf = cur_hpf1;
2921 index = 2;
2922 } else {
2923 if (power[0] > 10000) {
2924 use = 1;
2925 cur_hpf = cur_hpf1;
2926 index = 1;
2927 } else {
2928 index = 0;
2929 use = 2;
2930 cur_hpf = cur_hpf2;
2931 }
2932 }
2933 cur_lna = lna[index];
2934 cur_hpf1 = hpf1[index];
2935 cur_hpf2 = hpf2[index];
2936 cur_hpf += desired - hweight32(power[index]);
2937 cur_hpf = clamp_val(cur_hpf, 0, 10);
2938 if (use == 1)
2939 cur_hpf1 = cur_hpf;
2940 else
2941 cur_hpf2 = cur_hpf;
2942 }
2943
2944 tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
2945 (cur_lna << 2));
Rafał Miłecki75377b22010-01-22 01:53:13 +01002946 b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
2947 false);
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01002948 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002949 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002950
2951 if (playtone) {
Rafał Miłecki59af0992010-01-22 01:53:16 +01002952 ret = b43_nphy_tx_tone(dev, 4000,
2953 (nphy->rxcalparams & 0xFFFF),
2954 false, false);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002955 playtone = false;
2956 } else {
Rafał Miłecki10a79872010-01-22 01:53:14 +01002957 b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
2958 false, false);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002959 }
2960
2961 if (ret == 0) {
2962 if (j < 3) {
2963 b43_nphy_rx_iq_est(dev, &est, 1024, 32,
2964 false);
2965 if (i == 0) {
2966 real = est.i0_pwr;
2967 imag = est.q0_pwr;
2968 } else {
2969 real = est.i1_pwr;
2970 imag = est.q1_pwr;
2971 }
2972 power[i] = ((real + imag) / 1024) + 1;
2973 } else {
2974 b43_nphy_calc_rx_iq_comp(dev, 1 << i);
2975 }
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002976 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002977 }
2978
2979 if (ret != 0)
2980 break;
2981 }
2982
2983 b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
2984 b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
2985 b43_phy_write(dev, rfctl[1], tmp[5]);
2986 b43_phy_write(dev, rfctl[0], tmp[4]);
2987 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
2988 b43_phy_write(dev, afectl_core, tmp[2]);
2989 b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
2990
2991 if (ret != 0)
2992 break;
2993 }
2994
Rafał Miłecki75377b22010-01-22 01:53:13 +01002995 b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +01002996 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002997 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002998
2999 b43_nphy_stay_in_carrier_search(dev, 0);
3000
3001 return ret;
3002}
3003
3004static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
3005 struct nphy_txgains target, u8 type, bool debug)
3006{
3007 return -1;
3008}
3009
3010/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
3011static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
3012 struct nphy_txgains target, u8 type, bool debug)
3013{
3014 if (dev->phy.rev >= 3)
3015 return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
3016 else
3017 return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
3018}
3019
Rafał Miłecki42e15472010-01-15 15:06:47 +01003020/*
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003021 * Init N-PHY
3022 * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
3023 */
Michael Buesch424047e2008-01-09 16:13:56 +01003024int b43_phy_initn(struct b43_wldev *dev)
3025{
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003026 struct ssb_bus *bus = dev->dev->bus;
Michael Buesch95b66ba2008-01-18 01:09:25 +01003027 struct b43_phy *phy = &dev->phy;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003028 struct b43_phy_n *nphy = phy->n;
3029 u8 tx_pwr_state;
3030 struct nphy_txgains target;
Michael Buesch95b66ba2008-01-18 01:09:25 +01003031 u16 tmp;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003032 enum ieee80211_band tmp2;
3033 bool do_rssi_cal;
Michael Buesch424047e2008-01-09 16:13:56 +01003034
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003035 u16 clip[2];
3036 bool do_cal = false;
3037
3038 if ((dev->phy.rev >= 3) &&
3039 (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
3040 (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
3041 chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
3042 }
3043 nphy->deaf_count = 0;
Michael Buesch95b66ba2008-01-18 01:09:25 +01003044 b43_nphy_tables_init(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003045 nphy->crsminpwr_adjusted = false;
3046 nphy->noisevars_adjusted = false;
Michael Buesch95b66ba2008-01-18 01:09:25 +01003047
3048 /* Clear all overrides */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003049 if (dev->phy.rev >= 3) {
3050 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
3051 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
3052 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
3053 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
3054 } else {
3055 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
3056 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003057 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
3058 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003059 if (dev->phy.rev < 6) {
3060 b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
3061 b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
3062 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003063 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
3064 ~(B43_NPHY_RFSEQMODE_CAOVER |
3065 B43_NPHY_RFSEQMODE_TROVER));
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003066 if (dev->phy.rev >= 3)
3067 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003068 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
3069
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003070 if (dev->phy.rev <= 2) {
3071 tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
3072 b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
3073 ~B43_NPHY_BPHY_CTL3_SCALE,
3074 tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
3075 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003076 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
3077 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
3078
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003079 if (bus->sprom.boardflags2_lo & 0x100 ||
3080 (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
3081 bus->boardinfo.type == 0x8B))
3082 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
3083 else
3084 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
3085 b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
3086 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
3087 b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003088
Rafał Miłeckiad9716e2010-01-17 13:03:40 +01003089 b43_nphy_update_mimo_config(dev, nphy->preamble_override);
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +01003090 b43_nphy_update_txrx_chain(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003091
3092 if (phy->rev < 2) {
3093 b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
3094 b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
3095 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003096
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003097 tmp2 = b43_current_band(dev->wl);
3098 if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
3099 (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
3100 b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
3101 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
3102 nphy->papd_epsilon_offset[0] << 7);
3103 b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
3104 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
3105 nphy->papd_epsilon_offset[1] << 7);
Rafał Miłecki45ca6972010-01-22 01:53:15 +01003106 b43_nphy_int_pa_set_tx_dig_filters(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003107 } else if (phy->rev >= 5) {
Rafał Miłecki45ca6972010-01-22 01:53:15 +01003108 b43_nphy_ext_pa_set_tx_dig_filters(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003109 }
3110
3111 b43_nphy_workarounds(dev);
3112
3113 /* Reset CCA, in init code it differs a little from standard way */
Rafał Miłecki730dd702010-01-15 16:38:07 +01003114 b43_nphy_bmac_clock_fgc(dev, 1);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003115 tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
3116 b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
3117 b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
Rafał Miłecki730dd702010-01-15 16:38:07 +01003118 b43_nphy_bmac_clock_fgc(dev, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003119
3120 /* TODO N PHY MAC PHY Clock Set with argument 1 */
3121
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01003122 b43_nphy_pa_override(dev, false);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003123 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
3124 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01003125 b43_nphy_pa_override(dev, true);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003126
Rafał Miłeckibbec3982010-01-15 14:31:39 +01003127 b43_nphy_classifier(dev, 0, 0);
3128 b43_nphy_read_clip_detection(dev, clip);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003129 tx_pwr_state = nphy->txpwrctrl;
3130 /* TODO N PHY TX power control with argument 0
3131 (turning off power control) */
3132 /* TODO Fix the TX Power Settings */
3133 /* TODO N PHY TX Power Control Idle TSSI */
3134 /* TODO N PHY TX Power Control Setup */
Michael Buesch95b66ba2008-01-18 01:09:25 +01003135
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003136 if (phy->rev >= 3) {
3137 /* TODO */
3138 } else {
Rafał Miłecki2581b142010-01-18 00:21:21 +01003139 b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
3140 b43_ntab_tx_gain_rev0_1_2);
3141 b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
3142 b43_ntab_tx_gain_rev0_1_2);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003143 }
3144
3145 if (nphy->phyrxchain != 3)
3146 ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
3147 if (nphy->mphase_cal_phase_id > 0)
3148 ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
3149
3150 do_rssi_cal = false;
3151 if (phy->rev >= 3) {
3152 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
Rafał Miłecki902db912010-02-27 13:03:37 +01003153 do_rssi_cal =
3154 b43_empty_chanspec(&nphy->rssical_chanspec_2G);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003155 else
Rafał Miłecki902db912010-02-27 13:03:37 +01003156 do_rssi_cal =
3157 b43_empty_chanspec(&nphy->rssical_chanspec_5G);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003158
3159 if (do_rssi_cal)
Rafał Miłecki4cb99772010-01-15 13:40:58 +01003160 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003161 else
Rafał Miłecki42e15472010-01-15 15:06:47 +01003162 b43_nphy_restore_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003163 } else {
Rafał Miłecki4cb99772010-01-15 13:40:58 +01003164 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003165 }
3166
3167 if (!((nphy->measure_hold & 0x6) != 0)) {
3168 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
Rafał Miłecki902db912010-02-27 13:03:37 +01003169 do_cal = b43_empty_chanspec(&nphy->iqcal_chanspec_2G);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003170 else
Rafał Miłecki902db912010-02-27 13:03:37 +01003171 do_cal = b43_empty_chanspec(&nphy->iqcal_chanspec_5G);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003172
3173 if (nphy->mute)
3174 do_cal = false;
3175
3176 if (do_cal) {
Rafał Miłeckib0022e12010-01-15 15:40:50 +01003177 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003178
3179 if (nphy->antsel_type == 2)
Rafał Miłecki8987a9e2010-02-27 13:03:33 +01003180 b43_nphy_superswitch_init(dev, true);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003181 if (nphy->perical != 2) {
Rafał Miłecki90b97382010-01-15 14:48:21 +01003182 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003183 if (phy->rev >= 3) {
3184 nphy->cal_orig_pwr_idx[0] =
3185 nphy->txpwrindex[0].index_internal;
3186 nphy->cal_orig_pwr_idx[1] =
3187 nphy->txpwrindex[1].index_internal;
3188 /* TODO N PHY Pre Calibrate TX Gain */
Rafał Miłeckib0022e12010-01-15 15:40:50 +01003189 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003190 }
3191 }
3192 }
3193 }
3194
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003195 if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
3196 if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
Rafał Miłeckibbc6dc12010-02-04 12:23:11 +01003197 b43_nphy_save_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003198 else if (nphy->mphase_cal_phase_id == 0)
Rafał Miłecki15931e32010-01-15 16:20:56 +01003199 ;/* N PHY Periodic Calibration with argument 3 */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003200 } else {
3201 b43_nphy_restore_cal(dev);
3202 }
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003203
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01003204 b43_nphy_tx_pwr_ctrl_coef_setup(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003205 /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
3206 b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
3207 b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
3208 if (phy->rev >= 3 && phy->rev <= 6)
3209 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
Rafał Miłeckife3e46e2010-01-15 15:51:55 +01003210 b43_nphy_tx_lp_fbw(dev);
Rafał Miłecki9442e5b2010-02-04 12:23:12 +01003211 if (phy->rev >= 3)
3212 b43_nphy_spur_workaround(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003213
3214 b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
Michael Buesch53a6e232008-01-13 21:23:44 +01003215 return 0;
Michael Buesch424047e2008-01-09 16:13:56 +01003216}
Michael Bueschef1a6282008-08-27 18:53:02 +02003217
3218static int b43_nphy_op_allocate(struct b43_wldev *dev)
3219{
3220 struct b43_phy_n *nphy;
3221
3222 nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
3223 if (!nphy)
3224 return -ENOMEM;
3225 dev->phy.n = nphy;
3226
Michael Bueschef1a6282008-08-27 18:53:02 +02003227 return 0;
3228}
3229
Michael Bueschfb111372008-09-02 13:00:34 +02003230static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
3231{
3232 struct b43_phy *phy = &dev->phy;
3233 struct b43_phy_n *nphy = phy->n;
3234
3235 memset(nphy, 0, sizeof(*nphy));
3236
3237 //TODO init struct b43_phy_n
3238}
3239
3240static void b43_nphy_op_free(struct b43_wldev *dev)
3241{
3242 struct b43_phy *phy = &dev->phy;
3243 struct b43_phy_n *nphy = phy->n;
3244
3245 kfree(nphy);
3246 phy->n = NULL;
3247}
3248
Michael Bueschef1a6282008-08-27 18:53:02 +02003249static int b43_nphy_op_init(struct b43_wldev *dev)
3250{
Michael Bueschfb111372008-09-02 13:00:34 +02003251 return b43_phy_initn(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02003252}
3253
3254static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
3255{
3256#if B43_DEBUG
3257 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
3258 /* OFDM registers are onnly available on A/G-PHYs */
3259 b43err(dev->wl, "Invalid OFDM PHY access at "
3260 "0x%04X on N-PHY\n", offset);
3261 dump_stack();
3262 }
3263 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
3264 /* Ext-G registers are only available on G-PHYs */
3265 b43err(dev->wl, "Invalid EXT-G PHY access at "
3266 "0x%04X on N-PHY\n", offset);
3267 dump_stack();
3268 }
3269#endif /* B43_DEBUG */
3270}
3271
3272static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
3273{
3274 check_phyreg(dev, reg);
3275 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
3276 return b43_read16(dev, B43_MMIO_PHY_DATA);
3277}
3278
3279static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
3280{
3281 check_phyreg(dev, reg);
3282 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
3283 b43_write16(dev, B43_MMIO_PHY_DATA, value);
3284}
3285
3286static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
3287{
3288 /* Register 1 is a 32-bit register. */
3289 B43_WARN_ON(reg == 1);
3290 /* N-PHY needs 0x100 for read access */
3291 reg |= 0x100;
3292
3293 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
3294 return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
3295}
3296
3297static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
3298{
3299 /* Register 1 is a 32-bit register. */
3300 B43_WARN_ON(reg == 1);
3301
3302 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
3303 b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
3304}
3305
Rafał Miłeckic2b7aef2010-02-27 13:03:34 +01003306/* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
Michael Bueschef1a6282008-08-27 18:53:02 +02003307static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
Johannes Berg19d337d2009-06-02 13:01:37 +02003308 bool blocked)
Rafał Miłeckic2b7aef2010-02-27 13:03:34 +01003309{
3310 if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
3311 b43err(dev->wl, "MAC not suspended\n");
3312
3313 if (blocked) {
3314 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
3315 ~B43_NPHY_RFCTL_CMD_CHIP0PU);
3316 if (dev->phy.rev >= 3) {
3317 b43_radio_mask(dev, 0x09, ~0x2);
3318
3319 b43_radio_write(dev, 0x204D, 0);
3320 b43_radio_write(dev, 0x2053, 0);
3321 b43_radio_write(dev, 0x2058, 0);
3322 b43_radio_write(dev, 0x205E, 0);
3323 b43_radio_mask(dev, 0x2062, ~0xF0);
3324 b43_radio_write(dev, 0x2064, 0);
3325
3326 b43_radio_write(dev, 0x304D, 0);
3327 b43_radio_write(dev, 0x3053, 0);
3328 b43_radio_write(dev, 0x3058, 0);
3329 b43_radio_write(dev, 0x305E, 0);
3330 b43_radio_mask(dev, 0x3062, ~0xF0);
3331 b43_radio_write(dev, 0x3064, 0);
3332 }
3333 } else {
3334 if (dev->phy.rev >= 3) {
3335 /* TODO: b43_radio_init2056(dev); */
3336 /* TODO: PHY Set Channel Spec (dev, radio_chanspec) */
3337 } else {
3338 b43_radio_init2055(dev);
3339 }
3340 }
Michael Bueschef1a6282008-08-27 18:53:02 +02003341}
3342
Michael Bueschcb24f572008-09-03 12:12:20 +02003343static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
3344{
3345 b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
3346 on ? 0 : 0x7FFF);
3347}
3348
Michael Bueschef1a6282008-08-27 18:53:02 +02003349static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
3350 unsigned int new_channel)
3351{
3352 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
3353 if ((new_channel < 1) || (new_channel > 14))
3354 return -EINVAL;
3355 } else {
3356 if (new_channel > 200)
3357 return -EINVAL;
3358 }
3359
3360 return nphy_channel_switch(dev, new_channel);
3361}
3362
3363static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
3364{
3365 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
3366 return 1;
3367 return 36;
3368}
3369
Michael Bueschef1a6282008-08-27 18:53:02 +02003370const struct b43_phy_operations b43_phyops_n = {
3371 .allocate = b43_nphy_op_allocate,
Michael Bueschfb111372008-09-02 13:00:34 +02003372 .free = b43_nphy_op_free,
3373 .prepare_structs = b43_nphy_op_prepare_structs,
Michael Bueschef1a6282008-08-27 18:53:02 +02003374 .init = b43_nphy_op_init,
Michael Bueschef1a6282008-08-27 18:53:02 +02003375 .phy_read = b43_nphy_op_read,
3376 .phy_write = b43_nphy_op_write,
3377 .radio_read = b43_nphy_op_radio_read,
3378 .radio_write = b43_nphy_op_radio_write,
3379 .software_rfkill = b43_nphy_op_software_rfkill,
Michael Bueschcb24f572008-09-03 12:12:20 +02003380 .switch_analog = b43_nphy_op_switch_analog,
Michael Bueschef1a6282008-08-27 18:53:02 +02003381 .switch_channel = b43_nphy_op_switch_channel,
3382 .get_default_chan = b43_nphy_op_get_default_chan,
Michael Buesch18c8ade2008-08-28 19:33:40 +02003383 .recalc_txpower = b43_nphy_op_recalc_txpower,
3384 .adjust_txpower = b43_nphy_op_adjust_txpower,
Michael Bueschef1a6282008-08-27 18:53:02 +02003385};