blob: f2afdc6c7e60ecaa9e21db599d7a8005a8b49332 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
Roland Dreier2a1d9b72005-08-10 23:03:10 -07003 * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 *
33 * $Id: mthca_eq.c 1382 2004-12-24 02:21:02Z roland $
34 */
35
36#include <linux/init.h>
37#include <linux/errno.h>
38#include <linux/interrupt.h>
39#include <linux/pci.h>
40
41#include "mthca_dev.h"
42#include "mthca_cmd.h"
43#include "mthca_config_reg.h"
44
45enum {
46 MTHCA_NUM_ASYNC_EQE = 0x80,
47 MTHCA_NUM_CMD_EQE = 0x80,
48 MTHCA_EQ_ENTRY_SIZE = 0x20
49};
50
51/*
52 * Must be packed because start is 64 bits but only aligned to 32 bits.
53 */
54struct mthca_eq_context {
Sean Hefty97f52eb2005-08-13 21:05:57 -070055 __be32 flags;
56 __be64 start;
57 __be32 logsize_usrpage;
58 __be32 tavor_pd; /* reserved for Arbel */
59 u8 reserved1[3];
60 u8 intr;
61 __be32 arbel_pd; /* lost_count for Tavor */
62 __be32 lkey;
63 u32 reserved2[2];
64 __be32 consumer_index;
65 __be32 producer_index;
66 u32 reserved3[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -070067} __attribute__((packed));
68
69#define MTHCA_EQ_STATUS_OK ( 0 << 28)
70#define MTHCA_EQ_STATUS_OVERFLOW ( 9 << 28)
71#define MTHCA_EQ_STATUS_WRITE_FAIL (10 << 28)
72#define MTHCA_EQ_OWNER_SW ( 0 << 24)
73#define MTHCA_EQ_OWNER_HW ( 1 << 24)
74#define MTHCA_EQ_FLAG_TR ( 1 << 18)
75#define MTHCA_EQ_FLAG_OI ( 1 << 17)
76#define MTHCA_EQ_STATE_ARMED ( 1 << 8)
77#define MTHCA_EQ_STATE_FIRED ( 2 << 8)
78#define MTHCA_EQ_STATE_ALWAYS_ARMED ( 3 << 8)
79#define MTHCA_EQ_STATE_ARBEL ( 8 << 8)
80
81enum {
82 MTHCA_EVENT_TYPE_COMP = 0x00,
83 MTHCA_EVENT_TYPE_PATH_MIG = 0x01,
84 MTHCA_EVENT_TYPE_COMM_EST = 0x02,
85 MTHCA_EVENT_TYPE_SQ_DRAINED = 0x03,
Roland Dreier90f104d2005-10-06 13:15:56 -070086 MTHCA_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
87 MTHCA_EVENT_TYPE_SRQ_LIMIT = 0x14,
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 MTHCA_EVENT_TYPE_CQ_ERROR = 0x04,
89 MTHCA_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
90 MTHCA_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
91 MTHCA_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
92 MTHCA_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
93 MTHCA_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
94 MTHCA_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
95 MTHCA_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
96 MTHCA_EVENT_TYPE_PORT_CHANGE = 0x09,
97 MTHCA_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
98 MTHCA_EVENT_TYPE_ECC_DETECT = 0x0e,
99 MTHCA_EVENT_TYPE_CMD = 0x0a
100};
101
102#define MTHCA_ASYNC_EVENT_MASK ((1ULL << MTHCA_EVENT_TYPE_PATH_MIG) | \
103 (1ULL << MTHCA_EVENT_TYPE_COMM_EST) | \
104 (1ULL << MTHCA_EVENT_TYPE_SQ_DRAINED) | \
105 (1ULL << MTHCA_EVENT_TYPE_CQ_ERROR) | \
106 (1ULL << MTHCA_EVENT_TYPE_WQ_CATAS_ERROR) | \
107 (1ULL << MTHCA_EVENT_TYPE_EEC_CATAS_ERROR) | \
108 (1ULL << MTHCA_EVENT_TYPE_PATH_MIG_FAILED) | \
109 (1ULL << MTHCA_EVENT_TYPE_WQ_INVAL_REQ_ERROR) | \
110 (1ULL << MTHCA_EVENT_TYPE_WQ_ACCESS_ERROR) | \
111 (1ULL << MTHCA_EVENT_TYPE_LOCAL_CATAS_ERROR) | \
112 (1ULL << MTHCA_EVENT_TYPE_PORT_CHANGE) | \
113 (1ULL << MTHCA_EVENT_TYPE_ECC_DETECT))
Roland Dreier90f104d2005-10-06 13:15:56 -0700114#define MTHCA_SRQ_EVENT_MASK ((1ULL << MTHCA_EVENT_TYPE_SRQ_CATAS_ERROR) | \
115 (1ULL << MTHCA_EVENT_TYPE_SRQ_QP_LAST_WQE) | \
116 (1ULL << MTHCA_EVENT_TYPE_SRQ_LIMIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117#define MTHCA_CMD_EVENT_MASK (1ULL << MTHCA_EVENT_TYPE_CMD)
118
119#define MTHCA_EQ_DB_INC_CI (1 << 24)
120#define MTHCA_EQ_DB_REQ_NOT (2 << 24)
121#define MTHCA_EQ_DB_DISARM_CQ (3 << 24)
122#define MTHCA_EQ_DB_SET_CI (4 << 24)
123#define MTHCA_EQ_DB_ALWAYS_ARM (5 << 24)
124
125struct mthca_eqe {
126 u8 reserved1;
127 u8 type;
128 u8 reserved2;
129 u8 subtype;
130 union {
131 u32 raw[6];
132 struct {
Sean Hefty97f52eb2005-08-13 21:05:57 -0700133 __be32 cqn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 } __attribute__((packed)) comp;
135 struct {
Sean Hefty97f52eb2005-08-13 21:05:57 -0700136 u16 reserved1;
137 __be16 token;
138 u32 reserved2;
139 u8 reserved3[3];
140 u8 status;
141 __be64 out_param;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 } __attribute__((packed)) cmd;
143 struct {
Sean Hefty97f52eb2005-08-13 21:05:57 -0700144 __be32 qpn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 } __attribute__((packed)) qp;
146 struct {
Roland Dreier90f104d2005-10-06 13:15:56 -0700147 __be32 srqn;
148 } __attribute__((packed)) srq;
149 struct {
Sean Hefty97f52eb2005-08-13 21:05:57 -0700150 __be32 cqn;
151 u32 reserved1;
152 u8 reserved2[3];
153 u8 syndrome;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 } __attribute__((packed)) cq_err;
155 struct {
Sean Hefty97f52eb2005-08-13 21:05:57 -0700156 u32 reserved1[2];
157 __be32 port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 } __attribute__((packed)) port_change;
159 } event;
160 u8 reserved3[3];
161 u8 owner;
162} __attribute__((packed));
163
164#define MTHCA_EQ_ENTRY_OWNER_SW (0 << 7)
165#define MTHCA_EQ_ENTRY_OWNER_HW (1 << 7)
166
167static inline u64 async_mask(struct mthca_dev *dev)
168{
169 return dev->mthca_flags & MTHCA_FLAG_SRQ ?
170 MTHCA_ASYNC_EVENT_MASK | MTHCA_SRQ_EVENT_MASK :
171 MTHCA_ASYNC_EVENT_MASK;
172}
173
174static inline void tavor_set_eq_ci(struct mthca_dev *dev, struct mthca_eq *eq, u32 ci)
175{
Sean Hefty97f52eb2005-08-13 21:05:57 -0700176 __be32 doorbell[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
178 doorbell[0] = cpu_to_be32(MTHCA_EQ_DB_SET_CI | eq->eqn);
179 doorbell[1] = cpu_to_be32(ci & (eq->nent - 1));
180
181 /*
182 * This barrier makes sure that all updates to ownership bits
183 * done by set_eqe_hw() hit memory before the consumer index
184 * is updated. set_eq_ci() allows the HCA to possibly write
185 * more EQ entries, and we want to avoid the exceedingly
186 * unlikely possibility of the HCA writing an entry and then
187 * having set_eqe_hw() overwrite the owner field.
188 */
189 wmb();
190 mthca_write64(doorbell,
191 dev->kar + MTHCA_EQ_DOORBELL,
192 MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
193}
194
195static inline void arbel_set_eq_ci(struct mthca_dev *dev, struct mthca_eq *eq, u32 ci)
196{
197 /* See comment in tavor_set_eq_ci() above. */
198 wmb();
Sean Hefty97f52eb2005-08-13 21:05:57 -0700199 __raw_writel((__force u32) cpu_to_be32(ci),
200 dev->eq_regs.arbel.eq_set_ci_base + eq->eqn * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 /* We still want ordering, just not swabbing, so add a barrier */
202 mb();
203}
204
205static inline void set_eq_ci(struct mthca_dev *dev, struct mthca_eq *eq, u32 ci)
206{
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700207 if (mthca_is_memfree(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 arbel_set_eq_ci(dev, eq, ci);
209 else
210 tavor_set_eq_ci(dev, eq, ci);
211}
212
213static inline void tavor_eq_req_not(struct mthca_dev *dev, int eqn)
214{
Sean Hefty97f52eb2005-08-13 21:05:57 -0700215 __be32 doorbell[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
217 doorbell[0] = cpu_to_be32(MTHCA_EQ_DB_REQ_NOT | eqn);
218 doorbell[1] = 0;
219
220 mthca_write64(doorbell,
221 dev->kar + MTHCA_EQ_DOORBELL,
222 MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
223}
224
225static inline void arbel_eq_req_not(struct mthca_dev *dev, u32 eqn_mask)
226{
227 writel(eqn_mask, dev->eq_regs.arbel.eq_arm);
228}
229
230static inline void disarm_cq(struct mthca_dev *dev, int eqn, int cqn)
231{
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700232 if (!mthca_is_memfree(dev)) {
Sean Hefty97f52eb2005-08-13 21:05:57 -0700233 __be32 doorbell[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234
235 doorbell[0] = cpu_to_be32(MTHCA_EQ_DB_DISARM_CQ | eqn);
236 doorbell[1] = cpu_to_be32(cqn);
237
238 mthca_write64(doorbell,
239 dev->kar + MTHCA_EQ_DOORBELL,
240 MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
241 }
242}
243
244static inline struct mthca_eqe *get_eqe(struct mthca_eq *eq, u32 entry)
245{
246 unsigned long off = (entry & (eq->nent - 1)) * MTHCA_EQ_ENTRY_SIZE;
247 return eq->page_list[off / PAGE_SIZE].buf + off % PAGE_SIZE;
248}
249
250static inline struct mthca_eqe* next_eqe_sw(struct mthca_eq *eq)
251{
252 struct mthca_eqe* eqe;
253 eqe = get_eqe(eq, eq->cons_index);
254 return (MTHCA_EQ_ENTRY_OWNER_HW & eqe->owner) ? NULL : eqe;
255}
256
257static inline void set_eqe_hw(struct mthca_eqe *eqe)
258{
259 eqe->owner = MTHCA_EQ_ENTRY_OWNER_HW;
260}
261
262static void port_change(struct mthca_dev *dev, int port, int active)
263{
264 struct ib_event record;
265
266 mthca_dbg(dev, "Port change to %s for port %d\n",
267 active ? "active" : "down", port);
268
269 record.device = &dev->ib_dev;
270 record.event = active ? IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
271 record.element.port_num = port;
272
273 ib_dispatch_event(&record);
274}
275
276static int mthca_eq_int(struct mthca_dev *dev, struct mthca_eq *eq)
277{
278 struct mthca_eqe *eqe;
279 int disarm_cqn;
280 int eqes_found = 0;
281
282 while ((eqe = next_eqe_sw(eq))) {
283 int set_ci = 0;
284
285 /*
286 * Make sure we read EQ entry contents after we've
287 * checked the ownership bit.
288 */
289 rmb();
290
291 switch (eqe->type) {
292 case MTHCA_EVENT_TYPE_COMP:
293 disarm_cqn = be32_to_cpu(eqe->event.comp.cqn) & 0xffffff;
294 disarm_cq(dev, eq->eqn, disarm_cqn);
295 mthca_cq_event(dev, disarm_cqn);
296 break;
297
298 case MTHCA_EVENT_TYPE_PATH_MIG:
299 mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
300 IB_EVENT_PATH_MIG);
301 break;
302
303 case MTHCA_EVENT_TYPE_COMM_EST:
304 mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
305 IB_EVENT_COMM_EST);
306 break;
307
308 case MTHCA_EVENT_TYPE_SQ_DRAINED:
309 mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
310 IB_EVENT_SQ_DRAINED);
311 break;
312
Roland Dreier90f104d2005-10-06 13:15:56 -0700313 case MTHCA_EVENT_TYPE_SRQ_QP_LAST_WQE:
314 mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
315 IB_EVENT_QP_LAST_WQE_REACHED);
316 break;
317
318 case MTHCA_EVENT_TYPE_SRQ_LIMIT:
319 mthca_srq_event(dev, be32_to_cpu(eqe->event.srq.srqn) & 0xffffff,
320 IB_EVENT_SRQ_LIMIT_REACHED);
321 break;
322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 case MTHCA_EVENT_TYPE_WQ_CATAS_ERROR:
324 mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
325 IB_EVENT_QP_FATAL);
326 break;
327
328 case MTHCA_EVENT_TYPE_PATH_MIG_FAILED:
329 mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
330 IB_EVENT_PATH_MIG_ERR);
331 break;
332
333 case MTHCA_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
334 mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
335 IB_EVENT_QP_REQ_ERR);
336 break;
337
338 case MTHCA_EVENT_TYPE_WQ_ACCESS_ERROR:
339 mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
340 IB_EVENT_QP_ACCESS_ERR);
341 break;
342
343 case MTHCA_EVENT_TYPE_CMD:
344 mthca_cmd_event(dev,
345 be16_to_cpu(eqe->event.cmd.token),
346 eqe->event.cmd.status,
347 be64_to_cpu(eqe->event.cmd.out_param));
348 /*
349 * cmd_event() may add more commands.
350 * The card will think the queue has overflowed if
351 * we don't tell it we've been processing events.
352 */
353 set_ci = 1;
354 break;
355
356 case MTHCA_EVENT_TYPE_PORT_CHANGE:
357 port_change(dev,
358 (be32_to_cpu(eqe->event.port_change.port) >> 28) & 3,
359 eqe->subtype == 0x4);
360 break;
361
362 case MTHCA_EVENT_TYPE_CQ_ERROR:
Roland Dreierb87dcfb2005-04-16 15:26:22 -0700363 mthca_warn(dev, "CQ %s on CQN %06x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 eqe->event.cq_err.syndrome == 1 ?
365 "overrun" : "access violation",
Roland Dreierb87dcfb2005-04-16 15:26:22 -0700366 be32_to_cpu(eqe->event.cq_err.cqn) & 0xffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 break;
368
369 case MTHCA_EVENT_TYPE_EQ_OVERFLOW:
370 mthca_warn(dev, "EQ overrun on EQN %d\n", eq->eqn);
371 break;
372
373 case MTHCA_EVENT_TYPE_EEC_CATAS_ERROR:
374 case MTHCA_EVENT_TYPE_SRQ_CATAS_ERROR:
375 case MTHCA_EVENT_TYPE_LOCAL_CATAS_ERROR:
376 case MTHCA_EVENT_TYPE_ECC_DETECT:
377 default:
378 mthca_warn(dev, "Unhandled event %02x(%02x) on EQ %d\n",
379 eqe->type, eqe->subtype, eq->eqn);
380 break;
381 };
382
383 set_eqe_hw(eqe);
384 ++eq->cons_index;
385 eqes_found = 1;
386
387 if (unlikely(set_ci)) {
388 /*
389 * Conditional on hca_type is OK here because
390 * this is a rare case, not the fast path.
391 */
392 set_eq_ci(dev, eq, eq->cons_index);
393 set_ci = 0;
394 }
395 }
396
397 /*
398 * Rely on caller to set consumer index so that we don't have
399 * to test hca_type in our interrupt handling fast path.
400 */
401 return eqes_found;
402}
403
404static irqreturn_t mthca_tavor_interrupt(int irq, void *dev_ptr, struct pt_regs *regs)
405{
406 struct mthca_dev *dev = dev_ptr;
407 u32 ecr;
408 int i;
409
410 if (dev->eq_table.clr_mask)
411 writel(dev->eq_table.clr_mask, dev->eq_table.clr_int);
412
413 ecr = readl(dev->eq_regs.tavor.ecr_base + 4);
414 if (ecr) {
415 writel(ecr, dev->eq_regs.tavor.ecr_base +
416 MTHCA_ECR_CLR_BASE - MTHCA_ECR_BASE + 4);
417
418 for (i = 0; i < MTHCA_NUM_EQ; ++i)
419 if (ecr & dev->eq_table.eq[i].eqn_mask &&
420 mthca_eq_int(dev, &dev->eq_table.eq[i])) {
421 tavor_set_eq_ci(dev, &dev->eq_table.eq[i],
422 dev->eq_table.eq[i].cons_index);
423 tavor_eq_req_not(dev, dev->eq_table.eq[i].eqn);
424 }
425 }
426
427 return IRQ_RETVAL(ecr);
428}
429
430static irqreturn_t mthca_tavor_msi_x_interrupt(int irq, void *eq_ptr,
431 struct pt_regs *regs)
432{
433 struct mthca_eq *eq = eq_ptr;
434 struct mthca_dev *dev = eq->dev;
435
436 mthca_eq_int(dev, eq);
437 tavor_set_eq_ci(dev, eq, eq->cons_index);
438 tavor_eq_req_not(dev, eq->eqn);
439
440 /* MSI-X vectors always belong to us */
441 return IRQ_HANDLED;
442}
443
444static irqreturn_t mthca_arbel_interrupt(int irq, void *dev_ptr, struct pt_regs *regs)
445{
446 struct mthca_dev *dev = dev_ptr;
447 int work = 0;
448 int i;
449
450 if (dev->eq_table.clr_mask)
451 writel(dev->eq_table.clr_mask, dev->eq_table.clr_int);
452
453 for (i = 0; i < MTHCA_NUM_EQ; ++i)
454 if (mthca_eq_int(dev, &dev->eq_table.eq[i])) {
455 work = 1;
456 arbel_set_eq_ci(dev, &dev->eq_table.eq[i],
457 dev->eq_table.eq[i].cons_index);
458 }
459
460 arbel_eq_req_not(dev, dev->eq_table.arm_mask);
461
462 return IRQ_RETVAL(work);
463}
464
465static irqreturn_t mthca_arbel_msi_x_interrupt(int irq, void *eq_ptr,
466 struct pt_regs *regs)
467{
468 struct mthca_eq *eq = eq_ptr;
469 struct mthca_dev *dev = eq->dev;
470
471 mthca_eq_int(dev, eq);
472 arbel_set_eq_ci(dev, eq, eq->cons_index);
473 arbel_eq_req_not(dev, eq->eqn_mask);
474
475 /* MSI-X vectors always belong to us */
476 return IRQ_HANDLED;
477}
478
479static int __devinit mthca_create_eq(struct mthca_dev *dev,
480 int nent,
481 u8 intr,
482 struct mthca_eq *eq)
483{
484 int npages = (nent * MTHCA_EQ_ENTRY_SIZE + PAGE_SIZE - 1) /
485 PAGE_SIZE;
486 u64 *dma_list = NULL;
487 dma_addr_t t;
Roland Dreiered878452005-06-27 14:36:45 -0700488 struct mthca_mailbox *mailbox;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 struct mthca_eq_context *eq_context;
490 int err = -ENOMEM;
491 int i;
492 u8 status;
493
Roland Dreierc9150332005-09-18 13:52:06 -0700494 eq->dev = dev;
495 eq->nent = roundup_pow_of_two(max(nent, 2));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
497 eq->page_list = kmalloc(npages * sizeof *eq->page_list,
498 GFP_KERNEL);
499 if (!eq->page_list)
500 goto err_out;
501
502 for (i = 0; i < npages; ++i)
503 eq->page_list[i].buf = NULL;
504
505 dma_list = kmalloc(npages * sizeof *dma_list, GFP_KERNEL);
506 if (!dma_list)
507 goto err_out_free;
508
Roland Dreiered878452005-06-27 14:36:45 -0700509 mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
510 if (IS_ERR(mailbox))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 goto err_out_free;
Roland Dreiered878452005-06-27 14:36:45 -0700512 eq_context = mailbox->buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513
514 for (i = 0; i < npages; ++i) {
Roland Dreier64dc81f2005-06-27 14:36:40 -0700515 eq->page_list[i].buf = dma_alloc_coherent(&dev->pdev->dev,
516 PAGE_SIZE, &t, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 if (!eq->page_list[i].buf)
Roland Dreiered878452005-06-27 14:36:45 -0700518 goto err_out_free_pages;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
520 dma_list[i] = t;
521 pci_unmap_addr_set(&eq->page_list[i], mapping, t);
522
523 memset(eq->page_list[i].buf, 0, PAGE_SIZE);
524 }
525
Roland Dreierc9150332005-09-18 13:52:06 -0700526 for (i = 0; i < eq->nent; ++i)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 set_eqe_hw(get_eqe(eq, i));
528
529 eq->eqn = mthca_alloc(&dev->eq_table.alloc);
530 if (eq->eqn == -1)
Roland Dreiered878452005-06-27 14:36:45 -0700531 goto err_out_free_pages;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
533 err = mthca_mr_alloc_phys(dev, dev->driver_pd.pd_num,
534 dma_list, PAGE_SHIFT, npages,
535 0, npages * PAGE_SIZE,
536 MTHCA_MPT_FLAG_LOCAL_WRITE |
537 MTHCA_MPT_FLAG_LOCAL_READ,
538 &eq->mr);
539 if (err)
540 goto err_out_free_eq;
541
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 memset(eq_context, 0, sizeof *eq_context);
543 eq_context->flags = cpu_to_be32(MTHCA_EQ_STATUS_OK |
544 MTHCA_EQ_OWNER_HW |
545 MTHCA_EQ_STATE_ARMED |
546 MTHCA_EQ_FLAG_TR);
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700547 if (mthca_is_memfree(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 eq_context->flags |= cpu_to_be32(MTHCA_EQ_STATE_ARBEL);
549
Roland Dreierc9150332005-09-18 13:52:06 -0700550 eq_context->logsize_usrpage = cpu_to_be32((ffs(eq->nent) - 1) << 24);
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700551 if (mthca_is_memfree(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 eq_context->arbel_pd = cpu_to_be32(dev->driver_pd.pd_num);
553 } else {
554 eq_context->logsize_usrpage |= cpu_to_be32(dev->driver_uar.index);
555 eq_context->tavor_pd = cpu_to_be32(dev->driver_pd.pd_num);
556 }
557 eq_context->intr = intr;
558 eq_context->lkey = cpu_to_be32(eq->mr.ibmr.lkey);
559
Roland Dreiered878452005-06-27 14:36:45 -0700560 err = mthca_SW2HW_EQ(dev, mailbox, eq->eqn, &status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 if (err) {
562 mthca_warn(dev, "SW2HW_EQ failed (%d)\n", err);
563 goto err_out_free_mr;
564 }
565 if (status) {
566 mthca_warn(dev, "SW2HW_EQ returned status 0x%02x\n",
567 status);
568 err = -EINVAL;
569 goto err_out_free_mr;
570 }
571
572 kfree(dma_list);
Roland Dreiered878452005-06-27 14:36:45 -0700573 mthca_free_mailbox(dev, mailbox);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
575 eq->eqn_mask = swab32(1 << eq->eqn);
576 eq->cons_index = 0;
577
578 dev->eq_table.arm_mask |= eq->eqn_mask;
579
580 mthca_dbg(dev, "Allocated EQ %d with %d entries\n",
Roland Dreierc9150332005-09-18 13:52:06 -0700581 eq->eqn, eq->nent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
583 return err;
584
585 err_out_free_mr:
586 mthca_free_mr(dev, &eq->mr);
587
588 err_out_free_eq:
589 mthca_free(&dev->eq_table.alloc, eq->eqn);
590
Roland Dreiered878452005-06-27 14:36:45 -0700591 err_out_free_pages:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 for (i = 0; i < npages; ++i)
593 if (eq->page_list[i].buf)
Roland Dreier64dc81f2005-06-27 14:36:40 -0700594 dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
595 eq->page_list[i].buf,
596 pci_unmap_addr(&eq->page_list[i],
597 mapping));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598
Roland Dreiered878452005-06-27 14:36:45 -0700599 mthca_free_mailbox(dev, mailbox);
600
601 err_out_free:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 kfree(eq->page_list);
603 kfree(dma_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604
605 err_out:
606 return err;
607}
608
609static void mthca_free_eq(struct mthca_dev *dev,
610 struct mthca_eq *eq)
611{
Roland Dreiered878452005-06-27 14:36:45 -0700612 struct mthca_mailbox *mailbox;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 int err;
614 u8 status;
615 int npages = (eq->nent * MTHCA_EQ_ENTRY_SIZE + PAGE_SIZE - 1) /
616 PAGE_SIZE;
617 int i;
618
Roland Dreiered878452005-06-27 14:36:45 -0700619 mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
620 if (IS_ERR(mailbox))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 return;
622
Roland Dreiered878452005-06-27 14:36:45 -0700623 err = mthca_HW2SW_EQ(dev, mailbox, eq->eqn, &status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 if (err)
625 mthca_warn(dev, "HW2SW_EQ failed (%d)\n", err);
626 if (status)
Bernhard Fischer177214a2005-06-27 14:36:39 -0700627 mthca_warn(dev, "HW2SW_EQ returned status 0x%02x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628
629 dev->eq_table.arm_mask &= ~eq->eqn_mask;
630
631 if (0) {
632 mthca_dbg(dev, "Dumping EQ context %02x:\n", eq->eqn);
633 for (i = 0; i < sizeof (struct mthca_eq_context) / 4; ++i) {
634 if (i % 4 == 0)
635 printk("[%02x] ", i * 4);
Roland Dreiered878452005-06-27 14:36:45 -0700636 printk(" %08x", be32_to_cpup(mailbox->buf + i * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 if ((i + 1) % 4 == 0)
638 printk("\n");
639 }
640 }
641
642 mthca_free_mr(dev, &eq->mr);
643 for (i = 0; i < npages; ++i)
644 pci_free_consistent(dev->pdev, PAGE_SIZE,
645 eq->page_list[i].buf,
646 pci_unmap_addr(&eq->page_list[i], mapping));
647
648 kfree(eq->page_list);
Roland Dreiered878452005-06-27 14:36:45 -0700649 mthca_free_mailbox(dev, mailbox);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650}
651
652static void mthca_free_irqs(struct mthca_dev *dev)
653{
654 int i;
655
656 if (dev->eq_table.have_irq)
657 free_irq(dev->pdev->irq, dev);
658 for (i = 0; i < MTHCA_NUM_EQ; ++i)
659 if (dev->eq_table.eq[i].have_irq)
660 free_irq(dev->eq_table.eq[i].msi_x_vector,
661 dev->eq_table.eq + i);
662}
663
664static int __devinit mthca_map_reg(struct mthca_dev *dev,
665 unsigned long offset, unsigned long size,
666 void __iomem **map)
667{
668 unsigned long base = pci_resource_start(dev->pdev, 0);
669
670 if (!request_mem_region(base + offset, size, DRV_NAME))
671 return -EBUSY;
672
673 *map = ioremap(base + offset, size);
674 if (!*map) {
675 release_mem_region(base + offset, size);
676 return -ENOMEM;
677 }
678
679 return 0;
680}
681
682static void mthca_unmap_reg(struct mthca_dev *dev, unsigned long offset,
683 unsigned long size, void __iomem *map)
684{
685 unsigned long base = pci_resource_start(dev->pdev, 0);
686
687 release_mem_region(base + offset, size);
688 iounmap(map);
689}
690
691static int __devinit mthca_map_eq_regs(struct mthca_dev *dev)
692{
693 unsigned long mthca_base;
694
695 mthca_base = pci_resource_start(dev->pdev, 0);
696
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700697 if (mthca_is_memfree(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 /*
699 * We assume that the EQ arm and EQ set CI registers
700 * fall within the first BAR. We can't trust the
701 * values firmware gives us, since those addresses are
702 * valid on the HCA's side of the PCI bus but not
703 * necessarily the host side.
704 */
705 if (mthca_map_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
706 dev->fw.arbel.clr_int_base, MTHCA_CLR_INT_SIZE,
707 &dev->clr_base)) {
708 mthca_err(dev, "Couldn't map interrupt clear register, "
709 "aborting.\n");
710 return -ENOMEM;
711 }
712
713 /*
714 * Add 4 because we limit ourselves to EQs 0 ... 31,
715 * so we only need the low word of the register.
716 */
717 if (mthca_map_reg(dev, ((pci_resource_len(dev->pdev, 0) - 1) &
718 dev->fw.arbel.eq_arm_base) + 4, 4,
719 &dev->eq_regs.arbel.eq_arm)) {
Bernhard Fischer177214a2005-06-27 14:36:39 -0700720 mthca_err(dev, "Couldn't map EQ arm register, aborting.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 mthca_unmap_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
722 dev->fw.arbel.clr_int_base, MTHCA_CLR_INT_SIZE,
723 dev->clr_base);
724 return -ENOMEM;
725 }
726
727 if (mthca_map_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
728 dev->fw.arbel.eq_set_ci_base,
729 MTHCA_EQ_SET_CI_SIZE,
730 &dev->eq_regs.arbel.eq_set_ci_base)) {
Bernhard Fischer177214a2005-06-27 14:36:39 -0700731 mthca_err(dev, "Couldn't map EQ CI register, aborting.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 mthca_unmap_reg(dev, ((pci_resource_len(dev->pdev, 0) - 1) &
733 dev->fw.arbel.eq_arm_base) + 4, 4,
734 dev->eq_regs.arbel.eq_arm);
735 mthca_unmap_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
736 dev->fw.arbel.clr_int_base, MTHCA_CLR_INT_SIZE,
737 dev->clr_base);
738 return -ENOMEM;
739 }
740 } else {
741 if (mthca_map_reg(dev, MTHCA_CLR_INT_BASE, MTHCA_CLR_INT_SIZE,
742 &dev->clr_base)) {
743 mthca_err(dev, "Couldn't map interrupt clear register, "
744 "aborting.\n");
745 return -ENOMEM;
746 }
747
748 if (mthca_map_reg(dev, MTHCA_ECR_BASE,
749 MTHCA_ECR_SIZE + MTHCA_ECR_CLR_SIZE,
750 &dev->eq_regs.tavor.ecr_base)) {
751 mthca_err(dev, "Couldn't map ecr register, "
752 "aborting.\n");
753 mthca_unmap_reg(dev, MTHCA_CLR_INT_BASE, MTHCA_CLR_INT_SIZE,
754 dev->clr_base);
755 return -ENOMEM;
756 }
757 }
758
759 return 0;
760
761}
762
763static void __devexit mthca_unmap_eq_regs(struct mthca_dev *dev)
764{
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700765 if (mthca_is_memfree(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 mthca_unmap_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
767 dev->fw.arbel.eq_set_ci_base,
768 MTHCA_EQ_SET_CI_SIZE,
769 dev->eq_regs.arbel.eq_set_ci_base);
770 mthca_unmap_reg(dev, ((pci_resource_len(dev->pdev, 0) - 1) &
771 dev->fw.arbel.eq_arm_base) + 4, 4,
772 dev->eq_regs.arbel.eq_arm);
773 mthca_unmap_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
774 dev->fw.arbel.clr_int_base, MTHCA_CLR_INT_SIZE,
775 dev->clr_base);
776 } else {
777 mthca_unmap_reg(dev, MTHCA_ECR_BASE,
778 MTHCA_ECR_SIZE + MTHCA_ECR_CLR_SIZE,
779 dev->eq_regs.tavor.ecr_base);
780 mthca_unmap_reg(dev, MTHCA_CLR_INT_BASE, MTHCA_CLR_INT_SIZE,
781 dev->clr_base);
782 }
783}
784
785int __devinit mthca_map_eq_icm(struct mthca_dev *dev, u64 icm_virt)
786{
787 int ret;
788 u8 status;
789
790 /*
791 * We assume that mapping one page is enough for the whole EQ
792 * context table. This is fine with all current HCAs, because
793 * we only use 32 EQs and each EQ uses 32 bytes of context
794 * memory, or 1 KB total.
795 */
796 dev->eq_table.icm_virt = icm_virt;
797 dev->eq_table.icm_page = alloc_page(GFP_HIGHUSER);
798 if (!dev->eq_table.icm_page)
799 return -ENOMEM;
800 dev->eq_table.icm_dma = pci_map_page(dev->pdev, dev->eq_table.icm_page, 0,
801 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
802 if (pci_dma_mapping_error(dev->eq_table.icm_dma)) {
803 __free_page(dev->eq_table.icm_page);
804 return -ENOMEM;
805 }
806
807 ret = mthca_MAP_ICM_page(dev, dev->eq_table.icm_dma, icm_virt, &status);
808 if (!ret && status)
809 ret = -EINVAL;
810 if (ret) {
811 pci_unmap_page(dev->pdev, dev->eq_table.icm_dma, PAGE_SIZE,
812 PCI_DMA_BIDIRECTIONAL);
813 __free_page(dev->eq_table.icm_page);
814 }
815
816 return ret;
817}
818
819void __devexit mthca_unmap_eq_icm(struct mthca_dev *dev)
820{
821 u8 status;
822
823 mthca_UNMAP_ICM(dev, dev->eq_table.icm_virt, PAGE_SIZE / 4096, &status);
824 pci_unmap_page(dev->pdev, dev->eq_table.icm_dma, PAGE_SIZE,
825 PCI_DMA_BIDIRECTIONAL);
826 __free_page(dev->eq_table.icm_page);
827}
828
829int __devinit mthca_init_eq_table(struct mthca_dev *dev)
830{
831 int err;
832 u8 status;
833 u8 intr;
834 int i;
835
836 err = mthca_alloc_init(&dev->eq_table.alloc,
837 dev->limits.num_eqs,
838 dev->limits.num_eqs - 1,
839 dev->limits.reserved_eqs);
840 if (err)
841 return err;
842
843 err = mthca_map_eq_regs(dev);
844 if (err)
845 goto err_out_free;
846
847 if (dev->mthca_flags & MTHCA_FLAG_MSI ||
848 dev->mthca_flags & MTHCA_FLAG_MSI_X) {
849 dev->eq_table.clr_mask = 0;
850 } else {
851 dev->eq_table.clr_mask =
852 swab32(1 << (dev->eq_table.inta_pin & 31));
853 dev->eq_table.clr_int = dev->clr_base +
Michael S. Tsirkinf7ed3a52005-09-26 09:29:33 -0700854 (dev->eq_table.inta_pin < 32 ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 }
856
857 dev->eq_table.arm_mask = 0;
858
859 intr = (dev->mthca_flags & MTHCA_FLAG_MSI) ?
860 128 : dev->eq_table.inta_pin;
861
862 err = mthca_create_eq(dev, dev->limits.num_cqs,
863 (dev->mthca_flags & MTHCA_FLAG_MSI_X) ? 128 : intr,
864 &dev->eq_table.eq[MTHCA_EQ_COMP]);
865 if (err)
866 goto err_out_unmap;
867
868 err = mthca_create_eq(dev, MTHCA_NUM_ASYNC_EQE,
869 (dev->mthca_flags & MTHCA_FLAG_MSI_X) ? 129 : intr,
870 &dev->eq_table.eq[MTHCA_EQ_ASYNC]);
871 if (err)
872 goto err_out_comp;
873
874 err = mthca_create_eq(dev, MTHCA_NUM_CMD_EQE,
875 (dev->mthca_flags & MTHCA_FLAG_MSI_X) ? 130 : intr,
876 &dev->eq_table.eq[MTHCA_EQ_CMD]);
877 if (err)
878 goto err_out_async;
879
880 if (dev->mthca_flags & MTHCA_FLAG_MSI_X) {
881 static const char *eq_name[] = {
882 [MTHCA_EQ_COMP] = DRV_NAME " (comp)",
883 [MTHCA_EQ_ASYNC] = DRV_NAME " (async)",
884 [MTHCA_EQ_CMD] = DRV_NAME " (cmd)"
885 };
886
887 for (i = 0; i < MTHCA_NUM_EQ; ++i) {
888 err = request_irq(dev->eq_table.eq[i].msi_x_vector,
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700889 mthca_is_memfree(dev) ?
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 mthca_arbel_msi_x_interrupt :
891 mthca_tavor_msi_x_interrupt,
892 0, eq_name[i], dev->eq_table.eq + i);
893 if (err)
894 goto err_out_cmd;
895 dev->eq_table.eq[i].have_irq = 1;
896 }
897 } else {
898 err = request_irq(dev->pdev->irq,
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700899 mthca_is_memfree(dev) ?
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 mthca_arbel_interrupt :
901 mthca_tavor_interrupt,
902 SA_SHIRQ, DRV_NAME, dev);
903 if (err)
904 goto err_out_cmd;
905 dev->eq_table.have_irq = 1;
906 }
907
908 err = mthca_MAP_EQ(dev, async_mask(dev),
909 0, dev->eq_table.eq[MTHCA_EQ_ASYNC].eqn, &status);
910 if (err)
911 mthca_warn(dev, "MAP_EQ for async EQ %d failed (%d)\n",
912 dev->eq_table.eq[MTHCA_EQ_ASYNC].eqn, err);
913 if (status)
914 mthca_warn(dev, "MAP_EQ for async EQ %d returned status 0x%02x\n",
915 dev->eq_table.eq[MTHCA_EQ_ASYNC].eqn, status);
916
917 err = mthca_MAP_EQ(dev, MTHCA_CMD_EVENT_MASK,
918 0, dev->eq_table.eq[MTHCA_EQ_CMD].eqn, &status);
919 if (err)
920 mthca_warn(dev, "MAP_EQ for cmd EQ %d failed (%d)\n",
921 dev->eq_table.eq[MTHCA_EQ_CMD].eqn, err);
922 if (status)
923 mthca_warn(dev, "MAP_EQ for cmd EQ %d returned status 0x%02x\n",
924 dev->eq_table.eq[MTHCA_EQ_CMD].eqn, status);
925
926 for (i = 0; i < MTHCA_EQ_CMD; ++i)
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700927 if (mthca_is_memfree(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 arbel_eq_req_not(dev, dev->eq_table.eq[i].eqn_mask);
929 else
930 tavor_eq_req_not(dev, dev->eq_table.eq[i].eqn);
931
932 return 0;
933
934err_out_cmd:
935 mthca_free_irqs(dev);
936 mthca_free_eq(dev, &dev->eq_table.eq[MTHCA_EQ_CMD]);
937
938err_out_async:
939 mthca_free_eq(dev, &dev->eq_table.eq[MTHCA_EQ_ASYNC]);
940
941err_out_comp:
942 mthca_free_eq(dev, &dev->eq_table.eq[MTHCA_EQ_COMP]);
943
944err_out_unmap:
945 mthca_unmap_eq_regs(dev);
946
947err_out_free:
948 mthca_alloc_cleanup(&dev->eq_table.alloc);
949 return err;
950}
951
952void __devexit mthca_cleanup_eq_table(struct mthca_dev *dev)
953{
954 u8 status;
955 int i;
956
957 mthca_free_irqs(dev);
958
959 mthca_MAP_EQ(dev, async_mask(dev),
960 1, dev->eq_table.eq[MTHCA_EQ_ASYNC].eqn, &status);
961 mthca_MAP_EQ(dev, MTHCA_CMD_EVENT_MASK,
962 1, dev->eq_table.eq[MTHCA_EQ_CMD].eqn, &status);
963
964 for (i = 0; i < MTHCA_NUM_EQ; ++i)
965 mthca_free_eq(dev, &dev->eq_table.eq[i]);
966
967 mthca_unmap_eq_regs(dev);
968
969 mthca_alloc_cleanup(&dev->eq_table.alloc);
970}