blob: 994150f0ac67e37b5caaf2b3cb1816e636611da3 [file] [log] [blame]
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -08001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070011 */
12
13#ifndef MSM_IOMMU_H
14#define MSM_IOMMU_H
15
16#include <linux/interrupt.h>
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080017#include <linux/clk.h>
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -070018#include <mach/socinfo.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070019
Stepan Moskovchenko6ee3be82011-11-08 15:24:53 -080020extern pgprot_t pgprot_kernel;
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080021
Stepan Moskovchenkob2438892011-08-31 17:16:19 -070022/* Domain attributes */
23#define MSM_IOMMU_DOMAIN_PT_CACHEABLE 0x1
24
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080025/* Mask for the cache policy attribute */
26#define MSM_IOMMU_CP_MASK 0x03
27
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070028/* Maximum number of Machine IDs that we are allowing to be mapped to the same
29 * context bank. The number of MIDs mapped to the same CB does not affect
30 * performance, but there is a practical limit on how many distinct MIDs may
31 * be present. These mappings are typically determined at design time and are
32 * not expected to change at run time.
33 */
Stepan Moskovchenko23513c32010-11-12 19:29:47 -080034#define MAX_NUM_MIDS 32
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070035
36/**
37 * struct msm_iommu_dev - a single IOMMU hardware instance
38 * name Human-readable name given to this IOMMU HW instance
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080039 * ncb Number of context banks present on this IOMMU HW instance
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070040 */
41struct msm_iommu_dev {
42 const char *name;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080043 int ncb;
Shubhraprakash Das935e6a52012-04-05 14:47:30 -060044 int ttbr_split;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070045};
46
47/**
48 * struct msm_iommu_ctx_dev - an IOMMU context bank instance
49 * name Human-readable name given to this context bank
50 * num Index of this context bank within the hardware
51 * mids List of Machine IDs that are to be mapped into this context
52 * bank, terminated by -1. The MID is a set of signals on the
53 * AXI bus that identifies the function associated with a specific
54 * memory request. (See ARM spec).
55 */
56struct msm_iommu_ctx_dev {
57 const char *name;
58 int num;
59 int mids[MAX_NUM_MIDS];
60};
61
62
63/**
64 * struct msm_iommu_drvdata - A single IOMMU hardware instance
65 * @base: IOMMU config port base address (VA)
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080066 * @ncb The number of contexts on this IOMMU
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070067 * @irq: Interrupt number
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080068 * @clk: The bus clock for this IOMMU hardware instance
69 * @pclk: The clock for the IOMMU bus interconnect
70 *
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070071 * A msm_iommu_drvdata holds the global driver data about a single piece
72 * of an IOMMU hardware instance.
73 */
74struct msm_iommu_drvdata {
75 void __iomem *base;
76 int irq;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080077 int ncb;
Shubhraprakash Das935e6a52012-04-05 14:47:30 -060078 int ttbr_split;
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080079 struct clk *clk;
80 struct clk *pclk;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070081 const char *name;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070082};
83
84/**
85 * struct msm_iommu_ctx_drvdata - an IOMMU context bank instance
86 * @num: Hardware context number of this context
87 * @pdev: Platform device associated wit this HW instance
88 * @attached_elm: List element for domains to track which devices are
89 * attached to them
90 *
91 * A msm_iommu_ctx_drvdata holds the driver data for a single context bank
92 * within each IOMMU hardware instance
93 */
94struct msm_iommu_ctx_drvdata {
95 int num;
96 struct platform_device *pdev;
97 struct list_head attached_elm;
98};
99
100/*
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700101 * Interrupt handler for the IOMMU context fault interrupt. Hooking the
102 * interrupt is not supported in the API yet, but this will print an error
103 * message and dump useful IOMMU registers.
104 */
105irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id);
106
Shubhraprakash Dasf4f600f2011-08-12 13:27:34 -0600107#ifdef CONFIG_MSM_IOMMU
108/*
109 * Look up an IOMMU context device by its context name. NULL if none found.
110 * Useful for testing and drivers that do not yet fully have IOMMU stuff in
111 * their platform devices.
112 */
113struct device *msm_iommu_get_ctx(const char *ctx_name);
114#else
115static inline struct device *msm_iommu_get_ctx(const char *ctx_name)
116{
117 return NULL;
118}
119#endif
120
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700121#endif
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700122
123static inline int msm_soc_version_supports_iommu(void)
124{
125 if (cpu_is_msm8960() &&
126 SOCINFO_VERSION_MAJOR(socinfo_get_version()) < 2)
127 return 0;
128
129 if (cpu_is_msm8x60() &&
130 (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 2 ||
131 SOCINFO_VERSION_MINOR(socinfo_get_version()) < 1)) {
132 return 0;
133 }
134 return 1;
135}