blob: 60af3a7d9824eac7fa6a7d5362ff6324848f8358 [file] [log] [blame]
Clemens Ladischd0ce9942007-12-23 19:50:57 +01001/*
2 * C-Media CMI8788 driver for C-Media's reference design and for the X-Meridian
3 *
4 * Copyright (c) Clemens Ladisch <clemens@ladisch.de>
5 *
6 *
7 * This driver is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License, version 2.
9 *
10 * This driver is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this driver; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20/*
21 * SPI 0 -> 1st AK4396 (front)
Clemens Ladisch7113e952008-01-14 08:55:03 +010022 * SPI 1 -> 2nd AK4396 (surround)
Clemens Ladischd0ce9942007-12-23 19:50:57 +010023 * SPI 2 -> 3rd AK4396 (center/LFE)
24 * SPI 3 -> WM8785
Clemens Ladisch7113e952008-01-14 08:55:03 +010025 * SPI 4 -> 4th AK4396 (back)
Clemens Ladischd0ce9942007-12-23 19:50:57 +010026 *
27 * GPIO 0 -> DFS0 of AK5385
28 * GPIO 1 -> DFS1 of AK5385
29 */
30
Clemens Ladischd0ce9942007-12-23 19:50:57 +010031#include <linux/pci.h>
Clemens Ladischccc80fb2008-01-16 08:32:08 +010032#include <sound/control.h>
Clemens Ladischd0ce9942007-12-23 19:50:57 +010033#include <sound/core.h>
34#include <sound/initval.h>
35#include <sound/pcm.h>
36#include <sound/pcm_params.h>
37#include <sound/tlv.h>
38#include "oxygen.h"
39
40MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
41MODULE_DESCRIPTION("C-Media CMI8788 driver");
42MODULE_LICENSE("GPL");
43MODULE_SUPPORTED_DEVICE("{{C-Media,CMI8788}}");
44
45static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
46static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
47static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
48
49module_param_array(index, int, NULL, 0444);
50MODULE_PARM_DESC(index, "card index");
51module_param_array(id, charp, NULL, 0444);
52MODULE_PARM_DESC(id, "ID string");
53module_param_array(enable, bool, NULL, 0444);
54MODULE_PARM_DESC(enable, "enable card");
55
56static struct pci_device_id oxygen_ids[] __devinitdata = {
57 { OXYGEN_PCI_SUBID(0x10b0, 0x0216) },
58 { OXYGEN_PCI_SUBID(0x10b0, 0x0218) },
59 { OXYGEN_PCI_SUBID(0x10b0, 0x0219) },
60 { OXYGEN_PCI_SUBID(0x13f6, 0x0001) },
61 { OXYGEN_PCI_SUBID(0x13f6, 0x0010) },
62 { OXYGEN_PCI_SUBID(0x13f6, 0x8788) },
63 { OXYGEN_PCI_SUBID(0x147a, 0xa017) },
64 { OXYGEN_PCI_SUBID(0x14c3, 0x1710) },
65 { OXYGEN_PCI_SUBID(0x14c3, 0x1711) },
66 { OXYGEN_PCI_SUBID(0x1a58, 0x0910) },
67 { OXYGEN_PCI_SUBID(0x415a, 0x5431), .driver_data = 1 },
68 { OXYGEN_PCI_SUBID(0x7284, 0x9761) },
69 { }
70};
71MODULE_DEVICE_TABLE(pci, oxygen_ids);
72
Clemens Ladisch878ac3e2008-01-21 08:50:19 +010073
74#define GPIO_AK5385_DFS_MASK 0x0003
75#define GPIO_AK5385_DFS_NORMAL 0x0000
76#define GPIO_AK5385_DFS_DOUBLE 0x0001
77#define GPIO_AK5385_DFS_QUAD 0x0002
78
Clemens Ladischd0ce9942007-12-23 19:50:57 +010079#define AK4396_WRITE 0x2000
80
Clemens Ladisch878ac3e2008-01-21 08:50:19 +010081#define AK4396_CONTROL_1 0
82#define AK4396_CONTROL_2 1
83#define AK4396_CONTROL_3 2
84#define AK4396_LCH_ATT 3
85#define AK4396_RCH_ATT 4
86
87/* control 1 */
Clemens Ladischd0ce9942007-12-23 19:50:57 +010088#define AK4396_RSTN 0x01
Clemens Ladisch878ac3e2008-01-21 08:50:19 +010089#define AK4396_DIF_MASK 0x0e
90#define AK4396_DIF_16_LSB 0x00
91#define AK4396_DIF_20_LSB 0x02
Clemens Ladischd0ce9942007-12-23 19:50:57 +010092#define AK4396_DIF_24_MSB 0x04
Clemens Ladisch878ac3e2008-01-21 08:50:19 +010093#define AK4396_DIF_24_I2S 0x06
94#define AK4396_DIF_24_LSB 0x08
95#define AK4396_ACKS 0x80
96/* control 2 */
Clemens Ladischd0ce9942007-12-23 19:50:57 +010097#define AK4396_SMUTE 0x01
Clemens Ladisch878ac3e2008-01-21 08:50:19 +010098#define AK4396_DEM_MASK 0x06
99#define AK4396_DEM_441 0x00
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100100#define AK4396_DEM_OFF 0x02
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100101#define AK4396_DEM_48 0x04
102#define AK4396_DEM_32 0x06
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100103#define AK4396_DFS_MASK 0x18
104#define AK4396_DFS_NORMAL 0x00
105#define AK4396_DFS_DOUBLE 0x08
106#define AK4396_DFS_QUAD 0x10
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100107#define AK4396_SLOW 0x20
108#define AK4396_DZFM 0x40
109#define AK4396_DZFE 0x80
110/* control 3 */
111#define AK4396_DZFB 0x04
112#define AK4396_DCKB 0x10
113#define AK4396_DCKS 0x20
114#define AK4396_DSDM 0x40
115#define AK4396_D_P_MASK 0x80
116#define AK4396_PCM 0x00
117#define AK4396_DSD 0x80
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100118
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100119#define WM8785_R0 0
120#define WM8785_R1 1
121#define WM8785_R2 2
122#define WM8785_R7 7
123
124/* R0 */
125#define WM8785_MCR_MASK 0x007
126#define WM8785_MCR_SLAVE 0x000
127#define WM8785_MCR_MASTER_128 0x001
128#define WM8785_MCR_MASTER_192 0x002
129#define WM8785_MCR_MASTER_256 0x003
130#define WM8785_MCR_MASTER_384 0x004
131#define WM8785_MCR_MASTER_512 0x005
132#define WM8785_MCR_MASTER_768 0x006
133#define WM8785_OSR_MASK 0x018
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100134#define WM8785_OSR_SINGLE 0x000
135#define WM8785_OSR_DOUBLE 0x008
136#define WM8785_OSR_QUAD 0x010
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100137#define WM8785_FORMAT_MASK 0x060
138#define WM8785_FORMAT_RJUST 0x000
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100139#define WM8785_FORMAT_LJUST 0x020
140#define WM8785_FORMAT_I2S 0x040
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100141#define WM8785_FORMAT_DSP 0x060
142/* R1 */
143#define WM8785_WL_MASK 0x003
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100144#define WM8785_WL_16 0x000
145#define WM8785_WL_20 0x001
146#define WM8785_WL_24 0x002
147#define WM8785_WL_32 0x003
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100148#define WM8785_LRP 0x004
149#define WM8785_BCLKINV 0x008
150#define WM8785_LRSWAP 0x010
151#define WM8785_DEVNO_MASK 0x0e0
152/* R2 */
153#define WM8785_HPFR 0x001
154#define WM8785_HPFL 0x002
155#define WM8785_SDODIS 0x004
156#define WM8785_PWRDNR 0x008
157#define WM8785_PWRDNL 0x010
158#define WM8785_TDM_MASK 0x1c0
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100159
Clemens Ladisch7ef37cd2008-01-21 08:51:55 +0100160struct generic_data {
161 u8 ak4396_ctl2;
162};
163
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100164static void ak4396_write(struct oxygen *chip, unsigned int codec,
165 u8 reg, u8 value)
166{
167 /* maps ALSA channel pair number to SPI output */
168 static const u8 codec_spi_map[4] = {
Clemens Ladisch7113e952008-01-14 08:55:03 +0100169 0, 1, 2, 4
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100170 };
Clemens Ladischc2353a02008-01-18 09:17:53 +0100171 oxygen_write_spi(chip, OXYGEN_SPI_TRIGGER |
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100172 OXYGEN_SPI_DATA_LENGTH_2 |
Clemens Ladisch3b942532008-01-21 08:51:19 +0100173 OXYGEN_SPI_CLOCK_320 |
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100174 (codec_spi_map[codec] << OXYGEN_SPI_CODEC_SHIFT) |
Clemens Ladischc2353a02008-01-18 09:17:53 +0100175 OXYGEN_SPI_CEN_LATCH_CLOCK_HI,
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100176 AK4396_WRITE | (reg << 8) | value);
177}
178
179static void wm8785_write(struct oxygen *chip, u8 reg, unsigned int value)
180{
Clemens Ladischc2353a02008-01-18 09:17:53 +0100181 oxygen_write_spi(chip, OXYGEN_SPI_TRIGGER |
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100182 OXYGEN_SPI_DATA_LENGTH_2 |
Clemens Ladisch3b942532008-01-21 08:51:19 +0100183 OXYGEN_SPI_CLOCK_320 |
Clemens Ladischc2353a02008-01-18 09:17:53 +0100184 (3 << OXYGEN_SPI_CODEC_SHIFT) |
185 OXYGEN_SPI_CEN_LATCH_CLOCK_LO,
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100186 (reg << 9) | value);
187}
188
189static void ak4396_init(struct oxygen *chip)
190{
Clemens Ladisch7ef37cd2008-01-21 08:51:55 +0100191 struct generic_data *data = chip->model_data;
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100192 unsigned int i;
193
Clemens Ladisch7ef37cd2008-01-21 08:51:55 +0100194 data->ak4396_ctl2 = AK4396_DEM_OFF | AK4396_DFS_NORMAL;
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100195 for (i = 0; i < 4; ++i) {
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100196 ak4396_write(chip, i,
197 AK4396_CONTROL_1, AK4396_DIF_24_MSB | AK4396_RSTN);
198 ak4396_write(chip, i,
Clemens Ladisch7ef37cd2008-01-21 08:51:55 +0100199 AK4396_CONTROL_2, data->ak4396_ctl2);
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100200 ak4396_write(chip, i,
201 AK4396_CONTROL_3, AK4396_PCM);
202 ak4396_write(chip, i, AK4396_LCH_ATT, 0xff);
203 ak4396_write(chip, i, AK4396_RCH_ATT, 0xff);
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100204 }
205 snd_component_add(chip->card, "AK4396");
206}
207
208static void ak5385_init(struct oxygen *chip)
209{
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100210 oxygen_set_bits16(chip, OXYGEN_GPIO_CONTROL, GPIO_AK5385_DFS_MASK);
211 oxygen_clear_bits16(chip, OXYGEN_GPIO_DATA, GPIO_AK5385_DFS_MASK);
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100212 snd_component_add(chip->card, "AK5385");
213}
214
215static void wm8785_init(struct oxygen *chip)
216{
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100217 wm8785_write(chip, WM8785_R7, 0);
218 wm8785_write(chip, WM8785_R0, WM8785_MCR_SLAVE |
219 WM8785_OSR_SINGLE | WM8785_FORMAT_LJUST);
220 wm8785_write(chip, WM8785_R1, WM8785_WL_24);
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100221 snd_component_add(chip->card, "WM8785");
222}
223
224static void generic_init(struct oxygen *chip)
225{
226 ak4396_init(chip);
227 wm8785_init(chip);
228}
229
230static void meridian_init(struct oxygen *chip)
231{
232 ak4396_init(chip);
233 ak5385_init(chip);
234}
235
236static void generic_cleanup(struct oxygen *chip)
237{
238}
239
240static void set_ak4396_params(struct oxygen *chip,
241 struct snd_pcm_hw_params *params)
242{
Clemens Ladisch7ef37cd2008-01-21 08:51:55 +0100243 struct generic_data *data = chip->model_data;
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100244 unsigned int i;
245 u8 value;
246
Clemens Ladisch7ef37cd2008-01-21 08:51:55 +0100247 value = data->ak4396_ctl2 & ~AK4396_DFS_MASK;
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100248 if (params_rate(params) <= 54000)
249 value |= AK4396_DFS_NORMAL;
250 else if (params_rate(params) < 120000)
251 value |= AK4396_DFS_DOUBLE;
252 else
253 value |= AK4396_DFS_QUAD;
Clemens Ladisch7ef37cd2008-01-21 08:51:55 +0100254 data->ak4396_ctl2 = value;
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100255 for (i = 0; i < 4; ++i) {
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100256 ak4396_write(chip, i,
257 AK4396_CONTROL_1, AK4396_DIF_24_MSB);
258 ak4396_write(chip, i,
259 AK4396_CONTROL_2, value);
260 ak4396_write(chip, i,
261 AK4396_CONTROL_1, AK4396_DIF_24_MSB | AK4396_RSTN);
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100262 }
263}
264
265static void update_ak4396_volume(struct oxygen *chip)
266{
267 unsigned int i;
268
269 for (i = 0; i < 4; ++i) {
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100270 ak4396_write(chip, i,
271 AK4396_LCH_ATT, chip->dac_volume[i * 2]);
272 ak4396_write(chip, i,
273 AK4396_RCH_ATT, chip->dac_volume[i * 2 + 1]);
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100274 }
275}
276
277static void update_ak4396_mute(struct oxygen *chip)
278{
Clemens Ladisch7ef37cd2008-01-21 08:51:55 +0100279 struct generic_data *data = chip->model_data;
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100280 unsigned int i;
281 u8 value;
282
Clemens Ladisch7ef37cd2008-01-21 08:51:55 +0100283 value = data->ak4396_ctl2 & ~AK4396_SMUTE;
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100284 if (chip->dac_mute)
285 value |= AK4396_SMUTE;
Clemens Ladisch7ef37cd2008-01-21 08:51:55 +0100286 data->ak4396_ctl2 = value;
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100287 for (i = 0; i < 4; ++i)
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100288 ak4396_write(chip, i, AK4396_CONTROL_2, value);
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100289}
290
291static void set_wm8785_params(struct oxygen *chip,
292 struct snd_pcm_hw_params *params)
293{
294 unsigned int value;
295
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100296 wm8785_write(chip, WM8785_R7, 0);
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100297
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100298 value = WM8785_MCR_SLAVE | WM8785_FORMAT_LJUST;
Clemens Ladisch71e22a42008-01-21 08:50:51 +0100299 if (params_rate(params) <= 48000)
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100300 value |= WM8785_OSR_SINGLE;
Clemens Ladisch71e22a42008-01-21 08:50:51 +0100301 else if (params_rate(params) <= 96000)
302 value |= WM8785_OSR_DOUBLE;
303 else
304 value |= WM8785_OSR_QUAD;
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100305 wm8785_write(chip, WM8785_R0, value);
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100306
307 if (snd_pcm_format_width(params_format(params)) <= 16)
308 value = WM8785_WL_16;
309 else
310 value = WM8785_WL_24;
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100311 wm8785_write(chip, WM8785_R1, value);
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100312}
313
314static void set_ak5385_params(struct oxygen *chip,
315 struct snd_pcm_hw_params *params)
316{
317 unsigned int value;
318
319 if (params_rate(params) <= 54000)
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100320 value = GPIO_AK5385_DFS_NORMAL;
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100321 else if (params_rate(params) <= 108000)
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100322 value = GPIO_AK5385_DFS_DOUBLE;
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100323 else
Clemens Ladisch878ac3e2008-01-21 08:50:19 +0100324 value = GPIO_AK5385_DFS_QUAD;
325 oxygen_write16_masked(chip, OXYGEN_GPIO_DATA,
326 value, GPIO_AK5385_DFS_MASK);
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100327}
328
329static const DECLARE_TLV_DB_LINEAR(ak4396_db_scale, TLV_DB_GAIN_MUTE, 0);
330
Clemens Ladischccc80fb2008-01-16 08:32:08 +0100331static int ak4396_control_filter(struct snd_kcontrol_new *template)
332{
333 if (!strcmp(template->name, "Master Playback Volume")) {
334 template->access |= SNDRV_CTL_ELEM_ACCESS_TLV_READ;
335 template->tlv.p = ak4396_db_scale;
336 }
337 return 0;
338}
339
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100340static const struct oxygen_model model_generic = {
341 .shortname = "C-Media CMI8788",
342 .longname = "C-Media Oxygen HD Audio",
343 .chip = "CMI8788",
344 .owner = THIS_MODULE,
345 .init = generic_init,
Clemens Ladischccc80fb2008-01-16 08:32:08 +0100346 .control_filter = ak4396_control_filter,
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100347 .cleanup = generic_cleanup,
348 .set_dac_params = set_ak4396_params,
349 .set_adc_params = set_wm8785_params,
350 .update_dac_volume = update_ak4396_volume,
351 .update_dac_mute = update_ak4396_mute,
Clemens Ladisch7ef37cd2008-01-21 08:51:55 +0100352 .model_data_size = sizeof(struct generic_data),
Clemens Ladisch976cd622008-01-25 08:37:49 +0100353 .dac_channels = 8,
Clemens Ladische85e0922008-01-16 08:30:38 +0100354 .used_channels = OXYGEN_CHANNEL_A |
355 OXYGEN_CHANNEL_C |
356 OXYGEN_CHANNEL_SPDIF |
357 OXYGEN_CHANNEL_MULTICH |
358 OXYGEN_CHANNEL_AC97,
Clemens Ladisch84aa6b72008-01-16 08:28:54 +0100359 .function_flags = OXYGEN_FUNCTION_ENABLE_SPI_4_5,
Clemens Ladisch05855ba2008-01-17 09:05:09 +0100360 .dac_i2s_format = OXYGEN_I2S_FORMAT_LJUST,
361 .adc_i2s_format = OXYGEN_I2S_FORMAT_LJUST,
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100362};
363static const struct oxygen_model model_meridian = {
364 .shortname = "C-Media CMI8788",
365 .longname = "C-Media Oxygen HD Audio",
366 .chip = "CMI8788",
367 .owner = THIS_MODULE,
368 .init = meridian_init,
Clemens Ladischccc80fb2008-01-16 08:32:08 +0100369 .control_filter = ak4396_control_filter,
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100370 .cleanup = generic_cleanup,
371 .set_dac_params = set_ak4396_params,
372 .set_adc_params = set_ak5385_params,
373 .update_dac_volume = update_ak4396_volume,
374 .update_dac_mute = update_ak4396_mute,
Clemens Ladisch7ef37cd2008-01-21 08:51:55 +0100375 .model_data_size = sizeof(struct generic_data),
Clemens Ladisch976cd622008-01-25 08:37:49 +0100376 .dac_channels = 8,
Clemens Ladische85e0922008-01-16 08:30:38 +0100377 .used_channels = OXYGEN_CHANNEL_B |
378 OXYGEN_CHANNEL_C |
379 OXYGEN_CHANNEL_SPDIF |
380 OXYGEN_CHANNEL_MULTICH |
381 OXYGEN_CHANNEL_AC97,
Clemens Ladisch84aa6b72008-01-16 08:28:54 +0100382 .function_flags = OXYGEN_FUNCTION_ENABLE_SPI_4_5,
Clemens Ladisch05855ba2008-01-17 09:05:09 +0100383 .dac_i2s_format = OXYGEN_I2S_FORMAT_LJUST,
384 .adc_i2s_format = OXYGEN_I2S_FORMAT_LJUST,
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100385};
386
387static int __devinit generic_oxygen_probe(struct pci_dev *pci,
388 const struct pci_device_id *pci_id)
389{
390 static int dev;
Clemens Ladischcd93dc82008-01-24 08:43:39 +0100391 int is_meridian;
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100392 int err;
393
394 if (dev >= SNDRV_CARDS)
395 return -ENODEV;
396 if (!enable[dev]) {
397 ++dev;
398 return -ENOENT;
399 }
Clemens Ladischcd93dc82008-01-24 08:43:39 +0100400 is_meridian = pci_id->driver_data;
401 err = oxygen_pci_probe(pci, index[dev], id[dev], is_meridian,
402 is_meridian ? &model_meridian : &model_generic);
Clemens Ladischd0ce9942007-12-23 19:50:57 +0100403 if (err >= 0)
404 ++dev;
405 return err;
406}
407
408static struct pci_driver oxygen_driver = {
409 .name = "CMI8788",
410 .id_table = oxygen_ids,
411 .probe = generic_oxygen_probe,
412 .remove = __devexit_p(oxygen_pci_remove),
413};
414
415static int __init alsa_card_oxygen_init(void)
416{
417 return pci_register_driver(&oxygen_driver);
418}
419
420static void __exit alsa_card_oxygen_exit(void)
421{
422 pci_unregister_driver(&oxygen_driver);
423}
424
425module_init(alsa_card_oxygen_init)
426module_exit(alsa_card_oxygen_exit)