blob: ee60ab68251df13c287196493017ff914f3c1db2 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/mcbsp.c
3 *
4 * Copyright (C) 2004 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
6 *
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Multichannel mode not supported.
13 */
14
15#include <linux/module.h>
16#include <linux/init.h>
17#include <linux/device.h>
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +030018#include <linux/platform_device.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010019#include <linux/wait.h>
20#include <linux/completion.h>
21#include <linux/interrupt.h>
22#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000023#include <linux/clk.h>
Tony Lindgren04fbf6a2007-02-12 10:50:53 -080024#include <linux/delay.h>
Eduardo Valentinfb78d802008-07-03 12:24:39 +030025#include <linux/io.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010026
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/dma.h>
28#include <mach/mcbsp.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010029
Chandra Shekharb4b58f52008-10-08 10:01:39 +030030struct omap_mcbsp **mcbsp_ptr;
31int omap_mcbsp_count;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +030032
Chandra Shekharb4b58f52008-10-08 10:01:39 +030033void omap_mcbsp_write(void __iomem *io_base, u16 reg, u32 val)
34{
35 if (cpu_class_is_omap1() || cpu_is_omap2420())
36 __raw_writew((u16)val, io_base + reg);
37 else
38 __raw_writel(val, io_base + reg);
39}
40
41int omap_mcbsp_read(void __iomem *io_base, u16 reg)
42{
43 if (cpu_class_is_omap1() || cpu_is_omap2420())
44 return __raw_readw(io_base + reg);
45 else
46 return __raw_readl(io_base + reg);
47}
48
49#define OMAP_MCBSP_READ(base, reg) \
50 omap_mcbsp_read(base, OMAP_MCBSP_REG_##reg)
51#define OMAP_MCBSP_WRITE(base, reg, val) \
52 omap_mcbsp_write(base, OMAP_MCBSP_REG_##reg, val)
53
54#define omap_mcbsp_check_valid_id(id) (id < omap_mcbsp_count)
55#define id_to_mcbsp_ptr(id) mcbsp_ptr[id];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010056
57static void omap_mcbsp_dump_reg(u8 id)
58{
Chandra Shekharb4b58f52008-10-08 10:01:39 +030059 struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
60
61 dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
62 dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
63 OMAP_MCBSP_READ(mcbsp->io_base, DRR2));
64 dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
65 OMAP_MCBSP_READ(mcbsp->io_base, DRR1));
66 dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
67 OMAP_MCBSP_READ(mcbsp->io_base, DXR2));
68 dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
69 OMAP_MCBSP_READ(mcbsp->io_base, DXR1));
70 dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
71 OMAP_MCBSP_READ(mcbsp->io_base, SPCR2));
72 dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
73 OMAP_MCBSP_READ(mcbsp->io_base, SPCR1));
74 dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
75 OMAP_MCBSP_READ(mcbsp->io_base, RCR2));
76 dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
77 OMAP_MCBSP_READ(mcbsp->io_base, RCR1));
78 dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
79 OMAP_MCBSP_READ(mcbsp->io_base, XCR2));
80 dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
81 OMAP_MCBSP_READ(mcbsp->io_base, XCR1));
82 dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
83 OMAP_MCBSP_READ(mcbsp->io_base, SRGR2));
84 dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
85 OMAP_MCBSP_READ(mcbsp->io_base, SRGR1));
86 dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
87 OMAP_MCBSP_READ(mcbsp->io_base, PCR0));
88 dev_dbg(mcbsp->dev, "***********************\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010089}
90
Linus Torvalds0cd61b62006-10-06 10:53:39 -070091static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010092{
Jeff Garzike8f2af12007-10-26 05:40:25 -040093 struct omap_mcbsp *mcbsp_tx = dev_id;
Eero Nurkkalad6d834b2009-05-25 11:08:42 -070094 u16 irqst_spcr2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010095
Eero Nurkkalad6d834b2009-05-25 11:08:42 -070096 irqst_spcr2 = OMAP_MCBSP_READ(mcbsp_tx->io_base, SPCR2);
97 dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010098
Eero Nurkkalad6d834b2009-05-25 11:08:42 -070099 if (irqst_spcr2 & XSYNC_ERR) {
100 dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
101 irqst_spcr2);
102 /* Writing zero to XSYNC_ERR clears the IRQ */
103 OMAP_MCBSP_WRITE(mcbsp_tx->io_base, SPCR2,
104 irqst_spcr2 & ~(XSYNC_ERR));
105 } else {
106 complete(&mcbsp_tx->tx_irq_completion);
107 }
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300108
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100109 return IRQ_HANDLED;
110}
111
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700112static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100113{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400114 struct omap_mcbsp *mcbsp_rx = dev_id;
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700115 u16 irqst_spcr1;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100116
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700117 irqst_spcr1 = OMAP_MCBSP_READ(mcbsp_rx->io_base, SPCR1);
118 dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100119
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700120 if (irqst_spcr1 & RSYNC_ERR) {
121 dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
122 irqst_spcr1);
123 /* Writing zero to RSYNC_ERR clears the IRQ */
124 OMAP_MCBSP_WRITE(mcbsp_rx->io_base, SPCR1,
125 irqst_spcr1 & ~(RSYNC_ERR));
126 } else {
127 complete(&mcbsp_rx->tx_irq_completion);
128 }
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300129
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100130 return IRQ_HANDLED;
131}
132
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100133static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
134{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400135 struct omap_mcbsp *mcbsp_dma_tx = data;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100136
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300137 dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
138 OMAP_MCBSP_READ(mcbsp_dma_tx->io_base, SPCR2));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100139
140 /* We can free the channels */
141 omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
142 mcbsp_dma_tx->dma_tx_lch = -1;
143
144 complete(&mcbsp_dma_tx->tx_dma_completion);
145}
146
147static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
148{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400149 struct omap_mcbsp *mcbsp_dma_rx = data;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100150
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300151 dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
152 OMAP_MCBSP_READ(mcbsp_dma_rx->io_base, SPCR2));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100153
154 /* We can free the channels */
155 omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
156 mcbsp_dma_rx->dma_rx_lch = -1;
157
158 complete(&mcbsp_dma_rx->rx_dma_completion);
159}
160
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100161/*
162 * omap_mcbsp_config simply write a config to the
163 * appropriate McBSP.
164 * You either call this function or set the McBSP registers
165 * by yourself before calling omap_mcbsp_start().
166 */
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300167void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100168{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300169 struct omap_mcbsp *mcbsp;
Russell Kingd592dd12008-09-04 14:25:42 +0100170 void __iomem *io_base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100171
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300172 if (!omap_mcbsp_check_valid_id(id)) {
173 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
174 return;
175 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300176 mcbsp = id_to_mcbsp_ptr(id);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300177
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300178 io_base = mcbsp->io_base;
179 dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
180 mcbsp->id, mcbsp->phys_base);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100181
182 /* We write the given config */
183 OMAP_MCBSP_WRITE(io_base, SPCR2, config->spcr2);
184 OMAP_MCBSP_WRITE(io_base, SPCR1, config->spcr1);
185 OMAP_MCBSP_WRITE(io_base, RCR2, config->rcr2);
186 OMAP_MCBSP_WRITE(io_base, RCR1, config->rcr1);
187 OMAP_MCBSP_WRITE(io_base, XCR2, config->xcr2);
188 OMAP_MCBSP_WRITE(io_base, XCR1, config->xcr1);
189 OMAP_MCBSP_WRITE(io_base, SRGR2, config->srgr2);
190 OMAP_MCBSP_WRITE(io_base, SRGR1, config->srgr1);
191 OMAP_MCBSP_WRITE(io_base, MCR2, config->mcr2);
192 OMAP_MCBSP_WRITE(io_base, MCR1, config->mcr1);
193 OMAP_MCBSP_WRITE(io_base, PCR0, config->pcr0);
Tony Lindgren3127f8f2009-01-15 13:09:54 +0200194 if (cpu_is_omap2430() || cpu_is_omap34xx()) {
195 OMAP_MCBSP_WRITE(io_base, XCCR, config->xccr);
196 OMAP_MCBSP_WRITE(io_base, RCCR, config->rccr);
197 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100198}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300199EXPORT_SYMBOL(omap_mcbsp_config);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100200
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300201#ifdef CONFIG_ARCH_OMAP34XX
202/*
203 * omap_mcbsp_set_tx_threshold configures how to deal
204 * with transmit threshold. the threshold value and handler can be
205 * configure in here.
206 */
207void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
208{
209 struct omap_mcbsp *mcbsp;
210 void __iomem *io_base;
211
212 if (!cpu_is_omap34xx())
213 return;
214
215 if (!omap_mcbsp_check_valid_id(id)) {
216 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
217 return;
218 }
219 mcbsp = id_to_mcbsp_ptr(id);
220 io_base = mcbsp->io_base;
221
222 OMAP_MCBSP_WRITE(io_base, THRSH2, threshold);
223}
224EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);
225
226/*
227 * omap_mcbsp_set_rx_threshold configures how to deal
228 * with receive threshold. the threshold value and handler can be
229 * configure in here.
230 */
231void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
232{
233 struct omap_mcbsp *mcbsp;
234 void __iomem *io_base;
235
236 if (!cpu_is_omap34xx())
237 return;
238
239 if (!omap_mcbsp_check_valid_id(id)) {
240 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
241 return;
242 }
243 mcbsp = id_to_mcbsp_ptr(id);
244 io_base = mcbsp->io_base;
245
246 OMAP_MCBSP_WRITE(io_base, THRSH1, threshold);
247}
248EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
Eduardo Valentina1a56f52009-08-20 16:18:11 +0300249
250/*
251 * omap_mcbsp_get_max_tx_thres just return the current configured
252 * maximum threshold for transmission
253 */
254u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
255{
256 struct omap_mcbsp *mcbsp;
257
258 if (!omap_mcbsp_check_valid_id(id)) {
259 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
260 return -ENODEV;
261 }
262 mcbsp = id_to_mcbsp_ptr(id);
263
264 return mcbsp->max_tx_thres;
265}
266EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);
267
268/*
269 * omap_mcbsp_get_max_rx_thres just return the current configured
270 * maximum threshold for reception
271 */
272u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
273{
274 struct omap_mcbsp *mcbsp;
275
276 if (!omap_mcbsp_check_valid_id(id)) {
277 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
278 return -ENODEV;
279 }
280 mcbsp = id_to_mcbsp_ptr(id);
281
282 return mcbsp->max_rx_thres;
283}
284EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300285
286/*
287 * omap_mcbsp_get_dma_op_mode just return the current configured
288 * operating mode for the mcbsp channel
289 */
290int omap_mcbsp_get_dma_op_mode(unsigned int id)
291{
292 struct omap_mcbsp *mcbsp;
293 int dma_op_mode;
294
295 if (!omap_mcbsp_check_valid_id(id)) {
296 printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
297 return -ENODEV;
298 }
299 mcbsp = id_to_mcbsp_ptr(id);
300
301 spin_lock_irq(&mcbsp->lock);
302 dma_op_mode = mcbsp->dma_op_mode;
303 spin_unlock_irq(&mcbsp->lock);
304
305 return dma_op_mode;
306}
307EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300308
309static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
310{
311 /*
312 * Enable wakup behavior, smart idle and all wakeups
313 * REVISIT: some wakeups may be unnecessary
314 */
315 if (cpu_is_omap34xx()) {
316 u16 syscon;
317
318 syscon = OMAP_MCBSP_READ(mcbsp->io_base, SYSCON);
Eero Nurkkala2ba93f82009-08-20 16:18:17 +0300319 syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
Eduardo Valentind99a7452009-08-20 16:18:18 +0300320
321 spin_lock_irq(&mcbsp->lock);
Eero Nurkkalafa3935b2009-08-20 16:18:19 +0300322 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
323 syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
324 CLOCKACTIVITY(0x02));
325 OMAP_MCBSP_WRITE(mcbsp->io_base, WAKEUPEN,
326 XRDYEN | RRDYEN);
327 } else {
Eduardo Valentind99a7452009-08-20 16:18:18 +0300328 syscon |= SIDLEMODE(0x01);
Eero Nurkkalafa3935b2009-08-20 16:18:19 +0300329 }
Eduardo Valentind99a7452009-08-20 16:18:18 +0300330 spin_unlock_irq(&mcbsp->lock);
331
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300332 OMAP_MCBSP_WRITE(mcbsp->io_base, SYSCON, syscon);
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300333 }
334}
335
336static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
337{
338 /*
339 * Disable wakup behavior, smart idle and all wakeups
340 */
341 if (cpu_is_omap34xx()) {
342 u16 syscon;
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300343
344 syscon = OMAP_MCBSP_READ(mcbsp->io_base, SYSCON);
Eero Nurkkala2ba93f82009-08-20 16:18:17 +0300345 syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
Eero Nurkkala72cc6d72009-08-20 16:18:20 +0300346 /*
347 * HW bug workaround - If no_idle mode is taken, we need to
348 * go to smart_idle before going to always_idle, or the
349 * device will not hit retention anymore.
350 */
351 syscon |= SIDLEMODE(0x02);
352 OMAP_MCBSP_WRITE(mcbsp->io_base, SYSCON, syscon);
353
354 syscon &= ~(SIDLEMODE(0x03));
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300355 OMAP_MCBSP_WRITE(mcbsp->io_base, SYSCON, syscon);
356
Eduardo Valentind9a9b3f2009-08-20 16:18:16 +0300357 OMAP_MCBSP_WRITE(mcbsp->io_base, WAKEUPEN, 0);
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300358 }
359}
360#else
361static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
362static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300363#endif
364
Tony Lindgren120db2c2006-04-02 17:46:27 +0100365/*
366 * We can choose between IRQ based or polled IO.
367 * This needs to be called before omap_mcbsp_request().
368 */
369int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
370{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300371 struct omap_mcbsp *mcbsp;
372
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300373 if (!omap_mcbsp_check_valid_id(id)) {
374 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
375 return -ENODEV;
376 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300377 mcbsp = id_to_mcbsp_ptr(id);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100378
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300379 spin_lock(&mcbsp->lock);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100380
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300381 if (!mcbsp->free) {
382 dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
383 mcbsp->id);
384 spin_unlock(&mcbsp->lock);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100385 return -EINVAL;
386 }
387
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300388 mcbsp->io_type = io_type;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100389
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300390 spin_unlock(&mcbsp->lock);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100391
392 return 0;
393}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300394EXPORT_SYMBOL(omap_mcbsp_set_io_type);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100395
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100396int omap_mcbsp_request(unsigned int id)
397{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300398 struct omap_mcbsp *mcbsp;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100399 int err;
400
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300401 if (!omap_mcbsp_check_valid_id(id)) {
402 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
403 return -ENODEV;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100404 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300405 mcbsp = id_to_mcbsp_ptr(id);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300406
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300407 spin_lock(&mcbsp->lock);
408 if (!mcbsp->free) {
409 dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
410 mcbsp->id);
411 spin_unlock(&mcbsp->lock);
Russell Kingb820ce42009-01-23 10:26:46 +0000412 return -EBUSY;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100413 }
414
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300415 mcbsp->free = 0;
416 spin_unlock(&mcbsp->lock);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100417
Russell Kingb820ce42009-01-23 10:26:46 +0000418 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
419 mcbsp->pdata->ops->request(id);
420
421 clk_enable(mcbsp->iclk);
422 clk_enable(mcbsp->fclk);
423
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300424 /* Do procedure specific to omap34xx arch, if applicable */
425 omap34xx_mcbsp_request(mcbsp);
426
Jarkko Nikula5a070552008-10-08 10:01:41 +0300427 /*
428 * Make sure that transmitter, receiver and sample-rate generator are
429 * not running before activating IRQs.
430 */
431 OMAP_MCBSP_WRITE(mcbsp->io_base, SPCR1, 0);
432 OMAP_MCBSP_WRITE(mcbsp->io_base, SPCR2, 0);
433
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300434 if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
Tony Lindgren120db2c2006-04-02 17:46:27 +0100435 /* We need to get IRQs here */
Jarkko Nikula5a070552008-10-08 10:01:41 +0300436 init_completion(&mcbsp->tx_irq_completion);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300437 err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
438 0, "McBSP", (void *)mcbsp);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100439 if (err != 0) {
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300440 dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
441 "for McBSP%d\n", mcbsp->tx_irq,
442 mcbsp->id);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100443 return err;
444 }
445
Jarkko Nikula5a070552008-10-08 10:01:41 +0300446 init_completion(&mcbsp->rx_irq_completion);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300447 err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler,
448 0, "McBSP", (void *)mcbsp);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100449 if (err != 0) {
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300450 dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
451 "for McBSP%d\n", mcbsp->rx_irq,
452 mcbsp->id);
453 free_irq(mcbsp->tx_irq, (void *)mcbsp);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100454 return err;
455 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100456 }
457
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100458 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100459}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300460EXPORT_SYMBOL(omap_mcbsp_request);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100461
462void omap_mcbsp_free(unsigned int id)
463{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300464 struct omap_mcbsp *mcbsp;
465
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300466 if (!omap_mcbsp_check_valid_id(id)) {
467 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100468 return;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100469 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300470 mcbsp = id_to_mcbsp_ptr(id);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100471
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300472 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
473 mcbsp->pdata->ops->free(id);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300474
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300475 /* Do procedure specific to omap34xx arch, if applicable */
476 omap34xx_mcbsp_free(mcbsp);
477
Russell Kingb820ce42009-01-23 10:26:46 +0000478 clk_disable(mcbsp->fclk);
479 clk_disable(mcbsp->iclk);
480
481 if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
482 /* Free IRQs */
483 free_irq(mcbsp->rx_irq, (void *)mcbsp);
484 free_irq(mcbsp->tx_irq, (void *)mcbsp);
485 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100486
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300487 spin_lock(&mcbsp->lock);
488 if (mcbsp->free) {
489 dev_err(mcbsp->dev, "McBSP%d was not reserved\n",
490 mcbsp->id);
491 spin_unlock(&mcbsp->lock);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100492 return;
493 }
494
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300495 mcbsp->free = 1;
496 spin_unlock(&mcbsp->lock);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100497}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300498EXPORT_SYMBOL(omap_mcbsp_free);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100499
500/*
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300501 * Here we start the McBSP, by enabling transmitter, receiver or both.
502 * If no transmitter or receiver is active prior calling, then sample-rate
503 * generator and frame sync are started.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100504 */
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300505void omap_mcbsp_start(unsigned int id, int tx, int rx)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100506{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300507 struct omap_mcbsp *mcbsp;
Russell Kingd592dd12008-09-04 14:25:42 +0100508 void __iomem *io_base;
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300509 int idle;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100510 u16 w;
511
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300512 if (!omap_mcbsp_check_valid_id(id)) {
513 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100514 return;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300515 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300516 mcbsp = id_to_mcbsp_ptr(id);
517 io_base = mcbsp->io_base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100518
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300519 mcbsp->rx_word_length = (OMAP_MCBSP_READ(io_base, RCR1) >> 5) & 0x7;
520 mcbsp->tx_word_length = (OMAP_MCBSP_READ(io_base, XCR1) >> 5) & 0x7;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100521
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300522 idle = !((OMAP_MCBSP_READ(io_base, SPCR2) |
523 OMAP_MCBSP_READ(io_base, SPCR1)) & 1);
524
525 if (idle) {
526 /* Start the sample generator */
527 w = OMAP_MCBSP_READ(io_base, SPCR2);
528 OMAP_MCBSP_WRITE(io_base, SPCR2, w | (1 << 6));
529 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100530
531 /* Enable transmitter and receiver */
532 w = OMAP_MCBSP_READ(io_base, SPCR2);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300533 OMAP_MCBSP_WRITE(io_base, SPCR2, w | (tx & 1));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100534
535 w = OMAP_MCBSP_READ(io_base, SPCR1);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300536 OMAP_MCBSP_WRITE(io_base, SPCR1, w | (rx & 1));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100537
Eduardo Valentin44a63112009-08-20 16:18:09 +0300538 /*
539 * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
540 * REVISIT: 100us may give enough time for two CLKSRG, however
541 * due to some unknown PM related, clock gating etc. reason it
542 * is now at 500us.
543 */
544 udelay(500);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100545
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300546 if (idle) {
547 /* Start frame sync */
548 w = OMAP_MCBSP_READ(io_base, SPCR2);
549 OMAP_MCBSP_WRITE(io_base, SPCR2, w | (1 << 7));
550 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100551
552 /* Dump McBSP Regs */
553 omap_mcbsp_dump_reg(id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100554}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300555EXPORT_SYMBOL(omap_mcbsp_start);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100556
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300557void omap_mcbsp_stop(unsigned int id, int tx, int rx)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100558{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300559 struct omap_mcbsp *mcbsp;
Russell Kingd592dd12008-09-04 14:25:42 +0100560 void __iomem *io_base;
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300561 int idle;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100562 u16 w;
563
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300564 if (!omap_mcbsp_check_valid_id(id)) {
565 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100566 return;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300567 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100568
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300569 mcbsp = id_to_mcbsp_ptr(id);
570 io_base = mcbsp->io_base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100571
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300572 /* Reset transmitter */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100573 w = OMAP_MCBSP_READ(io_base, SPCR2);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300574 OMAP_MCBSP_WRITE(io_base, SPCR2, w & ~(tx & 1));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100575
576 /* Reset receiver */
577 w = OMAP_MCBSP_READ(io_base, SPCR1);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300578 OMAP_MCBSP_WRITE(io_base, SPCR1, w & ~(rx & 1));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100579
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300580 idle = !((OMAP_MCBSP_READ(io_base, SPCR2) |
581 OMAP_MCBSP_READ(io_base, SPCR1)) & 1);
582
583 if (idle) {
584 /* Reset the sample rate generator */
585 w = OMAP_MCBSP_READ(io_base, SPCR2);
586 OMAP_MCBSP_WRITE(io_base, SPCR2, w & ~(1 << 6));
587 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100588}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300589EXPORT_SYMBOL(omap_mcbsp_stop);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100590
Eero Nurkkala9abea082009-08-20 16:18:07 +0300591void omap_mcbsp_xmit_enable(unsigned int id, u8 enable)
592{
593 struct omap_mcbsp *mcbsp;
594 void __iomem *io_base;
595 u16 w;
596
597 if (!(cpu_is_omap2430() || cpu_is_omap34xx()))
598 return;
599
600 if (!omap_mcbsp_check_valid_id(id)) {
601 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
602 return;
603 }
604
605 mcbsp = id_to_mcbsp_ptr(id);
606 io_base = mcbsp->io_base;
607
608 w = OMAP_MCBSP_READ(io_base, XCCR);
609
610 if (enable)
611 OMAP_MCBSP_WRITE(io_base, XCCR, w & ~(XDISABLE));
612 else
613 OMAP_MCBSP_WRITE(io_base, XCCR, w | XDISABLE);
614}
615EXPORT_SYMBOL(omap_mcbsp_xmit_enable);
616
617void omap_mcbsp_recv_enable(unsigned int id, u8 enable)
618{
619 struct omap_mcbsp *mcbsp;
620 void __iomem *io_base;
621 u16 w;
622
623 if (!(cpu_is_omap2430() || cpu_is_omap34xx()))
624 return;
625
626 if (!omap_mcbsp_check_valid_id(id)) {
627 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
628 return;
629 }
630
631 mcbsp = id_to_mcbsp_ptr(id);
632 io_base = mcbsp->io_base;
633
634 w = OMAP_MCBSP_READ(io_base, RCCR);
635
636 if (enable)
637 OMAP_MCBSP_WRITE(io_base, RCCR, w & ~(RDISABLE));
638 else
639 OMAP_MCBSP_WRITE(io_base, RCCR, w | RDISABLE);
640}
641EXPORT_SYMBOL(omap_mcbsp_recv_enable);
642
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100643/* polled mcbsp i/o operations */
644int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
645{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300646 struct omap_mcbsp *mcbsp;
Russell Kingd592dd12008-09-04 14:25:42 +0100647 void __iomem *base;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300648
649 if (!omap_mcbsp_check_valid_id(id)) {
650 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
651 return -ENODEV;
652 }
653
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300654 mcbsp = id_to_mcbsp_ptr(id);
655 base = mcbsp->io_base;
656
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100657 writew(buf, base + OMAP_MCBSP_REG_DXR1);
658 /* if frame sync error - clear the error */
659 if (readw(base + OMAP_MCBSP_REG_SPCR2) & XSYNC_ERR) {
660 /* clear error */
661 writew(readw(base + OMAP_MCBSP_REG_SPCR2) & (~XSYNC_ERR),
662 base + OMAP_MCBSP_REG_SPCR2);
663 /* resend */
664 return -1;
665 } else {
666 /* wait for transmit confirmation */
667 int attemps = 0;
668 while (!(readw(base + OMAP_MCBSP_REG_SPCR2) & XRDY)) {
669 if (attemps++ > 1000) {
670 writew(readw(base + OMAP_MCBSP_REG_SPCR2) &
671 (~XRST),
672 base + OMAP_MCBSP_REG_SPCR2);
673 udelay(10);
674 writew(readw(base + OMAP_MCBSP_REG_SPCR2) |
675 (XRST),
676 base + OMAP_MCBSP_REG_SPCR2);
677 udelay(10);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300678 dev_err(mcbsp->dev, "Could not write to"
679 " McBSP%d Register\n", mcbsp->id);
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100680 return -2;
681 }
682 }
683 }
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300684
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100685 return 0;
686}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300687EXPORT_SYMBOL(omap_mcbsp_pollwrite);
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100688
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300689int omap_mcbsp_pollread(unsigned int id, u16 *buf)
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100690{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300691 struct omap_mcbsp *mcbsp;
Russell Kingd592dd12008-09-04 14:25:42 +0100692 void __iomem *base;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300693
694 if (!omap_mcbsp_check_valid_id(id)) {
695 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
696 return -ENODEV;
697 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300698 mcbsp = id_to_mcbsp_ptr(id);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300699
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300700 base = mcbsp->io_base;
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100701 /* if frame sync error - clear the error */
702 if (readw(base + OMAP_MCBSP_REG_SPCR1) & RSYNC_ERR) {
703 /* clear error */
704 writew(readw(base + OMAP_MCBSP_REG_SPCR1) & (~RSYNC_ERR),
705 base + OMAP_MCBSP_REG_SPCR1);
706 /* resend */
707 return -1;
708 } else {
709 /* wait for recieve confirmation */
710 int attemps = 0;
711 while (!(readw(base + OMAP_MCBSP_REG_SPCR1) & RRDY)) {
712 if (attemps++ > 1000) {
713 writew(readw(base + OMAP_MCBSP_REG_SPCR1) &
714 (~RRST),
715 base + OMAP_MCBSP_REG_SPCR1);
716 udelay(10);
717 writew(readw(base + OMAP_MCBSP_REG_SPCR1) |
718 (RRST),
719 base + OMAP_MCBSP_REG_SPCR1);
720 udelay(10);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300721 dev_err(mcbsp->dev, "Could not read from"
722 " McBSP%d Register\n", mcbsp->id);
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100723 return -2;
724 }
725 }
726 }
727 *buf = readw(base + OMAP_MCBSP_REG_DRR1);
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300728
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100729 return 0;
730}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300731EXPORT_SYMBOL(omap_mcbsp_pollread);
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100732
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100733/*
734 * IRQ based word transmission.
735 */
736void omap_mcbsp_xmit_word(unsigned int id, u32 word)
737{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300738 struct omap_mcbsp *mcbsp;
Russell Kingd592dd12008-09-04 14:25:42 +0100739 void __iomem *io_base;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300740 omap_mcbsp_word_length word_length;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100741
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300742 if (!omap_mcbsp_check_valid_id(id)) {
743 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100744 return;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300745 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100746
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300747 mcbsp = id_to_mcbsp_ptr(id);
748 io_base = mcbsp->io_base;
749 word_length = mcbsp->tx_word_length;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100750
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300751 wait_for_completion(&mcbsp->tx_irq_completion);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100752
753 if (word_length > OMAP_MCBSP_WORD_16)
754 OMAP_MCBSP_WRITE(io_base, DXR2, word >> 16);
755 OMAP_MCBSP_WRITE(io_base, DXR1, word & 0xffff);
756}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300757EXPORT_SYMBOL(omap_mcbsp_xmit_word);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100758
759u32 omap_mcbsp_recv_word(unsigned int id)
760{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300761 struct omap_mcbsp *mcbsp;
Russell Kingd592dd12008-09-04 14:25:42 +0100762 void __iomem *io_base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100763 u16 word_lsb, word_msb = 0;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300764 omap_mcbsp_word_length word_length;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100765
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300766 if (!omap_mcbsp_check_valid_id(id)) {
767 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
768 return -ENODEV;
769 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300770 mcbsp = id_to_mcbsp_ptr(id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100771
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300772 word_length = mcbsp->rx_word_length;
773 io_base = mcbsp->io_base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100774
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300775 wait_for_completion(&mcbsp->rx_irq_completion);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100776
777 if (word_length > OMAP_MCBSP_WORD_16)
778 word_msb = OMAP_MCBSP_READ(io_base, DRR2);
779 word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
780
781 return (word_lsb | (word_msb << 16));
782}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300783EXPORT_SYMBOL(omap_mcbsp_recv_word);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100784
Tony Lindgren120db2c2006-04-02 17:46:27 +0100785int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
786{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300787 struct omap_mcbsp *mcbsp;
Russell Kingd592dd12008-09-04 14:25:42 +0100788 void __iomem *io_base;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300789 omap_mcbsp_word_length tx_word_length;
790 omap_mcbsp_word_length rx_word_length;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100791 u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
792
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300793 if (!omap_mcbsp_check_valid_id(id)) {
794 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
795 return -ENODEV;
796 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300797 mcbsp = id_to_mcbsp_ptr(id);
798 io_base = mcbsp->io_base;
799 tx_word_length = mcbsp->tx_word_length;
800 rx_word_length = mcbsp->rx_word_length;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300801
Tony Lindgren120db2c2006-04-02 17:46:27 +0100802 if (tx_word_length != rx_word_length)
803 return -EINVAL;
804
805 /* First we wait for the transmitter to be ready */
806 spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
807 while (!(spcr2 & XRDY)) {
808 spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
809 if (attempts++ > 1000) {
810 /* We must reset the transmitter */
811 OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 & (~XRST));
812 udelay(10);
813 OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 | XRST);
814 udelay(10);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300815 dev_err(mcbsp->dev, "McBSP%d transmitter not "
816 "ready\n", mcbsp->id);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100817 return -EAGAIN;
818 }
819 }
820
821 /* Now we can push the data */
822 if (tx_word_length > OMAP_MCBSP_WORD_16)
823 OMAP_MCBSP_WRITE(io_base, DXR2, word >> 16);
824 OMAP_MCBSP_WRITE(io_base, DXR1, word & 0xffff);
825
826 /* We wait for the receiver to be ready */
827 spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
828 while (!(spcr1 & RRDY)) {
829 spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
830 if (attempts++ > 1000) {
831 /* We must reset the receiver */
832 OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 & (~RRST));
833 udelay(10);
834 OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 | RRST);
835 udelay(10);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300836 dev_err(mcbsp->dev, "McBSP%d receiver not "
837 "ready\n", mcbsp->id);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100838 return -EAGAIN;
839 }
840 }
841
842 /* Receiver is ready, let's read the dummy data */
843 if (rx_word_length > OMAP_MCBSP_WORD_16)
844 word_msb = OMAP_MCBSP_READ(io_base, DRR2);
845 word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
846
847 return 0;
848}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300849EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100850
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300851int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100852{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300853 struct omap_mcbsp *mcbsp;
Russell Kingd592dd12008-09-04 14:25:42 +0100854 u32 clock_word = 0;
855 void __iomem *io_base;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300856 omap_mcbsp_word_length tx_word_length;
857 omap_mcbsp_word_length rx_word_length;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100858 u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
859
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300860 if (!omap_mcbsp_check_valid_id(id)) {
861 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
862 return -ENODEV;
863 }
864
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300865 mcbsp = id_to_mcbsp_ptr(id);
866 io_base = mcbsp->io_base;
867
868 tx_word_length = mcbsp->tx_word_length;
869 rx_word_length = mcbsp->rx_word_length;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300870
Tony Lindgren120db2c2006-04-02 17:46:27 +0100871 if (tx_word_length != rx_word_length)
872 return -EINVAL;
873
874 /* First we wait for the transmitter to be ready */
875 spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
876 while (!(spcr2 & XRDY)) {
877 spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
878 if (attempts++ > 1000) {
879 /* We must reset the transmitter */
880 OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 & (~XRST));
881 udelay(10);
882 OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 | XRST);
883 udelay(10);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300884 dev_err(mcbsp->dev, "McBSP%d transmitter not "
885 "ready\n", mcbsp->id);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100886 return -EAGAIN;
887 }
888 }
889
890 /* We first need to enable the bus clock */
891 if (tx_word_length > OMAP_MCBSP_WORD_16)
892 OMAP_MCBSP_WRITE(io_base, DXR2, clock_word >> 16);
893 OMAP_MCBSP_WRITE(io_base, DXR1, clock_word & 0xffff);
894
895 /* We wait for the receiver to be ready */
896 spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
897 while (!(spcr1 & RRDY)) {
898 spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
899 if (attempts++ > 1000) {
900 /* We must reset the receiver */
901 OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 & (~RRST));
902 udelay(10);
903 OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 | RRST);
904 udelay(10);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300905 dev_err(mcbsp->dev, "McBSP%d receiver not "
906 "ready\n", mcbsp->id);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100907 return -EAGAIN;
908 }
909 }
910
911 /* Receiver is ready, there is something for us */
912 if (rx_word_length > OMAP_MCBSP_WORD_16)
913 word_msb = OMAP_MCBSP_READ(io_base, DRR2);
914 word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
915
916 word[0] = (word_lsb | (word_msb << 16));
917
918 return 0;
919}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300920EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
Tony Lindgren120db2c2006-04-02 17:46:27 +0100921
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100922/*
923 * Simple DMA based buffer rx/tx routines.
924 * Nothing fancy, just a single buffer tx/rx through DMA.
925 * The DMA resources are released once the transfer is done.
926 * For anything fancier, you should use your own customized DMA
927 * routines and callbacks.
928 */
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300929int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
930 unsigned int length)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100931{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300932 struct omap_mcbsp *mcbsp;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100933 int dma_tx_ch;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100934 int src_port = 0;
935 int dest_port = 0;
936 int sync_dev = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100937
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300938 if (!omap_mcbsp_check_valid_id(id)) {
939 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
940 return -ENODEV;
941 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300942 mcbsp = id_to_mcbsp_ptr(id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100943
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300944 if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300945 omap_mcbsp_tx_dma_callback,
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300946 mcbsp,
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300947 &dma_tx_ch)) {
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300948 dev_err(mcbsp->dev, " Unable to request DMA channel for "
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300949 "McBSP%d TX. Trying IRQ based TX\n",
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300950 mcbsp->id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100951 return -EAGAIN;
952 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300953 mcbsp->dma_tx_lch = dma_tx_ch;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100954
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300955 dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300956 dma_tx_ch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100957
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300958 init_completion(&mcbsp->tx_dma_completion);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100959
Tony Lindgren120db2c2006-04-02 17:46:27 +0100960 if (cpu_class_is_omap1()) {
961 src_port = OMAP_DMA_PORT_TIPB;
962 dest_port = OMAP_DMA_PORT_EMIFF;
963 }
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300964 if (cpu_class_is_omap2())
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300965 sync_dev = mcbsp->dma_tx_sync;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100966
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300967 omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100968 OMAP_DMA_DATA_TYPE_S16,
969 length >> 1, 1,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000970 OMAP_DMA_SYNC_ELEMENT,
Tony Lindgren120db2c2006-04-02 17:46:27 +0100971 sync_dev, 0);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100972
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300973 omap_set_dma_dest_params(mcbsp->dma_tx_lch,
Tony Lindgren120db2c2006-04-02 17:46:27 +0100974 src_port,
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100975 OMAP_DMA_AMODE_CONSTANT,
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300976 mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000977 0, 0);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100978
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300979 omap_set_dma_src_params(mcbsp->dma_tx_lch,
Tony Lindgren120db2c2006-04-02 17:46:27 +0100980 dest_port,
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100981 OMAP_DMA_AMODE_POST_INC,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000982 buffer,
983 0, 0);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100984
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300985 omap_start_dma(mcbsp->dma_tx_lch);
986 wait_for_completion(&mcbsp->tx_dma_completion);
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300987
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100988 return 0;
989}
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300990EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100991
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300992int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
993 unsigned int length)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100994{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300995 struct omap_mcbsp *mcbsp;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100996 int dma_rx_ch;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100997 int src_port = 0;
998 int dest_port = 0;
999 int sync_dev = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001000
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001001 if (!omap_mcbsp_check_valid_id(id)) {
1002 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
1003 return -ENODEV;
1004 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001005 mcbsp = id_to_mcbsp_ptr(id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001006
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001007 if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001008 omap_mcbsp_rx_dma_callback,
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001009 mcbsp,
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001010 &dma_rx_ch)) {
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001011 dev_err(mcbsp->dev, "Unable to request DMA channel for "
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001012 "McBSP%d RX. Trying IRQ based RX\n",
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001013 mcbsp->id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001014 return -EAGAIN;
1015 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001016 mcbsp->dma_rx_lch = dma_rx_ch;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001017
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001018 dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001019 dma_rx_ch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001020
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001021 init_completion(&mcbsp->rx_dma_completion);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001022
Tony Lindgren120db2c2006-04-02 17:46:27 +01001023 if (cpu_class_is_omap1()) {
1024 src_port = OMAP_DMA_PORT_TIPB;
1025 dest_port = OMAP_DMA_PORT_EMIFF;
1026 }
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001027 if (cpu_class_is_omap2())
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001028 sync_dev = mcbsp->dma_rx_sync;
Tony Lindgren120db2c2006-04-02 17:46:27 +01001029
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001030 omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001031 OMAP_DMA_DATA_TYPE_S16,
1032 length >> 1, 1,
1033 OMAP_DMA_SYNC_ELEMENT,
1034 sync_dev, 0);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001035
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001036 omap_set_dma_src_params(mcbsp->dma_rx_lch,
Tony Lindgren120db2c2006-04-02 17:46:27 +01001037 src_port,
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001038 OMAP_DMA_AMODE_CONSTANT,
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001039 mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001040 0, 0);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001041
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001042 omap_set_dma_dest_params(mcbsp->dma_rx_lch,
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001043 dest_port,
1044 OMAP_DMA_AMODE_POST_INC,
1045 buffer,
1046 0, 0);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001047
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001048 omap_start_dma(mcbsp->dma_rx_lch);
1049 wait_for_completion(&mcbsp->rx_dma_completion);
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001050
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001051 return 0;
1052}
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001053EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001054
1055/*
1056 * SPI wrapper.
1057 * Since SPI setup is much simpler than the generic McBSP one,
1058 * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
1059 * Once this is done, you can call omap_mcbsp_start().
1060 */
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001061void omap_mcbsp_set_spi_mode(unsigned int id,
1062 const struct omap_mcbsp_spi_cfg *spi_cfg)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001063{
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001064 struct omap_mcbsp *mcbsp;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001065 struct omap_mcbsp_reg_cfg mcbsp_cfg;
1066
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001067 if (!omap_mcbsp_check_valid_id(id)) {
1068 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001069 return;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001070 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001071 mcbsp = id_to_mcbsp_ptr(id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001072
1073 memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
1074
1075 /* SPI has only one frame */
1076 mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
1077 mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
1078
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001079 /* Clock stop mode */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001080 if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
1081 mcbsp_cfg.spcr1 |= (1 << 12);
1082 else
1083 mcbsp_cfg.spcr1 |= (3 << 11);
1084
1085 /* Set clock parities */
1086 if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
1087 mcbsp_cfg.pcr0 |= CLKRP;
1088 else
1089 mcbsp_cfg.pcr0 &= ~CLKRP;
1090
1091 if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
1092 mcbsp_cfg.pcr0 &= ~CLKXP;
1093 else
1094 mcbsp_cfg.pcr0 |= CLKXP;
1095
1096 /* Set SCLKME to 0 and CLKSM to 1 */
1097 mcbsp_cfg.pcr0 &= ~SCLKME;
1098 mcbsp_cfg.srgr2 |= CLKSM;
1099
1100 /* Set FSXP */
1101 if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
1102 mcbsp_cfg.pcr0 &= ~FSXP;
1103 else
1104 mcbsp_cfg.pcr0 |= FSXP;
1105
1106 if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
1107 mcbsp_cfg.pcr0 |= CLKXM;
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001108 mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001109 mcbsp_cfg.pcr0 |= FSXM;
1110 mcbsp_cfg.srgr2 &= ~FSGM;
1111 mcbsp_cfg.xcr2 |= XDATDLY(1);
1112 mcbsp_cfg.rcr2 |= RDATDLY(1);
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001113 } else {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001114 mcbsp_cfg.pcr0 &= ~CLKXM;
1115 mcbsp_cfg.srgr1 |= CLKGDV(1);
1116 mcbsp_cfg.pcr0 &= ~FSXM;
1117 mcbsp_cfg.xcr2 &= ~XDATDLY(3);
1118 mcbsp_cfg.rcr2 &= ~RDATDLY(3);
1119 }
1120
1121 mcbsp_cfg.xcr2 &= ~XPHASE;
1122 mcbsp_cfg.rcr2 &= ~RPHASE;
1123
1124 omap_mcbsp_config(id, &mcbsp_cfg);
1125}
Eduardo Valentinfb78d802008-07-03 12:24:39 +03001126EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001127
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001128#ifdef CONFIG_ARCH_OMAP34XX
1129#define max_thres(m) (mcbsp->pdata->buffer_size)
1130#define valid_threshold(m, val) ((val) <= max_thres(m))
1131#define THRESHOLD_PROP_BUILDER(prop) \
1132static ssize_t prop##_show(struct device *dev, \
1133 struct device_attribute *attr, char *buf) \
1134{ \
1135 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
1136 \
1137 return sprintf(buf, "%u\n", mcbsp->prop); \
1138} \
1139 \
1140static ssize_t prop##_store(struct device *dev, \
1141 struct device_attribute *attr, \
1142 const char *buf, size_t size) \
1143{ \
1144 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
1145 unsigned long val; \
1146 int status; \
1147 \
1148 status = strict_strtoul(buf, 0, &val); \
1149 if (status) \
1150 return status; \
1151 \
1152 if (!valid_threshold(mcbsp, val)) \
1153 return -EDOM; \
1154 \
1155 mcbsp->prop = val; \
1156 return size; \
1157} \
1158 \
1159static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
1160
1161THRESHOLD_PROP_BUILDER(max_tx_thres);
1162THRESHOLD_PROP_BUILDER(max_rx_thres);
1163
Jarkko Nikula9b300502009-08-24 17:45:50 +03001164static const char *dma_op_modes[] = {
1165 "element", "threshold", "frame",
1166};
1167
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001168static ssize_t dma_op_mode_show(struct device *dev,
1169 struct device_attribute *attr, char *buf)
1170{
1171 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
Jarkko Nikula9b300502009-08-24 17:45:50 +03001172 int dma_op_mode, i = 0;
1173 ssize_t len = 0;
1174 const char * const *s;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001175
1176 spin_lock_irq(&mcbsp->lock);
1177 dma_op_mode = mcbsp->dma_op_mode;
1178 spin_unlock_irq(&mcbsp->lock);
1179
Jarkko Nikula9b300502009-08-24 17:45:50 +03001180 for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
1181 if (dma_op_mode == i)
1182 len += sprintf(buf + len, "[%s] ", *s);
1183 else
1184 len += sprintf(buf + len, "%s ", *s);
1185 }
1186 len += sprintf(buf + len, "\n");
1187
1188 return len;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001189}
1190
1191static ssize_t dma_op_mode_store(struct device *dev,
1192 struct device_attribute *attr,
1193 const char *buf, size_t size)
1194{
1195 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
Jarkko Nikula9b300502009-08-24 17:45:50 +03001196 const char * const *s;
1197 int i = 0;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001198
Jarkko Nikula9b300502009-08-24 17:45:50 +03001199 for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
1200 if (sysfs_streq(buf, *s))
1201 break;
1202
1203 if (i == ARRAY_SIZE(dma_op_modes))
1204 return -EINVAL;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001205
1206 spin_lock_irq(&mcbsp->lock);
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001207 if (!mcbsp->free) {
1208 size = -EBUSY;
1209 goto unlock;
1210 }
Jarkko Nikula9b300502009-08-24 17:45:50 +03001211 mcbsp->dma_op_mode = i;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001212
1213unlock:
1214 spin_unlock_irq(&mcbsp->lock);
1215
1216 return size;
1217}
1218
1219static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
1220
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001221static const struct attribute *additional_attrs[] = {
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001222 &dev_attr_max_tx_thres.attr,
1223 &dev_attr_max_rx_thres.attr,
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001224 &dev_attr_dma_op_mode.attr,
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001225 NULL,
1226};
1227
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001228static const struct attribute_group additional_attr_group = {
1229 .attrs = (struct attribute **)additional_attrs,
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001230};
1231
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001232static inline int __devinit omap_additional_add(struct device *dev)
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001233{
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001234 return sysfs_create_group(&dev->kobj, &additional_attr_group);
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001235}
1236
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001237static inline void __devexit omap_additional_remove(struct device *dev)
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001238{
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001239 sysfs_remove_group(&dev->kobj, &additional_attr_group);
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001240}
1241
1242static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
1243{
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001244 mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001245 if (cpu_is_omap34xx()) {
1246 mcbsp->max_tx_thres = max_thres(mcbsp);
1247 mcbsp->max_rx_thres = max_thres(mcbsp);
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +03001248 /*
1249 * REVISIT: Set dmap_op_mode to THRESHOLD as default
1250 * for mcbsp2 instances.
1251 */
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001252 if (omap_additional_add(mcbsp->dev))
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001253 dev_warn(mcbsp->dev,
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001254 "Unable to create additional controls\n");
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001255 } else {
1256 mcbsp->max_tx_thres = -EINVAL;
1257 mcbsp->max_rx_thres = -EINVAL;
1258 }
1259}
1260
1261static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
1262{
1263 if (cpu_is_omap34xx())
Eduardo Valentin4c8200a2009-08-20 16:18:13 +03001264 omap_additional_remove(mcbsp->dev);
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001265}
1266#else
1267static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
1268static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
1269#endif /* CONFIG_ARCH_OMAP34XX */
1270
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001271/*
1272 * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
1273 * 730 has only 2 McBSP, and both of them are MPU peripherals.
1274 */
Uwe Kleine-König25cef222008-10-08 10:01:39 +03001275static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001276{
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001277 struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001278 struct omap_mcbsp *mcbsp;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001279 int id = pdev->id - 1;
1280 int ret = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001281
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001282 if (!pdata) {
1283 dev_err(&pdev->dev, "McBSP device initialized without"
1284 "platform data\n");
1285 ret = -EINVAL;
1286 goto exit;
1287 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001288
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001289 dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001290
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001291 if (id >= omap_mcbsp_count) {
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001292 dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
1293 ret = -EINVAL;
1294 goto exit;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001295 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001296
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001297 mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
1298 if (!mcbsp) {
1299 ret = -ENOMEM;
1300 goto exit;
1301 }
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001302
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001303 spin_lock_init(&mcbsp->lock);
1304 mcbsp->id = id + 1;
1305 mcbsp->free = 1;
1306 mcbsp->dma_tx_lch = -1;
1307 mcbsp->dma_rx_lch = -1;
1308
1309 mcbsp->phys_base = pdata->phys_base;
1310 mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
1311 if (!mcbsp->io_base) {
Russell Kingd592dd12008-09-04 14:25:42 +01001312 ret = -ENOMEM;
1313 goto err_ioremap;
1314 }
1315
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001316 /* Default I/O is IRQ based */
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001317 mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
1318 mcbsp->tx_irq = pdata->tx_irq;
1319 mcbsp->rx_irq = pdata->rx_irq;
1320 mcbsp->dma_rx_sync = pdata->dma_rx_sync;
1321 mcbsp->dma_tx_sync = pdata->dma_tx_sync;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001322
Russell Kingb820ce42009-01-23 10:26:46 +00001323 mcbsp->iclk = clk_get(&pdev->dev, "ick");
1324 if (IS_ERR(mcbsp->iclk)) {
1325 ret = PTR_ERR(mcbsp->iclk);
1326 dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
1327 goto err_iclk;
1328 }
Stanley.Miao06151152009-01-29 08:57:12 -08001329
Russell Kingb820ce42009-01-23 10:26:46 +00001330 mcbsp->fclk = clk_get(&pdev->dev, "fck");
1331 if (IS_ERR(mcbsp->fclk)) {
1332 ret = PTR_ERR(mcbsp->fclk);
1333 dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
1334 goto err_fclk;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001335 }
1336
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001337 mcbsp->pdata = pdata;
1338 mcbsp->dev = &pdev->dev;
Russell Kingb820ce42009-01-23 10:26:46 +00001339 mcbsp_ptr[id] = mcbsp;
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001340 platform_set_drvdata(pdev, mcbsp);
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001341
1342 /* Initialize mcbsp properties for OMAP34XX if needed / applicable */
1343 omap34xx_device_init(mcbsp);
1344
Russell Kingd592dd12008-09-04 14:25:42 +01001345 return 0;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001346
Russell Kingb820ce42009-01-23 10:26:46 +00001347err_fclk:
1348 clk_put(mcbsp->iclk);
1349err_iclk:
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001350 iounmap(mcbsp->io_base);
Russell Kingd592dd12008-09-04 14:25:42 +01001351err_ioremap:
Russell Kingb820ce42009-01-23 10:26:46 +00001352 kfree(mcbsp);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001353exit:
1354 return ret;
1355}
1356
Uwe Kleine-König25cef222008-10-08 10:01:39 +03001357static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001358{
1359 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
1360
1361 platform_set_drvdata(pdev, NULL);
1362 if (mcbsp) {
1363
1364 if (mcbsp->pdata && mcbsp->pdata->ops &&
1365 mcbsp->pdata->ops->free)
1366 mcbsp->pdata->ops->free(mcbsp->id);
1367
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001368 omap34xx_device_exit(mcbsp);
1369
Russell Kingb820ce42009-01-23 10:26:46 +00001370 clk_disable(mcbsp->fclk);
1371 clk_disable(mcbsp->iclk);
1372 clk_put(mcbsp->fclk);
1373 clk_put(mcbsp->iclk);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001374
Russell Kingd592dd12008-09-04 14:25:42 +01001375 iounmap(mcbsp->io_base);
1376
Russell Kingb820ce42009-01-23 10:26:46 +00001377 mcbsp->fclk = NULL;
1378 mcbsp->iclk = NULL;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001379 mcbsp->free = 0;
1380 mcbsp->dev = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001381 }
1382
1383 return 0;
1384}
1385
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001386static struct platform_driver omap_mcbsp_driver = {
1387 .probe = omap_mcbsp_probe,
Uwe Kleine-König25cef222008-10-08 10:01:39 +03001388 .remove = __devexit_p(omap_mcbsp_remove),
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001389 .driver = {
1390 .name = "omap-mcbsp",
1391 },
1392};
1393
1394int __init omap_mcbsp_init(void)
1395{
1396 /* Register the McBSP driver */
1397 return platform_driver_register(&omap_mcbsp_driver);
1398}