Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 2 | * ata_piix.c - Intel PATA/SATA controllers |
| 3 | * |
| 4 | * Maintained by: Jeff Garzik <jgarzik@pobox.com> |
| 5 | * Please ALWAYS copy linux-ide@vger.kernel.org |
| 6 | * on emails. |
| 7 | * |
| 8 | * |
| 9 | * Copyright 2003-2005 Red Hat Inc |
| 10 | * Copyright 2003-2005 Jeff Garzik |
| 11 | * |
| 12 | * |
| 13 | * Copyright header from piix.c: |
| 14 | * |
| 15 | * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer |
| 16 | * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org> |
| 17 | * Copyright (C) 2003 Red Hat Inc <alan@redhat.com> |
| 18 | * |
| 19 | * |
| 20 | * This program is free software; you can redistribute it and/or modify |
| 21 | * it under the terms of the GNU General Public License as published by |
| 22 | * the Free Software Foundation; either version 2, or (at your option) |
| 23 | * any later version. |
| 24 | * |
| 25 | * This program is distributed in the hope that it will be useful, |
| 26 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 27 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 28 | * GNU General Public License for more details. |
| 29 | * |
| 30 | * You should have received a copy of the GNU General Public License |
| 31 | * along with this program; see the file COPYING. If not, write to |
| 32 | * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. |
| 33 | * |
| 34 | * |
| 35 | * libata documentation is available via 'make {ps|pdf}docs', |
| 36 | * as Documentation/DocBook/libata.* |
| 37 | * |
| 38 | * Hardware documentation available at http://developer.intel.com/ |
| 39 | * |
Alan Cox | d96212e | 2005-12-08 19:19:50 +0000 | [diff] [blame] | 40 | * Documentation |
| 41 | * Publically available from Intel web site. Errata documentation |
| 42 | * is also publically available. As an aide to anyone hacking on this |
Alan | 2c5ff67 | 2006-12-04 16:33:20 +0000 | [diff] [blame] | 43 | * driver the list of errata that are relevant is below, going back to |
Alan Cox | d96212e | 2005-12-08 19:19:50 +0000 | [diff] [blame] | 44 | * PIIX4. Older device documentation is now a bit tricky to find. |
| 45 | * |
| 46 | * The chipsets all follow very much the same design. The orginal Triton |
| 47 | * series chipsets do _not_ support independant device timings, but this |
| 48 | * is fixed in Triton II. With the odd mobile exception the chips then |
| 49 | * change little except in gaining more modes until SATA arrives. This |
| 50 | * driver supports only the chips with independant timing (that is those |
| 51 | * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix |
| 52 | * for the early chip drivers. |
| 53 | * |
| 54 | * Errata of note: |
| 55 | * |
| 56 | * Unfixable |
| 57 | * PIIX4 errata #9 - Only on ultra obscure hw |
| 58 | * ICH3 errata #13 - Not observed to affect real hw |
| 59 | * by Intel |
| 60 | * |
| 61 | * Things we must deal with |
| 62 | * PIIX4 errata #10 - BM IDE hang with non UDMA |
| 63 | * (must stop/start dma to recover) |
| 64 | * 440MX errata #15 - As PIIX4 errata #10 |
| 65 | * PIIX4 errata #15 - Must not read control registers |
| 66 | * during a PIO transfer |
| 67 | * 440MX errata #13 - As PIIX4 errata #15 |
| 68 | * ICH2 errata #21 - DMA mode 0 doesn't work right |
| 69 | * ICH0/1 errata #55 - As ICH2 errata #21 |
| 70 | * ICH2 spec c #9 - Extra operations needed to handle |
| 71 | * drive hotswap [NOT YET SUPPORTED] |
| 72 | * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary |
| 73 | * and must be dword aligned |
| 74 | * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3 |
| 75 | * |
| 76 | * Should have been BIOS fixed: |
| 77 | * 450NX: errata #19 - DMA hangs on old 450NX |
| 78 | * 450NX: errata #20 - DMA hangs on old 450NX |
| 79 | * 450NX: errata #25 - Corruption with DMA on old 450NX |
| 80 | * ICH3 errata #15 - IDE deadlock under high load |
| 81 | * (BIOS must set dev 31 fn 0 bit 23) |
| 82 | * ICH3 errata #18 - Don't use native mode |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | */ |
| 84 | |
| 85 | #include <linux/kernel.h> |
| 86 | #include <linux/module.h> |
| 87 | #include <linux/pci.h> |
| 88 | #include <linux/init.h> |
| 89 | #include <linux/blkdev.h> |
| 90 | #include <linux/delay.h> |
Jeff Garzik | 6248e64 | 2005-10-30 06:42:18 -0500 | [diff] [blame] | 91 | #include <linux/device.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | #include <scsi/scsi_host.h> |
| 93 | #include <linux/libata.h> |
Tejun Heo | b8b275e | 2007-07-10 15:55:43 +0900 | [diff] [blame] | 94 | #include <linux/dmi.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 | |
| 96 | #define DRV_NAME "ata_piix" |
Jeff Garzik | 2a3103c | 2007-08-31 04:54:06 -0400 | [diff] [blame] | 97 | #define DRV_VERSION "2.12" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 98 | |
| 99 | enum { |
| 100 | PIIX_IOCFG = 0x54, /* IDE I/O configuration register */ |
| 101 | ICH5_PMR = 0x90, /* port mapping register */ |
| 102 | ICH5_PCS = 0x92, /* port control and status */ |
Greg Felix | 7b6dbd6 | 2005-07-28 15:54:15 -0400 | [diff] [blame] | 103 | PIIX_SCC = 0x0A, /* sub-class code register */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | |
Tejun Heo | d435804 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 105 | PIIX_FLAG_SCR = (1 << 26), /* SCR available */ |
Tejun Heo | ff0fc14 | 2005-12-18 17:17:07 +0900 | [diff] [blame] | 106 | PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */ |
| 107 | PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 | |
Tejun Heo | 800b399 | 2006-12-03 21:34:13 +0900 | [diff] [blame] | 109 | PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS, |
| 110 | PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR, |
Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 111 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 112 | /* combined mode. if set, PATA is channel 0. |
| 113 | * if clear, PATA is channel 1. |
| 114 | */ |
Hannes Reinecke | 6a690df | 2005-06-28 17:30:38 -0700 | [diff] [blame] | 115 | PIIX_PORT_ENABLED = (1 << 0), |
| 116 | PIIX_PORT_PRESENT = (1 << 4), |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 117 | |
| 118 | PIIX_80C_PRI = (1 << 5) | (1 << 4), |
| 119 | PIIX_80C_SEC = (1 << 7) | (1 << 6), |
| 120 | |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 121 | /* constants for mapping table */ |
| 122 | P0 = 0, /* port 0 */ |
| 123 | P1 = 1, /* port 1 */ |
| 124 | P2 = 2, /* port 2 */ |
| 125 | P3 = 3, /* port 3 */ |
| 126 | IDE = -1, /* IDE */ |
| 127 | NA = -2, /* not avaliable */ |
| 128 | RV = -3, /* reserved */ |
| 129 | |
Greg Felix | 7b6dbd6 | 2005-07-28 15:54:15 -0400 | [diff] [blame] | 130 | PIIX_AHCI_DEVICE = 6, |
Tejun Heo | b8b275e | 2007-07-10 15:55:43 +0900 | [diff] [blame] | 131 | |
| 132 | /* host->flags bits */ |
| 133 | PIIX_HOST_BROKEN_SUSPEND = (1 << 24), |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 | }; |
| 135 | |
Tejun Heo | 9cde9ed1 | 2007-11-24 21:16:07 +0900 | [diff] [blame^] | 136 | enum piix_controller_ids { |
| 137 | /* controller IDs */ |
| 138 | piix_pata_mwdma, /* PIIX3 MWDMA only */ |
| 139 | piix_pata_33, /* PIIX4 at 33Mhz */ |
| 140 | ich_pata_33, /* ICH up to UDMA 33 only */ |
| 141 | ich_pata_66, /* ICH up to 66 Mhz */ |
| 142 | ich_pata_100, /* ICH up to UDMA 100 */ |
| 143 | ich5_sata, |
| 144 | ich6_sata, |
| 145 | ich6_sata_ahci, |
| 146 | ich6m_sata_ahci, |
| 147 | ich8_sata_ahci, |
| 148 | ich8_2port_sata, |
| 149 | ich8m_apple_sata_ahci, /* locks up on second port enable */ |
| 150 | tolapai_sata_ahci, |
| 151 | piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */ |
| 152 | }; |
| 153 | |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 154 | struct piix_map_db { |
| 155 | const u32 mask; |
Jeff Garzik | 73291a1 | 2006-07-11 13:11:17 -0400 | [diff] [blame] | 156 | const u16 port_enable; |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 157 | const int map[][4]; |
| 158 | }; |
| 159 | |
Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 160 | struct piix_host_priv { |
| 161 | const int *map; |
| 162 | }; |
| 163 | |
Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 164 | static int piix_init_one(struct pci_dev *pdev, |
| 165 | const struct pci_device_id *ent); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 166 | static void piix_pata_error_handler(struct ata_port *ap); |
Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 167 | static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev); |
| 168 | static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev); |
| 169 | static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev); |
Alan Cox | eb4a2c7 | 2007-04-11 00:04:20 +0100 | [diff] [blame] | 170 | static int ich_pata_cable_detect(struct ata_port *ap); |
Tejun Heo | 25f9813 | 2008-01-07 19:38:53 +0900 | [diff] [blame] | 171 | static u8 piix_vmw_bmdma_status(struct ata_port *ap); |
Tejun Heo | b8b275e | 2007-07-10 15:55:43 +0900 | [diff] [blame] | 172 | #ifdef CONFIG_PM |
| 173 | static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg); |
| 174 | static int piix_pci_device_resume(struct pci_dev *pdev); |
| 175 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 176 | |
| 177 | static unsigned int in_module_init = 1; |
| 178 | |
Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 179 | static const struct pci_device_id piix_pci_tbl[] = { |
Alan | d2cdfc0 | 2007-01-10 17:13:38 +0000 | [diff] [blame] | 180 | /* Intel PIIX3 for the 430HX etc */ |
| 181 | { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma }, |
Tejun Heo | 25f9813 | 2008-01-07 19:38:53 +0900 | [diff] [blame] | 182 | /* VMware ICH4 */ |
| 183 | { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 184 | /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */ |
| 185 | /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */ |
| 186 | { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 187 | /* Intel PIIX4 */ |
| 188 | { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 }, |
| 189 | /* Intel PIIX4 */ |
| 190 | { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 }, |
| 191 | /* Intel PIIX */ |
| 192 | { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 }, |
| 193 | /* Intel ICH (i810, i815, i840) UDMA 66*/ |
| 194 | { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 }, |
| 195 | /* Intel ICH0 : UDMA 33*/ |
| 196 | { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 }, |
| 197 | /* Intel ICH2M */ |
| 198 | { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, |
| 199 | /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */ |
| 200 | { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, |
| 201 | /* Intel ICH3M */ |
| 202 | { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, |
| 203 | /* Intel ICH3 (E7500/1) UDMA 100 */ |
| 204 | { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, |
| 205 | /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */ |
| 206 | { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, |
| 207 | { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, |
| 208 | /* Intel ICH5 */ |
Christian Lamparter | 2eb829e | 2007-08-10 13:59:51 -0700 | [diff] [blame] | 209 | { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 210 | /* C-ICH (i810E2) */ |
| 211 | { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 212 | /* ESB (855GME/875P + 6300ESB) UDMA 100 */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 213 | { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, |
| 214 | /* ICH6 (and 6) (i915) UDMA 100 */ |
| 215 | { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, |
| 216 | /* ICH7/7-R (i945, i975) UDMA 100*/ |
Christian Lamparter | 2eb829e | 2007-08-10 13:59:51 -0700 | [diff] [blame] | 217 | { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 218 | { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, |
Christian Lamparter | c1e6f28 | 2007-07-03 10:19:20 -0400 | [diff] [blame] | 219 | /* ICH8 Mobile PATA Controller */ |
| 220 | { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 221 | |
| 222 | /* NOTE: The following PCI ids must be kept in sync with the |
| 223 | * list in drivers/pci/quirks.c. |
| 224 | */ |
| 225 | |
Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 226 | /* 82801EB (ICH5) */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata }, |
Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 228 | /* 82801EB (ICH5) */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 229 | { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata }, |
Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 230 | /* 6300ESB (ICH5 variant with broken PCS present bits) */ |
Tejun Heo | 5e56a37 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 231 | { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata }, |
Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 232 | /* 6300ESB pretending RAID */ |
Tejun Heo | 5e56a37 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 233 | { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata }, |
Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 234 | /* 82801FB/FW (ICH6/ICH6W) */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata }, |
Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 236 | /* 82801FR/FRW (ICH6R/ICH6RW) */ |
Jeff Garzik | 1c24a41 | 2005-11-14 18:20:23 -0500 | [diff] [blame] | 237 | { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci }, |
Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 238 | /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */ |
| 239 | { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci }, |
| 240 | /* 82801GB/GR/GH (ICH7, identical to ICH6) */ |
Jeff Garzik | 1c24a41 | 2005-11-14 18:20:23 -0500 | [diff] [blame] | 241 | { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci }, |
Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 242 | /* 2801GBM/GHM (ICH7M, identical to ICH6M) */ |
Tejun Heo | c6446a4 | 2006-10-09 13:23:58 +0900 | [diff] [blame] | 243 | { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci }, |
Jason Gaston | f98b657 | 2006-12-07 08:57:32 -0800 | [diff] [blame] | 244 | /* Enterprise Southbridge 2 (631xESB/632xESB) */ |
Jeff Garzik | 1c24a41 | 2005-11-14 18:20:23 -0500 | [diff] [blame] | 245 | { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci }, |
Jason Gaston | f98b657 | 2006-12-07 08:57:32 -0800 | [diff] [blame] | 246 | /* SATA Controller 1 IDE (ICH8) */ |
Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 247 | { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci }, |
Jason Gaston | f98b657 | 2006-12-07 08:57:32 -0800 | [diff] [blame] | 248 | /* SATA Controller 2 IDE (ICH8) */ |
Tejun Heo | 00242ec | 2007-11-19 11:24:25 +0900 | [diff] [blame] | 249 | { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata }, |
Jason Gaston | f98b657 | 2006-12-07 08:57:32 -0800 | [diff] [blame] | 250 | /* Mobile SATA Controller IDE (ICH8M) */ |
Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 251 | { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci }, |
Thomas Rohwer | 8d8ef2f | 2007-11-19 11:54:24 +0900 | [diff] [blame] | 252 | /* Mobile SATA Controller IDE (ICH8M), Apple */ |
| 253 | { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata_ahci }, |
Jason Gaston | f98b657 | 2006-12-07 08:57:32 -0800 | [diff] [blame] | 254 | /* SATA Controller IDE (ICH9) */ |
| 255 | { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci }, |
| 256 | /* SATA Controller IDE (ICH9) */ |
Tejun Heo | 00242ec | 2007-11-19 11:24:25 +0900 | [diff] [blame] | 257 | { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata }, |
Jason Gaston | f98b657 | 2006-12-07 08:57:32 -0800 | [diff] [blame] | 258 | /* SATA Controller IDE (ICH9) */ |
Tejun Heo | 00242ec | 2007-11-19 11:24:25 +0900 | [diff] [blame] | 259 | { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata }, |
Jason Gaston | f98b657 | 2006-12-07 08:57:32 -0800 | [diff] [blame] | 260 | /* SATA Controller IDE (ICH9M) */ |
Tejun Heo | 00242ec | 2007-11-19 11:24:25 +0900 | [diff] [blame] | 261 | { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata }, |
Jason Gaston | f98b657 | 2006-12-07 08:57:32 -0800 | [diff] [blame] | 262 | /* SATA Controller IDE (ICH9M) */ |
Tejun Heo | 00242ec | 2007-11-19 11:24:25 +0900 | [diff] [blame] | 263 | { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata }, |
Jason Gaston | f98b657 | 2006-12-07 08:57:32 -0800 | [diff] [blame] | 264 | /* SATA Controller IDE (ICH9M) */ |
| 265 | { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci }, |
Jason Gaston | c5cf0ff | 2007-08-30 21:36:56 -0700 | [diff] [blame] | 266 | /* SATA Controller IDE (Tolapai) */ |
| 267 | { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata_ahci }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 268 | |
| 269 | { } /* terminate list */ |
| 270 | }; |
| 271 | |
| 272 | static struct pci_driver piix_pci_driver = { |
| 273 | .name = DRV_NAME, |
| 274 | .id_table = piix_pci_tbl, |
| 275 | .probe = piix_init_one, |
| 276 | .remove = ata_pci_remove_one, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 277 | #ifdef CONFIG_PM |
Tejun Heo | b8b275e | 2007-07-10 15:55:43 +0900 | [diff] [blame] | 278 | .suspend = piix_pci_device_suspend, |
| 279 | .resume = piix_pci_device_resume, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 280 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 281 | }; |
| 282 | |
Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 283 | static struct scsi_host_template piix_sht = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 284 | .module = THIS_MODULE, |
| 285 | .name = DRV_NAME, |
| 286 | .ioctl = ata_scsi_ioctl, |
| 287 | .queuecommand = ata_scsi_queuecmd, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 288 | .can_queue = ATA_DEF_QUEUE, |
| 289 | .this_id = ATA_SHT_THIS_ID, |
| 290 | .sg_tablesize = LIBATA_MAX_PRD, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 291 | .cmd_per_lun = ATA_SHT_CMD_PER_LUN, |
| 292 | .emulated = ATA_SHT_EMULATED, |
| 293 | .use_clustering = ATA_SHT_USE_CLUSTERING, |
| 294 | .proc_name = DRV_NAME, |
| 295 | .dma_boundary = ATA_DMA_BOUNDARY, |
| 296 | .slave_configure = ata_scsi_slave_config, |
Tejun Heo | ccf68c3 | 2006-05-31 18:28:09 +0900 | [diff] [blame] | 297 | .slave_destroy = ata_scsi_slave_destroy, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 298 | .bios_param = ata_std_bios_param, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 299 | }; |
| 300 | |
Jeff Garzik | 057ace5 | 2005-10-22 14:27:05 -0400 | [diff] [blame] | 301 | static const struct ata_port_operations piix_pata_ops = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 302 | .set_piomode = piix_set_piomode, |
| 303 | .set_dmamode = piix_set_dmamode, |
Albert Lee | 89bad58 | 2006-05-26 13:49:18 +0800 | [diff] [blame] | 304 | .mode_filter = ata_pci_default_filter, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 305 | |
| 306 | .tf_load = ata_tf_load, |
| 307 | .tf_read = ata_tf_read, |
| 308 | .check_status = ata_check_status, |
| 309 | .exec_command = ata_exec_command, |
| 310 | .dev_select = ata_std_dev_select, |
| 311 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 312 | .bmdma_setup = ata_bmdma_setup, |
| 313 | .bmdma_start = ata_bmdma_start, |
| 314 | .bmdma_stop = ata_bmdma_stop, |
| 315 | .bmdma_status = ata_bmdma_status, |
| 316 | .qc_prep = ata_qc_prep, |
| 317 | .qc_issue = ata_qc_issue_prot, |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 318 | .data_xfer = ata_data_xfer, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 319 | |
Tejun Heo | 3f037db | 2006-05-15 20:58:25 +0900 | [diff] [blame] | 320 | .freeze = ata_bmdma_freeze, |
| 321 | .thaw = ata_bmdma_thaw, |
Tejun Heo | ccc4672 | 2006-05-31 18:28:14 +0900 | [diff] [blame] | 322 | .error_handler = piix_pata_error_handler, |
Tejun Heo | 3f037db | 2006-05-15 20:58:25 +0900 | [diff] [blame] | 323 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
Alan Cox | eb4a2c7 | 2007-04-11 00:04:20 +0100 | [diff] [blame] | 324 | .cable_detect = ata_cable_40wire, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 325 | |
| 326 | .irq_handler = ata_interrupt, |
| 327 | .irq_clear = ata_bmdma_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 328 | .irq_on = ata_irq_on, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | |
| 330 | .port_start = ata_port_start, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 331 | }; |
| 332 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 333 | static const struct ata_port_operations ich_pata_ops = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 334 | .set_piomode = piix_set_piomode, |
| 335 | .set_dmamode = ich_set_dmamode, |
| 336 | .mode_filter = ata_pci_default_filter, |
| 337 | |
| 338 | .tf_load = ata_tf_load, |
| 339 | .tf_read = ata_tf_read, |
| 340 | .check_status = ata_check_status, |
| 341 | .exec_command = ata_exec_command, |
| 342 | .dev_select = ata_std_dev_select, |
| 343 | |
| 344 | .bmdma_setup = ata_bmdma_setup, |
| 345 | .bmdma_start = ata_bmdma_start, |
| 346 | .bmdma_stop = ata_bmdma_stop, |
| 347 | .bmdma_status = ata_bmdma_status, |
| 348 | .qc_prep = ata_qc_prep, |
| 349 | .qc_issue = ata_qc_issue_prot, |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 350 | .data_xfer = ata_data_xfer, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 351 | |
| 352 | .freeze = ata_bmdma_freeze, |
| 353 | .thaw = ata_bmdma_thaw, |
Alan Cox | eb4a2c7 | 2007-04-11 00:04:20 +0100 | [diff] [blame] | 354 | .error_handler = piix_pata_error_handler, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 355 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
Alan Cox | eb4a2c7 | 2007-04-11 00:04:20 +0100 | [diff] [blame] | 356 | .cable_detect = ich_pata_cable_detect, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 357 | |
| 358 | .irq_handler = ata_interrupt, |
| 359 | .irq_clear = ata_bmdma_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 360 | .irq_on = ata_irq_on, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 361 | |
| 362 | .port_start = ata_port_start, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 363 | }; |
| 364 | |
Jeff Garzik | 057ace5 | 2005-10-22 14:27:05 -0400 | [diff] [blame] | 365 | static const struct ata_port_operations piix_sata_ops = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 366 | .tf_load = ata_tf_load, |
| 367 | .tf_read = ata_tf_read, |
| 368 | .check_status = ata_check_status, |
| 369 | .exec_command = ata_exec_command, |
| 370 | .dev_select = ata_std_dev_select, |
| 371 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 372 | .bmdma_setup = ata_bmdma_setup, |
| 373 | .bmdma_start = ata_bmdma_start, |
| 374 | .bmdma_stop = ata_bmdma_stop, |
| 375 | .bmdma_status = ata_bmdma_status, |
| 376 | .qc_prep = ata_qc_prep, |
| 377 | .qc_issue = ata_qc_issue_prot, |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 378 | .data_xfer = ata_data_xfer, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 379 | |
Tejun Heo | 3f037db | 2006-05-15 20:58:25 +0900 | [diff] [blame] | 380 | .freeze = ata_bmdma_freeze, |
| 381 | .thaw = ata_bmdma_thaw, |
Alan Cox | 2f91d81 | 2007-05-21 15:15:51 +0100 | [diff] [blame] | 382 | .error_handler = ata_bmdma_error_handler, |
Tejun Heo | 3f037db | 2006-05-15 20:58:25 +0900 | [diff] [blame] | 383 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 384 | |
| 385 | .irq_handler = ata_interrupt, |
| 386 | .irq_clear = ata_bmdma_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 387 | .irq_on = ata_irq_on, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 | |
| 389 | .port_start = ata_port_start, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 390 | }; |
| 391 | |
Tejun Heo | 25f9813 | 2008-01-07 19:38:53 +0900 | [diff] [blame] | 392 | static const struct ata_port_operations piix_vmw_ops = { |
| 393 | .set_piomode = piix_set_piomode, |
| 394 | .set_dmamode = piix_set_dmamode, |
| 395 | .mode_filter = ata_pci_default_filter, |
| 396 | |
| 397 | .tf_load = ata_tf_load, |
| 398 | .tf_read = ata_tf_read, |
| 399 | .check_status = ata_check_status, |
| 400 | .exec_command = ata_exec_command, |
| 401 | .dev_select = ata_std_dev_select, |
| 402 | |
| 403 | .bmdma_setup = ata_bmdma_setup, |
| 404 | .bmdma_start = ata_bmdma_start, |
| 405 | .bmdma_stop = ata_bmdma_stop, |
| 406 | .bmdma_status = piix_vmw_bmdma_status, |
| 407 | .qc_prep = ata_qc_prep, |
| 408 | .qc_issue = ata_qc_issue_prot, |
| 409 | .data_xfer = ata_data_xfer, |
| 410 | |
| 411 | .freeze = ata_bmdma_freeze, |
| 412 | .thaw = ata_bmdma_thaw, |
| 413 | .error_handler = piix_pata_error_handler, |
| 414 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
| 415 | .cable_detect = ata_cable_40wire, |
| 416 | |
| 417 | .irq_handler = ata_interrupt, |
| 418 | .irq_clear = ata_bmdma_irq_clear, |
| 419 | .irq_on = ata_irq_on, |
| 420 | |
| 421 | .port_start = ata_port_start, |
| 422 | }; |
| 423 | |
Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 424 | static const struct piix_map_db ich5_map_db = { |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 425 | .mask = 0x7, |
Jeff Garzik | ea35d29 | 2006-07-11 11:48:50 -0400 | [diff] [blame] | 426 | .port_enable = 0x3, |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 427 | .map = { |
| 428 | /* PM PS SM SS MAP */ |
| 429 | { P0, NA, P1, NA }, /* 000b */ |
| 430 | { P1, NA, P0, NA }, /* 001b */ |
| 431 | { RV, RV, RV, RV }, |
| 432 | { RV, RV, RV, RV }, |
| 433 | { P0, P1, IDE, IDE }, /* 100b */ |
| 434 | { P1, P0, IDE, IDE }, /* 101b */ |
| 435 | { IDE, IDE, P0, P1 }, /* 110b */ |
| 436 | { IDE, IDE, P1, P0 }, /* 111b */ |
| 437 | }, |
| 438 | }; |
| 439 | |
Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 440 | static const struct piix_map_db ich6_map_db = { |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 441 | .mask = 0x3, |
Jeff Garzik | ea35d29 | 2006-07-11 11:48:50 -0400 | [diff] [blame] | 442 | .port_enable = 0xf, |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 443 | .map = { |
| 444 | /* PM PS SM SS MAP */ |
Tejun Heo | 79ea24e | 2006-03-31 20:01:50 +0900 | [diff] [blame] | 445 | { P0, P2, P1, P3 }, /* 00b */ |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 446 | { IDE, IDE, P1, P3 }, /* 01b */ |
| 447 | { P0, P2, IDE, IDE }, /* 10b */ |
| 448 | { RV, RV, RV, RV }, |
| 449 | }, |
| 450 | }; |
| 451 | |
Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 452 | static const struct piix_map_db ich6m_map_db = { |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 453 | .mask = 0x3, |
Jeff Garzik | ea35d29 | 2006-07-11 11:48:50 -0400 | [diff] [blame] | 454 | .port_enable = 0x5, |
Tejun Heo | 6708374 | 2006-09-11 06:29:03 +0900 | [diff] [blame] | 455 | |
| 456 | /* Map 01b isn't specified in the doc but some notebooks use |
Tejun Heo | c6446a4 | 2006-10-09 13:23:58 +0900 | [diff] [blame] | 457 | * it anyway. MAP 01b have been spotted on both ICH6M and |
| 458 | * ICH7M. |
Tejun Heo | 6708374 | 2006-09-11 06:29:03 +0900 | [diff] [blame] | 459 | */ |
| 460 | .map = { |
| 461 | /* PM PS SM SS MAP */ |
Tejun Heo | e04b3b9 | 2007-07-10 17:58:21 +0900 | [diff] [blame] | 462 | { P0, P2, NA, NA }, /* 00b */ |
Tejun Heo | 6708374 | 2006-09-11 06:29:03 +0900 | [diff] [blame] | 463 | { IDE, IDE, P1, P3 }, /* 01b */ |
| 464 | { P0, P2, IDE, IDE }, /* 10b */ |
| 465 | { RV, RV, RV, RV }, |
| 466 | }, |
| 467 | }; |
| 468 | |
Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 469 | static const struct piix_map_db ich8_map_db = { |
| 470 | .mask = 0x3, |
Tejun Heo | a0ce9ac | 2007-11-19 12:06:37 +0900 | [diff] [blame] | 471 | .port_enable = 0xf, |
Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 472 | .map = { |
| 473 | /* PM PS SM SS MAP */ |
Kristen Carlson Accardi | 158f30c8 | 2006-10-19 13:27:39 -0700 | [diff] [blame] | 474 | { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */ |
Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 475 | { RV, RV, RV, RV }, |
Tejun Heo | ac2b043 | 2007-08-07 02:43:27 +0900 | [diff] [blame] | 476 | { P0, P2, IDE, IDE }, /* 10b (IDE mode) */ |
Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 477 | { RV, RV, RV, RV }, |
| 478 | }, |
| 479 | }; |
| 480 | |
Tejun Heo | 00242ec | 2007-11-19 11:24:25 +0900 | [diff] [blame] | 481 | static const struct piix_map_db ich8_2port_map_db = { |
Jason Gaston | e2d352a | 2007-09-07 17:21:03 -0700 | [diff] [blame] | 482 | .mask = 0x3, |
| 483 | .port_enable = 0x3, |
| 484 | .map = { |
| 485 | /* PM PS SM SS MAP */ |
| 486 | { P0, NA, P1, NA }, /* 00b */ |
| 487 | { RV, RV, RV, RV }, /* 01b */ |
| 488 | { RV, RV, RV, RV }, /* 10b */ |
| 489 | { RV, RV, RV, RV }, |
| 490 | }, |
Jason Gaston | c5cf0ff | 2007-08-30 21:36:56 -0700 | [diff] [blame] | 491 | }; |
| 492 | |
Thomas Rohwer | 8d8ef2f | 2007-11-19 11:54:24 +0900 | [diff] [blame] | 493 | static const struct piix_map_db ich8m_apple_map_db = { |
| 494 | .mask = 0x3, |
| 495 | .port_enable = 0x1, |
| 496 | .map = { |
| 497 | /* PM PS SM SS MAP */ |
| 498 | { P0, NA, NA, NA }, /* 00b */ |
| 499 | { RV, RV, RV, RV }, |
| 500 | { P0, P2, IDE, IDE }, /* 10b */ |
| 501 | { RV, RV, RV, RV }, |
| 502 | }, |
| 503 | }; |
| 504 | |
Tejun Heo | 00242ec | 2007-11-19 11:24:25 +0900 | [diff] [blame] | 505 | static const struct piix_map_db tolapai_map_db = { |
Jason Gaston | 8f73a68 | 2007-10-11 16:05:15 -0700 | [diff] [blame] | 506 | .mask = 0x3, |
| 507 | .port_enable = 0x3, |
| 508 | .map = { |
| 509 | /* PM PS SM SS MAP */ |
| 510 | { P0, NA, P1, NA }, /* 00b */ |
| 511 | { RV, RV, RV, RV }, /* 01b */ |
| 512 | { RV, RV, RV, RV }, /* 10b */ |
| 513 | { RV, RV, RV, RV }, |
| 514 | }, |
| 515 | }; |
| 516 | |
Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 517 | static const struct piix_map_db *piix_map_db_table[] = { |
| 518 | [ich5_sata] = &ich5_map_db, |
Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 519 | [ich6_sata] = &ich6_map_db, |
| 520 | [ich6_sata_ahci] = &ich6_map_db, |
| 521 | [ich6m_sata_ahci] = &ich6m_map_db, |
Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 522 | [ich8_sata_ahci] = &ich8_map_db, |
Tejun Heo | 00242ec | 2007-11-19 11:24:25 +0900 | [diff] [blame] | 523 | [ich8_2port_sata] = &ich8_2port_map_db, |
Thomas Rohwer | 8d8ef2f | 2007-11-19 11:54:24 +0900 | [diff] [blame] | 524 | [ich8m_apple_sata_ahci] = &ich8m_apple_map_db, |
Jason Gaston | c5cf0ff | 2007-08-30 21:36:56 -0700 | [diff] [blame] | 525 | [tolapai_sata_ahci] = &tolapai_map_db, |
Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 526 | }; |
| 527 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 528 | static struct ata_port_info piix_port_info[] = { |
Tejun Heo | 00242ec | 2007-11-19 11:24:25 +0900 | [diff] [blame] | 529 | [piix_pata_mwdma] = /* PIIX3 MWDMA only */ |
| 530 | { |
| 531 | .sht = &piix_sht, |
| 532 | .flags = PIIX_PATA_FLAGS, |
| 533 | .pio_mask = 0x1f, /* pio0-4 */ |
| 534 | .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */ |
| 535 | .port_ops = &piix_pata_ops, |
| 536 | }, |
| 537 | |
Jeff Garzik | ec300d9 | 2007-09-01 07:17:36 -0400 | [diff] [blame] | 538 | [piix_pata_33] = /* PIIX4 at 33MHz */ |
Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 539 | { |
| 540 | .sht = &piix_sht, |
Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 541 | .flags = PIIX_PATA_FLAGS, |
Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 542 | .pio_mask = 0x1f, /* pio0-4 */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 543 | .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */ |
Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 544 | .udma_mask = ATA_UDMA_MASK_40C, |
| 545 | .port_ops = &piix_pata_ops, |
| 546 | }, |
| 547 | |
Jeff Garzik | ec300d9 | 2007-09-01 07:17:36 -0400 | [diff] [blame] | 548 | [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 549 | { |
| 550 | .sht = &piix_sht, |
Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 551 | .flags = PIIX_PATA_FLAGS, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 552 | .pio_mask = 0x1f, /* pio 0-4 */ |
| 553 | .mwdma_mask = 0x06, /* Check: maybe 0x07 */ |
| 554 | .udma_mask = ATA_UDMA2, /* UDMA33 */ |
| 555 | .port_ops = &ich_pata_ops, |
| 556 | }, |
Jeff Garzik | ec300d9 | 2007-09-01 07:17:36 -0400 | [diff] [blame] | 557 | |
| 558 | [ich_pata_66] = /* ICH controllers up to 66MHz */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 559 | { |
| 560 | .sht = &piix_sht, |
Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 561 | .flags = PIIX_PATA_FLAGS, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 562 | .pio_mask = 0x1f, /* pio 0-4 */ |
| 563 | .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */ |
| 564 | .udma_mask = ATA_UDMA4, |
| 565 | .port_ops = &ich_pata_ops, |
| 566 | }, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 567 | |
Jeff Garzik | ec300d9 | 2007-09-01 07:17:36 -0400 | [diff] [blame] | 568 | [ich_pata_100] = |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 569 | { |
| 570 | .sht = &piix_sht, |
Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 571 | .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 572 | .pio_mask = 0x1f, /* pio0-4 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 573 | .mwdma_mask = 0x06, /* mwdma1-2 */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 574 | .udma_mask = ATA_UDMA5, /* udma0-5 */ |
| 575 | .port_ops = &ich_pata_ops, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 576 | }, |
| 577 | |
Jeff Garzik | ec300d9 | 2007-09-01 07:17:36 -0400 | [diff] [blame] | 578 | [ich5_sata] = |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 579 | { |
| 580 | .sht = &piix_sht, |
Tejun Heo | 228c159 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 581 | .flags = PIIX_SATA_FLAGS, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 582 | .pio_mask = 0x1f, /* pio0-4 */ |
| 583 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 584 | .udma_mask = ATA_UDMA6, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 585 | .port_ops = &piix_sata_ops, |
| 586 | }, |
| 587 | |
Jeff Garzik | ec300d9 | 2007-09-01 07:17:36 -0400 | [diff] [blame] | 588 | [ich6_sata] = |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 589 | { |
| 590 | .sht = &piix_sht, |
Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 591 | .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 592 | .pio_mask = 0x1f, /* pio0-4 */ |
| 593 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 594 | .udma_mask = ATA_UDMA6, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 595 | .port_ops = &piix_sata_ops, |
| 596 | }, |
| 597 | |
Jeff Garzik | ec300d9 | 2007-09-01 07:17:36 -0400 | [diff] [blame] | 598 | [ich6_sata_ahci] = |
Jason Gaston | c368ca4 | 2005-04-16 15:24:44 -0700 | [diff] [blame] | 599 | { |
| 600 | .sht = &piix_sht, |
Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 601 | .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR | |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 602 | PIIX_FLAG_AHCI, |
Jason Gaston | c368ca4 | 2005-04-16 15:24:44 -0700 | [diff] [blame] | 603 | .pio_mask = 0x1f, /* pio0-4 */ |
| 604 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 605 | .udma_mask = ATA_UDMA6, |
Jason Gaston | c368ca4 | 2005-04-16 15:24:44 -0700 | [diff] [blame] | 606 | .port_ops = &piix_sata_ops, |
| 607 | }, |
Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 608 | |
Jeff Garzik | ec300d9 | 2007-09-01 07:17:36 -0400 | [diff] [blame] | 609 | [ich6m_sata_ahci] = |
Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 610 | { |
| 611 | .sht = &piix_sht, |
Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 612 | .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR | |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 613 | PIIX_FLAG_AHCI, |
Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 614 | .pio_mask = 0x1f, /* pio0-4 */ |
| 615 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 616 | .udma_mask = ATA_UDMA6, |
Tejun Heo | 1d076e5 | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 617 | .port_ops = &piix_sata_ops, |
| 618 | }, |
Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 619 | |
Jeff Garzik | ec300d9 | 2007-09-01 07:17:36 -0400 | [diff] [blame] | 620 | [ich8_sata_ahci] = |
Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 621 | { |
| 622 | .sht = &piix_sht, |
Tejun Heo | b3362f8 | 2006-11-10 18:08:10 +0900 | [diff] [blame] | 623 | .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR | |
Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 624 | PIIX_FLAG_AHCI, |
| 625 | .pio_mask = 0x1f, /* pio0-4 */ |
| 626 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 627 | .udma_mask = ATA_UDMA6, |
Jeff Garzik | 08f12ed | 2006-07-11 11:57:44 -0400 | [diff] [blame] | 628 | .port_ops = &piix_sata_ops, |
| 629 | }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 630 | |
Tejun Heo | 00242ec | 2007-11-19 11:24:25 +0900 | [diff] [blame] | 631 | [ich8_2port_sata] = |
Jason Gaston | c5cf0ff | 2007-08-30 21:36:56 -0700 | [diff] [blame] | 632 | { |
| 633 | .sht = &piix_sht, |
| 634 | .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR | |
| 635 | PIIX_FLAG_AHCI, |
| 636 | .pio_mask = 0x1f, /* pio0-4 */ |
| 637 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
| 638 | .udma_mask = ATA_UDMA6, |
| 639 | .port_ops = &piix_sata_ops, |
| 640 | }, |
Jason Gaston | 8f73a68 | 2007-10-11 16:05:15 -0700 | [diff] [blame] | 641 | |
Tejun Heo | 00242ec | 2007-11-19 11:24:25 +0900 | [diff] [blame] | 642 | [tolapai_sata_ahci] = |
Jason Gaston | 8f73a68 | 2007-10-11 16:05:15 -0700 | [diff] [blame] | 643 | { |
| 644 | .sht = &piix_sht, |
| 645 | .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR | |
| 646 | PIIX_FLAG_AHCI, |
| 647 | .pio_mask = 0x1f, /* pio0-4 */ |
| 648 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
| 649 | .udma_mask = ATA_UDMA6, |
| 650 | .port_ops = &piix_sata_ops, |
| 651 | }, |
Thomas Rohwer | 8d8ef2f | 2007-11-19 11:54:24 +0900 | [diff] [blame] | 652 | |
| 653 | [ich8m_apple_sata_ahci] = |
| 654 | { |
| 655 | .sht = &piix_sht, |
| 656 | .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR | |
| 657 | PIIX_FLAG_AHCI, |
| 658 | .pio_mask = 0x1f, /* pio0-4 */ |
| 659 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
| 660 | .udma_mask = ATA_UDMA6, |
| 661 | .port_ops = &piix_sata_ops, |
| 662 | }, |
| 663 | |
Tejun Heo | 25f9813 | 2008-01-07 19:38:53 +0900 | [diff] [blame] | 664 | [piix_pata_vmw] = |
| 665 | { |
| 666 | .sht = &piix_sht, |
| 667 | .flags = PIIX_PATA_FLAGS, |
| 668 | .pio_mask = 0x1f, /* pio0-4 */ |
| 669 | .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */ |
| 670 | .udma_mask = ATA_UDMA_MASK_40C, |
| 671 | .port_ops = &piix_vmw_ops, |
| 672 | }, |
| 673 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 674 | }; |
| 675 | |
| 676 | static struct pci_bits piix_enable_bits[] = { |
| 677 | { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */ |
| 678 | { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */ |
| 679 | }; |
| 680 | |
| 681 | MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik"); |
| 682 | MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers"); |
| 683 | MODULE_LICENSE("GPL"); |
| 684 | MODULE_DEVICE_TABLE(pci, piix_pci_tbl); |
| 685 | MODULE_VERSION(DRV_VERSION); |
| 686 | |
Alan Cox | fc08515 | 2006-10-10 14:28:11 -0700 | [diff] [blame] | 687 | struct ich_laptop { |
| 688 | u16 device; |
| 689 | u16 subvendor; |
| 690 | u16 subdevice; |
| 691 | }; |
| 692 | |
| 693 | /* |
| 694 | * List of laptops that use short cables rather than 80 wire |
| 695 | */ |
| 696 | |
| 697 | static const struct ich_laptop ich_laptop[] = { |
| 698 | /* devid, subvendor, subdev */ |
| 699 | { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */ |
Alan Cox | 2655e2c | 2007-11-05 22:51:09 +0000 | [diff] [blame] | 700 | { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */ |
J J | babfb68 | 2007-01-09 02:26:30 +0900 | [diff] [blame] | 701 | { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */ |
Robin H\. Johnson | 1234010 | 2007-03-28 18:02:07 -0700 | [diff] [blame] | 702 | { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */ |
Jeff Garzik | 54174db | 2007-09-29 04:01:43 -0400 | [diff] [blame] | 703 | { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */ |
Tejun Heo | b33620f | 2007-05-22 11:34:22 +0200 | [diff] [blame] | 704 | { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */ |
Alan Cox | fc08515 | 2006-10-10 14:28:11 -0700 | [diff] [blame] | 705 | /* end marker */ |
| 706 | { 0, } |
| 707 | }; |
| 708 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 709 | /** |
Alan Cox | eb4a2c7 | 2007-04-11 00:04:20 +0100 | [diff] [blame] | 710 | * ich_pata_cable_detect - Probe host controller cable detect info |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 711 | * @ap: Port for which cable detect info is desired |
| 712 | * |
| 713 | * Read 80c cable indicator from ATA PCI device's PCI config |
| 714 | * register. This register is normally set by firmware (BIOS). |
| 715 | * |
| 716 | * LOCKING: |
| 717 | * None (inherited from caller). |
| 718 | */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 719 | |
Alan Cox | eb4a2c7 | 2007-04-11 00:04:20 +0100 | [diff] [blame] | 720 | static int ich_pata_cable_detect(struct ata_port *ap) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 721 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 722 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
Alan Cox | fc08515 | 2006-10-10 14:28:11 -0700 | [diff] [blame] | 723 | const struct ich_laptop *lap = &ich_laptop[0]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 724 | u8 tmp, mask; |
| 725 | |
Alan Cox | fc08515 | 2006-10-10 14:28:11 -0700 | [diff] [blame] | 726 | /* Check for specials - Acer Aspire 5602WLMi */ |
| 727 | while (lap->device) { |
| 728 | if (lap->device == pdev->device && |
| 729 | lap->subvendor == pdev->subsystem_vendor && |
Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 730 | lap->subdevice == pdev->subsystem_device) |
Alan Cox | eb4a2c7 | 2007-04-11 00:04:20 +0100 | [diff] [blame] | 731 | return ATA_CBL_PATA40_SHORT; |
Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 732 | |
Alan Cox | fc08515 | 2006-10-10 14:28:11 -0700 | [diff] [blame] | 733 | lap++; |
| 734 | } |
| 735 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 736 | /* check BIOS cable detect results */ |
Tejun Heo | 2a88d1a | 2006-08-10 16:59:16 +0900 | [diff] [blame] | 737 | mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 738 | pci_read_config_byte(pdev, PIIX_IOCFG, &tmp); |
| 739 | if ((tmp & mask) == 0) |
Alan Cox | eb4a2c7 | 2007-04-11 00:04:20 +0100 | [diff] [blame] | 740 | return ATA_CBL_PATA40; |
| 741 | return ATA_CBL_PATA80; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 742 | } |
| 743 | |
| 744 | /** |
Tejun Heo | ccc4672 | 2006-05-31 18:28:14 +0900 | [diff] [blame] | 745 | * piix_pata_prereset - prereset for PATA host controller |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 746 | * @link: Target link |
Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 747 | * @deadline: deadline jiffies for the operation |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 748 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 749 | * LOCKING: |
| 750 | * None (inherited from caller). |
| 751 | */ |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 752 | static int piix_pata_prereset(struct ata_link *link, unsigned long deadline) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 753 | { |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 754 | struct ata_port *ap = link->ap; |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 755 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 756 | |
Alan Cox | c961922 | 2006-09-26 17:53:38 +0100 | [diff] [blame] | 757 | if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no])) |
| 758 | return -ENOENT; |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 759 | return ata_std_prereset(link, deadline); |
Tejun Heo | ccc4672 | 2006-05-31 18:28:14 +0900 | [diff] [blame] | 760 | } |
| 761 | |
| 762 | static void piix_pata_error_handler(struct ata_port *ap) |
| 763 | { |
| 764 | ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL, |
| 765 | ata_std_postreset); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 766 | } |
| 767 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 768 | /** |
| 769 | * piix_set_piomode - Initialize host controller PATA PIO timings |
| 770 | * @ap: Port whose timings we are configuring |
| 771 | * @adev: um |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 772 | * |
| 773 | * Set PIO mode for device, in host controller PCI config space. |
| 774 | * |
| 775 | * LOCKING: |
| 776 | * None (inherited from caller). |
| 777 | */ |
| 778 | |
Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 779 | static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 780 | { |
| 781 | unsigned int pio = adev->pio_mode - XFER_PIO_0; |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 782 | struct pci_dev *dev = to_pci_dev(ap->host->dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 783 | unsigned int is_slave = (adev->devno != 0); |
Tejun Heo | 2a88d1a | 2006-08-10 16:59:16 +0900 | [diff] [blame] | 784 | unsigned int master_port= ap->port_no ? 0x42 : 0x40; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 785 | unsigned int slave_port = 0x44; |
| 786 | u16 master_data; |
| 787 | u8 slave_data; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 788 | u8 udma_enable; |
| 789 | int control = 0; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 790 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 791 | /* |
| 792 | * See Intel Document 298600-004 for the timing programing rules |
| 793 | * for ICH controllers. |
| 794 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 795 | |
| 796 | static const /* ISP RTC */ |
| 797 | u8 timings[][2] = { { 0, 0 }, |
| 798 | { 0, 0 }, |
| 799 | { 1, 0 }, |
| 800 | { 2, 1 }, |
| 801 | { 2, 3 }, }; |
| 802 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 803 | if (pio >= 2) |
| 804 | control |= 1; /* TIME1 enable */ |
| 805 | if (ata_pio_need_iordy(adev)) |
| 806 | control |= 2; /* IE enable */ |
| 807 | |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 808 | /* Intel specifies that the PPE functionality is for disk only */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 809 | if (adev->class == ATA_DEV_ATA) |
| 810 | control |= 4; /* PPE enable */ |
| 811 | |
Tejun Heo | a5bf5f5 | 2007-05-25 19:16:58 +0200 | [diff] [blame] | 812 | /* PIO configuration clears DTE unconditionally. It will be |
| 813 | * programmed in set_dmamode which is guaranteed to be called |
| 814 | * after set_piomode if any DMA mode is available. |
| 815 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 816 | pci_read_config_word(dev, master_port, &master_data); |
| 817 | if (is_slave) { |
Tejun Heo | a5bf5f5 | 2007-05-25 19:16:58 +0200 | [diff] [blame] | 818 | /* clear TIME1|IE1|PPE1|DTE1 */ |
| 819 | master_data &= 0xff0f; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 820 | /* Enable SITRE (seperate slave timing register) */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 821 | master_data |= 0x4000; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 822 | /* enable PPE1, IE1 and TIME1 as needed */ |
| 823 | master_data |= (control << 4); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 824 | pci_read_config_byte(dev, slave_port, &slave_data); |
Tejun Heo | 2a88d1a | 2006-08-10 16:59:16 +0900 | [diff] [blame] | 825 | slave_data &= (ap->port_no ? 0x0f : 0xf0); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 826 | /* Load the timing nibble for this slave */ |
Tejun Heo | a5bf5f5 | 2007-05-25 19:16:58 +0200 | [diff] [blame] | 827 | slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) |
| 828 | << (ap->port_no ? 4 : 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 829 | } else { |
Tejun Heo | a5bf5f5 | 2007-05-25 19:16:58 +0200 | [diff] [blame] | 830 | /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */ |
| 831 | master_data &= 0xccf0; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 832 | /* Enable PPE, IE and TIME as appropriate */ |
| 833 | master_data |= control; |
Tejun Heo | a5bf5f5 | 2007-05-25 19:16:58 +0200 | [diff] [blame] | 834 | /* load ISP and RCT */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 835 | master_data |= |
| 836 | (timings[pio][0] << 12) | |
| 837 | (timings[pio][1] << 8); |
| 838 | } |
| 839 | pci_write_config_word(dev, master_port, master_data); |
| 840 | if (is_slave) |
| 841 | pci_write_config_byte(dev, slave_port, slave_data); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 842 | |
| 843 | /* Ensure the UDMA bit is off - it will be turned back on if |
| 844 | UDMA is selected */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 845 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 846 | if (ap->udma_mask) { |
| 847 | pci_read_config_byte(dev, 0x48, &udma_enable); |
| 848 | udma_enable &= ~(1 << (2 * ap->port_no + adev->devno)); |
| 849 | pci_write_config_byte(dev, 0x48, udma_enable); |
| 850 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 851 | } |
| 852 | |
| 853 | /** |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 854 | * do_pata_set_dmamode - Initialize host controller PATA PIO timings |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 855 | * @ap: Port whose timings we are configuring |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 856 | * @adev: Drive in question |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 857 | * @udma: udma mode, 0 - 6 |
Henne | c32a8fd | 2006-09-25 22:00:46 +0200 | [diff] [blame] | 858 | * @isich: set if the chip is an ICH device |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 859 | * |
| 860 | * Set UDMA mode for device, in host controller PCI config space. |
| 861 | * |
| 862 | * LOCKING: |
| 863 | * None (inherited from caller). |
| 864 | */ |
| 865 | |
Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 866 | static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 867 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 868 | struct pci_dev *dev = to_pci_dev(ap->host->dev); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 869 | u8 master_port = ap->port_no ? 0x42 : 0x40; |
| 870 | u16 master_data; |
| 871 | u8 speed = adev->dma_mode; |
| 872 | int devid = adev->devno + 2 * ap->port_no; |
Andrew Morton | dedf61d | 2007-01-10 17:20:34 -0800 | [diff] [blame] | 873 | u8 udma_enable = 0; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 874 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 875 | static const /* ISP RTC */ |
| 876 | u8 timings[][2] = { { 0, 0 }, |
| 877 | { 0, 0 }, |
| 878 | { 1, 0 }, |
| 879 | { 2, 1 }, |
| 880 | { 2, 3 }, }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 881 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 882 | pci_read_config_word(dev, master_port, &master_data); |
Alan | d2cdfc0 | 2007-01-10 17:13:38 +0000 | [diff] [blame] | 883 | if (ap->udma_mask) |
| 884 | pci_read_config_byte(dev, 0x48, &udma_enable); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 885 | |
| 886 | if (speed >= XFER_UDMA_0) { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 887 | unsigned int udma = adev->dma_mode - XFER_UDMA_0; |
| 888 | u16 udma_timing; |
| 889 | u16 ideconf; |
| 890 | int u_clock, u_speed; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 891 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 892 | /* |
Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 893 | * UDMA is handled by a combination of clock switching and |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 894 | * selection of dividers |
| 895 | * |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 896 | * Handy rule: Odd modes are UDMATIMx 01, even are 02 |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 897 | * except UDMA0 which is 00 |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 898 | */ |
| 899 | u_speed = min(2 - (udma & 1), udma); |
| 900 | if (udma == 5) |
| 901 | u_clock = 0x1000; /* 100Mhz */ |
| 902 | else if (udma > 2) |
| 903 | u_clock = 1; /* 66Mhz */ |
| 904 | else |
| 905 | u_clock = 0; /* 33Mhz */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 906 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 907 | udma_enable |= (1 << devid); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 908 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 909 | /* Load the CT/RP selection */ |
| 910 | pci_read_config_word(dev, 0x4A, &udma_timing); |
| 911 | udma_timing &= ~(3 << (4 * devid)); |
| 912 | udma_timing |= u_speed << (4 * devid); |
| 913 | pci_write_config_word(dev, 0x4A, udma_timing); |
| 914 | |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 915 | if (isich) { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 916 | /* Select a 33/66/100Mhz clock */ |
| 917 | pci_read_config_word(dev, 0x54, &ideconf); |
| 918 | ideconf &= ~(0x1001 << devid); |
| 919 | ideconf |= u_clock << devid; |
| 920 | /* For ICH or later we should set bit 10 for better |
| 921 | performance (WR_PingPong_En) */ |
| 922 | pci_write_config_word(dev, 0x54, ideconf); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 923 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 924 | } else { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 925 | /* |
| 926 | * MWDMA is driven by the PIO timings. We must also enable |
| 927 | * IORDY unconditionally along with TIME1. PPE has already |
| 928 | * been set when the PIO timing was set. |
| 929 | */ |
| 930 | unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0; |
| 931 | unsigned int control; |
| 932 | u8 slave_data; |
| 933 | const unsigned int needed_pio[3] = { |
| 934 | XFER_PIO_0, XFER_PIO_3, XFER_PIO_4 |
| 935 | }; |
| 936 | int pio = needed_pio[mwdma] - XFER_PIO_0; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 937 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 938 | control = 3; /* IORDY|TIME1 */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 939 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 940 | /* If the drive MWDMA is faster than it can do PIO then |
| 941 | we must force PIO into PIO0 */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 942 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 943 | if (adev->pio_mode < needed_pio[mwdma]) |
| 944 | /* Enable DMA timing only */ |
| 945 | control |= 8; /* PIO cycles in PIO0 */ |
| 946 | |
| 947 | if (adev->devno) { /* Slave */ |
| 948 | master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */ |
| 949 | master_data |= control << 4; |
| 950 | pci_read_config_byte(dev, 0x44, &slave_data); |
Tejun Heo | a5bf5f5 | 2007-05-25 19:16:58 +0200 | [diff] [blame] | 951 | slave_data &= (ap->port_no ? 0x0f : 0xf0); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 952 | /* Load the matching timing */ |
| 953 | slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0); |
| 954 | pci_write_config_byte(dev, 0x44, slave_data); |
| 955 | } else { /* Master */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 956 | master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 957 | and master timing bits */ |
| 958 | master_data |= control; |
| 959 | master_data |= |
| 960 | (timings[pio][0] << 12) | |
| 961 | (timings[pio][1] << 8); |
| 962 | } |
Tejun Heo | a5bf5f5 | 2007-05-25 19:16:58 +0200 | [diff] [blame] | 963 | |
| 964 | if (ap->udma_mask) { |
| 965 | udma_enable &= ~(1 << devid); |
| 966 | pci_write_config_word(dev, master_port, master_data); |
| 967 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 968 | } |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 969 | /* Don't scribble on 0x48 if the controller does not support UDMA */ |
| 970 | if (ap->udma_mask) |
| 971 | pci_write_config_byte(dev, 0x48, udma_enable); |
| 972 | } |
| 973 | |
| 974 | /** |
| 975 | * piix_set_dmamode - Initialize host controller PATA DMA timings |
| 976 | * @ap: Port whose timings we are configuring |
| 977 | * @adev: um |
| 978 | * |
| 979 | * Set MW/UDMA mode for device, in host controller PCI config space. |
| 980 | * |
| 981 | * LOCKING: |
| 982 | * None (inherited from caller). |
| 983 | */ |
| 984 | |
Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 985 | static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 986 | { |
| 987 | do_pata_set_dmamode(ap, adev, 0); |
| 988 | } |
| 989 | |
| 990 | /** |
| 991 | * ich_set_dmamode - Initialize host controller PATA DMA timings |
| 992 | * @ap: Port whose timings we are configuring |
| 993 | * @adev: um |
| 994 | * |
| 995 | * Set MW/UDMA mode for device, in host controller PCI config space. |
| 996 | * |
| 997 | * LOCKING: |
| 998 | * None (inherited from caller). |
| 999 | */ |
| 1000 | |
Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 1001 | static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1002 | { |
| 1003 | do_pata_set_dmamode(ap, adev, 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1004 | } |
| 1005 | |
Tejun Heo | b8b275e | 2007-07-10 15:55:43 +0900 | [diff] [blame] | 1006 | #ifdef CONFIG_PM |
Tejun Heo | 8c3832e | 2007-07-27 14:53:28 +0900 | [diff] [blame] | 1007 | static int piix_broken_suspend(void) |
| 1008 | { |
Jeff Garzik | 1855256 | 2007-10-03 15:15:40 -0400 | [diff] [blame] | 1009 | static const struct dmi_system_id sysids[] = { |
Tejun Heo | 8c3832e | 2007-07-27 14:53:28 +0900 | [diff] [blame] | 1010 | { |
Tejun Heo | 4c74d4e | 2007-09-30 01:11:20 -0700 | [diff] [blame] | 1011 | .ident = "TECRA M3", |
| 1012 | .matches = { |
| 1013 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 1014 | DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"), |
| 1015 | }, |
| 1016 | }, |
| 1017 | { |
Peter Schwenke | 04d86d6 | 2007-11-30 15:28:29 +0900 | [diff] [blame] | 1018 | .ident = "TECRA M3", |
| 1019 | .matches = { |
| 1020 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 1021 | DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"), |
| 1022 | }, |
| 1023 | }, |
| 1024 | { |
Peter Schwenke | d1aa690 | 2007-12-05 10:39:49 +0900 | [diff] [blame] | 1025 | .ident = "TECRA M4", |
| 1026 | .matches = { |
| 1027 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 1028 | DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"), |
| 1029 | }, |
| 1030 | }, |
| 1031 | { |
Tejun Heo | 8c3832e | 2007-07-27 14:53:28 +0900 | [diff] [blame] | 1032 | .ident = "TECRA M5", |
| 1033 | .matches = { |
| 1034 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 1035 | DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"), |
| 1036 | }, |
Tejun Heo | b8b275e | 2007-07-10 15:55:43 +0900 | [diff] [blame] | 1037 | }, |
Tejun Heo | 8c3832e | 2007-07-27 14:53:28 +0900 | [diff] [blame] | 1038 | { |
Peter Schwenke | ffe188d | 2008-01-17 23:08:55 +1000 | [diff] [blame] | 1039 | .ident = "TECRA M6", |
| 1040 | .matches = { |
| 1041 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 1042 | DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"), |
| 1043 | }, |
| 1044 | }, |
| 1045 | { |
Tejun Heo | 5c08ea0 | 2007-08-14 19:56:04 +0900 | [diff] [blame] | 1046 | .ident = "TECRA M7", |
| 1047 | .matches = { |
| 1048 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 1049 | DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"), |
| 1050 | }, |
| 1051 | }, |
| 1052 | { |
Peter Schwenke | 04d86d6 | 2007-11-30 15:28:29 +0900 | [diff] [blame] | 1053 | .ident = "TECRA A8", |
| 1054 | .matches = { |
| 1055 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 1056 | DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"), |
| 1057 | }, |
| 1058 | }, |
| 1059 | { |
Peter Schwenke | ffe188d | 2008-01-17 23:08:55 +1000 | [diff] [blame] | 1060 | .ident = "Satellite R20", |
| 1061 | .matches = { |
| 1062 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 1063 | DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"), |
| 1064 | }, |
| 1065 | }, |
| 1066 | { |
Peter Schwenke | 04d86d6 | 2007-11-30 15:28:29 +0900 | [diff] [blame] | 1067 | .ident = "Satellite R25", |
| 1068 | .matches = { |
| 1069 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 1070 | DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"), |
| 1071 | }, |
| 1072 | }, |
| 1073 | { |
Tejun Heo | 3cc0b9d | 2007-08-25 08:31:02 +0900 | [diff] [blame] | 1074 | .ident = "Satellite U200", |
| 1075 | .matches = { |
| 1076 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 1077 | DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"), |
| 1078 | }, |
| 1079 | }, |
| 1080 | { |
Peter Schwenke | 04d86d6 | 2007-11-30 15:28:29 +0900 | [diff] [blame] | 1081 | .ident = "Satellite U200", |
| 1082 | .matches = { |
| 1083 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 1084 | DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"), |
| 1085 | }, |
| 1086 | }, |
| 1087 | { |
Yann Chachkoff | 62320e2 | 2007-11-07 12:02:27 +0900 | [diff] [blame] | 1088 | .ident = "Satellite Pro U200", |
| 1089 | .matches = { |
| 1090 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 1091 | DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"), |
| 1092 | }, |
| 1093 | }, |
| 1094 | { |
Tejun Heo | 8c3832e | 2007-07-27 14:53:28 +0900 | [diff] [blame] | 1095 | .ident = "Satellite U205", |
| 1096 | .matches = { |
| 1097 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 1098 | DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"), |
| 1099 | }, |
Tejun Heo | b8b275e | 2007-07-10 15:55:43 +0900 | [diff] [blame] | 1100 | }, |
Tejun Heo | 8c3832e | 2007-07-27 14:53:28 +0900 | [diff] [blame] | 1101 | { |
Tejun Heo | de753e5 | 2007-11-12 17:56:24 +0900 | [diff] [blame] | 1102 | .ident = "SATELLITE U205", |
| 1103 | .matches = { |
| 1104 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 1105 | DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"), |
| 1106 | }, |
| 1107 | }, |
| 1108 | { |
Tejun Heo | 8c3832e | 2007-07-27 14:53:28 +0900 | [diff] [blame] | 1109 | .ident = "Portege M500", |
| 1110 | .matches = { |
| 1111 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 1112 | DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"), |
| 1113 | }, |
Tejun Heo | b8b275e | 2007-07-10 15:55:43 +0900 | [diff] [blame] | 1114 | }, |
Jeff Garzik | 7d05154 | 2007-09-01 06:48:52 -0400 | [diff] [blame] | 1115 | |
| 1116 | { } /* terminate list */ |
Tejun Heo | 8c3832e | 2007-07-27 14:53:28 +0900 | [diff] [blame] | 1117 | }; |
Tejun Heo | 7abe79c | 2007-07-27 14:55:07 +0900 | [diff] [blame] | 1118 | static const char *oemstrs[] = { |
| 1119 | "Tecra M3,", |
| 1120 | }; |
| 1121 | int i; |
Tejun Heo | 8c3832e | 2007-07-27 14:53:28 +0900 | [diff] [blame] | 1122 | |
| 1123 | if (dmi_check_system(sysids)) |
| 1124 | return 1; |
| 1125 | |
Tejun Heo | 7abe79c | 2007-07-27 14:55:07 +0900 | [diff] [blame] | 1126 | for (i = 0; i < ARRAY_SIZE(oemstrs); i++) |
| 1127 | if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL)) |
| 1128 | return 1; |
| 1129 | |
Tejun Heo | 8c3832e | 2007-07-27 14:53:28 +0900 | [diff] [blame] | 1130 | return 0; |
| 1131 | } |
Tejun Heo | b8b275e | 2007-07-10 15:55:43 +0900 | [diff] [blame] | 1132 | |
| 1133 | static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg) |
| 1134 | { |
| 1135 | struct ata_host *host = dev_get_drvdata(&pdev->dev); |
| 1136 | unsigned long flags; |
| 1137 | int rc = 0; |
| 1138 | |
| 1139 | rc = ata_host_suspend(host, mesg); |
| 1140 | if (rc) |
| 1141 | return rc; |
| 1142 | |
| 1143 | /* Some braindamaged ACPI suspend implementations expect the |
| 1144 | * controller to be awake on entry; otherwise, it burns cpu |
| 1145 | * cycles and power trying to do something to the sleeping |
| 1146 | * beauty. |
| 1147 | */ |
Tejun Heo | 8c3832e | 2007-07-27 14:53:28 +0900 | [diff] [blame] | 1148 | if (piix_broken_suspend() && mesg.event == PM_EVENT_SUSPEND) { |
Tejun Heo | b8b275e | 2007-07-10 15:55:43 +0900 | [diff] [blame] | 1149 | pci_save_state(pdev); |
| 1150 | |
| 1151 | /* mark its power state as "unknown", since we don't |
| 1152 | * know if e.g. the BIOS will change its device state |
| 1153 | * when we suspend. |
| 1154 | */ |
| 1155 | if (pdev->current_state == PCI_D0) |
| 1156 | pdev->current_state = PCI_UNKNOWN; |
| 1157 | |
| 1158 | /* tell resume that it's waking up from broken suspend */ |
| 1159 | spin_lock_irqsave(&host->lock, flags); |
| 1160 | host->flags |= PIIX_HOST_BROKEN_SUSPEND; |
| 1161 | spin_unlock_irqrestore(&host->lock, flags); |
| 1162 | } else |
| 1163 | ata_pci_device_do_suspend(pdev, mesg); |
| 1164 | |
| 1165 | return 0; |
| 1166 | } |
| 1167 | |
| 1168 | static int piix_pci_device_resume(struct pci_dev *pdev) |
| 1169 | { |
| 1170 | struct ata_host *host = dev_get_drvdata(&pdev->dev); |
| 1171 | unsigned long flags; |
| 1172 | int rc; |
| 1173 | |
| 1174 | if (host->flags & PIIX_HOST_BROKEN_SUSPEND) { |
| 1175 | spin_lock_irqsave(&host->lock, flags); |
| 1176 | host->flags &= ~PIIX_HOST_BROKEN_SUSPEND; |
| 1177 | spin_unlock_irqrestore(&host->lock, flags); |
| 1178 | |
| 1179 | pci_set_power_state(pdev, PCI_D0); |
| 1180 | pci_restore_state(pdev); |
| 1181 | |
| 1182 | /* PCI device wasn't disabled during suspend. Use |
Tejun Heo | 0b62e13 | 2007-07-27 14:43:35 +0900 | [diff] [blame] | 1183 | * pci_reenable_device() to avoid affecting the enable |
| 1184 | * count. |
Tejun Heo | b8b275e | 2007-07-10 15:55:43 +0900 | [diff] [blame] | 1185 | */ |
Tejun Heo | 0b62e13 | 2007-07-27 14:43:35 +0900 | [diff] [blame] | 1186 | rc = pci_reenable_device(pdev); |
Tejun Heo | b8b275e | 2007-07-10 15:55:43 +0900 | [diff] [blame] | 1187 | if (rc) |
| 1188 | dev_printk(KERN_ERR, &pdev->dev, "failed to enable " |
| 1189 | "device after resume (%d)\n", rc); |
| 1190 | } else |
| 1191 | rc = ata_pci_device_do_resume(pdev); |
| 1192 | |
| 1193 | if (rc == 0) |
| 1194 | ata_host_resume(host); |
| 1195 | |
| 1196 | return rc; |
| 1197 | } |
| 1198 | #endif |
| 1199 | |
Tejun Heo | 25f9813 | 2008-01-07 19:38:53 +0900 | [diff] [blame] | 1200 | static u8 piix_vmw_bmdma_status(struct ata_port *ap) |
| 1201 | { |
| 1202 | return ata_bmdma_status(ap) & ~ATA_DMA_ERR; |
| 1203 | } |
| 1204 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1205 | #define AHCI_PCI_BAR 5 |
| 1206 | #define AHCI_GLOBAL_CTL 0x04 |
| 1207 | #define AHCI_ENABLE (1 << 31) |
| 1208 | static int piix_disable_ahci(struct pci_dev *pdev) |
| 1209 | { |
Jeff Garzik | ea6ba10 | 2005-08-30 05:18:18 -0400 | [diff] [blame] | 1210 | void __iomem *mmio; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1211 | u32 tmp; |
| 1212 | int rc = 0; |
| 1213 | |
| 1214 | /* BUG: pci_enable_device has not yet been called. This |
| 1215 | * works because this device is usually set up by BIOS. |
| 1216 | */ |
| 1217 | |
Jeff Garzik | 374b187 | 2005-08-30 05:42:52 -0400 | [diff] [blame] | 1218 | if (!pci_resource_start(pdev, AHCI_PCI_BAR) || |
| 1219 | !pci_resource_len(pdev, AHCI_PCI_BAR)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1220 | return 0; |
Greg Felix | 7b6dbd6 | 2005-07-28 15:54:15 -0400 | [diff] [blame] | 1221 | |
Jeff Garzik | 374b187 | 2005-08-30 05:42:52 -0400 | [diff] [blame] | 1222 | mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1223 | if (!mmio) |
| 1224 | return -ENOMEM; |
Greg Felix | 7b6dbd6 | 2005-07-28 15:54:15 -0400 | [diff] [blame] | 1225 | |
Alan Cox | c47a631 | 2007-11-19 14:28:28 +0000 | [diff] [blame] | 1226 | tmp = ioread32(mmio + AHCI_GLOBAL_CTL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1227 | if (tmp & AHCI_ENABLE) { |
| 1228 | tmp &= ~AHCI_ENABLE; |
Alan Cox | c47a631 | 2007-11-19 14:28:28 +0000 | [diff] [blame] | 1229 | iowrite32(tmp, mmio + AHCI_GLOBAL_CTL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1230 | |
Alan Cox | c47a631 | 2007-11-19 14:28:28 +0000 | [diff] [blame] | 1231 | tmp = ioread32(mmio + AHCI_GLOBAL_CTL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1232 | if (tmp & AHCI_ENABLE) |
| 1233 | rc = -EIO; |
| 1234 | } |
Greg Felix | 7b6dbd6 | 2005-07-28 15:54:15 -0400 | [diff] [blame] | 1235 | |
Jeff Garzik | 374b187 | 2005-08-30 05:42:52 -0400 | [diff] [blame] | 1236 | pci_iounmap(pdev, mmio); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1237 | return rc; |
| 1238 | } |
| 1239 | |
| 1240 | /** |
Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 1241 | * piix_check_450nx_errata - Check for problem 450NX setup |
Randy Dunlap | c893a3a | 2006-01-28 13:15:32 -0500 | [diff] [blame] | 1242 | * @ata_dev: the PCI device to check |
Jeff Garzik | 2e9edbf | 2006-03-24 09:56:57 -0500 | [diff] [blame] | 1243 | * |
Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 1244 | * Check for the present of 450NX errata #19 and errata #25. If |
| 1245 | * they are found return an error code so we can turn off DMA |
| 1246 | */ |
| 1247 | |
| 1248 | static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev) |
| 1249 | { |
| 1250 | struct pci_dev *pdev = NULL; |
| 1251 | u16 cfg; |
Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 1252 | int no_piix_dma = 0; |
Jeff Garzik | 2e9edbf | 2006-03-24 09:56:57 -0500 | [diff] [blame] | 1253 | |
Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 1254 | while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) { |
Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 1255 | /* Look for 450NX PXB. Check for problem configurations |
| 1256 | A PCI quirk checks bit 6 already */ |
Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 1257 | pci_read_config_word(pdev, 0x41, &cfg); |
| 1258 | /* Only on the original revision: IDE DMA can hang */ |
Auke Kok | 44c1013 | 2007-06-08 15:46:36 -0700 | [diff] [blame] | 1259 | if (pdev->revision == 0x00) |
Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 1260 | no_piix_dma = 1; |
| 1261 | /* On all revisions below 5 PXB bus lock must be disabled for IDE */ |
Auke Kok | 44c1013 | 2007-06-08 15:46:36 -0700 | [diff] [blame] | 1262 | else if (cfg & (1<<14) && pdev->revision < 5) |
Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 1263 | no_piix_dma = 2; |
| 1264 | } |
Alan Cox | 31a34fe | 2006-05-22 22:58:14 +0100 | [diff] [blame] | 1265 | if (no_piix_dma) |
Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 1266 | dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n"); |
Alan Cox | 31a34fe | 2006-05-22 22:58:14 +0100 | [diff] [blame] | 1267 | if (no_piix_dma == 2) |
Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 1268 | dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n"); |
| 1269 | return no_piix_dma; |
Jeff Garzik | 2e9edbf | 2006-03-24 09:56:57 -0500 | [diff] [blame] | 1270 | } |
Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 1271 | |
Jeff Garzik | ea35d29 | 2006-07-11 11:48:50 -0400 | [diff] [blame] | 1272 | static void __devinit piix_init_pcs(struct pci_dev *pdev, |
Tejun Heo | 9dd9c16 | 2006-08-22 21:15:58 +0900 | [diff] [blame] | 1273 | struct ata_port_info *pinfo, |
Jeff Garzik | ea35d29 | 2006-07-11 11:48:50 -0400 | [diff] [blame] | 1274 | const struct piix_map_db *map_db) |
| 1275 | { |
| 1276 | u16 pcs, new_pcs; |
| 1277 | |
| 1278 | pci_read_config_word(pdev, ICH5_PCS, &pcs); |
| 1279 | |
| 1280 | new_pcs = pcs | map_db->port_enable; |
| 1281 | |
| 1282 | if (new_pcs != pcs) { |
| 1283 | DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs); |
| 1284 | pci_write_config_word(pdev, ICH5_PCS, new_pcs); |
| 1285 | msleep(150); |
| 1286 | } |
| 1287 | } |
| 1288 | |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1289 | static void __devinit piix_init_sata_map(struct pci_dev *pdev, |
Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 1290 | struct ata_port_info *pinfo, |
| 1291 | const struct piix_map_db *map_db) |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1292 | { |
Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 1293 | struct piix_host_priv *hpriv = pinfo[0].private_data; |
Al Viro | b4482a4 | 2007-10-14 19:35:40 +0100 | [diff] [blame] | 1294 | const int *map; |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1295 | int i, invalid_map = 0; |
| 1296 | u8 map_value; |
| 1297 | |
| 1298 | pci_read_config_byte(pdev, ICH5_PMR, &map_value); |
| 1299 | |
| 1300 | map = map_db->map[map_value & map_db->mask]; |
| 1301 | |
| 1302 | dev_printk(KERN_INFO, &pdev->dev, "MAP ["); |
| 1303 | for (i = 0; i < 4; i++) { |
| 1304 | switch (map[i]) { |
| 1305 | case RV: |
| 1306 | invalid_map = 1; |
| 1307 | printk(" XX"); |
| 1308 | break; |
| 1309 | |
| 1310 | case NA: |
| 1311 | printk(" --"); |
| 1312 | break; |
| 1313 | |
| 1314 | case IDE: |
| 1315 | WARN_ON((i & 1) || map[i + 1] != IDE); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1316 | pinfo[i / 2] = piix_port_info[ich_pata_100]; |
Tejun Heo | f814b75 | 2006-08-05 03:59:13 +0900 | [diff] [blame] | 1317 | pinfo[i / 2].private_data = hpriv; |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1318 | i++; |
| 1319 | printk(" IDE IDE"); |
| 1320 | break; |
| 1321 | |
| 1322 | default: |
| 1323 | printk(" P%d", map[i]); |
| 1324 | if (i & 1) |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1325 | pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS; |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1326 | break; |
| 1327 | } |
| 1328 | } |
| 1329 | printk(" ]\n"); |
| 1330 | |
| 1331 | if (invalid_map) |
| 1332 | dev_printk(KERN_ERR, &pdev->dev, |
| 1333 | "invalid MAP value %u\n", map_value); |
| 1334 | |
Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 1335 | hpriv->map = map; |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1336 | } |
| 1337 | |
Tejun Heo | 43a98f0 | 2007-08-23 10:15:18 +0900 | [diff] [blame] | 1338 | static void piix_iocfg_bit18_quirk(struct pci_dev *pdev) |
| 1339 | { |
Jeff Garzik | 1855256 | 2007-10-03 15:15:40 -0400 | [diff] [blame] | 1340 | static const struct dmi_system_id sysids[] = { |
Tejun Heo | 43a98f0 | 2007-08-23 10:15:18 +0900 | [diff] [blame] | 1341 | { |
| 1342 | /* Clevo M570U sets IOCFG bit 18 if the cdrom |
| 1343 | * isn't used to boot the system which |
| 1344 | * disables the channel. |
| 1345 | */ |
| 1346 | .ident = "M570U", |
| 1347 | .matches = { |
| 1348 | DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."), |
| 1349 | DMI_MATCH(DMI_PRODUCT_NAME, "M570U"), |
| 1350 | }, |
| 1351 | }, |
Jeff Garzik | 7d05154 | 2007-09-01 06:48:52 -0400 | [diff] [blame] | 1352 | |
| 1353 | { } /* terminate list */ |
Tejun Heo | 43a98f0 | 2007-08-23 10:15:18 +0900 | [diff] [blame] | 1354 | }; |
| 1355 | u32 iocfg; |
| 1356 | |
| 1357 | if (!dmi_check_system(sysids)) |
| 1358 | return; |
| 1359 | |
| 1360 | /* The datasheet says that bit 18 is NOOP but certain systems |
| 1361 | * seem to use it to disable a channel. Clear the bit on the |
| 1362 | * affected systems. |
| 1363 | */ |
| 1364 | pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg); |
| 1365 | if (iocfg & (1 << 18)) { |
| 1366 | dev_printk(KERN_INFO, &pdev->dev, |
| 1367 | "applying IOCFG bit18 quirk\n"); |
| 1368 | iocfg &= ~(1 << 18); |
| 1369 | pci_write_config_dword(pdev, PIIX_IOCFG, iocfg); |
| 1370 | } |
| 1371 | } |
| 1372 | |
Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 1373 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1374 | * piix_init_one - Register PIIX ATA PCI device with kernel services |
| 1375 | * @pdev: PCI device to register |
| 1376 | * @ent: Entry in piix_pci_tbl matching with @pdev |
| 1377 | * |
| 1378 | * Called from kernel PCI layer. We probe for combined mode (sigh), |
| 1379 | * and then hand over control to libata, for it to do the rest. |
| 1380 | * |
| 1381 | * LOCKING: |
| 1382 | * Inherited from PCI layer (may sleep). |
| 1383 | * |
| 1384 | * RETURNS: |
| 1385 | * Zero on success, or -ERRNO value. |
| 1386 | */ |
| 1387 | |
Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 1388 | static int piix_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1389 | { |
| 1390 | static int printed_version; |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1391 | struct device *dev = &pdev->dev; |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1392 | struct ata_port_info port_info[2]; |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 1393 | const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] }; |
Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 1394 | struct piix_host_priv *hpriv; |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1395 | unsigned long port_flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1396 | |
| 1397 | if (!printed_version++) |
Jeff Garzik | 6248e64 | 2005-10-30 06:42:18 -0500 | [diff] [blame] | 1398 | dev_printk(KERN_DEBUG, &pdev->dev, |
| 1399 | "version " DRV_VERSION "\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1400 | |
| 1401 | /* no hotplugging support (FIXME) */ |
| 1402 | if (!in_module_init) |
| 1403 | return -ENODEV; |
| 1404 | |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1405 | hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL); |
Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 1406 | if (!hpriv) |
| 1407 | return -ENOMEM; |
| 1408 | |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1409 | port_info[0] = piix_port_info[ent->driver_data]; |
| 1410 | port_info[1] = piix_port_info[ent->driver_data]; |
Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 1411 | port_info[0].private_data = hpriv; |
| 1412 | port_info[1].private_data = hpriv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1413 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1414 | port_flags = port_info[0].flags; |
Tejun Heo | ff0fc14 | 2005-12-18 17:17:07 +0900 | [diff] [blame] | 1415 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1416 | if (port_flags & PIIX_FLAG_AHCI) { |
Jeff Garzik | 8a60a07 | 2005-07-31 13:13:24 -0400 | [diff] [blame] | 1417 | u8 tmp; |
| 1418 | pci_read_config_byte(pdev, PIIX_SCC, &tmp); |
| 1419 | if (tmp == PIIX_AHCI_DEVICE) { |
| 1420 | int rc = piix_disable_ahci(pdev); |
| 1421 | if (rc) |
| 1422 | return rc; |
| 1423 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1424 | } |
| 1425 | |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1426 | /* Initialize SATA map */ |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1427 | if (port_flags & ATA_FLAG_SATA) { |
Tejun Heo | d96715c | 2006-06-29 01:58:28 +0900 | [diff] [blame] | 1428 | piix_init_sata_map(pdev, port_info, |
| 1429 | piix_map_db_table[ent->driver_data]); |
Tejun Heo | 9dd9c16 | 2006-08-22 21:15:58 +0900 | [diff] [blame] | 1430 | piix_init_pcs(pdev, port_info, |
| 1431 | piix_map_db_table[ent->driver_data]); |
Jeff Garzik | ea35d29 | 2006-07-11 11:48:50 -0400 | [diff] [blame] | 1432 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1433 | |
Tejun Heo | 43a98f0 | 2007-08-23 10:15:18 +0900 | [diff] [blame] | 1434 | /* apply IOCFG bit18 quirk */ |
| 1435 | piix_iocfg_bit18_quirk(pdev); |
| 1436 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1437 | /* On ICH5, some BIOSen disable the interrupt using the |
| 1438 | * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3. |
| 1439 | * On ICH6, this bit has the same effect, but only when |
| 1440 | * MSI is disabled (and it is disabled, as we don't use |
| 1441 | * message-signalled interrupts currently). |
| 1442 | */ |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1443 | if (port_flags & PIIX_FLAG_CHECKINTR) |
Brett M Russ | a04ce0f | 2005-08-15 15:23:41 -0400 | [diff] [blame] | 1444 | pci_intx(pdev, 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1445 | |
Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 1446 | if (piix_check_450nx_errata(pdev)) { |
| 1447 | /* This writes into the master table but it does not |
| 1448 | really matter for this errata as we will apply it to |
| 1449 | all the PIIX devices on the board */ |
Tejun Heo | d33f58b | 2006-03-01 01:25:39 +0900 | [diff] [blame] | 1450 | port_info[0].mwdma_mask = 0; |
| 1451 | port_info[0].udma_mask = 0; |
| 1452 | port_info[1].mwdma_mask = 0; |
| 1453 | port_info[1].udma_mask = 0; |
Alan Cox | c621b14 | 2005-12-08 19:22:28 +0000 | [diff] [blame] | 1454 | } |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 1455 | return ata_pci_init_one(pdev, ppi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1456 | } |
| 1457 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1458 | static int __init piix_init(void) |
| 1459 | { |
| 1460 | int rc; |
| 1461 | |
Pavel Roskin | b788719 | 2006-08-10 18:13:18 +0900 | [diff] [blame] | 1462 | DPRINTK("pci_register_driver\n"); |
| 1463 | rc = pci_register_driver(&piix_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1464 | if (rc) |
| 1465 | return rc; |
| 1466 | |
| 1467 | in_module_init = 0; |
| 1468 | |
| 1469 | DPRINTK("done\n"); |
| 1470 | return 0; |
| 1471 | } |
| 1472 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1473 | static void __exit piix_exit(void) |
| 1474 | { |
| 1475 | pci_unregister_driver(&piix_pci_driver); |
| 1476 | } |
| 1477 | |
| 1478 | module_init(piix_init); |
| 1479 | module_exit(piix_exit); |