blob: 544599b826c117ca55323d1bf6f2db65fa29f81b [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
22#include <net/mac80211.h>
23#include <linux/leds.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024
Sujith394cf0a2009-02-09 13:26:54 +053025#include "hw.h"
26#include "rc.h"
27#include "debug.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070028
Sujith394cf0a2009-02-09 13:26:54 +053029struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujith394cf0a2009-02-09 13:26:54 +053031/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Sujith394cf0a2009-02-09 13:26:54 +053033#define ito64(x) (sizeof(x) == 8) ? \
34 (((unsigned long long int)(x)) & (0xff)) : \
35 (sizeof(x) == 16) ? \
36 (((unsigned long long int)(x)) & 0xffff) : \
37 ((sizeof(x) == 32) ? \
38 (((unsigned long long int)(x)) & 0xffffffff) : \
39 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070040
Sujith394cf0a2009-02-09 13:26:54 +053041/* increment with wrap-around */
42#define INCR(_l, _sz) do { \
43 (_l)++; \
44 (_l) &= ((_sz) - 1); \
45 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070046
Sujith394cf0a2009-02-09 13:26:54 +053047/* decrement with wrap-around */
48#define DECR(_l, _sz) do { \
49 (_l)--; \
50 (_l) &= ((_sz) - 1); \
51 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070052
Sujith394cf0a2009-02-09 13:26:54 +053053#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070054
Alexander Beregalov0ee904c2009-04-11 14:50:23 +000055#define ASSERT(exp) BUG_ON(!(exp))
Sujith394cf0a2009-02-09 13:26:54 +053056
57#define TSF_TO_TU(_h,_l) \
58 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
59
60#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
61
62static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
63
64struct ath_config {
65 u32 ath_aggr_prot;
66 u16 txpowlimit;
67 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068};
69
Sujith394cf0a2009-02-09 13:26:54 +053070/*************************/
71/* Descriptor Management */
72/*************************/
73
74#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053075 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053076 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
Sujitha119cc42009-03-30 15:28:38 +053082#define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
Sujith394cf0a2009-02-09 13:26:54 +053086/**
87 * enum buffer_type - Buffer type flags
88 *
89 * @BUF_HT: Send this buffer using HT capabilities
90 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
91 * @BUF_AGGR: Indicates whether the buffer can be aggregated
92 * (used in aggregation scheduling)
93 * @BUF_RETRY: Indicates whether the buffer is retried
94 * @BUF_XRETRY: To denote excessive retries of the buffer
95 */
96enum buffer_type {
97 BUF_HT = BIT(1),
98 BUF_AMPDU = BIT(2),
99 BUF_AGGR = BIT(3),
100 BUF_RETRY = BIT(4),
101 BUF_XRETRY = BIT(5),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700102};
103
Sujith394cf0a2009-02-09 13:26:54 +0530104struct ath_buf_state {
Sujith17d79042009-02-09 13:27:03 +0530105 int bfs_nframes;
106 u16 bfs_al;
107 u16 bfs_frmlen;
108 int bfs_seqno;
109 int bfs_tidno;
110 int bfs_retries;
Sujitha119cc42009-03-30 15:28:38 +0530111 u8 bf_type;
Sujith394cf0a2009-02-09 13:26:54 +0530112 u32 bfs_keyix;
113 enum ath9k_key_type bfs_keytype;
114};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700115
Sujith394cf0a2009-02-09 13:26:54 +0530116#define bf_nframes bf_state.bfs_nframes
117#define bf_al bf_state.bfs_al
118#define bf_frmlen bf_state.bfs_frmlen
119#define bf_retries bf_state.bfs_retries
120#define bf_seqno bf_state.bfs_seqno
121#define bf_tidno bf_state.bfs_tidno
122#define bf_keyix bf_state.bfs_keyix
123#define bf_keytype bf_state.bfs_keytype
124#define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
125#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
126#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
127#define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
128#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129
Sujith394cf0a2009-02-09 13:26:54 +0530130struct ath_buf {
131 struct list_head list;
132 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
133 an aggregate) */
134 struct ath_buf *bf_next; /* next subframe in the aggregate */
Sujitha22be222009-03-30 15:28:36 +0530135 struct sk_buff *bf_mpdu; /* enclosing frame structure */
Sujith394cf0a2009-02-09 13:26:54 +0530136 struct ath_desc *bf_desc; /* virtual addr of desc */
137 dma_addr_t bf_daddr; /* physical addr of desc */
138 dma_addr_t bf_buf_addr; /* physical addr of data buffer */
Sujitha119cc42009-03-30 15:28:38 +0530139 bool bf_stale;
Sujith17d79042009-02-09 13:27:03 +0530140 u16 bf_flags;
141 struct ath_buf_state bf_state;
Sujith394cf0a2009-02-09 13:26:54 +0530142 dma_addr_t bf_dmacontext;
143};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700144
Sujith394cf0a2009-02-09 13:26:54 +0530145struct ath_descdma {
Sujith17d79042009-02-09 13:27:03 +0530146 struct ath_desc *dd_desc;
147 dma_addr_t dd_desc_paddr;
148 u32 dd_desc_len;
149 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530150};
151
152int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
153 struct list_head *head, const char *name,
154 int nbuf, int ndesc);
155void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
156 struct list_head *head);
157
158/***********/
159/* RX / TX */
160/***********/
161
162#define ATH_MAX_ANTENNA 3
163#define ATH_RXBUF 512
164#define WME_NUM_TID 16
165#define ATH_TXBUF 512
166#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530167#define ATH_MGT_TXMAXTRY 4
168#define WME_BA_BMP_SIZE 64
169#define WME_MAX_BA WME_BA_BMP_SIZE
170#define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
171
172#define TID_TO_WME_AC(_tid) \
173 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
174 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
175 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
176 WME_AC_VO)
177
178#define WME_AC_BE 0
179#define WME_AC_BK 1
180#define WME_AC_VI 2
181#define WME_AC_VO 3
182#define WME_NUM_AC 4
183
184#define ADDBA_EXCHANGE_ATTEMPTS 10
185#define ATH_AGGR_DELIM_SZ 4
186#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
187/* number of delimiters for encryption padding */
188#define ATH_AGGR_ENCRYPTDELIM 10
189/* minimum h/w qdepth to be sustained to maximize aggregation */
190#define ATH_AGGR_MIN_QDEPTH 2
191#define ATH_AMPDU_SUBFRAME_DEFAULT 32
192#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
193#define ATH_AMPDU_LIMIT_DEFAULT ATH_AMPDU_LIMIT_MAX
194
195#define IEEE80211_SEQ_SEQ_SHIFT 4
196#define IEEE80211_SEQ_MAX 4096
197#define IEEE80211_MIN_AMPDU_BUF 0x8
198#define IEEE80211_HTCAP_MAXRXAMPDU_FACTOR 13
199#define IEEE80211_WEP_IVLEN 3
200#define IEEE80211_WEP_KIDLEN 1
201#define IEEE80211_WEP_CRCLEN 4
202#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
203 (IEEE80211_WEP_IVLEN + \
204 IEEE80211_WEP_KIDLEN + \
205 IEEE80211_WEP_CRCLEN))
206
207/* return whether a bit at index _n in bitmap _bm is set
208 * _sz is the size of the bitmap */
209#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
210 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
211
212/* return block-ack bitmap index given sequence and starting sequence */
213#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
214
215/* returns delimiter padding required given the packet length */
216#define ATH_AGGR_GET_NDELIM(_len) \
217 (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
218 (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
219
220#define BAW_WITHIN(_start, _bawsz, _seqno) \
221 ((((_seqno) - (_start)) & 4095) < (_bawsz))
222
223#define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
224#define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
225#define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
226#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
227
228enum ATH_AGGR_STATUS {
229 ATH_AGGR_DONE,
230 ATH_AGGR_BAW_CLOSED,
231 ATH_AGGR_LIMITED,
232};
233
234struct ath_txq {
Sujith17d79042009-02-09 13:27:03 +0530235 u32 axq_qnum;
236 u32 *axq_link;
237 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530238 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530239 u32 axq_depth;
240 u8 axq_aggr_depth;
241 u32 axq_totalqueued;
242 bool stopped;
243 struct ath_buf *axq_linkbuf;
Sujith394cf0a2009-02-09 13:26:54 +0530244
245 /* first desc of the last descriptor that contains CTS */
246 struct ath_desc *axq_lastdsWithCTS;
247
248 /* final desc of the gating desc that determines whether
249 lastdsWithCTS has been DMA'ed or not */
250 struct ath_desc *axq_gatingds;
251
252 struct list_head axq_acq;
253};
254
255#define AGGR_CLEANUP BIT(1)
256#define AGGR_ADDBA_COMPLETE BIT(2)
257#define AGGR_ADDBA_PROGRESS BIT(3)
258
Sujith394cf0a2009-02-09 13:26:54 +0530259struct ath_atx_tid {
Sujith17d79042009-02-09 13:27:03 +0530260 struct list_head list;
261 struct list_head buf_q;
Sujith394cf0a2009-02-09 13:26:54 +0530262 struct ath_node *an;
263 struct ath_atx_ac *ac;
Sujith17d79042009-02-09 13:27:03 +0530264 struct ath_buf *tx_buf[ATH_TID_MAX_BUFS];
Sujith394cf0a2009-02-09 13:26:54 +0530265 u16 seq_start;
266 u16 seq_next;
267 u16 baw_size;
268 int tidno;
Sujith17d79042009-02-09 13:27:03 +0530269 int baw_head; /* first un-acked tx buffer */
270 int baw_tail; /* next unused tx buffer slot */
Sujith394cf0a2009-02-09 13:26:54 +0530271 int sched;
272 int paused;
273 u8 state;
Sujith394cf0a2009-02-09 13:26:54 +0530274};
275
Sujith394cf0a2009-02-09 13:26:54 +0530276struct ath_atx_ac {
Sujith17d79042009-02-09 13:27:03 +0530277 int sched;
278 int qnum;
279 struct list_head list;
280 struct list_head tid_q;
Sujith394cf0a2009-02-09 13:26:54 +0530281};
282
Sujith394cf0a2009-02-09 13:26:54 +0530283struct ath_tx_control {
284 struct ath_txq *txq;
285 int if_id;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200286 enum ath9k_internal_frame_type frame_type;
Sujith394cf0a2009-02-09 13:26:54 +0530287};
288
Sujith394cf0a2009-02-09 13:26:54 +0530289#define ATH_TX_ERROR 0x01
290#define ATH_TX_XRETRY 0x02
291#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530292
Senthil Balasubramaniana59b5a52009-07-14 20:17:07 -0400293#define ATH_RSSI_LPF_LEN 10
294#define RSSI_LPF_THRESHOLD -20
295#define ATH9K_RSSI_BAD 0x80
296#define ATH_RSSI_EP_MULTIPLIER (1<<7)
297#define ATH_EP_MUL(x, mul) ((x) * (mul))
298#define ATH_RSSI_IN(x) (ATH_EP_MUL((x), ATH_RSSI_EP_MULTIPLIER))
299#define ATH_LPF_RSSI(x, y, len) \
300 ((x != ATH_RSSI_DUMMY_MARKER) ? (((x) * ((len) - 1) + (y)) / (len)) : (y))
301#define ATH_RSSI_LPF(x, y) do { \
302 if ((y) >= RSSI_LPF_THRESHOLD) \
303 x = ATH_LPF_RSSI((x), ATH_RSSI_IN((y)), ATH_RSSI_LPF_LEN); \
304} while (0)
305#define ATH_EP_RND(x, mul) \
306 ((((x)%(mul)) >= ((mul)/2)) ? ((x) + ((mul) - 1)) / (mul) : (x)/(mul))
307
Sujith394cf0a2009-02-09 13:26:54 +0530308struct ath_node {
309 struct ath_softc *an_sc;
310 struct ath_atx_tid tid[WME_NUM_TID];
311 struct ath_atx_ac ac[WME_NUM_AC];
312 u16 maxampdu;
313 u8 mpdudensity;
Senthil Balasubramaniana59b5a52009-07-14 20:17:07 -0400314 int last_rssi;
Sujith394cf0a2009-02-09 13:26:54 +0530315};
316
317struct ath_tx {
318 u16 seq_no;
319 u32 txqsetup;
320 int hwq_map[ATH9K_WME_AC_VO+1];
321 spinlock_t txbuflock;
322 struct list_head txbuf;
323 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
324 struct ath_descdma txdma;
325};
326
327struct ath_rx {
328 u8 defant;
329 u8 rxotherant;
330 u32 *rxlink;
331 int bufsize;
332 unsigned int rxfilter;
333 spinlock_t rxflushlock;
334 spinlock_t rxbuflock;
335 struct list_head rxbuf;
336 struct ath_descdma rxdma;
337};
338
339int ath_startrecv(struct ath_softc *sc);
340bool ath_stoprecv(struct ath_softc *sc);
341void ath_flushrecv(struct ath_softc *sc);
342u32 ath_calcrxfilter(struct ath_softc *sc);
343int ath_rx_init(struct ath_softc *sc, int nbufs);
344void ath_rx_cleanup(struct ath_softc *sc);
345int ath_rx_tasklet(struct ath_softc *sc, int flush);
346struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
347void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
348int ath_tx_setup(struct ath_softc *sc, int haltype);
349void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
350void ath_draintxq(struct ath_softc *sc,
351 struct ath_txq *txq, bool retry_tx);
352void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
353void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
354void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
355int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5c2009-03-30 15:28:45 +0530356void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530357struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
358int ath_txq_update(struct ath_softc *sc, int qnum,
359 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200360int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530361 struct ath_tx_control *txctl);
362void ath_tx_tasklet(struct ath_softc *sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200363void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530364bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
365int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
366 u16 tid, u16 *ssn);
367int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
368void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
369
370/********/
Sujith17d79042009-02-09 13:27:03 +0530371/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530372/********/
373
Sujith17d79042009-02-09 13:27:03 +0530374struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530375 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200376 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530377 enum nl80211_iftype av_opmode;
378 struct ath_buf *av_bcbuf;
379 struct ath_tx_control av_btxctl;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200380 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
Sujith394cf0a2009-02-09 13:26:54 +0530381};
382
383/*******************/
384/* Beacon Handling */
385/*******************/
386
387/*
388 * Regardless of the number of beacons we stagger, (i.e. regardless of the
389 * number of BSSIDs) if a given beacon does not go out even after waiting this
390 * number of beacon intervals, the game's up.
391 */
392#define BSTUCK_THRESH (9 * ATH_BCBUF)
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200393#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530394#define ATH_DEFAULT_BINTVAL 100 /* TU */
395#define ATH_DEFAULT_BMISS_LIMIT 10
396#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
397
398struct ath_beacon_config {
399 u16 beacon_interval;
400 u16 listen_interval;
401 u16 dtim_period;
402 u16 bmiss_timeout;
403 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530404};
405
Sujith394cf0a2009-02-09 13:26:54 +0530406struct ath_beacon {
407 enum {
408 OK, /* no change needed */
409 UPDATE, /* update pending */
410 COMMIT /* beacon sent, commit change */
411 } updateslot; /* slot time update fsm */
412
413 u32 beaconq;
414 u32 bmisscnt;
415 u32 ast_be_xmit;
416 u64 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200417 struct ieee80211_vif *bslot[ATH_BCBUF];
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200418 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530419 int slottime;
420 int slotupdate;
421 struct ath9k_tx_queue_info beacon_qi;
422 struct ath_descdma bdma;
423 struct ath_txq *cabq;
424 struct list_head bbuf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700425};
426
Sujith9fc9ab02009-03-03 10:16:51 +0530427void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200428void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujithcbe61d82009-02-09 13:27:12 +0530429int ath_beaconq_setup(struct ath_hw *ah);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200430int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530431void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700432
Sujith394cf0a2009-02-09 13:26:54 +0530433/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530434/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530435/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530436
Sujith20977d32009-02-20 15:13:28 +0530437#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
438#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
439#define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
440#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
441#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530442
Sujith394cf0a2009-02-09 13:26:54 +0530443struct ath_ani {
Sujith17d79042009-02-09 13:27:03 +0530444 bool caldone;
445 int16_t noise_floor;
446 unsigned int longcal_timer;
447 unsigned int shortcal_timer;
448 unsigned int resetcal_timer;
449 unsigned int checkani_timer;
Sujith394cf0a2009-02-09 13:26:54 +0530450 struct timer_list timer;
451};
Sujithf1dc5602008-10-29 10:16:30 +0530452
Sujith394cf0a2009-02-09 13:26:54 +0530453/********************/
454/* LED Control */
455/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530456
Sujith394cf0a2009-02-09 13:26:54 +0530457#define ATH_LED_PIN 1
458#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
459#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
Sujithf1dc5602008-10-29 10:16:30 +0530460
Sujith394cf0a2009-02-09 13:26:54 +0530461enum ath_led_type {
462 ATH_LED_RADIO,
463 ATH_LED_ASSOC,
464 ATH_LED_TX,
465 ATH_LED_RX
466};
Sujithf1dc5602008-10-29 10:16:30 +0530467
Sujith394cf0a2009-02-09 13:26:54 +0530468struct ath_led {
469 struct ath_softc *sc;
470 struct led_classdev led_cdev;
471 enum ath_led_type led_type;
472 char name[32];
473 bool registered;
474};
Sujithf1dc5602008-10-29 10:16:30 +0530475
Sujith394cf0a2009-02-09 13:26:54 +0530476/********************/
477/* Main driver core */
478/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530479
Sujith394cf0a2009-02-09 13:26:54 +0530480/*
481 * Default cache line size, in bytes.
482 * Used when PCI device not fully initialized by bootrom/BIOS
483*/
484#define DEFAULT_CACHELINE 32
485#define ATH_DEFAULT_NOISE_FLOOR -95
486#define ATH_REGCLASSIDS_MAX 10
487#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
488#define ATH_MAX_SW_RETRIES 10
489#define ATH_CHAN_MAX 255
490#define IEEE80211_WEP_NKID 4 /* number of key ids */
491
492/*
493 * The key cache is used for h/w cipher state and also for
494 * tracking station state such as the current tx antenna.
495 * We also setup a mapping table between key cache slot indices
496 * and station state to short-circuit node lookups on rx.
497 * Different parts have different size key caches. We handle
498 * up to ATH_KEYMAX entries (could dynamically allocate state).
499 */
500#define ATH_KEYMAX 128 /* max key cache size we handle */
501
Sujith394cf0a2009-02-09 13:26:54 +0530502#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
503#define ATH_RSSI_DUMMY_MARKER 0x127
504#define ATH_RATE_DUMMY_MARKER 0
505
Sujithb238e902009-03-03 10:16:56 +0530506#define SC_OP_INVALID BIT(0)
507#define SC_OP_BEACONS BIT(1)
508#define SC_OP_RXAGGR BIT(2)
509#define SC_OP_TXAGGR BIT(3)
Sujithbdbdf462009-03-30 15:28:22 +0530510#define SC_OP_FULL_RESET BIT(4)
511#define SC_OP_PREAMBLE_SHORT BIT(5)
512#define SC_OP_PROTECT_ENABLE BIT(6)
513#define SC_OP_RXFLUSH BIT(7)
514#define SC_OP_LED_ASSOCIATED BIT(8)
Sujithbdbdf462009-03-30 15:28:22 +0530515#define SC_OP_WAIT_FOR_BEACON BIT(12)
516#define SC_OP_LED_ON BIT(13)
517#define SC_OP_SCANNING BIT(14)
518#define SC_OP_TSF_RESET BIT(15)
Jouni Malinencc659652009-05-14 21:28:48 +0300519#define SC_OP_WAIT_FOR_CAB BIT(16)
Jouni Malinen9a23f9c2009-05-19 17:01:38 +0300520#define SC_OP_WAIT_FOR_PSPOLL_DATA BIT(17)
521#define SC_OP_WAIT_FOR_TX_ACK BIT(18)
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300522#define SC_OP_BEACON_SYNC BIT(19)
Sujith394cf0a2009-02-09 13:26:54 +0530523
524struct ath_bus_ops {
525 void (*read_cachesize)(struct ath_softc *sc, int *csz);
526 void (*cleanup)(struct ath_softc *sc);
Sujithcbe61d82009-02-09 13:27:12 +0530527 bool (*eeprom_read)(struct ath_hw *ah, u32 off, u16 *data);
Sujith394cf0a2009-02-09 13:26:54 +0530528};
529
Jouni Malinenbce048d2009-03-03 19:23:28 +0200530struct ath_wiphy;
531
Sujith394cf0a2009-02-09 13:26:54 +0530532struct ath_softc {
533 struct ieee80211_hw *hw;
534 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200535
536 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
Jouni Malinenbce048d2009-03-03 19:23:28 +0200537 struct ath_wiphy *pri_wiphy;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200538 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
539 * have NULL entries */
540 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200541 int chan_idx;
542 int chan_is_ht;
543 struct ath_wiphy *next_wiphy;
544 struct work_struct chan_work;
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200545 int wiphy_select_failures;
546 unsigned long wiphy_select_first_fail;
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200547 struct delayed_work wiphy_work;
548 unsigned long wiphy_scheduler_int;
549 int wiphy_scheduler_index;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200550
Sujith394cf0a2009-02-09 13:26:54 +0530551 struct tasklet_struct intr_tq;
552 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530553 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530554 void __iomem *mem;
555 int irq;
556 spinlock_t sc_resetlock;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700557 spinlock_t sc_serial_rw;
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +0530558 spinlock_t ani_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530559 struct mutex mutex;
560
Sujith17d79042009-02-09 13:27:03 +0530561 u8 curbssid[ETH_ALEN];
Sujith17d79042009-02-09 13:27:03 +0530562 u8 bssidmask[ETH_ALEN];
563 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530564 u32 sc_flags; /* SC_OP_* */
Sujith17d79042009-02-09 13:27:03 +0530565 u16 curtxpow;
566 u16 curaid;
567 u16 cachelsz;
568 u8 nbcnvifs;
569 u16 nvifs;
570 u8 tx_chainmask;
571 u8 rx_chainmask;
572 u32 keymax;
573 DECLARE_BITMAP(keymap, ATH_KEYMAX);
574 u8 splitmic;
Sujith394cf0a2009-02-09 13:26:54 +0530575 atomic_t ps_usecount;
Sujith17d79042009-02-09 13:27:03 +0530576 enum ath9k_int imask;
577 enum ath9k_ht_extprotspacing ht_extprotspacing;
Sujith394cf0a2009-02-09 13:26:54 +0530578 enum ath9k_ht_macmode tx_chan_width;
579
Sujith17d79042009-02-09 13:27:03 +0530580 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530581 struct ath_rx rx;
582 struct ath_tx tx;
583 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530584 struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400585 const struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
586 const struct ath_rate_table *cur_rate_table;
Sujith394cf0a2009-02-09 13:26:54 +0530587 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
588
589 struct ath_led radio_led;
590 struct ath_led assoc_led;
591 struct ath_led tx_led;
592 struct ath_led rx_led;
593 struct delayed_work ath_led_blink_work;
594 int led_on_duration;
595 int led_off_duration;
596 int led_on_cnt;
597 int led_off_cnt;
598
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200599 int beacon_interval;
600
Sujith17d79042009-02-09 13:27:03 +0530601 struct ath_ani ani;
602 struct ath9k_node_stats nodestats;
Sujith394cf0a2009-02-09 13:26:54 +0530603#ifdef CONFIG_ATH9K_DEBUG
Sujith17d79042009-02-09 13:27:03 +0530604 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700605#endif
Sujith394cf0a2009-02-09 13:26:54 +0530606 struct ath_bus_ops *bus_ops;
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530607 struct ath_beacon_config cur_beacon_conf;
Sujith394cf0a2009-02-09 13:26:54 +0530608};
609
Jouni Malinenbce048d2009-03-03 19:23:28 +0200610struct ath_wiphy {
611 struct ath_softc *sc; /* shared for all virtual wiphys */
612 struct ieee80211_hw *hw;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200613 enum ath_wiphy_state {
Jouni Malinen9580a222009-03-03 19:23:33 +0200614 ATH_WIPHY_INACTIVE,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200615 ATH_WIPHY_ACTIVE,
616 ATH_WIPHY_PAUSING,
617 ATH_WIPHY_PAUSED,
Jouni Malinen8089cc42009-03-03 19:23:38 +0200618 ATH_WIPHY_SCAN,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200619 } state;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200620 int chan_idx;
621 int chan_is_ht;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200622};
623
Sujith394cf0a2009-02-09 13:26:54 +0530624int ath_reset(struct ath_softc *sc, bool retry_tx);
625int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
626int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
627int ath_cabq_update(struct ath_softc *);
628
629static inline void ath_read_cachesize(struct ath_softc *sc, int *csz)
630{
631 sc->bus_ops->read_cachesize(sc, csz);
632}
633
634static inline void ath_bus_cleanup(struct ath_softc *sc)
635{
636 sc->bus_ops->cleanup(sc);
637}
638
639extern struct ieee80211_ops ath9k_ops;
640
641irqreturn_t ath_isr(int irq, void *dev);
642void ath_cleanup(struct ath_softc *sc);
643int ath_attach(u16 devid, struct ath_softc *sc);
644void ath_detach(struct ath_softc *sc);
645const char *ath_mac_bb_name(u32 mac_bb_version);
646const char *ath_rf_name(u16 rf_version);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200647void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200648void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
649 struct ath9k_channel *ichan);
650void ath_update_chainmask(struct ath_softc *sc, int is_ht);
651int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
652 struct ath9k_channel *hchan);
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200653void ath_radio_enable(struct ath_softc *sc);
654void ath_radio_disable(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530655
656#ifdef CONFIG_PCI
657int ath_pci_init(void);
658void ath_pci_exit(void);
659#else
660static inline int ath_pci_init(void) { return 0; };
661static inline void ath_pci_exit(void) {};
662#endif
663
664#ifdef CONFIG_ATHEROS_AR71XX
665int ath_ahb_init(void);
666void ath_ahb_exit(void);
667#else
668static inline int ath_ahb_init(void) { return 0; };
669static inline void ath_ahb_exit(void) {};
670#endif
671
672static inline void ath9k_ps_wakeup(struct ath_softc *sc)
673{
674 if (atomic_inc_return(&sc->ps_usecount) == 1)
Sujith2660b812009-02-09 13:27:26 +0530675 if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE) {
676 sc->sc_ah->restore_mode = sc->sc_ah->power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530677 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
678 }
679}
680
681static inline void ath9k_ps_restore(struct ath_softc *sc)
682{
683 if (atomic_dec_and_test(&sc->ps_usecount))
Vivek Natarajan541d8dd2009-03-02 20:25:14 +0530684 if ((sc->hw->conf.flags & IEEE80211_CONF_PS) &&
Jouni Malinen9a23f9c2009-05-19 17:01:38 +0300685 !(sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
Gabor Juhos7fe96a12009-06-15 17:49:10 +0200686 SC_OP_WAIT_FOR_CAB |
Jouni Malinen9a23f9c2009-05-19 17:01:38 +0300687 SC_OP_WAIT_FOR_PSPOLL_DATA |
688 SC_OP_WAIT_FOR_TX_ACK)))
Sujith394cf0a2009-02-09 13:26:54 +0530689 ath9k_hw_setpower(sc->sc_ah,
Sujith2660b812009-02-09 13:27:26 +0530690 sc->sc_ah->restore_mode);
Sujith394cf0a2009-02-09 13:26:54 +0530691}
Sujith0c98de62009-03-03 10:16:45 +0530692
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200693
694void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200695int ath9k_wiphy_add(struct ath_softc *sc);
696int ath9k_wiphy_del(struct ath_wiphy *aphy);
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200697void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
698int ath9k_wiphy_pause(struct ath_wiphy *aphy);
699int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200700int ath9k_wiphy_select(struct ath_wiphy *aphy);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200701void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200702void ath9k_wiphy_chan_work(struct work_struct *work);
Jouni Malinen9580a222009-03-03 19:23:33 +0200703bool ath9k_wiphy_started(struct ath_softc *sc);
Jouni Malinen18eb62f2009-03-03 19:23:35 +0200704void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
705 struct ath_wiphy *selected);
Jouni Malinen8089cc42009-03-03 19:23:38 +0200706bool ath9k_wiphy_scanning(struct ath_softc *sc);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200707void ath9k_wiphy_work(struct work_struct *work);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200708
Gabor Juhosfb4a3d32009-04-29 13:01:58 +0200709void ath9k_iowrite32(struct ath_hw *ah, u32 reg_offset, u32 val);
710unsigned int ath9k_ioread32(struct ath_hw *ah, u32 reg_offset);
David S. Miller2d6a5e92009-03-17 15:01:30 -0700711
Sujith394cf0a2009-02-09 13:26:54 +0530712#endif /* ATH9K_H */